]> git.proxmox.com Git - mirror_qemu.git/blame - target-mips/cpu.c
linux-user: add a function hook to translate sockaddr
[mirror_qemu.git] / target-mips / cpu.c
CommitLineData
0f71a709
AF
1/*
2 * QEMU MIPS CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
19 */
20
21#include "cpu.h"
14c03ab9 22#include "kvm_mips.h"
0f71a709 23#include "qemu-common.h"
14c03ab9 24#include "sysemu/kvm.h"
0f71a709
AF
25
26
f45748f1
AF
27static void mips_cpu_set_pc(CPUState *cs, vaddr value)
28{
29 MIPSCPU *cpu = MIPS_CPU(cs);
30 CPUMIPSState *env = &cpu->env;
31
32 env->active_tc.PC = value & ~(target_ulong)1;
33 if (value & 1) {
34 env->hflags |= MIPS_HFLAG_M16;
35 } else {
36 env->hflags &= ~(MIPS_HFLAG_M16);
37 }
38}
39
bdf7ae5b
AF
40static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
41{
42 MIPSCPU *cpu = MIPS_CPU(cs);
43 CPUMIPSState *env = &cpu->env;
44
45 env->active_tc.PC = tb->pc;
46 env->hflags &= ~MIPS_HFLAG_BMASK;
47 env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
48}
49
8c2e1b00
AF
50static bool mips_cpu_has_work(CPUState *cs)
51{
52 MIPSCPU *cpu = MIPS_CPU(cs);
53 CPUMIPSState *env = &cpu->env;
54 bool has_work = false;
55
7540a43a
LA
56 /* Prior to MIPS Release 6 it is implementation dependent if non-enabled
57 interrupts wake-up the CPU, however most of the implementations only
8c2e1b00
AF
58 check for interrupts that can be taken. */
59 if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
60 cpu_mips_hw_interrupts_pending(env)) {
7540a43a
LA
61 if (cpu_mips_hw_interrupts_enabled(env) ||
62 (env->insn_flags & ISA_MIPS32R6)) {
71ca034a
LA
63 has_work = true;
64 }
8c2e1b00
AF
65 }
66
67 /* MIPS-MT has the ability to halt the CPU. */
68 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
69 /* The QEMU model will issue an _WAKE request whenever the CPUs
70 should be woken up. */
71 if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
72 has_work = true;
73 }
74
75 if (!mips_vpe_active(env)) {
76 has_work = false;
77 }
78 }
79 return has_work;
80}
81
0f71a709
AF
82/* CPUClass::reset() */
83static void mips_cpu_reset(CPUState *s)
84{
85 MIPSCPU *cpu = MIPS_CPU(s);
86 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
87 CPUMIPSState *env = &cpu->env;
88
89 mcc->parent_reset(s);
90
f0c3c505 91 memset(env, 0, offsetof(CPUMIPSState, mvp));
00c8cb0a 92 tlb_flush(s, 1);
55e5c285 93
0f71a709 94 cpu_state_reset(env);
14c03ab9
JH
95
96#ifndef CONFIG_USER_ONLY
97 if (kvm_enabled()) {
98 kvm_mips_reset_vcpu(cpu);
99 }
100#endif
0f71a709
AF
101}
102
63a946c7
PC
103static void mips_cpu_disas_set_info(CPUState *s, disassemble_info *info) {
104#ifdef TARGET_WORDS_BIGENDIAN
105 info->print_insn = print_insn_big_mips;
106#else
107 info->print_insn = print_insn_little_mips;
108#endif
109}
110
c1caf1d9
AF
111static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
112{
14a10fc3 113 CPUState *cs = CPU(dev);
c1caf1d9
AF
114 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
115
14a10fc3
AF
116 cpu_reset(cs);
117 qemu_init_vcpu(cs);
c1caf1d9
AF
118
119 mcc->parent_realize(dev, errp);
120}
121
5b0c40f7
AF
122static void mips_cpu_initfn(Object *obj)
123{
c05efcb1 124 CPUState *cs = CPU(obj);
5b0c40f7
AF
125 MIPSCPU *cpu = MIPS_CPU(obj);
126 CPUMIPSState *env = &cpu->env;
127
c05efcb1 128 cs->env_ptr = env;
4bad9e39 129 cpu_exec_init(cs, &error_abort);
78ce64f4
AF
130
131 if (tcg_enabled()) {
132 mips_tcg_init();
133 }
5b0c40f7
AF
134}
135
0f71a709
AF
136static void mips_cpu_class_init(ObjectClass *c, void *data)
137{
138 MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
139 CPUClass *cc = CPU_CLASS(c);
c1caf1d9
AF
140 DeviceClass *dc = DEVICE_CLASS(c);
141
142 mcc->parent_realize = dc->realize;
143 dc->realize = mips_cpu_realizefn;
0f71a709
AF
144
145 mcc->parent_reset = cc->reset;
146 cc->reset = mips_cpu_reset;
97a8ea5a 147
8c2e1b00 148 cc->has_work = mips_cpu_has_work;
97a8ea5a 149 cc->do_interrupt = mips_cpu_do_interrupt;
fa4faba4 150 cc->cpu_exec_interrupt = mips_cpu_exec_interrupt;
878096ee 151 cc->dump_state = mips_cpu_dump_state;
f45748f1 152 cc->set_pc = mips_cpu_set_pc;
bdf7ae5b 153 cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
5b50e790
AF
154 cc->gdb_read_register = mips_cpu_gdb_read_register;
155 cc->gdb_write_register = mips_cpu_gdb_write_register;
7510454e
AF
156#ifdef CONFIG_USER_ONLY
157 cc->handle_mmu_fault = mips_cpu_handle_mmu_fault;
158#else
00b941e5 159 cc->do_unassigned_access = mips_cpu_unassigned_access;
93e22326 160 cc->do_unaligned_access = mips_cpu_do_unaligned_access;
00b941e5 161 cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
04cd7962 162 cc->vmsd = &vmstate_mips_cpu;
00b941e5 163#endif
63a946c7 164 cc->disas_set_info = mips_cpu_disas_set_info;
a0e372f0
AF
165
166 cc->gdb_num_core_regs = 73;
2472b6c0 167 cc->gdb_stop_before_watchpoint = true;
4c315c27
MA
168
169 /*
170 * Reason: mips_cpu_initfn() calls cpu_exec_init(), which saves
171 * the object in cpus -> dangling pointer after final
172 * object_unref().
173 */
174 dc->cannot_destroy_with_object_finalize_yet = true;
0f71a709
AF
175}
176
177static const TypeInfo mips_cpu_type_info = {
178 .name = TYPE_MIPS_CPU,
179 .parent = TYPE_CPU,
180 .instance_size = sizeof(MIPSCPU),
5b0c40f7 181 .instance_init = mips_cpu_initfn,
0f71a709
AF
182 .abstract = false,
183 .class_size = sizeof(MIPSCPUClass),
184 .class_init = mips_cpu_class_init,
185};
186
187static void mips_cpu_register_types(void)
188{
189 type_register_static(&mips_cpu_type_info);
190}
191
192type_init(mips_cpu_register_types)