]> git.proxmox.com Git - mirror_qemu.git/blame - target-mips/cpu.c
cputlb: Change tlb_flush_page() argument to CPUState
[mirror_qemu.git] / target-mips / cpu.c
CommitLineData
0f71a709
AF
1/*
2 * QEMU MIPS CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
19 */
20
21#include "cpu.h"
22#include "qemu-common.h"
23
24
f45748f1
AF
25static void mips_cpu_set_pc(CPUState *cs, vaddr value)
26{
27 MIPSCPU *cpu = MIPS_CPU(cs);
28 CPUMIPSState *env = &cpu->env;
29
30 env->active_tc.PC = value & ~(target_ulong)1;
31 if (value & 1) {
32 env->hflags |= MIPS_HFLAG_M16;
33 } else {
34 env->hflags &= ~(MIPS_HFLAG_M16);
35 }
36}
37
bdf7ae5b
AF
38static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
39{
40 MIPSCPU *cpu = MIPS_CPU(cs);
41 CPUMIPSState *env = &cpu->env;
42
43 env->active_tc.PC = tb->pc;
44 env->hflags &= ~MIPS_HFLAG_BMASK;
45 env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
46}
47
8c2e1b00
AF
48static bool mips_cpu_has_work(CPUState *cs)
49{
50 MIPSCPU *cpu = MIPS_CPU(cs);
51 CPUMIPSState *env = &cpu->env;
52 bool has_work = false;
53
54 /* It is implementation dependent if non-enabled interrupts
55 wake-up the CPU, however most of the implementations only
56 check for interrupts that can be taken. */
57 if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
58 cpu_mips_hw_interrupts_pending(env)) {
59 has_work = true;
60 }
61
62 /* MIPS-MT has the ability to halt the CPU. */
63 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
64 /* The QEMU model will issue an _WAKE request whenever the CPUs
65 should be woken up. */
66 if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
67 has_work = true;
68 }
69
70 if (!mips_vpe_active(env)) {
71 has_work = false;
72 }
73 }
74 return has_work;
75}
76
0f71a709
AF
77/* CPUClass::reset() */
78static void mips_cpu_reset(CPUState *s)
79{
80 MIPSCPU *cpu = MIPS_CPU(s);
81 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
82 CPUMIPSState *env = &cpu->env;
83
84 mcc->parent_reset(s);
85
f0c3c505 86 memset(env, 0, offsetof(CPUMIPSState, mvp));
55e5c285
AF
87 tlb_flush(env, 1);
88
0f71a709
AF
89 cpu_state_reset(env);
90}
91
c1caf1d9
AF
92static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
93{
14a10fc3 94 CPUState *cs = CPU(dev);
c1caf1d9
AF
95 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
96
14a10fc3
AF
97 cpu_reset(cs);
98 qemu_init_vcpu(cs);
c1caf1d9
AF
99
100 mcc->parent_realize(dev, errp);
101}
102
5b0c40f7
AF
103static void mips_cpu_initfn(Object *obj)
104{
c05efcb1 105 CPUState *cs = CPU(obj);
5b0c40f7
AF
106 MIPSCPU *cpu = MIPS_CPU(obj);
107 CPUMIPSState *env = &cpu->env;
108
c05efcb1 109 cs->env_ptr = env;
5b0c40f7 110 cpu_exec_init(env);
78ce64f4
AF
111
112 if (tcg_enabled()) {
113 mips_tcg_init();
114 }
5b0c40f7
AF
115}
116
0f71a709
AF
117static void mips_cpu_class_init(ObjectClass *c, void *data)
118{
119 MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
120 CPUClass *cc = CPU_CLASS(c);
c1caf1d9
AF
121 DeviceClass *dc = DEVICE_CLASS(c);
122
123 mcc->parent_realize = dc->realize;
124 dc->realize = mips_cpu_realizefn;
0f71a709
AF
125
126 mcc->parent_reset = cc->reset;
127 cc->reset = mips_cpu_reset;
97a8ea5a 128
8c2e1b00 129 cc->has_work = mips_cpu_has_work;
97a8ea5a 130 cc->do_interrupt = mips_cpu_do_interrupt;
878096ee 131 cc->dump_state = mips_cpu_dump_state;
f45748f1 132 cc->set_pc = mips_cpu_set_pc;
bdf7ae5b 133 cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
5b50e790
AF
134 cc->gdb_read_register = mips_cpu_gdb_read_register;
135 cc->gdb_write_register = mips_cpu_gdb_write_register;
7510454e
AF
136#ifdef CONFIG_USER_ONLY
137 cc->handle_mmu_fault = mips_cpu_handle_mmu_fault;
138#else
00b941e5
AF
139 cc->do_unassigned_access = mips_cpu_unassigned_access;
140 cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
141#endif
a0e372f0
AF
142
143 cc->gdb_num_core_regs = 73;
0f71a709
AF
144}
145
146static const TypeInfo mips_cpu_type_info = {
147 .name = TYPE_MIPS_CPU,
148 .parent = TYPE_CPU,
149 .instance_size = sizeof(MIPSCPU),
5b0c40f7 150 .instance_init = mips_cpu_initfn,
0f71a709
AF
151 .abstract = false,
152 .class_size = sizeof(MIPSCPUClass),
153 .class_init = mips_cpu_class_init,
154};
155
156static void mips_cpu_register_types(void)
157{
158 type_register_static(&mips_cpu_type_info);
159}
160
161type_init(mips_cpu_register_types)