]>
Commit | Line | Data |
---|---|---|
6af0bf9c FB |
1 | #if !defined (__MIPS_CPU_H__) |
2 | #define __MIPS_CPU_H__ | |
3 | ||
3e457172 BS |
4 | //#define DEBUG_OP |
5 | ||
d94f0a8e | 6 | #define ALIGNED_ONLY |
4ad40f36 FB |
7 | #define TARGET_HAS_ICE 1 |
8 | ||
9042c0e2 TS |
9 | #define ELF_MACHINE EM_MIPS |
10 | ||
9349b4f9 | 11 | #define CPUArchState struct CPUMIPSState |
c2764719 | 12 | |
c5d6edc3 | 13 | #include "config.h" |
9a78eead | 14 | #include "qemu-common.h" |
6af0bf9c | 15 | #include "mips-defs.h" |
022c62cb | 16 | #include "exec/cpu-defs.h" |
6b4c305c | 17 | #include "fpu/softfloat.h" |
6af0bf9c | 18 | |
ead9360e | 19 | struct CPUMIPSState; |
6af0bf9c | 20 | |
c227f099 AL |
21 | typedef struct r4k_tlb_t r4k_tlb_t; |
22 | struct r4k_tlb_t { | |
6af0bf9c | 23 | target_ulong VPN; |
9c2149c8 | 24 | uint32_t PageMask; |
98c1b82b PB |
25 | uint_fast8_t ASID; |
26 | uint_fast16_t G:1; | |
27 | uint_fast16_t C0:3; | |
28 | uint_fast16_t C1:3; | |
29 | uint_fast16_t V0:1; | |
30 | uint_fast16_t V1:1; | |
31 | uint_fast16_t D0:1; | |
32 | uint_fast16_t D1:1; | |
2fb58b73 LA |
33 | uint_fast16_t XI0:1; |
34 | uint_fast16_t XI1:1; | |
35 | uint_fast16_t RI0:1; | |
36 | uint_fast16_t RI1:1; | |
9456c2fb | 37 | uint_fast16_t EHINV:1; |
6af0bf9c FB |
38 | target_ulong PFN[2]; |
39 | }; | |
6af0bf9c | 40 | |
3c7b48b7 | 41 | #if !defined(CONFIG_USER_ONLY) |
ead9360e TS |
42 | typedef struct CPUMIPSTLBContext CPUMIPSTLBContext; |
43 | struct CPUMIPSTLBContext { | |
44 | uint32_t nb_tlb; | |
45 | uint32_t tlb_in_use; | |
a8170e5e | 46 | int (*map_address) (struct CPUMIPSState *env, hwaddr *physical, int *prot, target_ulong address, int rw, int access_type); |
895c2d04 BS |
47 | void (*helper_tlbwi)(struct CPUMIPSState *env); |
48 | void (*helper_tlbwr)(struct CPUMIPSState *env); | |
49 | void (*helper_tlbp)(struct CPUMIPSState *env); | |
50 | void (*helper_tlbr)(struct CPUMIPSState *env); | |
9456c2fb LA |
51 | void (*helper_tlbinv)(struct CPUMIPSState *env); |
52 | void (*helper_tlbinvf)(struct CPUMIPSState *env); | |
ead9360e TS |
53 | union { |
54 | struct { | |
c227f099 | 55 | r4k_tlb_t tlb[MIPS_TLB_MAX]; |
ead9360e TS |
56 | } r4k; |
57 | } mmu; | |
58 | }; | |
3c7b48b7 | 59 | #endif |
51b2772f | 60 | |
c227f099 AL |
61 | typedef union fpr_t fpr_t; |
62 | union fpr_t { | |
ead9360e TS |
63 | float64 fd; /* ieee double precision */ |
64 | float32 fs[2];/* ieee single precision */ | |
65 | uint64_t d; /* binary double fixed-point */ | |
66 | uint32_t w[2]; /* binary single fixed-point */ | |
67 | }; | |
68 | /* define FP_ENDIAN_IDX to access the same location | |
4ff9786c | 69 | * in the fpr_t union regardless of the host endianness |
ead9360e | 70 | */ |
e2542fe2 | 71 | #if defined(HOST_WORDS_BIGENDIAN) |
ead9360e TS |
72 | # define FP_ENDIAN_IDX 1 |
73 | #else | |
74 | # define FP_ENDIAN_IDX 0 | |
c570fd16 | 75 | #endif |
ead9360e TS |
76 | |
77 | typedef struct CPUMIPSFPUContext CPUMIPSFPUContext; | |
78 | struct CPUMIPSFPUContext { | |
6af0bf9c | 79 | /* Floating point registers */ |
c227f099 | 80 | fpr_t fpr[32]; |
6ea83fed | 81 | float_status fp_status; |
5a5012ec | 82 | /* fpu implementation/revision register (fir) */ |
6af0bf9c | 83 | uint32_t fcr0; |
b4dd99a3 | 84 | #define FCR0_UFRP 28 |
5a5012ec TS |
85 | #define FCR0_F64 22 |
86 | #define FCR0_L 21 | |
87 | #define FCR0_W 20 | |
88 | #define FCR0_3D 19 | |
89 | #define FCR0_PS 18 | |
90 | #define FCR0_D 17 | |
91 | #define FCR0_S 16 | |
92 | #define FCR0_PRID 8 | |
93 | #define FCR0_REV 0 | |
6ea83fed FB |
94 | /* fcsr */ |
95 | uint32_t fcr31; | |
f01be154 TS |
96 | #define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) |
97 | #define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) | |
98 | #define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1)) | |
5a5012ec TS |
99 | #define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f) |
100 | #define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f) | |
101 | #define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f) | |
102 | #define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0) | |
103 | #define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0) | |
104 | #define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0) | |
105 | #define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0) | |
6ea83fed FB |
106 | #define FP_INEXACT 1 |
107 | #define FP_UNDERFLOW 2 | |
108 | #define FP_OVERFLOW 4 | |
109 | #define FP_DIV0 8 | |
110 | #define FP_INVALID 16 | |
111 | #define FP_UNIMPLEMENTED 32 | |
ead9360e TS |
112 | }; |
113 | ||
623a930e | 114 | #define NB_MMU_MODES 3 |
6ebbf390 | 115 | |
ead9360e TS |
116 | typedef struct CPUMIPSMVPContext CPUMIPSMVPContext; |
117 | struct CPUMIPSMVPContext { | |
118 | int32_t CP0_MVPControl; | |
119 | #define CP0MVPCo_CPA 3 | |
120 | #define CP0MVPCo_STLB 2 | |
121 | #define CP0MVPCo_VPC 1 | |
122 | #define CP0MVPCo_EVP 0 | |
123 | int32_t CP0_MVPConf0; | |
124 | #define CP0MVPC0_M 31 | |
125 | #define CP0MVPC0_TLBS 29 | |
126 | #define CP0MVPC0_GS 28 | |
127 | #define CP0MVPC0_PCP 27 | |
128 | #define CP0MVPC0_PTLBE 16 | |
129 | #define CP0MVPC0_TCA 15 | |
130 | #define CP0MVPC0_PVPE 10 | |
131 | #define CP0MVPC0_PTC 0 | |
132 | int32_t CP0_MVPConf1; | |
133 | #define CP0MVPC1_CIM 31 | |
134 | #define CP0MVPC1_CIF 30 | |
135 | #define CP0MVPC1_PCX 20 | |
136 | #define CP0MVPC1_PCP2 10 | |
137 | #define CP0MVPC1_PCP1 0 | |
138 | }; | |
139 | ||
c227f099 | 140 | typedef struct mips_def_t mips_def_t; |
ead9360e TS |
141 | |
142 | #define MIPS_SHADOW_SET_MAX 16 | |
143 | #define MIPS_TC_MAX 5 | |
f01be154 | 144 | #define MIPS_FPU_MAX 1 |
ead9360e | 145 | #define MIPS_DSP_ACC 4 |
e98c0d17 | 146 | #define MIPS_KSCRATCH_NUM 6 |
ead9360e | 147 | |
b5dc7732 TS |
148 | typedef struct TCState TCState; |
149 | struct TCState { | |
150 | target_ulong gpr[32]; | |
151 | target_ulong PC; | |
152 | target_ulong HI[MIPS_DSP_ACC]; | |
153 | target_ulong LO[MIPS_DSP_ACC]; | |
154 | target_ulong ACX[MIPS_DSP_ACC]; | |
155 | target_ulong DSPControl; | |
156 | int32_t CP0_TCStatus; | |
157 | #define CP0TCSt_TCU3 31 | |
158 | #define CP0TCSt_TCU2 30 | |
159 | #define CP0TCSt_TCU1 29 | |
160 | #define CP0TCSt_TCU0 28 | |
161 | #define CP0TCSt_TMX 27 | |
162 | #define CP0TCSt_RNST 23 | |
163 | #define CP0TCSt_TDS 21 | |
164 | #define CP0TCSt_DT 20 | |
165 | #define CP0TCSt_DA 15 | |
166 | #define CP0TCSt_A 13 | |
167 | #define CP0TCSt_TKSU 11 | |
168 | #define CP0TCSt_IXMT 10 | |
169 | #define CP0TCSt_TASID 0 | |
170 | int32_t CP0_TCBind; | |
171 | #define CP0TCBd_CurTC 21 | |
172 | #define CP0TCBd_TBE 17 | |
173 | #define CP0TCBd_CurVPE 0 | |
174 | target_ulong CP0_TCHalt; | |
175 | target_ulong CP0_TCContext; | |
176 | target_ulong CP0_TCSchedule; | |
177 | target_ulong CP0_TCScheFBack; | |
178 | int32_t CP0_Debug_tcstatus; | |
d279279e | 179 | target_ulong CP0_UserLocal; |
b5dc7732 TS |
180 | }; |
181 | ||
ead9360e TS |
182 | typedef struct CPUMIPSState CPUMIPSState; |
183 | struct CPUMIPSState { | |
b5dc7732 | 184 | TCState active_tc; |
f01be154 | 185 | CPUMIPSFPUContext active_fpu; |
b5dc7732 | 186 | |
ead9360e | 187 | uint32_t current_tc; |
f01be154 | 188 | uint32_t current_fpu; |
36d23958 | 189 | |
e034e2c3 | 190 | uint32_t SEGBITS; |
6d35524c | 191 | uint32_t PABITS; |
b6d96bed | 192 | target_ulong SEGMask; |
6d35524c | 193 | target_ulong PAMask; |
29929e34 | 194 | |
9c2149c8 | 195 | int32_t CP0_Index; |
ead9360e | 196 | /* CP0_MVP* are per MVP registers. */ |
9c2149c8 | 197 | int32_t CP0_Random; |
ead9360e TS |
198 | int32_t CP0_VPEControl; |
199 | #define CP0VPECo_YSI 21 | |
200 | #define CP0VPECo_GSI 20 | |
201 | #define CP0VPECo_EXCPT 16 | |
202 | #define CP0VPECo_TE 15 | |
203 | #define CP0VPECo_TargTC 0 | |
204 | int32_t CP0_VPEConf0; | |
205 | #define CP0VPEC0_M 31 | |
206 | #define CP0VPEC0_XTC 21 | |
207 | #define CP0VPEC0_TCS 19 | |
208 | #define CP0VPEC0_SCS 18 | |
209 | #define CP0VPEC0_DSC 17 | |
210 | #define CP0VPEC0_ICS 16 | |
211 | #define CP0VPEC0_MVP 1 | |
212 | #define CP0VPEC0_VPA 0 | |
213 | int32_t CP0_VPEConf1; | |
214 | #define CP0VPEC1_NCX 20 | |
215 | #define CP0VPEC1_NCP2 10 | |
216 | #define CP0VPEC1_NCP1 0 | |
217 | target_ulong CP0_YQMask; | |
218 | target_ulong CP0_VPESchedule; | |
219 | target_ulong CP0_VPEScheFBack; | |
220 | int32_t CP0_VPEOpt; | |
221 | #define CP0VPEOpt_IWX7 15 | |
222 | #define CP0VPEOpt_IWX6 14 | |
223 | #define CP0VPEOpt_IWX5 13 | |
224 | #define CP0VPEOpt_IWX4 12 | |
225 | #define CP0VPEOpt_IWX3 11 | |
226 | #define CP0VPEOpt_IWX2 10 | |
227 | #define CP0VPEOpt_IWX1 9 | |
228 | #define CP0VPEOpt_IWX0 8 | |
229 | #define CP0VPEOpt_DWX7 7 | |
230 | #define CP0VPEOpt_DWX6 6 | |
231 | #define CP0VPEOpt_DWX5 5 | |
232 | #define CP0VPEOpt_DWX4 4 | |
233 | #define CP0VPEOpt_DWX3 3 | |
234 | #define CP0VPEOpt_DWX2 2 | |
235 | #define CP0VPEOpt_DWX1 1 | |
236 | #define CP0VPEOpt_DWX0 0 | |
9c2149c8 TS |
237 | target_ulong CP0_EntryLo0; |
238 | target_ulong CP0_EntryLo1; | |
2fb58b73 LA |
239 | #if defined(TARGET_MIPS64) |
240 | # define CP0EnLo_RI 63 | |
241 | # define CP0EnLo_XI 62 | |
242 | #else | |
243 | # define CP0EnLo_RI 31 | |
244 | # define CP0EnLo_XI 30 | |
245 | #endif | |
9c2149c8 | 246 | target_ulong CP0_Context; |
e98c0d17 | 247 | target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM]; |
9c2149c8 | 248 | int32_t CP0_PageMask; |
7207c7f9 | 249 | int32_t CP0_PageGrain_rw_bitmask; |
9c2149c8 | 250 | int32_t CP0_PageGrain; |
7207c7f9 LA |
251 | #define CP0PG_RIE 31 |
252 | #define CP0PG_XIE 30 | |
92ceb440 | 253 | #define CP0PG_IEC 27 |
9c2149c8 | 254 | int32_t CP0_Wired; |
ead9360e TS |
255 | int32_t CP0_SRSConf0_rw_bitmask; |
256 | int32_t CP0_SRSConf0; | |
257 | #define CP0SRSC0_M 31 | |
258 | #define CP0SRSC0_SRS3 20 | |
259 | #define CP0SRSC0_SRS2 10 | |
260 | #define CP0SRSC0_SRS1 0 | |
261 | int32_t CP0_SRSConf1_rw_bitmask; | |
262 | int32_t CP0_SRSConf1; | |
263 | #define CP0SRSC1_M 31 | |
264 | #define CP0SRSC1_SRS6 20 | |
265 | #define CP0SRSC1_SRS5 10 | |
266 | #define CP0SRSC1_SRS4 0 | |
267 | int32_t CP0_SRSConf2_rw_bitmask; | |
268 | int32_t CP0_SRSConf2; | |
269 | #define CP0SRSC2_M 31 | |
270 | #define CP0SRSC2_SRS9 20 | |
271 | #define CP0SRSC2_SRS8 10 | |
272 | #define CP0SRSC2_SRS7 0 | |
273 | int32_t CP0_SRSConf3_rw_bitmask; | |
274 | int32_t CP0_SRSConf3; | |
275 | #define CP0SRSC3_M 31 | |
276 | #define CP0SRSC3_SRS12 20 | |
277 | #define CP0SRSC3_SRS11 10 | |
278 | #define CP0SRSC3_SRS10 0 | |
279 | int32_t CP0_SRSConf4_rw_bitmask; | |
280 | int32_t CP0_SRSConf4; | |
281 | #define CP0SRSC4_SRS15 20 | |
282 | #define CP0SRSC4_SRS14 10 | |
283 | #define CP0SRSC4_SRS13 0 | |
9c2149c8 | 284 | int32_t CP0_HWREna; |
c570fd16 | 285 | target_ulong CP0_BadVAddr; |
9c2149c8 TS |
286 | int32_t CP0_Count; |
287 | target_ulong CP0_EntryHi; | |
9456c2fb | 288 | #define CP0EnHi_EHINV 10 |
9c2149c8 TS |
289 | int32_t CP0_Compare; |
290 | int32_t CP0_Status; | |
6af0bf9c FB |
291 | #define CP0St_CU3 31 |
292 | #define CP0St_CU2 30 | |
293 | #define CP0St_CU1 29 | |
294 | #define CP0St_CU0 28 | |
295 | #define CP0St_RP 27 | |
6ea83fed | 296 | #define CP0St_FR 26 |
6af0bf9c | 297 | #define CP0St_RE 25 |
7a387fff TS |
298 | #define CP0St_MX 24 |
299 | #define CP0St_PX 23 | |
6af0bf9c FB |
300 | #define CP0St_BEV 22 |
301 | #define CP0St_TS 21 | |
302 | #define CP0St_SR 20 | |
303 | #define CP0St_NMI 19 | |
304 | #define CP0St_IM 8 | |
7a387fff TS |
305 | #define CP0St_KX 7 |
306 | #define CP0St_SX 6 | |
307 | #define CP0St_UX 5 | |
623a930e | 308 | #define CP0St_KSU 3 |
6af0bf9c FB |
309 | #define CP0St_ERL 2 |
310 | #define CP0St_EXL 1 | |
311 | #define CP0St_IE 0 | |
9c2149c8 | 312 | int32_t CP0_IntCtl; |
ead9360e TS |
313 | #define CP0IntCtl_IPTI 29 |
314 | #define CP0IntCtl_IPPC1 26 | |
315 | #define CP0IntCtl_VS 5 | |
9c2149c8 | 316 | int32_t CP0_SRSCtl; |
ead9360e TS |
317 | #define CP0SRSCtl_HSS 26 |
318 | #define CP0SRSCtl_EICSS 18 | |
319 | #define CP0SRSCtl_ESS 12 | |
320 | #define CP0SRSCtl_PSS 6 | |
321 | #define CP0SRSCtl_CSS 0 | |
9c2149c8 | 322 | int32_t CP0_SRSMap; |
ead9360e TS |
323 | #define CP0SRSMap_SSV7 28 |
324 | #define CP0SRSMap_SSV6 24 | |
325 | #define CP0SRSMap_SSV5 20 | |
326 | #define CP0SRSMap_SSV4 16 | |
327 | #define CP0SRSMap_SSV3 12 | |
328 | #define CP0SRSMap_SSV2 8 | |
329 | #define CP0SRSMap_SSV1 4 | |
330 | #define CP0SRSMap_SSV0 0 | |
9c2149c8 | 331 | int32_t CP0_Cause; |
7a387fff TS |
332 | #define CP0Ca_BD 31 |
333 | #define CP0Ca_TI 30 | |
334 | #define CP0Ca_CE 28 | |
335 | #define CP0Ca_DC 27 | |
336 | #define CP0Ca_PCI 26 | |
6af0bf9c | 337 | #define CP0Ca_IV 23 |
7a387fff TS |
338 | #define CP0Ca_WP 22 |
339 | #define CP0Ca_IP 8 | |
4de9b249 | 340 | #define CP0Ca_IP_mask 0x0000FF00 |
7a387fff | 341 | #define CP0Ca_EC 2 |
c570fd16 | 342 | target_ulong CP0_EPC; |
9c2149c8 | 343 | int32_t CP0_PRid; |
b29a0341 | 344 | int32_t CP0_EBase; |
9c2149c8 | 345 | int32_t CP0_Config0; |
6af0bf9c FB |
346 | #define CP0C0_M 31 |
347 | #define CP0C0_K23 28 | |
348 | #define CP0C0_KU 25 | |
349 | #define CP0C0_MDU 20 | |
350 | #define CP0C0_MM 17 | |
351 | #define CP0C0_BM 16 | |
352 | #define CP0C0_BE 15 | |
353 | #define CP0C0_AT 13 | |
354 | #define CP0C0_AR 10 | |
355 | #define CP0C0_MT 7 | |
7a387fff | 356 | #define CP0C0_VI 3 |
6af0bf9c | 357 | #define CP0C0_K0 0 |
9c2149c8 | 358 | int32_t CP0_Config1; |
7a387fff | 359 | #define CP0C1_M 31 |
6af0bf9c FB |
360 | #define CP0C1_MMU 25 |
361 | #define CP0C1_IS 22 | |
362 | #define CP0C1_IL 19 | |
363 | #define CP0C1_IA 16 | |
364 | #define CP0C1_DS 13 | |
365 | #define CP0C1_DL 10 | |
366 | #define CP0C1_DA 7 | |
7a387fff TS |
367 | #define CP0C1_C2 6 |
368 | #define CP0C1_MD 5 | |
6af0bf9c FB |
369 | #define CP0C1_PC 4 |
370 | #define CP0C1_WR 3 | |
371 | #define CP0C1_CA 2 | |
372 | #define CP0C1_EP 1 | |
373 | #define CP0C1_FP 0 | |
9c2149c8 | 374 | int32_t CP0_Config2; |
7a387fff TS |
375 | #define CP0C2_M 31 |
376 | #define CP0C2_TU 28 | |
377 | #define CP0C2_TS 24 | |
378 | #define CP0C2_TL 20 | |
379 | #define CP0C2_TA 16 | |
380 | #define CP0C2_SU 12 | |
381 | #define CP0C2_SS 8 | |
382 | #define CP0C2_SL 4 | |
383 | #define CP0C2_SA 0 | |
9c2149c8 | 384 | int32_t CP0_Config3; |
7a387fff | 385 | #define CP0C3_M 31 |
bbfa8f72 | 386 | #define CP0C3_ISA_ON_EXC 16 |
d279279e | 387 | #define CP0C3_ULRI 13 |
7207c7f9 | 388 | #define CP0C3_RXI 12 |
7a387fff TS |
389 | #define CP0C3_DSPP 10 |
390 | #define CP0C3_LPA 7 | |
391 | #define CP0C3_VEIC 6 | |
392 | #define CP0C3_VInt 5 | |
393 | #define CP0C3_SP 4 | |
394 | #define CP0C3_MT 2 | |
395 | #define CP0C3_SM 1 | |
396 | #define CP0C3_TL 0 | |
b4160af1 PJ |
397 | uint32_t CP0_Config4; |
398 | uint32_t CP0_Config4_rw_bitmask; | |
399 | #define CP0C4_M 31 | |
9456c2fb | 400 | #define CP0C4_IE 29 |
e98c0d17 | 401 | #define CP0C4_KScrExist 16 |
b4dd99a3 PJ |
402 | uint32_t CP0_Config5; |
403 | uint32_t CP0_Config5_rw_bitmask; | |
404 | #define CP0C5_M 31 | |
405 | #define CP0C5_K 30 | |
406 | #define CP0C5_CV 29 | |
407 | #define CP0C5_EVA 28 | |
408 | #define CP0C5_MSAEn 27 | |
409 | #define CP0C5_UFR 2 | |
410 | #define CP0C5_NFExists 0 | |
e397ee33 TS |
411 | int32_t CP0_Config6; |
412 | int32_t CP0_Config7; | |
ead9360e | 413 | /* XXX: Maybe make LLAddr per-TC? */ |
5499b6ff | 414 | target_ulong lladdr; |
590bc601 PB |
415 | target_ulong llval; |
416 | target_ulong llnewval; | |
417 | target_ulong llreg; | |
2a6e32dd AJ |
418 | target_ulong CP0_LLAddr_rw_bitmask; |
419 | int CP0_LLAddr_shift; | |
fd88b6ab TS |
420 | target_ulong CP0_WatchLo[8]; |
421 | int32_t CP0_WatchHi[8]; | |
9c2149c8 TS |
422 | target_ulong CP0_XContext; |
423 | int32_t CP0_Framemask; | |
424 | int32_t CP0_Debug; | |
ead9360e | 425 | #define CP0DB_DBD 31 |
6af0bf9c FB |
426 | #define CP0DB_DM 30 |
427 | #define CP0DB_LSNM 28 | |
428 | #define CP0DB_Doze 27 | |
429 | #define CP0DB_Halt 26 | |
430 | #define CP0DB_CNT 25 | |
431 | #define CP0DB_IBEP 24 | |
432 | #define CP0DB_DBEP 21 | |
433 | #define CP0DB_IEXI 20 | |
434 | #define CP0DB_VER 15 | |
435 | #define CP0DB_DEC 10 | |
436 | #define CP0DB_SSt 8 | |
437 | #define CP0DB_DINT 5 | |
438 | #define CP0DB_DIB 4 | |
439 | #define CP0DB_DDBS 3 | |
440 | #define CP0DB_DDBL 2 | |
441 | #define CP0DB_DBp 1 | |
442 | #define CP0DB_DSS 0 | |
c570fd16 | 443 | target_ulong CP0_DEPC; |
9c2149c8 TS |
444 | int32_t CP0_Performance0; |
445 | int32_t CP0_TagLo; | |
446 | int32_t CP0_DataLo; | |
447 | int32_t CP0_TagHi; | |
448 | int32_t CP0_DataHi; | |
c570fd16 | 449 | target_ulong CP0_ErrorEPC; |
9c2149c8 | 450 | int32_t CP0_DESAVE; |
b5dc7732 TS |
451 | /* We waste some space so we can handle shadow registers like TCs. */ |
452 | TCState tcs[MIPS_SHADOW_SET_MAX]; | |
f01be154 | 453 | CPUMIPSFPUContext fpus[MIPS_FPU_MAX]; |
5cbdb3a3 | 454 | /* QEMU */ |
6af0bf9c | 455 | int error_code; |
6af0bf9c FB |
456 | uint32_t hflags; /* CPU State */ |
457 | /* TMASK defines different execution modes */ | |
b231c103 | 458 | #define MIPS_HFLAG_TMASK 0x1807FF |
79ef2c4c | 459 | #define MIPS_HFLAG_MODE 0x00007 /* execution modes */ |
623a930e TS |
460 | /* The KSU flags must be the lowest bits in hflags. The flag order |
461 | must be the same as defined for CP0 Status. This allows to use | |
462 | the bits as the value of mmu_idx. */ | |
79ef2c4c NF |
463 | #define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */ |
464 | #define MIPS_HFLAG_UM 0x00002 /* user mode flag */ | |
465 | #define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */ | |
466 | #define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */ | |
467 | #define MIPS_HFLAG_DM 0x00004 /* Debug mode */ | |
468 | #define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */ | |
469 | #define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */ | |
470 | #define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */ | |
471 | #define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */ | |
b8aa4598 TS |
472 | /* True if the MIPS IV COP1X instructions can be used. This also |
473 | controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S | |
474 | and RSQRT.D. */ | |
79ef2c4c NF |
475 | #define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */ |
476 | #define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */ | |
01f72885 | 477 | #define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */ |
79ef2c4c NF |
478 | #define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */ |
479 | #define MIPS_HFLAG_M16_SHIFT 10 | |
4ad40f36 FB |
480 | /* If translation is interrupted between the branch instruction and |
481 | * the delay slot, record what type of branch it is so that we can | |
482 | * resume translation properly. It might be possible to reduce | |
483 | * this from three bits to two. */ | |
79ef2c4c NF |
484 | #define MIPS_HFLAG_BMASK_BASE 0x03800 |
485 | #define MIPS_HFLAG_B 0x00800 /* Unconditional branch */ | |
486 | #define MIPS_HFLAG_BC 0x01000 /* Conditional branch */ | |
487 | #define MIPS_HFLAG_BL 0x01800 /* Likely branch */ | |
488 | #define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */ | |
489 | /* Extra flags about the current pending branch. */ | |
b231c103 | 490 | #define MIPS_HFLAG_BMASK_EXT 0x7C000 |
79ef2c4c NF |
491 | #define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */ |
492 | #define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */ | |
493 | #define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */ | |
b231c103 YK |
494 | #define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */ |
495 | #define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */ | |
79ef2c4c | 496 | #define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT) |
853c3240 | 497 | /* MIPS DSP resources access. */ |
b231c103 YK |
498 | #define MIPS_HFLAG_DSP 0x080000 /* Enable access to MIPS DSP resources. */ |
499 | #define MIPS_HFLAG_DSPR2 0x100000 /* Enable access to MIPS DSPR2 resources. */ | |
d279279e | 500 | /* Extra flag about HWREna register. */ |
b231c103 | 501 | #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */ |
6af0bf9c | 502 | target_ulong btarget; /* Jump / branch target */ |
1ba74fb8 | 503 | target_ulong bcond; /* Branch condition (if needed) */ |
a316d335 | 504 | |
7a387fff TS |
505 | int SYNCI_Step; /* Address step size for SYNCI */ |
506 | int CCRes; /* Cycle count resolution/divisor */ | |
ead9360e TS |
507 | uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */ |
508 | uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */ | |
e189e748 | 509 | int insn_flags; /* Supported instruction set */ |
7a387fff | 510 | |
a316d335 | 511 | CPU_COMMON |
6ae81775 | 512 | |
f0c3c505 | 513 | /* Fields from here on are preserved across CPU reset. */ |
51cc2e78 | 514 | CPUMIPSMVPContext *mvp; |
3c7b48b7 | 515 | #if !defined(CONFIG_USER_ONLY) |
51cc2e78 | 516 | CPUMIPSTLBContext *tlb; |
3c7b48b7 | 517 | #endif |
51cc2e78 | 518 | |
c227f099 | 519 | const mips_def_t *cpu_model; |
33ac7f16 | 520 | void *irq[8]; |
1246b259 | 521 | QEMUTimer *timer; /* Internal timer */ |
6af0bf9c FB |
522 | }; |
523 | ||
0f71a709 AF |
524 | #include "cpu-qom.h" |
525 | ||
3c7b48b7 | 526 | #if !defined(CONFIG_USER_ONLY) |
a8170e5e | 527 | int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot, |
29929e34 | 528 | target_ulong address, int rw, int access_type); |
a8170e5e | 529 | int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot, |
29929e34 | 530 | target_ulong address, int rw, int access_type); |
a8170e5e | 531 | int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot, |
29929e34 | 532 | target_ulong address, int rw, int access_type); |
895c2d04 BS |
533 | void r4k_helper_tlbwi(CPUMIPSState *env); |
534 | void r4k_helper_tlbwr(CPUMIPSState *env); | |
535 | void r4k_helper_tlbp(CPUMIPSState *env); | |
536 | void r4k_helper_tlbr(CPUMIPSState *env); | |
9456c2fb LA |
537 | void r4k_helper_tlbinv(CPUMIPSState *env); |
538 | void r4k_helper_tlbinvf(CPUMIPSState *env); | |
33d68b5f | 539 | |
c658b94f AF |
540 | void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr, |
541 | bool is_write, bool is_exec, int unused, | |
542 | unsigned size); | |
3c7b48b7 PB |
543 | #endif |
544 | ||
9a78eead | 545 | void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf); |
647de6ca | 546 | |
9467d44c TS |
547 | #define cpu_exec cpu_mips_exec |
548 | #define cpu_gen_code cpu_mips_gen_code | |
549 | #define cpu_signal_handler cpu_mips_signal_handler | |
c732abe2 | 550 | #define cpu_list mips_cpu_list |
9467d44c | 551 | |
084d0497 RH |
552 | extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env); |
553 | extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env); | |
554 | ||
d279279e | 555 | #define CPU_SAVE_VERSION 4 |
b3c7724c | 556 | |
623a930e TS |
557 | /* MMU modes definitions. We carefully match the indices with our |
558 | hflags layout. */ | |
6ebbf390 | 559 | #define MMU_MODE0_SUFFIX _kernel |
623a930e TS |
560 | #define MMU_MODE1_SUFFIX _super |
561 | #define MMU_MODE2_SUFFIX _user | |
562 | #define MMU_USER_IDX 2 | |
7db13fae | 563 | static inline int cpu_mmu_index (CPUMIPSState *env) |
6ebbf390 | 564 | { |
623a930e | 565 | return env->hflags & MIPS_HFLAG_KSU; |
6ebbf390 JM |
566 | } |
567 | ||
7db13fae | 568 | static inline int cpu_mips_hw_interrupts_pending(CPUMIPSState *env) |
138afb02 EI |
569 | { |
570 | int32_t pending; | |
571 | int32_t status; | |
572 | int r; | |
573 | ||
4cdc1cd1 AJ |
574 | if (!(env->CP0_Status & (1 << CP0St_IE)) || |
575 | (env->CP0_Status & (1 << CP0St_EXL)) || | |
576 | (env->CP0_Status & (1 << CP0St_ERL)) || | |
344eecf6 EI |
577 | /* Note that the TCStatus IXMT field is initialized to zero, |
578 | and only MT capable cores can set it to one. So we don't | |
579 | need to check for MT capabilities here. */ | |
580 | (env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)) || | |
4cdc1cd1 AJ |
581 | (env->hflags & MIPS_HFLAG_DM)) { |
582 | /* Interrupts are disabled */ | |
583 | return 0; | |
584 | } | |
585 | ||
138afb02 EI |
586 | pending = env->CP0_Cause & CP0Ca_IP_mask; |
587 | status = env->CP0_Status & CP0Ca_IP_mask; | |
588 | ||
589 | if (env->CP0_Config3 & (1 << CP0C3_VEIC)) { | |
590 | /* A MIPS configured with a vectorizing external interrupt controller | |
591 | will feed a vector into the Cause pending lines. The core treats | |
592 | the status lines as a vector level, not as indiviual masks. */ | |
593 | r = pending > status; | |
594 | } else { | |
595 | /* A MIPS configured with compatibility or VInt (Vectored Interrupts) | |
596 | treats the pending lines as individual interrupt lines, the status | |
597 | lines are individual masks. */ | |
598 | r = pending & status; | |
599 | } | |
600 | return r; | |
601 | } | |
602 | ||
022c62cb | 603 | #include "exec/cpu-all.h" |
6af0bf9c FB |
604 | |
605 | /* Memory access type : | |
606 | * may be needed for precise access rights control and precise exceptions. | |
607 | */ | |
608 | enum { | |
609 | /* 1 bit to define user level / supervisor access */ | |
610 | ACCESS_USER = 0x00, | |
611 | ACCESS_SUPER = 0x01, | |
612 | /* 1 bit to indicate direction */ | |
613 | ACCESS_STORE = 0x02, | |
614 | /* Type of instruction that generated the access */ | |
615 | ACCESS_CODE = 0x10, /* Code fetch access */ | |
616 | ACCESS_INT = 0x20, /* Integer load/store access */ | |
617 | ACCESS_FLOAT = 0x30, /* floating point load/store access */ | |
618 | }; | |
619 | ||
620 | /* Exceptions */ | |
621 | enum { | |
622 | EXCP_NONE = -1, | |
623 | EXCP_RESET = 0, | |
624 | EXCP_SRESET, | |
625 | EXCP_DSS, | |
626 | EXCP_DINT, | |
14e51cc7 TS |
627 | EXCP_DDBL, |
628 | EXCP_DDBS, | |
6af0bf9c FB |
629 | EXCP_NMI, |
630 | EXCP_MCHECK, | |
14e51cc7 | 631 | EXCP_EXT_INTERRUPT, /* 8 */ |
6af0bf9c | 632 | EXCP_DFWATCH, |
14e51cc7 | 633 | EXCP_DIB, |
6af0bf9c FB |
634 | EXCP_IWATCH, |
635 | EXCP_AdEL, | |
636 | EXCP_AdES, | |
637 | EXCP_TLBF, | |
638 | EXCP_IBE, | |
14e51cc7 | 639 | EXCP_DBp, /* 16 */ |
6af0bf9c | 640 | EXCP_SYSCALL, |
14e51cc7 | 641 | EXCP_BREAK, |
4ad40f36 | 642 | EXCP_CpU, |
6af0bf9c FB |
643 | EXCP_RI, |
644 | EXCP_OVERFLOW, | |
645 | EXCP_TRAP, | |
5a5012ec | 646 | EXCP_FPE, |
14e51cc7 | 647 | EXCP_DWATCH, /* 24 */ |
6af0bf9c FB |
648 | EXCP_LTLBL, |
649 | EXCP_TLBL, | |
650 | EXCP_TLBS, | |
651 | EXCP_DBE, | |
ead9360e | 652 | EXCP_THREAD, |
14e51cc7 TS |
653 | EXCP_MDMX, |
654 | EXCP_C2E, | |
655 | EXCP_CACHE, /* 32 */ | |
853c3240 | 656 | EXCP_DSPDIS, |
92ceb440 LA |
657 | EXCP_TLBXI, |
658 | EXCP_TLBRI, | |
14e51cc7 | 659 | |
92ceb440 | 660 | EXCP_LAST = EXCP_TLBRI, |
6af0bf9c | 661 | }; |
590bc601 PB |
662 | /* Dummy exception for conditional stores. */ |
663 | #define EXCP_SC 0x100 | |
6af0bf9c | 664 | |
f249412c EI |
665 | /* |
666 | * This is an interrnally generated WAKE request line. | |
667 | * It is driven by the CPU itself. Raised when the MT | |
668 | * block wants to wake a VPE from an inactive state and | |
669 | * cleared when VPE goes from active to inactive. | |
670 | */ | |
671 | #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0 | |
672 | ||
6af0bf9c | 673 | int cpu_mips_exec(CPUMIPSState *s); |
78ce64f4 | 674 | void mips_tcg_init(void); |
30bf942d | 675 | MIPSCPU *cpu_mips_init(const char *cpu_model); |
388bb21a | 676 | int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc); |
6af0bf9c | 677 | |
30bf942d AF |
678 | static inline CPUMIPSState *cpu_init(const char *cpu_model) |
679 | { | |
680 | MIPSCPU *cpu = cpu_mips_init(cpu_model); | |
681 | if (cpu == NULL) { | |
682 | return NULL; | |
683 | } | |
684 | return &cpu->env; | |
685 | } | |
686 | ||
b7e516ce AF |
687 | /* TODO QOM'ify CPU reset and remove */ |
688 | void cpu_state_reset(CPUMIPSState *s); | |
689 | ||
f9480ffc | 690 | /* mips_timer.c */ |
7db13fae AF |
691 | uint32_t cpu_mips_get_random (CPUMIPSState *env); |
692 | uint32_t cpu_mips_get_count (CPUMIPSState *env); | |
693 | void cpu_mips_store_count (CPUMIPSState *env, uint32_t value); | |
694 | void cpu_mips_store_compare (CPUMIPSState *env, uint32_t value); | |
695 | void cpu_mips_start_count(CPUMIPSState *env); | |
696 | void cpu_mips_stop_count(CPUMIPSState *env); | |
f9480ffc | 697 | |
5dc5d9f0 | 698 | /* mips_int.c */ |
7db13fae | 699 | void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level); |
5dc5d9f0 | 700 | |
f9480ffc | 701 | /* helper.c */ |
7510454e AF |
702 | int mips_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw, |
703 | int mmu_idx); | |
3c7b48b7 | 704 | #if !defined(CONFIG_USER_ONLY) |
7db13fae | 705 | void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra); |
a8170e5e | 706 | hwaddr cpu_mips_translate_address (CPUMIPSState *env, target_ulong address, |
c36bbb28 | 707 | int rw); |
3c7b48b7 | 708 | #endif |
1239b472 | 709 | target_ulong exception_resume_pc (CPUMIPSState *env); |
f9480ffc | 710 | |
7db13fae | 711 | static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc, |
6b917547 AL |
712 | target_ulong *cs_base, int *flags) |
713 | { | |
714 | *pc = env->active_tc.PC; | |
715 | *cs_base = 0; | |
d279279e PJ |
716 | *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK | |
717 | MIPS_HFLAG_HWRENA_ULR); | |
6b917547 AL |
718 | } |
719 | ||
7db13fae | 720 | static inline int mips_vpe_active(CPUMIPSState *env) |
f249412c EI |
721 | { |
722 | int active = 1; | |
723 | ||
724 | /* Check that the VPE is enabled. */ | |
725 | if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) { | |
726 | active = 0; | |
727 | } | |
4abf79a4 | 728 | /* Check that the VPE is activated. */ |
f249412c EI |
729 | if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) { |
730 | active = 0; | |
731 | } | |
732 | ||
733 | /* Now verify that there are active thread contexts in the VPE. | |
734 | ||
735 | This assumes the CPU model will internally reschedule threads | |
736 | if the active one goes to sleep. If there are no threads available | |
737 | the active one will be in a sleeping state, and we can turn off | |
738 | the entire VPE. */ | |
739 | if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) { | |
740 | /* TC is not activated. */ | |
741 | active = 0; | |
742 | } | |
743 | if (env->active_tc.CP0_TCHalt & 1) { | |
744 | /* TC is in halt state. */ | |
745 | active = 0; | |
746 | } | |
747 | ||
748 | return active; | |
749 | } | |
750 | ||
022c62cb | 751 | #include "exec/exec-all.h" |
f081c76c | 752 | |
03e6e501 MR |
753 | static inline void compute_hflags(CPUMIPSState *env) |
754 | { | |
755 | env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | | |
756 | MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU | | |
01f72885 | 757 | MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2); |
03e6e501 MR |
758 | if (!(env->CP0_Status & (1 << CP0St_EXL)) && |
759 | !(env->CP0_Status & (1 << CP0St_ERL)) && | |
760 | !(env->hflags & MIPS_HFLAG_DM)) { | |
761 | env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU; | |
762 | } | |
763 | #if defined(TARGET_MIPS64) | |
764 | if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) || | |
765 | (env->CP0_Status & (1 << CP0St_PX)) || | |
766 | (env->CP0_Status & (1 << CP0St_UX))) { | |
767 | env->hflags |= MIPS_HFLAG_64; | |
768 | } | |
01f72885 LA |
769 | |
770 | if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) && | |
771 | !(env->CP0_Status & (1 << CP0St_UX))) { | |
772 | env->hflags |= MIPS_HFLAG_AWRAP; | |
773 | } else if (env->insn_flags & ISA_MIPS32R6) { | |
774 | /* Address wrapping for Supervisor and Kernel is specified in R6 */ | |
775 | if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) && | |
776 | !(env->CP0_Status & (1 << CP0St_SX))) || | |
777 | (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) && | |
778 | !(env->CP0_Status & (1 << CP0St_KX)))) { | |
779 | env->hflags |= MIPS_HFLAG_AWRAP; | |
780 | } | |
03e6e501 MR |
781 | } |
782 | #endif | |
783 | if ((env->CP0_Status & (1 << CP0St_CU0)) || | |
784 | !(env->hflags & MIPS_HFLAG_KSU)) { | |
785 | env->hflags |= MIPS_HFLAG_CP0; | |
786 | } | |
787 | if (env->CP0_Status & (1 << CP0St_CU1)) { | |
788 | env->hflags |= MIPS_HFLAG_FPU; | |
789 | } | |
790 | if (env->CP0_Status & (1 << CP0St_FR)) { | |
791 | env->hflags |= MIPS_HFLAG_F64; | |
792 | } | |
853c3240 JL |
793 | if (env->insn_flags & ASE_DSPR2) { |
794 | /* Enables access MIPS DSP resources, now our cpu is DSP ASER2, | |
795 | so enable to access DSPR2 resources. */ | |
796 | if (env->CP0_Status & (1 << CP0St_MX)) { | |
797 | env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2; | |
798 | } | |
799 | ||
800 | } else if (env->insn_flags & ASE_DSP) { | |
801 | /* Enables access MIPS DSP resources, now our cpu is DSP ASE, | |
802 | so enable to access DSP resources. */ | |
803 | if (env->CP0_Status & (1 << CP0St_MX)) { | |
804 | env->hflags |= MIPS_HFLAG_DSP; | |
805 | } | |
806 | ||
807 | } | |
03e6e501 MR |
808 | if (env->insn_flags & ISA_MIPS32R2) { |
809 | if (env->active_fpu.fcr0 & (1 << FCR0_F64)) { | |
810 | env->hflags |= MIPS_HFLAG_COP1X; | |
811 | } | |
812 | } else if (env->insn_flags & ISA_MIPS32) { | |
813 | if (env->hflags & MIPS_HFLAG_64) { | |
814 | env->hflags |= MIPS_HFLAG_COP1X; | |
815 | } | |
816 | } else if (env->insn_flags & ISA_MIPS4) { | |
817 | /* All supported MIPS IV CPUs use the XX (CU3) to enable | |
818 | and disable the MIPS IV extensions to the MIPS III ISA. | |
819 | Some other MIPS IV CPUs ignore the bit, so the check here | |
820 | would be too restrictive for them. */ | |
f45cb2f4 | 821 | if (env->CP0_Status & (1U << CP0St_CU3)) { |
03e6e501 MR |
822 | env->hflags |= MIPS_HFLAG_COP1X; |
823 | } | |
824 | } | |
825 | } | |
826 | ||
6af0bf9c | 827 | #endif /* !defined (__MIPS_CPU_H__) */ |