]> git.proxmox.com Git - mirror_qemu.git/blame - target-mips/cpu.h
target-mips: add MSA exceptions
[mirror_qemu.git] / target-mips / cpu.h
CommitLineData
6af0bf9c
FB
1#if !defined (__MIPS_CPU_H__)
2#define __MIPS_CPU_H__
3
3e457172
BS
4//#define DEBUG_OP
5
d94f0a8e 6#define ALIGNED_ONLY
4ad40f36
FB
7#define TARGET_HAS_ICE 1
8
9042c0e2
TS
9#define ELF_MACHINE EM_MIPS
10
9349b4f9 11#define CPUArchState struct CPUMIPSState
c2764719 12
c5d6edc3 13#include "config.h"
9a78eead 14#include "qemu-common.h"
6af0bf9c 15#include "mips-defs.h"
022c62cb 16#include "exec/cpu-defs.h"
6b4c305c 17#include "fpu/softfloat.h"
6af0bf9c 18
ead9360e 19struct CPUMIPSState;
6af0bf9c 20
c227f099
AL
21typedef struct r4k_tlb_t r4k_tlb_t;
22struct r4k_tlb_t {
6af0bf9c 23 target_ulong VPN;
9c2149c8 24 uint32_t PageMask;
98c1b82b
PB
25 uint_fast8_t ASID;
26 uint_fast16_t G:1;
27 uint_fast16_t C0:3;
28 uint_fast16_t C1:3;
29 uint_fast16_t V0:1;
30 uint_fast16_t V1:1;
31 uint_fast16_t D0:1;
32 uint_fast16_t D1:1;
2fb58b73
LA
33 uint_fast16_t XI0:1;
34 uint_fast16_t XI1:1;
35 uint_fast16_t RI0:1;
36 uint_fast16_t RI1:1;
9456c2fb 37 uint_fast16_t EHINV:1;
6af0bf9c
FB
38 target_ulong PFN[2];
39};
6af0bf9c 40
3c7b48b7 41#if !defined(CONFIG_USER_ONLY)
ead9360e
TS
42typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
43struct CPUMIPSTLBContext {
44 uint32_t nb_tlb;
45 uint32_t tlb_in_use;
a8170e5e 46 int (*map_address) (struct CPUMIPSState *env, hwaddr *physical, int *prot, target_ulong address, int rw, int access_type);
895c2d04
BS
47 void (*helper_tlbwi)(struct CPUMIPSState *env);
48 void (*helper_tlbwr)(struct CPUMIPSState *env);
49 void (*helper_tlbp)(struct CPUMIPSState *env);
50 void (*helper_tlbr)(struct CPUMIPSState *env);
9456c2fb
LA
51 void (*helper_tlbinv)(struct CPUMIPSState *env);
52 void (*helper_tlbinvf)(struct CPUMIPSState *env);
ead9360e
TS
53 union {
54 struct {
c227f099 55 r4k_tlb_t tlb[MIPS_TLB_MAX];
ead9360e
TS
56 } r4k;
57 } mmu;
58};
3c7b48b7 59#endif
51b2772f 60
e97a391d
YK
61/* MSA Context */
62#define MSA_WRLEN (128)
63
64enum CPUMIPSMSADataFormat {
65 DF_BYTE = 0,
66 DF_HALF,
67 DF_WORD,
68 DF_DOUBLE
69};
70
71typedef union wr_t wr_t;
72union wr_t {
73 int8_t b[MSA_WRLEN/8];
74 int16_t h[MSA_WRLEN/16];
75 int32_t w[MSA_WRLEN/32];
76 int64_t d[MSA_WRLEN/64];
77};
78
c227f099
AL
79typedef union fpr_t fpr_t;
80union fpr_t {
ead9360e
TS
81 float64 fd; /* ieee double precision */
82 float32 fs[2];/* ieee single precision */
83 uint64_t d; /* binary double fixed-point */
84 uint32_t w[2]; /* binary single fixed-point */
e97a391d
YK
85/* FPU/MSA register mapping is not tested on big-endian hosts. */
86 wr_t wr; /* vector data */
ead9360e
TS
87};
88/* define FP_ENDIAN_IDX to access the same location
4ff9786c 89 * in the fpr_t union regardless of the host endianness
ead9360e 90 */
e2542fe2 91#if defined(HOST_WORDS_BIGENDIAN)
ead9360e
TS
92# define FP_ENDIAN_IDX 1
93#else
94# define FP_ENDIAN_IDX 0
c570fd16 95#endif
ead9360e
TS
96
97typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
98struct CPUMIPSFPUContext {
6af0bf9c 99 /* Floating point registers */
c227f099 100 fpr_t fpr[32];
6ea83fed 101 float_status fp_status;
5a5012ec 102 /* fpu implementation/revision register (fir) */
6af0bf9c 103 uint32_t fcr0;
b4dd99a3 104#define FCR0_UFRP 28
5a5012ec
TS
105#define FCR0_F64 22
106#define FCR0_L 21
107#define FCR0_W 20
108#define FCR0_3D 19
109#define FCR0_PS 18
110#define FCR0_D 17
111#define FCR0_S 16
112#define FCR0_PRID 8
113#define FCR0_REV 0
6ea83fed
FB
114 /* fcsr */
115 uint32_t fcr31;
f01be154
TS
116#define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
117#define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
118#define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
5a5012ec
TS
119#define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f)
120#define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f)
121#define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f)
122#define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
123#define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0)
124#define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0)
125#define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0)
6ea83fed
FB
126#define FP_INEXACT 1
127#define FP_UNDERFLOW 2
128#define FP_OVERFLOW 4
129#define FP_DIV0 8
130#define FP_INVALID 16
131#define FP_UNIMPLEMENTED 32
ead9360e
TS
132};
133
623a930e 134#define NB_MMU_MODES 3
6ebbf390 135
ead9360e
TS
136typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
137struct CPUMIPSMVPContext {
138 int32_t CP0_MVPControl;
139#define CP0MVPCo_CPA 3
140#define CP0MVPCo_STLB 2
141#define CP0MVPCo_VPC 1
142#define CP0MVPCo_EVP 0
143 int32_t CP0_MVPConf0;
144#define CP0MVPC0_M 31
145#define CP0MVPC0_TLBS 29
146#define CP0MVPC0_GS 28
147#define CP0MVPC0_PCP 27
148#define CP0MVPC0_PTLBE 16
149#define CP0MVPC0_TCA 15
150#define CP0MVPC0_PVPE 10
151#define CP0MVPC0_PTC 0
152 int32_t CP0_MVPConf1;
153#define CP0MVPC1_CIM 31
154#define CP0MVPC1_CIF 30
155#define CP0MVPC1_PCX 20
156#define CP0MVPC1_PCP2 10
157#define CP0MVPC1_PCP1 0
158};
159
c227f099 160typedef struct mips_def_t mips_def_t;
ead9360e
TS
161
162#define MIPS_SHADOW_SET_MAX 16
163#define MIPS_TC_MAX 5
f01be154 164#define MIPS_FPU_MAX 1
ead9360e 165#define MIPS_DSP_ACC 4
e98c0d17 166#define MIPS_KSCRATCH_NUM 6
ead9360e 167
b5dc7732
TS
168typedef struct TCState TCState;
169struct TCState {
170 target_ulong gpr[32];
171 target_ulong PC;
172 target_ulong HI[MIPS_DSP_ACC];
173 target_ulong LO[MIPS_DSP_ACC];
174 target_ulong ACX[MIPS_DSP_ACC];
175 target_ulong DSPControl;
176 int32_t CP0_TCStatus;
177#define CP0TCSt_TCU3 31
178#define CP0TCSt_TCU2 30
179#define CP0TCSt_TCU1 29
180#define CP0TCSt_TCU0 28
181#define CP0TCSt_TMX 27
182#define CP0TCSt_RNST 23
183#define CP0TCSt_TDS 21
184#define CP0TCSt_DT 20
185#define CP0TCSt_DA 15
186#define CP0TCSt_A 13
187#define CP0TCSt_TKSU 11
188#define CP0TCSt_IXMT 10
189#define CP0TCSt_TASID 0
190 int32_t CP0_TCBind;
191#define CP0TCBd_CurTC 21
192#define CP0TCBd_TBE 17
193#define CP0TCBd_CurVPE 0
194 target_ulong CP0_TCHalt;
195 target_ulong CP0_TCContext;
196 target_ulong CP0_TCSchedule;
197 target_ulong CP0_TCScheFBack;
198 int32_t CP0_Debug_tcstatus;
d279279e 199 target_ulong CP0_UserLocal;
e97a391d
YK
200
201 int32_t msacsr;
202
203#define MSACSR_FS 24
204#define MSACSR_FS_MASK (1 << MSACSR_FS)
205#define MSACSR_NX 18
206#define MSACSR_NX_MASK (1 << MSACSR_NX)
207#define MSACSR_CEF 2
208#define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
209#define MSACSR_RM 0
210#define MSACSR_RM_MASK (0x3 << MSACSR_RM)
211#define MSACSR_MASK (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
212 MSACSR_FS_MASK)
213
214 float_status msa_fp_status;
b5dc7732
TS
215};
216
ead9360e
TS
217typedef struct CPUMIPSState CPUMIPSState;
218struct CPUMIPSState {
b5dc7732 219 TCState active_tc;
f01be154 220 CPUMIPSFPUContext active_fpu;
b5dc7732 221
ead9360e 222 uint32_t current_tc;
f01be154 223 uint32_t current_fpu;
36d23958 224
e034e2c3 225 uint32_t SEGBITS;
6d35524c 226 uint32_t PABITS;
b6d96bed 227 target_ulong SEGMask;
6d35524c 228 target_ulong PAMask;
29929e34 229
e97a391d
YK
230 int32_t msair;
231#define MSAIR_ProcID 8
232#define MSAIR_Rev 0
233
9c2149c8 234 int32_t CP0_Index;
ead9360e 235 /* CP0_MVP* are per MVP registers. */
9c2149c8 236 int32_t CP0_Random;
ead9360e
TS
237 int32_t CP0_VPEControl;
238#define CP0VPECo_YSI 21
239#define CP0VPECo_GSI 20
240#define CP0VPECo_EXCPT 16
241#define CP0VPECo_TE 15
242#define CP0VPECo_TargTC 0
243 int32_t CP0_VPEConf0;
244#define CP0VPEC0_M 31
245#define CP0VPEC0_XTC 21
246#define CP0VPEC0_TCS 19
247#define CP0VPEC0_SCS 18
248#define CP0VPEC0_DSC 17
249#define CP0VPEC0_ICS 16
250#define CP0VPEC0_MVP 1
251#define CP0VPEC0_VPA 0
252 int32_t CP0_VPEConf1;
253#define CP0VPEC1_NCX 20
254#define CP0VPEC1_NCP2 10
255#define CP0VPEC1_NCP1 0
256 target_ulong CP0_YQMask;
257 target_ulong CP0_VPESchedule;
258 target_ulong CP0_VPEScheFBack;
259 int32_t CP0_VPEOpt;
260#define CP0VPEOpt_IWX7 15
261#define CP0VPEOpt_IWX6 14
262#define CP0VPEOpt_IWX5 13
263#define CP0VPEOpt_IWX4 12
264#define CP0VPEOpt_IWX3 11
265#define CP0VPEOpt_IWX2 10
266#define CP0VPEOpt_IWX1 9
267#define CP0VPEOpt_IWX0 8
268#define CP0VPEOpt_DWX7 7
269#define CP0VPEOpt_DWX6 6
270#define CP0VPEOpt_DWX5 5
271#define CP0VPEOpt_DWX4 4
272#define CP0VPEOpt_DWX3 3
273#define CP0VPEOpt_DWX2 2
274#define CP0VPEOpt_DWX1 1
275#define CP0VPEOpt_DWX0 0
9c2149c8
TS
276 target_ulong CP0_EntryLo0;
277 target_ulong CP0_EntryLo1;
2fb58b73
LA
278#if defined(TARGET_MIPS64)
279# define CP0EnLo_RI 63
280# define CP0EnLo_XI 62
281#else
282# define CP0EnLo_RI 31
283# define CP0EnLo_XI 30
284#endif
9c2149c8 285 target_ulong CP0_Context;
e98c0d17 286 target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
9c2149c8 287 int32_t CP0_PageMask;
7207c7f9 288 int32_t CP0_PageGrain_rw_bitmask;
9c2149c8 289 int32_t CP0_PageGrain;
7207c7f9
LA
290#define CP0PG_RIE 31
291#define CP0PG_XIE 30
92ceb440 292#define CP0PG_IEC 27
9c2149c8 293 int32_t CP0_Wired;
ead9360e
TS
294 int32_t CP0_SRSConf0_rw_bitmask;
295 int32_t CP0_SRSConf0;
296#define CP0SRSC0_M 31
297#define CP0SRSC0_SRS3 20
298#define CP0SRSC0_SRS2 10
299#define CP0SRSC0_SRS1 0
300 int32_t CP0_SRSConf1_rw_bitmask;
301 int32_t CP0_SRSConf1;
302#define CP0SRSC1_M 31
303#define CP0SRSC1_SRS6 20
304#define CP0SRSC1_SRS5 10
305#define CP0SRSC1_SRS4 0
306 int32_t CP0_SRSConf2_rw_bitmask;
307 int32_t CP0_SRSConf2;
308#define CP0SRSC2_M 31
309#define CP0SRSC2_SRS9 20
310#define CP0SRSC2_SRS8 10
311#define CP0SRSC2_SRS7 0
312 int32_t CP0_SRSConf3_rw_bitmask;
313 int32_t CP0_SRSConf3;
314#define CP0SRSC3_M 31
315#define CP0SRSC3_SRS12 20
316#define CP0SRSC3_SRS11 10
317#define CP0SRSC3_SRS10 0
318 int32_t CP0_SRSConf4_rw_bitmask;
319 int32_t CP0_SRSConf4;
320#define CP0SRSC4_SRS15 20
321#define CP0SRSC4_SRS14 10
322#define CP0SRSC4_SRS13 0
9c2149c8 323 int32_t CP0_HWREna;
c570fd16 324 target_ulong CP0_BadVAddr;
aea14095
LA
325 uint32_t CP0_BadInstr;
326 uint32_t CP0_BadInstrP;
9c2149c8
TS
327 int32_t CP0_Count;
328 target_ulong CP0_EntryHi;
9456c2fb 329#define CP0EnHi_EHINV 10
9c2149c8
TS
330 int32_t CP0_Compare;
331 int32_t CP0_Status;
6af0bf9c
FB
332#define CP0St_CU3 31
333#define CP0St_CU2 30
334#define CP0St_CU1 29
335#define CP0St_CU0 28
336#define CP0St_RP 27
6ea83fed 337#define CP0St_FR 26
6af0bf9c 338#define CP0St_RE 25
7a387fff
TS
339#define CP0St_MX 24
340#define CP0St_PX 23
6af0bf9c
FB
341#define CP0St_BEV 22
342#define CP0St_TS 21
343#define CP0St_SR 20
344#define CP0St_NMI 19
345#define CP0St_IM 8
7a387fff
TS
346#define CP0St_KX 7
347#define CP0St_SX 6
348#define CP0St_UX 5
623a930e 349#define CP0St_KSU 3
6af0bf9c
FB
350#define CP0St_ERL 2
351#define CP0St_EXL 1
352#define CP0St_IE 0
9c2149c8 353 int32_t CP0_IntCtl;
ead9360e
TS
354#define CP0IntCtl_IPTI 29
355#define CP0IntCtl_IPPC1 26
356#define CP0IntCtl_VS 5
9c2149c8 357 int32_t CP0_SRSCtl;
ead9360e
TS
358#define CP0SRSCtl_HSS 26
359#define CP0SRSCtl_EICSS 18
360#define CP0SRSCtl_ESS 12
361#define CP0SRSCtl_PSS 6
362#define CP0SRSCtl_CSS 0
9c2149c8 363 int32_t CP0_SRSMap;
ead9360e
TS
364#define CP0SRSMap_SSV7 28
365#define CP0SRSMap_SSV6 24
366#define CP0SRSMap_SSV5 20
367#define CP0SRSMap_SSV4 16
368#define CP0SRSMap_SSV3 12
369#define CP0SRSMap_SSV2 8
370#define CP0SRSMap_SSV1 4
371#define CP0SRSMap_SSV0 0
9c2149c8 372 int32_t CP0_Cause;
7a387fff
TS
373#define CP0Ca_BD 31
374#define CP0Ca_TI 30
375#define CP0Ca_CE 28
376#define CP0Ca_DC 27
377#define CP0Ca_PCI 26
6af0bf9c 378#define CP0Ca_IV 23
7a387fff
TS
379#define CP0Ca_WP 22
380#define CP0Ca_IP 8
4de9b249 381#define CP0Ca_IP_mask 0x0000FF00
7a387fff 382#define CP0Ca_EC 2
c570fd16 383 target_ulong CP0_EPC;
9c2149c8 384 int32_t CP0_PRid;
b29a0341 385 int32_t CP0_EBase;
9c2149c8 386 int32_t CP0_Config0;
6af0bf9c
FB
387#define CP0C0_M 31
388#define CP0C0_K23 28
389#define CP0C0_KU 25
390#define CP0C0_MDU 20
391#define CP0C0_MM 17
392#define CP0C0_BM 16
393#define CP0C0_BE 15
394#define CP0C0_AT 13
395#define CP0C0_AR 10
396#define CP0C0_MT 7
7a387fff 397#define CP0C0_VI 3
6af0bf9c 398#define CP0C0_K0 0
9c2149c8 399 int32_t CP0_Config1;
7a387fff 400#define CP0C1_M 31
6af0bf9c
FB
401#define CP0C1_MMU 25
402#define CP0C1_IS 22
403#define CP0C1_IL 19
404#define CP0C1_IA 16
405#define CP0C1_DS 13
406#define CP0C1_DL 10
407#define CP0C1_DA 7
7a387fff
TS
408#define CP0C1_C2 6
409#define CP0C1_MD 5
6af0bf9c
FB
410#define CP0C1_PC 4
411#define CP0C1_WR 3
412#define CP0C1_CA 2
413#define CP0C1_EP 1
414#define CP0C1_FP 0
9c2149c8 415 int32_t CP0_Config2;
7a387fff
TS
416#define CP0C2_M 31
417#define CP0C2_TU 28
418#define CP0C2_TS 24
419#define CP0C2_TL 20
420#define CP0C2_TA 16
421#define CP0C2_SU 12
422#define CP0C2_SS 8
423#define CP0C2_SL 4
424#define CP0C2_SA 0
9c2149c8 425 int32_t CP0_Config3;
7a387fff 426#define CP0C3_M 31
e97a391d 427#define CP0C3_MSAP 28
aea14095
LA
428#define CP0C3_BP 27
429#define CP0C3_BI 26
bbfa8f72 430#define CP0C3_ISA_ON_EXC 16
d279279e 431#define CP0C3_ULRI 13
7207c7f9 432#define CP0C3_RXI 12
7a387fff
TS
433#define CP0C3_DSPP 10
434#define CP0C3_LPA 7
435#define CP0C3_VEIC 6
436#define CP0C3_VInt 5
437#define CP0C3_SP 4
438#define CP0C3_MT 2
439#define CP0C3_SM 1
440#define CP0C3_TL 0
b4160af1
PJ
441 uint32_t CP0_Config4;
442 uint32_t CP0_Config4_rw_bitmask;
443#define CP0C4_M 31
9456c2fb 444#define CP0C4_IE 29
e98c0d17 445#define CP0C4_KScrExist 16
b4dd99a3
PJ
446 uint32_t CP0_Config5;
447 uint32_t CP0_Config5_rw_bitmask;
448#define CP0C5_M 31
449#define CP0C5_K 30
450#define CP0C5_CV 29
451#define CP0C5_EVA 28
452#define CP0C5_MSAEn 27
faf1f68b 453#define CP0C5_SBRI 6
b4dd99a3
PJ
454#define CP0C5_UFR 2
455#define CP0C5_NFExists 0
e397ee33
TS
456 int32_t CP0_Config6;
457 int32_t CP0_Config7;
ead9360e 458 /* XXX: Maybe make LLAddr per-TC? */
5499b6ff 459 target_ulong lladdr;
590bc601
PB
460 target_ulong llval;
461 target_ulong llnewval;
462 target_ulong llreg;
2a6e32dd
AJ
463 target_ulong CP0_LLAddr_rw_bitmask;
464 int CP0_LLAddr_shift;
fd88b6ab
TS
465 target_ulong CP0_WatchLo[8];
466 int32_t CP0_WatchHi[8];
9c2149c8
TS
467 target_ulong CP0_XContext;
468 int32_t CP0_Framemask;
469 int32_t CP0_Debug;
ead9360e 470#define CP0DB_DBD 31
6af0bf9c
FB
471#define CP0DB_DM 30
472#define CP0DB_LSNM 28
473#define CP0DB_Doze 27
474#define CP0DB_Halt 26
475#define CP0DB_CNT 25
476#define CP0DB_IBEP 24
477#define CP0DB_DBEP 21
478#define CP0DB_IEXI 20
479#define CP0DB_VER 15
480#define CP0DB_DEC 10
481#define CP0DB_SSt 8
482#define CP0DB_DINT 5
483#define CP0DB_DIB 4
484#define CP0DB_DDBS 3
485#define CP0DB_DDBL 2
486#define CP0DB_DBp 1
487#define CP0DB_DSS 0
c570fd16 488 target_ulong CP0_DEPC;
9c2149c8
TS
489 int32_t CP0_Performance0;
490 int32_t CP0_TagLo;
491 int32_t CP0_DataLo;
492 int32_t CP0_TagHi;
493 int32_t CP0_DataHi;
c570fd16 494 target_ulong CP0_ErrorEPC;
9c2149c8 495 int32_t CP0_DESAVE;
b5dc7732
TS
496 /* We waste some space so we can handle shadow registers like TCs. */
497 TCState tcs[MIPS_SHADOW_SET_MAX];
f01be154 498 CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
5cbdb3a3 499 /* QEMU */
6af0bf9c 500 int error_code;
aea14095
LA
501#define EXCP_TLB_NOMATCH 0x1
502#define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
6af0bf9c
FB
503 uint32_t hflags; /* CPU State */
504 /* TMASK defines different execution modes */
e97a391d 505#define MIPS_HFLAG_TMASK 0x15807FF
79ef2c4c 506#define MIPS_HFLAG_MODE 0x00007 /* execution modes */
623a930e
TS
507 /* The KSU flags must be the lowest bits in hflags. The flag order
508 must be the same as defined for CP0 Status. This allows to use
509 the bits as the value of mmu_idx. */
79ef2c4c
NF
510#define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */
511#define MIPS_HFLAG_UM 0x00002 /* user mode flag */
512#define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */
513#define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */
514#define MIPS_HFLAG_DM 0x00004 /* Debug mode */
515#define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */
516#define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */
517#define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */
518#define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */
b8aa4598
TS
519 /* True if the MIPS IV COP1X instructions can be used. This also
520 controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
521 and RSQRT.D. */
79ef2c4c
NF
522#define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */
523#define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */
01f72885 524#define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */
79ef2c4c
NF
525#define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */
526#define MIPS_HFLAG_M16_SHIFT 10
4ad40f36
FB
527 /* If translation is interrupted between the branch instruction and
528 * the delay slot, record what type of branch it is so that we can
529 * resume translation properly. It might be possible to reduce
530 * this from three bits to two. */
339cd2a8 531#define MIPS_HFLAG_BMASK_BASE 0x803800
79ef2c4c
NF
532#define MIPS_HFLAG_B 0x00800 /* Unconditional branch */
533#define MIPS_HFLAG_BC 0x01000 /* Conditional branch */
534#define MIPS_HFLAG_BL 0x01800 /* Likely branch */
535#define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */
536 /* Extra flags about the current pending branch. */
b231c103 537#define MIPS_HFLAG_BMASK_EXT 0x7C000
79ef2c4c
NF
538#define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */
539#define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */
540#define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */
b231c103
YK
541#define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */
542#define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */
79ef2c4c 543#define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
853c3240 544 /* MIPS DSP resources access. */
b231c103
YK
545#define MIPS_HFLAG_DSP 0x080000 /* Enable access to MIPS DSP resources. */
546#define MIPS_HFLAG_DSPR2 0x100000 /* Enable access to MIPS DSPR2 resources. */
d279279e 547 /* Extra flag about HWREna register. */
b231c103 548#define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
faf1f68b 549#define MIPS_HFLAG_SBRI 0x400000 /* R6 SDBBP causes RI excpt. in user mode */
339cd2a8 550#define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot */
e97a391d 551#define MIPS_HFLAG_MSA 0x1000000
6af0bf9c 552 target_ulong btarget; /* Jump / branch target */
1ba74fb8 553 target_ulong bcond; /* Branch condition (if needed) */
a316d335 554
7a387fff
TS
555 int SYNCI_Step; /* Address step size for SYNCI */
556 int CCRes; /* Cycle count resolution/divisor */
ead9360e
TS
557 uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
558 uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
e189e748 559 int insn_flags; /* Supported instruction set */
7a387fff 560
a316d335 561 CPU_COMMON
6ae81775 562
f0c3c505 563 /* Fields from here on are preserved across CPU reset. */
51cc2e78 564 CPUMIPSMVPContext *mvp;
3c7b48b7 565#if !defined(CONFIG_USER_ONLY)
51cc2e78 566 CPUMIPSTLBContext *tlb;
3c7b48b7 567#endif
51cc2e78 568
c227f099 569 const mips_def_t *cpu_model;
33ac7f16 570 void *irq[8];
1246b259 571 QEMUTimer *timer; /* Internal timer */
6af0bf9c
FB
572};
573
0f71a709
AF
574#include "cpu-qom.h"
575
3c7b48b7 576#if !defined(CONFIG_USER_ONLY)
a8170e5e 577int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 578 target_ulong address, int rw, int access_type);
a8170e5e 579int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 580 target_ulong address, int rw, int access_type);
a8170e5e 581int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 582 target_ulong address, int rw, int access_type);
895c2d04
BS
583void r4k_helper_tlbwi(CPUMIPSState *env);
584void r4k_helper_tlbwr(CPUMIPSState *env);
585void r4k_helper_tlbp(CPUMIPSState *env);
586void r4k_helper_tlbr(CPUMIPSState *env);
9456c2fb
LA
587void r4k_helper_tlbinv(CPUMIPSState *env);
588void r4k_helper_tlbinvf(CPUMIPSState *env);
33d68b5f 589
c658b94f
AF
590void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
591 bool is_write, bool is_exec, int unused,
592 unsigned size);
3c7b48b7
PB
593#endif
594
9a78eead 595void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
647de6ca 596
9467d44c
TS
597#define cpu_exec cpu_mips_exec
598#define cpu_gen_code cpu_mips_gen_code
599#define cpu_signal_handler cpu_mips_signal_handler
c732abe2 600#define cpu_list mips_cpu_list
9467d44c 601
084d0497
RH
602extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
603extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
604
460c81f1 605#define CPU_SAVE_VERSION 5
b3c7724c 606
623a930e
TS
607/* MMU modes definitions. We carefully match the indices with our
608 hflags layout. */
6ebbf390 609#define MMU_MODE0_SUFFIX _kernel
623a930e
TS
610#define MMU_MODE1_SUFFIX _super
611#define MMU_MODE2_SUFFIX _user
612#define MMU_USER_IDX 2
7db13fae 613static inline int cpu_mmu_index (CPUMIPSState *env)
6ebbf390 614{
623a930e 615 return env->hflags & MIPS_HFLAG_KSU;
6ebbf390
JM
616}
617
7db13fae 618static inline int cpu_mips_hw_interrupts_pending(CPUMIPSState *env)
138afb02
EI
619{
620 int32_t pending;
621 int32_t status;
622 int r;
623
4cdc1cd1
AJ
624 if (!(env->CP0_Status & (1 << CP0St_IE)) ||
625 (env->CP0_Status & (1 << CP0St_EXL)) ||
626 (env->CP0_Status & (1 << CP0St_ERL)) ||
344eecf6
EI
627 /* Note that the TCStatus IXMT field is initialized to zero,
628 and only MT capable cores can set it to one. So we don't
629 need to check for MT capabilities here. */
630 (env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)) ||
4cdc1cd1
AJ
631 (env->hflags & MIPS_HFLAG_DM)) {
632 /* Interrupts are disabled */
633 return 0;
634 }
635
138afb02
EI
636 pending = env->CP0_Cause & CP0Ca_IP_mask;
637 status = env->CP0_Status & CP0Ca_IP_mask;
638
639 if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
640 /* A MIPS configured with a vectorizing external interrupt controller
641 will feed a vector into the Cause pending lines. The core treats
642 the status lines as a vector level, not as indiviual masks. */
643 r = pending > status;
644 } else {
645 /* A MIPS configured with compatibility or VInt (Vectored Interrupts)
646 treats the pending lines as individual interrupt lines, the status
647 lines are individual masks. */
648 r = pending & status;
649 }
650 return r;
651}
652
022c62cb 653#include "exec/cpu-all.h"
6af0bf9c
FB
654
655/* Memory access type :
656 * may be needed for precise access rights control and precise exceptions.
657 */
658enum {
659 /* 1 bit to define user level / supervisor access */
660 ACCESS_USER = 0x00,
661 ACCESS_SUPER = 0x01,
662 /* 1 bit to indicate direction */
663 ACCESS_STORE = 0x02,
664 /* Type of instruction that generated the access */
665 ACCESS_CODE = 0x10, /* Code fetch access */
666 ACCESS_INT = 0x20, /* Integer load/store access */
667 ACCESS_FLOAT = 0x30, /* floating point load/store access */
668};
669
670/* Exceptions */
671enum {
672 EXCP_NONE = -1,
673 EXCP_RESET = 0,
674 EXCP_SRESET,
675 EXCP_DSS,
676 EXCP_DINT,
14e51cc7
TS
677 EXCP_DDBL,
678 EXCP_DDBS,
6af0bf9c
FB
679 EXCP_NMI,
680 EXCP_MCHECK,
14e51cc7 681 EXCP_EXT_INTERRUPT, /* 8 */
6af0bf9c 682 EXCP_DFWATCH,
14e51cc7 683 EXCP_DIB,
6af0bf9c
FB
684 EXCP_IWATCH,
685 EXCP_AdEL,
686 EXCP_AdES,
687 EXCP_TLBF,
688 EXCP_IBE,
14e51cc7 689 EXCP_DBp, /* 16 */
6af0bf9c 690 EXCP_SYSCALL,
14e51cc7 691 EXCP_BREAK,
4ad40f36 692 EXCP_CpU,
6af0bf9c
FB
693 EXCP_RI,
694 EXCP_OVERFLOW,
695 EXCP_TRAP,
5a5012ec 696 EXCP_FPE,
14e51cc7 697 EXCP_DWATCH, /* 24 */
6af0bf9c
FB
698 EXCP_LTLBL,
699 EXCP_TLBL,
700 EXCP_TLBS,
701 EXCP_DBE,
ead9360e 702 EXCP_THREAD,
14e51cc7
TS
703 EXCP_MDMX,
704 EXCP_C2E,
705 EXCP_CACHE, /* 32 */
853c3240 706 EXCP_DSPDIS,
e97a391d
YK
707 EXCP_MSADIS,
708 EXCP_MSAFPE,
92ceb440
LA
709 EXCP_TLBXI,
710 EXCP_TLBRI,
14e51cc7 711
92ceb440 712 EXCP_LAST = EXCP_TLBRI,
6af0bf9c 713};
590bc601
PB
714/* Dummy exception for conditional stores. */
715#define EXCP_SC 0x100
6af0bf9c 716
f249412c
EI
717/*
718 * This is an interrnally generated WAKE request line.
719 * It is driven by the CPU itself. Raised when the MT
720 * block wants to wake a VPE from an inactive state and
721 * cleared when VPE goes from active to inactive.
722 */
723#define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
724
6af0bf9c 725int cpu_mips_exec(CPUMIPSState *s);
78ce64f4 726void mips_tcg_init(void);
30bf942d 727MIPSCPU *cpu_mips_init(const char *cpu_model);
388bb21a 728int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
6af0bf9c 729
30bf942d
AF
730static inline CPUMIPSState *cpu_init(const char *cpu_model)
731{
732 MIPSCPU *cpu = cpu_mips_init(cpu_model);
733 if (cpu == NULL) {
734 return NULL;
735 }
736 return &cpu->env;
737}
738
b7e516ce
AF
739/* TODO QOM'ify CPU reset and remove */
740void cpu_state_reset(CPUMIPSState *s);
741
f9480ffc 742/* mips_timer.c */
7db13fae
AF
743uint32_t cpu_mips_get_random (CPUMIPSState *env);
744uint32_t cpu_mips_get_count (CPUMIPSState *env);
745void cpu_mips_store_count (CPUMIPSState *env, uint32_t value);
746void cpu_mips_store_compare (CPUMIPSState *env, uint32_t value);
747void cpu_mips_start_count(CPUMIPSState *env);
748void cpu_mips_stop_count(CPUMIPSState *env);
f9480ffc 749
5dc5d9f0 750/* mips_int.c */
7db13fae 751void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
5dc5d9f0 752
f9480ffc 753/* helper.c */
7510454e
AF
754int mips_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
755 int mmu_idx);
3c7b48b7 756#if !defined(CONFIG_USER_ONLY)
7db13fae 757void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra);
a8170e5e 758hwaddr cpu_mips_translate_address (CPUMIPSState *env, target_ulong address,
c36bbb28 759 int rw);
3c7b48b7 760#endif
1239b472 761target_ulong exception_resume_pc (CPUMIPSState *env);
f9480ffc 762
7db13fae 763static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
6b917547
AL
764 target_ulong *cs_base, int *flags)
765{
766 *pc = env->active_tc.PC;
767 *cs_base = 0;
d279279e
PJ
768 *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
769 MIPS_HFLAG_HWRENA_ULR);
6b917547
AL
770}
771
7db13fae 772static inline int mips_vpe_active(CPUMIPSState *env)
f249412c
EI
773{
774 int active = 1;
775
776 /* Check that the VPE is enabled. */
777 if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) {
778 active = 0;
779 }
4abf79a4 780 /* Check that the VPE is activated. */
f249412c
EI
781 if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) {
782 active = 0;
783 }
784
785 /* Now verify that there are active thread contexts in the VPE.
786
787 This assumes the CPU model will internally reschedule threads
788 if the active one goes to sleep. If there are no threads available
789 the active one will be in a sleeping state, and we can turn off
790 the entire VPE. */
791 if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) {
792 /* TC is not activated. */
793 active = 0;
794 }
795 if (env->active_tc.CP0_TCHalt & 1) {
796 /* TC is in halt state. */
797 active = 0;
798 }
799
800 return active;
801}
802
022c62cb 803#include "exec/exec-all.h"
f081c76c 804
03e6e501
MR
805static inline void compute_hflags(CPUMIPSState *env)
806{
807 env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 |
808 MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU |
faf1f68b 809 MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2 |
e97a391d 810 MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA);
03e6e501
MR
811 if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
812 !(env->CP0_Status & (1 << CP0St_ERL)) &&
813 !(env->hflags & MIPS_HFLAG_DM)) {
814 env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU;
815 }
816#if defined(TARGET_MIPS64)
817 if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) ||
818 (env->CP0_Status & (1 << CP0St_PX)) ||
819 (env->CP0_Status & (1 << CP0St_UX))) {
820 env->hflags |= MIPS_HFLAG_64;
821 }
01f72885
LA
822
823 if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) &&
824 !(env->CP0_Status & (1 << CP0St_UX))) {
825 env->hflags |= MIPS_HFLAG_AWRAP;
826 } else if (env->insn_flags & ISA_MIPS32R6) {
827 /* Address wrapping for Supervisor and Kernel is specified in R6 */
828 if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) &&
829 !(env->CP0_Status & (1 << CP0St_SX))) ||
830 (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) &&
831 !(env->CP0_Status & (1 << CP0St_KX)))) {
832 env->hflags |= MIPS_HFLAG_AWRAP;
833 }
03e6e501
MR
834 }
835#endif
a63eb0ce
LA
836 if (((env->CP0_Status & (1 << CP0St_CU0)) &&
837 !(env->insn_flags & ISA_MIPS32R6)) ||
03e6e501
MR
838 !(env->hflags & MIPS_HFLAG_KSU)) {
839 env->hflags |= MIPS_HFLAG_CP0;
840 }
841 if (env->CP0_Status & (1 << CP0St_CU1)) {
842 env->hflags |= MIPS_HFLAG_FPU;
843 }
844 if (env->CP0_Status & (1 << CP0St_FR)) {
845 env->hflags |= MIPS_HFLAG_F64;
846 }
faf1f68b
LA
847 if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) &&
848 (env->CP0_Config5 & (1 << CP0C5_SBRI))) {
849 env->hflags |= MIPS_HFLAG_SBRI;
850 }
853c3240
JL
851 if (env->insn_flags & ASE_DSPR2) {
852 /* Enables access MIPS DSP resources, now our cpu is DSP ASER2,
853 so enable to access DSPR2 resources. */
854 if (env->CP0_Status & (1 << CP0St_MX)) {
855 env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2;
856 }
857
858 } else if (env->insn_flags & ASE_DSP) {
859 /* Enables access MIPS DSP resources, now our cpu is DSP ASE,
860 so enable to access DSP resources. */
861 if (env->CP0_Status & (1 << CP0St_MX)) {
862 env->hflags |= MIPS_HFLAG_DSP;
863 }
864
865 }
03e6e501
MR
866 if (env->insn_flags & ISA_MIPS32R2) {
867 if (env->active_fpu.fcr0 & (1 << FCR0_F64)) {
868 env->hflags |= MIPS_HFLAG_COP1X;
869 }
870 } else if (env->insn_flags & ISA_MIPS32) {
871 if (env->hflags & MIPS_HFLAG_64) {
872 env->hflags |= MIPS_HFLAG_COP1X;
873 }
874 } else if (env->insn_flags & ISA_MIPS4) {
875 /* All supported MIPS IV CPUs use the XX (CU3) to enable
876 and disable the MIPS IV extensions to the MIPS III ISA.
877 Some other MIPS IV CPUs ignore the bit, so the check here
878 would be too restrictive for them. */
f45cb2f4 879 if (env->CP0_Status & (1U << CP0St_CU3)) {
03e6e501
MR
880 env->hflags |= MIPS_HFLAG_COP1X;
881 }
882 }
e97a391d
YK
883 if (env->insn_flags & ASE_MSA) {
884 if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) {
885 env->hflags |= MIPS_HFLAG_MSA;
886 }
887 }
03e6e501
MR
888}
889
6af0bf9c 890#endif /* !defined (__MIPS_CPU_H__) */