]>
Commit | Line | Data |
---|---|---|
6af0bf9c FB |
1 | #if !defined(__QEMU_MIPS_EXEC_H__) |
2 | #define __QEMU_MIPS_EXEC_H__ | |
3 | ||
01dbbdf1 | 4 | //#define DEBUG_OP |
6af0bf9c | 5 | |
c570fd16 | 6 | #include "config.h" |
6af0bf9c FB |
7 | #include "mips-defs.h" |
8 | #include "dyngen-exec.h" | |
01179c38 | 9 | #include "cpu-defs.h" |
6af0bf9c FB |
10 | |
11 | register struct CPUMIPSState *env asm(AREG0); | |
12 | ||
c570fd16 TS |
13 | #if TARGET_LONG_BITS > HOST_LONG_BITS |
14 | #define T0 (env->t0) | |
15 | #define T1 (env->t1) | |
16 | #define T2 (env->t2) | |
17 | #else | |
01179c38 TS |
18 | register target_ulong T0 asm(AREG1); |
19 | register target_ulong T1 asm(AREG2); | |
20 | register target_ulong T2 asm(AREG3); | |
c570fd16 | 21 | #endif |
6af0bf9c FB |
22 | |
23 | #if defined (USE_HOST_FLOAT_REGS) | |
6ea83fed | 24 | #error "implement me." |
6af0bf9c | 25 | #else |
ead9360e TS |
26 | #define FDT0 (env->fpu->ft0.fd) |
27 | #define FDT1 (env->fpu->ft1.fd) | |
28 | #define FDT2 (env->fpu->ft2.fd) | |
29 | #define FST0 (env->fpu->ft0.fs[FP_ENDIAN_IDX]) | |
30 | #define FST1 (env->fpu->ft1.fs[FP_ENDIAN_IDX]) | |
31 | #define FST2 (env->fpu->ft2.fs[FP_ENDIAN_IDX]) | |
32 | #define FSTH0 (env->fpu->ft0.fs[!FP_ENDIAN_IDX]) | |
33 | #define FSTH1 (env->fpu->ft1.fs[!FP_ENDIAN_IDX]) | |
34 | #define FSTH2 (env->fpu->ft2.fs[!FP_ENDIAN_IDX]) | |
35 | #define DT0 (env->fpu->ft0.d) | |
36 | #define DT1 (env->fpu->ft1.d) | |
37 | #define DT2 (env->fpu->ft2.d) | |
38 | #define WT0 (env->fpu->ft0.w[FP_ENDIAN_IDX]) | |
39 | #define WT1 (env->fpu->ft1.w[FP_ENDIAN_IDX]) | |
40 | #define WT2 (env->fpu->ft2.w[FP_ENDIAN_IDX]) | |
41 | #define WTH0 (env->fpu->ft0.w[!FP_ENDIAN_IDX]) | |
42 | #define WTH1 (env->fpu->ft1.w[!FP_ENDIAN_IDX]) | |
43 | #define WTH2 (env->fpu->ft2.w[!FP_ENDIAN_IDX]) | |
6af0bf9c FB |
44 | #endif |
45 | ||
46 | #if defined (DEBUG_OP) | |
70ead434 | 47 | # define RETURN() __asm__ __volatile__("nop" : : : "memory"); |
6af0bf9c | 48 | #else |
70ead434 | 49 | # define RETURN() __asm__ __volatile__("" : : : "memory"); |
6af0bf9c FB |
50 | #endif |
51 | ||
52 | #include "cpu.h" | |
53 | #include "exec-all.h" | |
54 | ||
55 | #if !defined(CONFIG_USER_ONLY) | |
a9049a07 | 56 | #include "softmmu_exec.h" |
6af0bf9c FB |
57 | #endif /* !defined(CONFIG_USER_ONLY) */ |
58 | ||
60aa19ab | 59 | #ifdef TARGET_MIPS64 |
c570fd16 TS |
60 | #if TARGET_LONG_BITS > HOST_LONG_BITS |
61 | void do_dsll (void); | |
62 | void do_dsll32 (void); | |
63 | void do_dsra (void); | |
64 | void do_dsra32 (void); | |
65 | void do_dsrl (void); | |
66 | void do_dsrl32 (void); | |
67 | void do_drotr (void); | |
68 | void do_drotr32 (void); | |
69 | void do_dsllv (void); | |
70 | void do_dsrav (void); | |
71 | void do_dsrlv (void); | |
72 | void do_drotrv (void); | |
73 | #endif | |
74 | #endif | |
75 | ||
80c27194 TS |
76 | #if HOST_LONG_BITS < 64 |
77 | void do_div (void); | |
78 | #endif | |
c570fd16 | 79 | #if TARGET_LONG_BITS > HOST_LONG_BITS |
6af0bf9c FB |
80 | void do_mult (void); |
81 | void do_multu (void); | |
82 | void do_madd (void); | |
83 | void do_maddu (void); | |
84 | void do_msub (void); | |
85 | void do_msubu (void); | |
80c27194 TS |
86 | #endif |
87 | #ifdef TARGET_MIPS64 | |
c570fd16 | 88 | void do_ddiv (void); |
80c27194 | 89 | #if TARGET_LONG_BITS > HOST_LONG_BITS |
c570fd16 TS |
90 | void do_ddivu (void); |
91 | #endif | |
6af0bf9c | 92 | #endif |
873eb012 TS |
93 | void do_mfc0_random(void); |
94 | void do_mfc0_count(void); | |
7a387fff | 95 | void do_mtc0_entryhi(uint32_t in); |
8c0fdd85 TS |
96 | void do_mtc0_status_debug(uint32_t old, uint32_t val); |
97 | void do_mtc0_status_irqraise_debug(void); | |
6ea83fed FB |
98 | void dump_fpu(CPUState *env); |
99 | void fpu_dump_state(CPUState *env, FILE *f, | |
100 | int (*fpu_fprintf)(FILE *f, const char *fmt, ...), | |
101 | int flags); | |
6ea83fed | 102 | void dump_sc (void); |
4ad40f36 FB |
103 | void do_lwl_raw (uint32_t); |
104 | void do_lwr_raw (uint32_t); | |
105 | uint32_t do_swl_raw (uint32_t); | |
106 | uint32_t do_swr_raw (uint32_t); | |
60aa19ab | 107 | #ifdef TARGET_MIPS64 |
c570fd16 TS |
108 | void do_ldl_raw (uint64_t); |
109 | void do_ldr_raw (uint64_t); | |
110 | uint64_t do_sdl_raw (uint64_t); | |
111 | uint64_t do_sdr_raw (uint64_t); | |
112 | #endif | |
6af0bf9c | 113 | #if !defined(CONFIG_USER_ONLY) |
4ad40f36 FB |
114 | void do_lwl_user (uint32_t); |
115 | void do_lwl_kernel (uint32_t); | |
116 | void do_lwr_user (uint32_t); | |
117 | void do_lwr_kernel (uint32_t); | |
118 | uint32_t do_swl_user (uint32_t); | |
119 | uint32_t do_swl_kernel (uint32_t); | |
120 | uint32_t do_swr_user (uint32_t); | |
121 | uint32_t do_swr_kernel (uint32_t); | |
60aa19ab | 122 | #ifdef TARGET_MIPS64 |
c570fd16 TS |
123 | void do_ldl_user (uint64_t); |
124 | void do_ldl_kernel (uint64_t); | |
125 | void do_ldr_user (uint64_t); | |
126 | void do_ldr_kernel (uint64_t); | |
127 | uint64_t do_sdl_user (uint64_t); | |
128 | uint64_t do_sdl_kernel (uint64_t); | |
129 | uint64_t do_sdr_user (uint64_t); | |
130 | uint64_t do_sdr_kernel (uint64_t); | |
131 | #endif | |
6af0bf9c | 132 | #endif |
6af0bf9c FB |
133 | void do_pmon (int function); |
134 | ||
d2ec1774 PB |
135 | void dump_sc (void); |
136 | ||
6af0bf9c FB |
137 | int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw, |
138 | int is_user, int is_softmmu); | |
139 | void do_interrupt (CPUState *env); | |
29929e34 | 140 | void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra); |
6af0bf9c FB |
141 | |
142 | void cpu_loop_exit(void); | |
6af0bf9c | 143 | void do_raise_exception_err (uint32_t exception, int error_code); |
6af0bf9c | 144 | void do_raise_exception (uint32_t exception); |
e397ee33 | 145 | void do_raise_exception_direct_err (uint32_t exception, int error_code); |
4ad40f36 | 146 | void do_raise_exception_direct (uint32_t exception); |
6af0bf9c FB |
147 | |
148 | void cpu_dump_state(CPUState *env, FILE *f, | |
149 | int (*cpu_fprintf)(FILE *f, const char *fmt, ...), | |
150 | int flags); | |
151 | void cpu_mips_irqctrl_init (void); | |
152 | uint32_t cpu_mips_get_random (CPUState *env); | |
153 | uint32_t cpu_mips_get_count (CPUState *env); | |
154 | void cpu_mips_store_count (CPUState *env, uint32_t value); | |
155 | void cpu_mips_store_compare (CPUState *env, uint32_t value); | |
a4bc3afc | 156 | void cpu_mips_update_irq (CPUState *env); |
6af0bf9c | 157 | void cpu_mips_clock_init (CPUState *env); |
814b9a47 | 158 | void cpu_mips_tlb_flush (CPUState *env, int flush_global); |
6af0bf9c | 159 | |
ead9360e TS |
160 | void do_cfc1 (int reg); |
161 | void do_ctc1 (int reg); | |
57fa1fb3 TS |
162 | |
163 | #define FOP_PROTO(op) \ | |
164 | void do_float_ ## op ## _s(void); \ | |
165 | void do_float_ ## op ## _d(void); | |
166 | FOP_PROTO(roundl) | |
167 | FOP_PROTO(roundw) | |
168 | FOP_PROTO(truncl) | |
169 | FOP_PROTO(truncw) | |
170 | FOP_PROTO(ceill) | |
171 | FOP_PROTO(ceilw) | |
172 | FOP_PROTO(floorl) | |
173 | FOP_PROTO(floorw) | |
174 | FOP_PROTO(rsqrt) | |
175 | FOP_PROTO(recip) | |
176 | #undef FOP_PROTO | |
177 | ||
178 | #define FOP_PROTO(op) \ | |
179 | void do_float_ ## op ## _s(void); \ | |
180 | void do_float_ ## op ## _d(void); \ | |
181 | void do_float_ ## op ## _ps(void); | |
182 | FOP_PROTO(add) | |
183 | FOP_PROTO(sub) | |
184 | FOP_PROTO(mul) | |
185 | FOP_PROTO(div) | |
186 | FOP_PROTO(recip1) | |
187 | FOP_PROTO(recip2) | |
188 | FOP_PROTO(rsqrt1) | |
189 | FOP_PROTO(rsqrt2) | |
190 | #undef FOP_PROTO | |
191 | ||
fd4a04eb TS |
192 | void do_float_cvtd_s(void); |
193 | void do_float_cvtd_w(void); | |
194 | void do_float_cvtd_l(void); | |
195 | void do_float_cvtl_d(void); | |
196 | void do_float_cvtl_s(void); | |
197 | void do_float_cvtps_pw(void); | |
198 | void do_float_cvtpw_ps(void); | |
199 | void do_float_cvts_d(void); | |
200 | void do_float_cvts_w(void); | |
201 | void do_float_cvts_l(void); | |
202 | void do_float_cvts_pl(void); | |
203 | void do_float_cvts_pu(void); | |
204 | void do_float_cvtw_s(void); | |
205 | void do_float_cvtw_d(void); | |
57fa1fb3 | 206 | |
fd4a04eb | 207 | void do_float_addr_ps(void); |
57fa1fb3 | 208 | void do_float_mulr_ps(void); |
fd4a04eb | 209 | |
57fa1fb3 | 210 | #define FOP_PROTO(op) \ |
fd4a04eb TS |
211 | void do_cmp_d_ ## op(long cc); \ |
212 | void do_cmpabs_d_ ## op(long cc); \ | |
213 | void do_cmp_s_ ## op(long cc); \ | |
214 | void do_cmpabs_s_ ## op(long cc); \ | |
215 | void do_cmp_ps_ ## op(long cc); \ | |
216 | void do_cmpabs_ps_ ## op(long cc); | |
217 | ||
57fa1fb3 TS |
218 | FOP_PROTO(f) |
219 | FOP_PROTO(un) | |
220 | FOP_PROTO(eq) | |
221 | FOP_PROTO(ueq) | |
222 | FOP_PROTO(olt) | |
223 | FOP_PROTO(ult) | |
224 | FOP_PROTO(ole) | |
225 | FOP_PROTO(ule) | |
226 | FOP_PROTO(sf) | |
227 | FOP_PROTO(ngle) | |
228 | FOP_PROTO(seq) | |
229 | FOP_PROTO(ngl) | |
230 | FOP_PROTO(lt) | |
231 | FOP_PROTO(nge) | |
232 | FOP_PROTO(le) | |
233 | FOP_PROTO(ngt) | |
234 | #undef FOP_PROTO | |
fd4a04eb | 235 | |
bfed01fc TS |
236 | static inline void env_to_regs(void) |
237 | { | |
238 | } | |
239 | ||
240 | static inline void regs_to_env(void) | |
241 | { | |
242 | } | |
243 | ||
244 | static inline int cpu_halted(CPUState *env) { | |
245 | if (!env->halted) | |
246 | return 0; | |
247 | if (env->interrupt_request & | |
248 | (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) { | |
249 | env->halted = 0; | |
250 | return 0; | |
251 | } | |
252 | return EXCP_HALTED; | |
253 | } | |
254 | ||
6af0bf9c | 255 | #endif /* !defined(__QEMU_MIPS_EXEC_H__) */ |