]> git.proxmox.com Git - mirror_qemu.git/blame - target-mips/helper.c
target-microblaze: Don't overuse CPUState
[mirror_qemu.git] / target-mips / helper.c
CommitLineData
6af0bf9c
FB
1/*
2 * MIPS emulation helpers for qemu.
5fafdf24 3 *
6af0bf9c
FB
4 * Copyright (c) 2004-2005 Jocelyn Mayer
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
6af0bf9c 18 */
e37e863f
FB
19#include <stdarg.h>
20#include <stdlib.h>
21#include <stdio.h>
22#include <string.h>
23#include <inttypes.h>
24#include <signal.h>
e37e863f
FB
25
26#include "cpu.h"
6af0bf9c 27
43057ab1
FB
28enum {
29 TLBRET_DIRTY = -4,
30 TLBRET_INVALID = -3,
31 TLBRET_NOMATCH = -2,
32 TLBRET_BADADDR = -1,
33 TLBRET_MATCH = 0
34};
35
3c7b48b7
PB
36#if !defined(CONFIG_USER_ONLY)
37
29929e34 38/* no MMU emulation */
60c9af07 39int no_mmu_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
6af0bf9c 40 target_ulong address, int rw, int access_type)
29929e34
TS
41{
42 *physical = address;
43 *prot = PAGE_READ | PAGE_WRITE;
44 return TLBRET_MATCH;
45}
46
47/* fixed mapping MMU emulation */
60c9af07 48int fixed_mmu_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
29929e34
TS
49 target_ulong address, int rw, int access_type)
50{
51 if (address <= (int32_t)0x7FFFFFFFUL) {
52 if (!(env->CP0_Status & (1 << CP0St_ERL)))
53 *physical = address + 0x40000000UL;
54 else
55 *physical = address;
56 } else if (address <= (int32_t)0xBFFFFFFFUL)
57 *physical = address & 0x1FFFFFFF;
58 else
59 *physical = address;
60
61 *prot = PAGE_READ | PAGE_WRITE;
62 return TLBRET_MATCH;
63}
64
65/* MIPS32/MIPS64 R4000-style MMU emulation */
60c9af07 66int r4k_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
29929e34 67 target_ulong address, int rw, int access_type)
6af0bf9c 68{
925fd0f2 69 uint8_t ASID = env->CP0_EntryHi & 0xFF;
3b1c8be4 70 int i;
6af0bf9c 71
ead9360e 72 for (i = 0; i < env->tlb->tlb_in_use; i++) {
c227f099 73 r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
3b1c8be4 74 /* 1k pages are not supported. */
f2e9ebef 75 target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
3b1c8be4 76 target_ulong tag = address & ~mask;
f2e9ebef 77 target_ulong VPN = tlb->VPN & ~mask;
d26bc211 78#if defined(TARGET_MIPS64)
e034e2c3 79 tag &= env->SEGMask;
100ce988 80#endif
3b1c8be4 81
6af0bf9c 82 /* Check ASID, virtual page number & size */
f2e9ebef 83 if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
6af0bf9c 84 /* TLB match */
f2e9ebef 85 int n = !!(address & mask & ~(mask >> 1));
6af0bf9c 86 /* Check access rights */
f2e9ebef 87 if (!(n ? tlb->V1 : tlb->V0))
43057ab1 88 return TLBRET_INVALID;
f2e9ebef 89 if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
3b1c8be4 90 *physical = tlb->PFN[n] | (address & (mask >> 1));
9fb63ac2 91 *prot = PAGE_READ;
98c1b82b 92 if (n ? tlb->D1 : tlb->D0)
9fb63ac2 93 *prot |= PAGE_WRITE;
43057ab1 94 return TLBRET_MATCH;
6af0bf9c 95 }
43057ab1 96 return TLBRET_DIRTY;
6af0bf9c
FB
97 }
98 }
43057ab1 99 return TLBRET_NOMATCH;
6af0bf9c 100}
6af0bf9c 101
60c9af07 102static int get_physical_address (CPUState *env, target_phys_addr_t *physical,
43057ab1
FB
103 int *prot, target_ulong address,
104 int rw, int access_type)
6af0bf9c 105{
b4ab4b4e 106 /* User mode can only access useg/xuseg */
43057ab1 107 int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
671880e6
TS
108 int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
109 int kernel_mode = !user_mode && !supervisor_mode;
d26bc211 110#if defined(TARGET_MIPS64)
b4ab4b4e
TS
111 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
112 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
113 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
114#endif
43057ab1
FB
115 int ret = TLBRET_MATCH;
116
6af0bf9c 117#if 0
93fcfe39 118 qemu_log("user mode %d h %08x\n", user_mode, env->hflags);
6af0bf9c 119#endif
b4ab4b4e 120
b4ab4b4e
TS
121 if (address <= (int32_t)0x7FFFFFFFUL) {
122 /* useg */
996ba2cc 123 if (env->CP0_Status & (1 << CP0St_ERL)) {
29929e34 124 *physical = address & 0xFFFFFFFF;
6af0bf9c 125 *prot = PAGE_READ | PAGE_WRITE;
996ba2cc 126 } else {
ead9360e 127 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
6af0bf9c 128 }
d26bc211 129#if defined(TARGET_MIPS64)
89fc88da 130 } else if (address < 0x4000000000000000ULL) {
b4ab4b4e 131 /* xuseg */
6958549d 132 if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
ead9360e 133 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
6958549d
AJ
134 } else {
135 ret = TLBRET_BADADDR;
b4ab4b4e 136 }
89fc88da 137 } else if (address < 0x8000000000000000ULL) {
b4ab4b4e 138 /* xsseg */
6958549d
AJ
139 if ((supervisor_mode || kernel_mode) &&
140 SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
ead9360e 141 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
6958549d
AJ
142 } else {
143 ret = TLBRET_BADADDR;
b4ab4b4e 144 }
89fc88da 145 } else if (address < 0xC000000000000000ULL) {
b4ab4b4e 146 /* xkphys */
671880e6 147 if (kernel_mode && KX &&
6d35524c
TS
148 (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
149 *physical = address & env->PAMask;
b4ab4b4e 150 *prot = PAGE_READ | PAGE_WRITE;
6958549d
AJ
151 } else {
152 ret = TLBRET_BADADDR;
153 }
89fc88da 154 } else if (address < 0xFFFFFFFF80000000ULL) {
b4ab4b4e 155 /* xkseg */
6958549d
AJ
156 if (kernel_mode && KX &&
157 address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
ead9360e 158 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
6958549d
AJ
159 } else {
160 ret = TLBRET_BADADDR;
161 }
b4ab4b4e 162#endif
5dc4b744 163 } else if (address < (int32_t)0xA0000000UL) {
6af0bf9c 164 /* kseg0 */
671880e6
TS
165 if (kernel_mode) {
166 *physical = address - (int32_t)0x80000000UL;
167 *prot = PAGE_READ | PAGE_WRITE;
168 } else {
169 ret = TLBRET_BADADDR;
170 }
5dc4b744 171 } else if (address < (int32_t)0xC0000000UL) {
6af0bf9c 172 /* kseg1 */
671880e6
TS
173 if (kernel_mode) {
174 *physical = address - (int32_t)0xA0000000UL;
175 *prot = PAGE_READ | PAGE_WRITE;
176 } else {
177 ret = TLBRET_BADADDR;
178 }
5dc4b744 179 } else if (address < (int32_t)0xE0000000UL) {
89fc88da 180 /* sseg (kseg2) */
671880e6
TS
181 if (supervisor_mode || kernel_mode) {
182 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
183 } else {
184 ret = TLBRET_BADADDR;
185 }
6af0bf9c
FB
186 } else {
187 /* kseg3 */
6af0bf9c 188 /* XXX: debug segment is not emulated */
671880e6
TS
189 if (kernel_mode) {
190 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
191 } else {
192 ret = TLBRET_BADADDR;
193 }
6af0bf9c
FB
194 }
195#if 0
93fcfe39
AL
196 qemu_log(TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
197 address, rw, access_type, *physical, *prot, ret);
6af0bf9c
FB
198#endif
199
200 return ret;
201}
932e71cd 202#endif
6af0bf9c 203
1147e189
AJ
204static void raise_mmu_exception(CPUState *env, target_ulong address,
205 int rw, int tlb_error)
206{
207 int exception = 0, error_code = 0;
208
209 switch (tlb_error) {
210 default:
211 case TLBRET_BADADDR:
212 /* Reference to kernel address from user mode or supervisor mode */
213 /* Reference to supervisor address from user mode */
214 if (rw)
215 exception = EXCP_AdES;
216 else
217 exception = EXCP_AdEL;
218 break;
219 case TLBRET_NOMATCH:
220 /* No TLB match for a mapped address */
221 if (rw)
222 exception = EXCP_TLBS;
223 else
224 exception = EXCP_TLBL;
225 error_code = 1;
226 break;
227 case TLBRET_INVALID:
228 /* TLB match with no valid bit */
229 if (rw)
230 exception = EXCP_TLBS;
231 else
232 exception = EXCP_TLBL;
233 break;
234 case TLBRET_DIRTY:
235 /* TLB match but 'D' bit is cleared */
236 exception = EXCP_LTLBL;
237 break;
238
239 }
240 /* Raise exception */
241 env->CP0_BadVAddr = address;
242 env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
243 ((address >> 9) & 0x007ffff0);
244 env->CP0_EntryHi =
245 (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
246#if defined(TARGET_MIPS64)
247 env->CP0_EntryHi &= env->SEGMask;
248 env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
249 ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) |
250 ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
251#endif
252 env->exception_index = exception;
253 env->error_code = error_code;
254}
255
4fcc562b 256#if !defined(CONFIG_USER_ONLY)
c227f099 257target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
6af0bf9c 258{
60c9af07 259 target_phys_addr_t phys_addr;
932e71cd 260 int prot;
6af0bf9c 261
932e71cd
AJ
262 if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
263 return -1;
264 return phys_addr;
6af0bf9c 265}
4fcc562b 266#endif
6af0bf9c 267
6af0bf9c 268int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
97b348e7 269 int mmu_idx)
6af0bf9c 270{
932e71cd 271#if !defined(CONFIG_USER_ONLY)
60c9af07 272 target_phys_addr_t physical;
6af0bf9c 273 int prot;
6af0bf9c 274 int access_type;
99e43d36 275#endif
6af0bf9c
FB
276 int ret = 0;
277
4ad40f36 278#if 0
93fcfe39 279 log_cpu_state(env, 0);
4ad40f36 280#endif
97b348e7
BS
281 qemu_log("%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d\n",
282 __func__, env->active_tc.PC, address, rw, mmu_idx);
4ad40f36
FB
283
284 rw &= 1;
285
6af0bf9c 286 /* data access */
99e43d36 287#if !defined(CONFIG_USER_ONLY)
6af0bf9c
FB
288 /* XXX: put correct access by using cpu_restore_state()
289 correctly */
290 access_type = ACCESS_INT;
6af0bf9c
FB
291 ret = get_physical_address(env, &physical, &prot,
292 address, rw, access_type);
60c9af07 293 qemu_log("%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_plx " prot %d\n",
93fcfe39 294 __func__, address, ret, physical, prot);
43057ab1 295 if (ret == TLBRET_MATCH) {
99e43d36
AJ
296 tlb_set_page(env, address & TARGET_PAGE_MASK,
297 physical & TARGET_PAGE_MASK, prot | PAGE_EXEC,
298 mmu_idx, TARGET_PAGE_SIZE);
299 ret = 0;
932e71cd
AJ
300 } else if (ret < 0)
301#endif
302 {
1147e189 303 raise_mmu_exception(env, address, rw, ret);
6af0bf9c
FB
304 ret = 1;
305 }
306
307 return ret;
308}
309
25b91e32 310#if !defined(CONFIG_USER_ONLY)
c36bbb28 311target_phys_addr_t cpu_mips_translate_address(CPUState *env, target_ulong address, int rw)
25b91e32
AJ
312{
313 target_phys_addr_t physical;
314 int prot;
315 int access_type;
316 int ret = 0;
317
318 rw &= 1;
319
320 /* data access */
321 access_type = ACCESS_INT;
322 ret = get_physical_address(env, &physical, &prot,
323 address, rw, access_type);
324 if (ret != TLBRET_MATCH) {
325 raise_mmu_exception(env, address, rw, ret);
c36bbb28
AJ
326 return -1LL;
327 } else {
328 return physical;
25b91e32 329 }
25b91e32
AJ
330}
331#endif
332
9a5d878f
TS
333static const char * const excp_names[EXCP_LAST + 1] = {
334 [EXCP_RESET] = "reset",
335 [EXCP_SRESET] = "soft reset",
336 [EXCP_DSS] = "debug single step",
337 [EXCP_DINT] = "debug interrupt",
338 [EXCP_NMI] = "non-maskable interrupt",
339 [EXCP_MCHECK] = "machine check",
340 [EXCP_EXT_INTERRUPT] = "interrupt",
341 [EXCP_DFWATCH] = "deferred watchpoint",
342 [EXCP_DIB] = "debug instruction breakpoint",
343 [EXCP_IWATCH] = "instruction fetch watchpoint",
344 [EXCP_AdEL] = "address error load",
345 [EXCP_AdES] = "address error store",
346 [EXCP_TLBF] = "TLB refill",
347 [EXCP_IBE] = "instruction bus error",
348 [EXCP_DBp] = "debug breakpoint",
349 [EXCP_SYSCALL] = "syscall",
350 [EXCP_BREAK] = "break",
351 [EXCP_CpU] = "coprocessor unusable",
352 [EXCP_RI] = "reserved instruction",
353 [EXCP_OVERFLOW] = "arithmetic overflow",
354 [EXCP_TRAP] = "trap",
355 [EXCP_FPE] = "floating point",
356 [EXCP_DDBS] = "debug data break store",
357 [EXCP_DWATCH] = "data watchpoint",
358 [EXCP_LTLBL] = "TLB modify",
359 [EXCP_TLBL] = "TLB load",
360 [EXCP_TLBS] = "TLB store",
361 [EXCP_DBE] = "data bus error",
362 [EXCP_DDBL] = "debug data break load",
363 [EXCP_THREAD] = "thread",
364 [EXCP_MDMX] = "MDMX",
365 [EXCP_C2E] = "precise coprocessor 2",
366 [EXCP_CACHE] = "cache error",
14e51cc7 367};
14e51cc7 368
32188a03
NF
369#if !defined(CONFIG_USER_ONLY)
370static target_ulong exception_resume_pc (CPUState *env)
371{
372 target_ulong bad_pc;
373 target_ulong isa_mode;
374
375 isa_mode = !!(env->hflags & MIPS_HFLAG_M16);
376 bad_pc = env->active_tc.PC | isa_mode;
377 if (env->hflags & MIPS_HFLAG_BMASK) {
378 /* If the exception was raised from a delay slot, come back to
379 the jump. */
380 bad_pc -= (env->hflags & MIPS_HFLAG_B16 ? 2 : 4);
381 }
382
383 return bad_pc;
384}
bbfa8f72
NF
385
386static void set_hflags_for_handler (CPUState *env)
387{
388 /* Exception handlers are entered in 32-bit mode. */
389 env->hflags &= ~(MIPS_HFLAG_M16);
390 /* ...except that microMIPS lets you choose. */
391 if (env->insn_flags & ASE_MICROMIPS) {
392 env->hflags |= (!!(env->CP0_Config3
393 & (1 << CP0C3_ISA_ON_EXC))
394 << MIPS_HFLAG_M16_SHIFT);
395 }
396}
32188a03
NF
397#endif
398
6af0bf9c
FB
399void do_interrupt (CPUState *env)
400{
932e71cd
AJ
401#if !defined(CONFIG_USER_ONLY)
402 target_ulong offset;
403 int cause = -1;
404 const char *name;
100ce988 405
93fcfe39 406 if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
932e71cd
AJ
407 if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
408 name = "unknown";
409 else
410 name = excp_names[env->exception_index];
b67bfe8d 411
93fcfe39
AL
412 qemu_log("%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
413 __func__, env->active_tc.PC, env->CP0_EPC, name);
932e71cd
AJ
414 }
415 if (env->exception_index == EXCP_EXT_INTERRUPT &&
416 (env->hflags & MIPS_HFLAG_DM))
417 env->exception_index = EXCP_DINT;
418 offset = 0x180;
419 switch (env->exception_index) {
420 case EXCP_DSS:
421 env->CP0_Debug |= 1 << CP0DB_DSS;
422 /* Debug single step cannot be raised inside a delay slot and
423 resume will always occur on the next instruction
424 (but we assume the pc has always been updated during
425 code translation). */
32188a03 426 env->CP0_DEPC = env->active_tc.PC | !!(env->hflags & MIPS_HFLAG_M16);
932e71cd
AJ
427 goto enter_debug_mode;
428 case EXCP_DINT:
429 env->CP0_Debug |= 1 << CP0DB_DINT;
430 goto set_DEPC;
431 case EXCP_DIB:
432 env->CP0_Debug |= 1 << CP0DB_DIB;
433 goto set_DEPC;
434 case EXCP_DBp:
435 env->CP0_Debug |= 1 << CP0DB_DBp;
436 goto set_DEPC;
437 case EXCP_DDBS:
438 env->CP0_Debug |= 1 << CP0DB_DDBS;
439 goto set_DEPC;
440 case EXCP_DDBL:
441 env->CP0_Debug |= 1 << CP0DB_DDBL;
442 set_DEPC:
32188a03
NF
443 env->CP0_DEPC = exception_resume_pc(env);
444 env->hflags &= ~MIPS_HFLAG_BMASK;
0eaef5aa 445 enter_debug_mode:
932e71cd
AJ
446 env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
447 env->hflags &= ~(MIPS_HFLAG_KSU);
448 /* EJTAG probe trap enable is not implemented... */
449 if (!(env->CP0_Status & (1 << CP0St_EXL)))
450 env->CP0_Cause &= ~(1 << CP0Ca_BD);
451 env->active_tc.PC = (int32_t)0xBFC00480;
bbfa8f72 452 set_hflags_for_handler(env);
932e71cd
AJ
453 break;
454 case EXCP_RESET:
1bba0dc9 455 cpu_state_reset(env);
932e71cd
AJ
456 break;
457 case EXCP_SRESET:
458 env->CP0_Status |= (1 << CP0St_SR);
459 memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
460 goto set_error_EPC;
461 case EXCP_NMI:
462 env->CP0_Status |= (1 << CP0St_NMI);
0eaef5aa 463 set_error_EPC:
32188a03
NF
464 env->CP0_ErrorEPC = exception_resume_pc(env);
465 env->hflags &= ~MIPS_HFLAG_BMASK;
932e71cd
AJ
466 env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
467 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
468 env->hflags &= ~(MIPS_HFLAG_KSU);
469 if (!(env->CP0_Status & (1 << CP0St_EXL)))
470 env->CP0_Cause &= ~(1 << CP0Ca_BD);
471 env->active_tc.PC = (int32_t)0xBFC00000;
bbfa8f72 472 set_hflags_for_handler(env);
932e71cd
AJ
473 break;
474 case EXCP_EXT_INTERRUPT:
475 cause = 0;
476 if (env->CP0_Cause & (1 << CP0Ca_IV))
477 offset = 0x200;
138afb02
EI
478
479 if (env->CP0_Config3 & ((1 << CP0C3_VInt) | (1 << CP0C3_VEIC))) {
480 /* Vectored Interrupts. */
481 unsigned int spacing;
482 unsigned int vector;
483 unsigned int pending = (env->CP0_Cause & CP0Ca_IP_mask) >> 8;
484
e4280973 485 pending &= env->CP0_Status >> 8;
138afb02
EI
486 /* Compute the Vector Spacing. */
487 spacing = (env->CP0_IntCtl >> CP0IntCtl_VS) & ((1 << 6) - 1);
488 spacing <<= 5;
489
490 if (env->CP0_Config3 & (1 << CP0C3_VInt)) {
491 /* For VInt mode, the MIPS computes the vector internally. */
e4280973
EI
492 for (vector = 7; vector > 0; vector--) {
493 if (pending & (1 << vector)) {
138afb02
EI
494 /* Found it. */
495 break;
496 }
138afb02
EI
497 }
498 } else {
499 /* For VEIC mode, the external interrupt controller feeds the
e7d81004 500 vector through the CP0Cause IP lines. */
138afb02
EI
501 vector = pending;
502 }
503 offset = 0x200 + vector * spacing;
504 }
932e71cd
AJ
505 goto set_EPC;
506 case EXCP_LTLBL:
507 cause = 1;
508 goto set_EPC;
509 case EXCP_TLBL:
510 cause = 2;
511 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
0eaef5aa 512#if defined(TARGET_MIPS64)
932e71cd
AJ
513 int R = env->CP0_BadVAddr >> 62;
514 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
515 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
516 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
0eaef5aa 517
3fc00a7b
AJ
518 if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) &&
519 (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F))))
932e71cd
AJ
520 offset = 0x080;
521 else
0eaef5aa 522#endif
932e71cd
AJ
523 offset = 0x000;
524 }
525 goto set_EPC;
526 case EXCP_TLBS:
527 cause = 3;
528 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
0eaef5aa 529#if defined(TARGET_MIPS64)
932e71cd
AJ
530 int R = env->CP0_BadVAddr >> 62;
531 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
532 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
533 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
0eaef5aa 534
3fc00a7b
AJ
535 if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) &&
536 (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F))))
932e71cd
AJ
537 offset = 0x080;
538 else
0eaef5aa 539#endif
932e71cd
AJ
540 offset = 0x000;
541 }
542 goto set_EPC;
543 case EXCP_AdEL:
544 cause = 4;
545 goto set_EPC;
546 case EXCP_AdES:
547 cause = 5;
548 goto set_EPC;
549 case EXCP_IBE:
550 cause = 6;
551 goto set_EPC;
552 case EXCP_DBE:
553 cause = 7;
554 goto set_EPC;
555 case EXCP_SYSCALL:
556 cause = 8;
557 goto set_EPC;
558 case EXCP_BREAK:
559 cause = 9;
560 goto set_EPC;
561 case EXCP_RI:
562 cause = 10;
563 goto set_EPC;
564 case EXCP_CpU:
565 cause = 11;
566 env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
567 (env->error_code << CP0Ca_CE);
568 goto set_EPC;
569 case EXCP_OVERFLOW:
570 cause = 12;
571 goto set_EPC;
572 case EXCP_TRAP:
573 cause = 13;
574 goto set_EPC;
575 case EXCP_FPE:
576 cause = 15;
577 goto set_EPC;
578 case EXCP_C2E:
579 cause = 18;
580 goto set_EPC;
581 case EXCP_MDMX:
582 cause = 22;
583 goto set_EPC;
584 case EXCP_DWATCH:
585 cause = 23;
586 /* XXX: TODO: manage defered watch exceptions */
587 goto set_EPC;
588 case EXCP_MCHECK:
589 cause = 24;
590 goto set_EPC;
591 case EXCP_THREAD:
592 cause = 25;
593 goto set_EPC;
594 case EXCP_CACHE:
595 cause = 30;
596 if (env->CP0_Status & (1 << CP0St_BEV)) {
597 offset = 0x100;
598 } else {
599 offset = 0x20000100;
600 }
0eaef5aa 601 set_EPC:
932e71cd 602 if (!(env->CP0_Status & (1 << CP0St_EXL))) {
32188a03 603 env->CP0_EPC = exception_resume_pc(env);
932e71cd 604 if (env->hflags & MIPS_HFLAG_BMASK) {
932e71cd 605 env->CP0_Cause |= (1 << CP0Ca_BD);
0eaef5aa 606 } else {
932e71cd 607 env->CP0_Cause &= ~(1 << CP0Ca_BD);
0eaef5aa 608 }
932e71cd
AJ
609 env->CP0_Status |= (1 << CP0St_EXL);
610 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
611 env->hflags &= ~(MIPS_HFLAG_KSU);
6af0bf9c 612 }
932e71cd
AJ
613 env->hflags &= ~MIPS_HFLAG_BMASK;
614 if (env->CP0_Status & (1 << CP0St_BEV)) {
615 env->active_tc.PC = (int32_t)0xBFC00200;
616 } else {
617 env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff);
6af0bf9c 618 }
932e71cd 619 env->active_tc.PC += offset;
bbfa8f72 620 set_hflags_for_handler(env);
932e71cd
AJ
621 env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
622 break;
623 default:
93fcfe39 624 qemu_log("Invalid MIPS exception %d. Exiting\n", env->exception_index);
932e71cd
AJ
625 printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
626 exit(1);
627 }
93fcfe39
AL
628 if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
629 qemu_log("%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
932e71cd
AJ
630 " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
631 __func__, env->active_tc.PC, env->CP0_EPC, cause,
632 env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
633 env->CP0_DEPC);
6af0bf9c 634 }
932e71cd 635#endif
6af0bf9c
FB
636 env->exception_index = EXCP_NONE;
637}
2ee4aed8 638
3c7b48b7 639#if !defined(CONFIG_USER_ONLY)
29929e34 640void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra)
2ee4aed8 641{
c227f099 642 r4k_tlb_t *tlb;
3b1c8be4
TS
643 target_ulong addr;
644 target_ulong end;
645 uint8_t ASID = env->CP0_EntryHi & 0xFF;
646 target_ulong mask;
2ee4aed8 647
ead9360e 648 tlb = &env->tlb->mmu.r4k.tlb[idx];
f2e9ebef 649 /* The qemu TLB is flushed when the ASID changes, so no need to
2ee4aed8
FB
650 flush these entries again. */
651 if (tlb->G == 0 && tlb->ASID != ASID) {
652 return;
653 }
654
ead9360e 655 if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
2ee4aed8 656 /* For tlbwr, we can shadow the discarded entry into
6958549d
AJ
657 a new (fake) TLB entry, as long as the guest can not
658 tell that it's there. */
ead9360e
TS
659 env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
660 env->tlb->tlb_in_use++;
2ee4aed8
FB
661 return;
662 }
663
3b1c8be4 664 /* 1k pages are not supported. */
f2e9ebef 665 mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
3b1c8be4 666 if (tlb->V0) {
f2e9ebef 667 addr = tlb->VPN & ~mask;
d26bc211 668#if defined(TARGET_MIPS64)
e034e2c3 669 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
100ce988
TS
670 addr |= 0x3FFFFF0000000000ULL;
671 }
672#endif
3b1c8be4
TS
673 end = addr | (mask >> 1);
674 while (addr < end) {
675 tlb_flush_page (env, addr);
676 addr += TARGET_PAGE_SIZE;
677 }
678 }
679 if (tlb->V1) {
f2e9ebef 680 addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
d26bc211 681#if defined(TARGET_MIPS64)
e034e2c3 682 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
100ce988
TS
683 addr |= 0x3FFFFF0000000000ULL;
684 }
685#endif
3b1c8be4 686 end = addr | mask;
53715e48 687 while (addr - 1 < end) {
3b1c8be4
TS
688 tlb_flush_page (env, addr);
689 addr += TARGET_PAGE_SIZE;
690 }
691 }
2ee4aed8 692}
3c7b48b7 693#endif