]> git.proxmox.com Git - mirror_qemu.git/blame - target-ppc/excp_helper.c
spapr: Fix migration of PCI host bridges from qemu-2.7
[mirror_qemu.git] / target-ppc / excp_helper.c
CommitLineData
ad71ed68
BS
1/*
2 * PowerPC exception emulation helpers for QEMU.
3 *
4 * Copyright (c) 2003-2007 Jocelyn Mayer
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
0d75590d 19#include "qemu/osdep.h"
ad71ed68 20#include "cpu.h"
2ef6175a 21#include "exec/helper-proto.h"
63c91552 22#include "exec/exec-all.h"
f08b6170 23#include "exec/cpu_ldst.h"
ad71ed68
BS
24
25#include "helper_regs.h"
26
27//#define DEBUG_OP
48880da6 28//#define DEBUG_SOFTWARE_TLB
ad71ed68
BS
29//#define DEBUG_EXCEPTIONS
30
c79c73f6
BS
31#ifdef DEBUG_EXCEPTIONS
32# define LOG_EXCP(...) qemu_log(__VA_ARGS__)
33#else
34# define LOG_EXCP(...) do { } while (0)
35#endif
36
37/*****************************************************************************/
38/* PowerPC Hypercall emulation */
39
1b14670a 40void (*cpu_ppc_hypercall)(PowerPCCPU *);
c79c73f6
BS
41
42/*****************************************************************************/
43/* Exception processing */
44#if defined(CONFIG_USER_ONLY)
97a8ea5a 45void ppc_cpu_do_interrupt(CPUState *cs)
c79c73f6 46{
97a8ea5a
AF
47 PowerPCCPU *cpu = POWERPC_CPU(cs);
48 CPUPPCState *env = &cpu->env;
49
27103424 50 cs->exception_index = POWERPC_EXCP_NONE;
c79c73f6
BS
51 env->error_code = 0;
52}
53
458dd766 54static void ppc_hw_interrupt(CPUPPCState *env)
c79c73f6 55{
27103424
AF
56 CPUState *cs = CPU(ppc_env_get_cpu(env));
57
58 cs->exception_index = POWERPC_EXCP_NONE;
c79c73f6
BS
59 env->error_code = 0;
60}
61#else /* defined(CONFIG_USER_ONLY) */
62static inline void dump_syscall(CPUPPCState *env)
63{
64 qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 " r3=%016" PRIx64
65 " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
66 " nip=" TARGET_FMT_lx "\n",
67 ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
68 ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
69 ppc_dump_gpr(env, 6), env->nip);
70}
71
72/* Note that this function should be greatly optimized
73 * when called with a constant excp, from ppc_hw_interrupt
74 */
5c26a5b3 75static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp)
c79c73f6 76{
27103424 77 CPUState *cs = CPU(cpu);
5c26a5b3 78 CPUPPCState *env = &cpu->env;
c79c73f6 79 target_ulong msr, new_msr, vector;
6d49d6d4
BH
80 int srr0, srr1, asrr0, asrr1, lev, ail;
81 bool lpes0;
c79c73f6
BS
82
83 qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
84 " => %08x (%02x)\n", env->nip, excp, env->error_code);
85
86 /* new srr1 value excluding must-be-zero bits */
a1bb7384
SW
87 if (excp_model == POWERPC_EXCP_BOOKE) {
88 msr = env->msr;
89 } else {
90 msr = env->msr & ~0x783f0000ULL;
91 }
c79c73f6 92
6d49d6d4
BH
93 /* new interrupt handler msr preserves existing HV and ME unless
94 * explicitly overriden
95 */
96 new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
c79c73f6
BS
97
98 /* target registers */
99 srr0 = SPR_SRR0;
100 srr1 = SPR_SRR1;
101 asrr0 = -1;
102 asrr1 = -1;
103
7778a575
BH
104 /* check for special resume at 0x100 from doze/nap/sleep/winkle on P7/P8 */
105 if (env->in_pm_state) {
106 env->in_pm_state = false;
107
108 /* Pretend to be returning from doze always as we don't lose state */
109 msr |= (0x1ull << (63 - 47));
110
111 /* Non-machine check are routed to 0x100 with a wakeup cause
112 * encoded in SRR1
113 */
114 if (excp != POWERPC_EXCP_MCHECK) {
115 switch (excp) {
116 case POWERPC_EXCP_RESET:
117 msr |= 0x4ull << (63 - 45);
118 break;
119 case POWERPC_EXCP_EXTERNAL:
120 msr |= 0x8ull << (63 - 45);
121 break;
122 case POWERPC_EXCP_DECR:
123 msr |= 0x6ull << (63 - 45);
124 break;
125 case POWERPC_EXCP_SDOOR:
126 msr |= 0x5ull << (63 - 45);
127 break;
128 case POWERPC_EXCP_SDOOR_HV:
129 msr |= 0x3ull << (63 - 45);
130 break;
131 case POWERPC_EXCP_HV_MAINT:
132 msr |= 0xaull << (63 - 45);
133 break;
134 default:
135 cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
136 excp);
137 }
138 excp = POWERPC_EXCP_RESET;
139 }
140 }
141
5c94b2a5 142 /* Exception targetting modifiers
6d49d6d4
BH
143 *
144 * LPES0 is supported on POWER7/8
145 * LPES1 is not supported (old iSeries mode)
146 *
147 * On anything else, we behave as if LPES0 is 1
148 * (externals don't alter MSR:HV)
5c94b2a5
CLG
149 *
150 * AIL is initialized here but can be cleared by
151 * selected exceptions
152 */
153#if defined(TARGET_PPC64)
154 if (excp_model == POWERPC_EXCP_POWER7 ||
155 excp_model == POWERPC_EXCP_POWER8) {
6d49d6d4 156 lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
5c94b2a5
CLG
157 if (excp_model == POWERPC_EXCP_POWER8) {
158 ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
159 } else {
160 ail = 0;
161 }
162 } else
163#endif /* defined(TARGET_PPC64) */
164 {
6d49d6d4 165 lpes0 = true;
5c94b2a5
CLG
166 ail = 0;
167 }
168
9b2fadda
BH
169 /* Hypervisor emulation assistance interrupt only exists on server
170 * arch 2.05 server or later. We also don't want to generate it if
171 * we don't have HVB in msr_mask (PAPR mode).
172 */
173 if (excp == POWERPC_EXCP_HV_EMU
174#if defined(TARGET_PPC64)
175 && !((env->mmu_model & POWERPC_MMU_64) && (env->msr_mask & MSR_HVB))
176#endif /* defined(TARGET_PPC64) */
177
178 ) {
179 excp = POWERPC_EXCP_PROGRAM;
180 }
181
c79c73f6
BS
182 switch (excp) {
183 case POWERPC_EXCP_NONE:
184 /* Should never happen */
185 return;
186 case POWERPC_EXCP_CRITICAL: /* Critical input */
187 switch (excp_model) {
188 case POWERPC_EXCP_40x:
189 srr0 = SPR_40x_SRR2;
190 srr1 = SPR_40x_SRR3;
191 break;
192 case POWERPC_EXCP_BOOKE:
193 srr0 = SPR_BOOKE_CSRR0;
194 srr1 = SPR_BOOKE_CSRR1;
195 break;
196 case POWERPC_EXCP_G2:
197 break;
198 default:
199 goto excp_invalid;
200 }
bd6fefe7 201 break;
c79c73f6
BS
202 case POWERPC_EXCP_MCHECK: /* Machine check exception */
203 if (msr_me == 0) {
204 /* Machine check exception is not enabled.
205 * Enter checkstop state.
206 */
013a2942
PB
207 fprintf(stderr, "Machine check while not allowed. "
208 "Entering checkstop state\n");
209 if (qemu_log_separate()) {
c79c73f6
BS
210 qemu_log("Machine check while not allowed. "
211 "Entering checkstop state\n");
c79c73f6 212 }
259186a7
AF
213 cs->halted = 1;
214 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
c79c73f6 215 }
10c21b5c
NP
216 if (env->msr_mask & MSR_HVB) {
217 /* ISA specifies HV, but can be delivered to guest with HV clear
218 * (e.g., see FWNMI in PAPR).
219 */
220 new_msr |= (target_ulong)MSR_HVB;
221 }
5c94b2a5 222 ail = 0;
c79c73f6
BS
223
224 /* machine check exceptions don't have ME set */
225 new_msr &= ~((target_ulong)1 << MSR_ME);
226
227 /* XXX: should also have something loaded in DAR / DSISR */
228 switch (excp_model) {
229 case POWERPC_EXCP_40x:
230 srr0 = SPR_40x_SRR2;
231 srr1 = SPR_40x_SRR3;
232 break;
233 case POWERPC_EXCP_BOOKE:
a1bb7384 234 /* FIXME: choose one or the other based on CPU type */
c79c73f6
BS
235 srr0 = SPR_BOOKE_MCSRR0;
236 srr1 = SPR_BOOKE_MCSRR1;
237 asrr0 = SPR_BOOKE_CSRR0;
238 asrr1 = SPR_BOOKE_CSRR1;
239 break;
240 default:
241 break;
242 }
bd6fefe7 243 break;
c79c73f6
BS
244 case POWERPC_EXCP_DSI: /* Data storage exception */
245 LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx" DAR=" TARGET_FMT_lx
246 "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
bd6fefe7 247 break;
c79c73f6
BS
248 case POWERPC_EXCP_ISI: /* Instruction storage exception */
249 LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx ", nip=" TARGET_FMT_lx
250 "\n", msr, env->nip);
c79c73f6 251 msr |= env->error_code;
bd6fefe7 252 break;
c79c73f6 253 case POWERPC_EXCP_EXTERNAL: /* External input */
fdfba1a2
EI
254 cs = CPU(cpu);
255
6d49d6d4 256 if (!lpes0) {
c79c73f6 257 new_msr |= (target_ulong)MSR_HVB;
6d49d6d4
BH
258 new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
259 srr0 = SPR_HSRR0;
260 srr1 = SPR_HSRR1;
c79c73f6 261 }
68c2dd70
AG
262 if (env->mpic_proxy) {
263 /* IACK the IRQ on delivery */
fdfba1a2 264 env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
68c2dd70 265 }
bd6fefe7 266 break;
c79c73f6 267 case POWERPC_EXCP_ALIGN: /* Alignment exception */
c79c73f6 268 /* Get rS/rD and rA from faulting opcode */
3433b732
BH
269 /* Note: the opcode fields will not be set properly for a direct
270 * store load/store, but nobody cares as nobody actually uses
271 * direct store segments.
272 */
273 env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
bd6fefe7 274 break;
c79c73f6
BS
275 case POWERPC_EXCP_PROGRAM: /* Program exception */
276 switch (env->error_code & ~0xF) {
277 case POWERPC_EXCP_FP:
278 if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
279 LOG_EXCP("Ignore floating point exception\n");
27103424 280 cs->exception_index = POWERPC_EXCP_NONE;
c79c73f6
BS
281 env->error_code = 0;
282 return;
283 }
1b7d17ca
BH
284
285 /* FP exceptions always have NIP pointing to the faulting
286 * instruction, so always use store_next and claim we are
287 * precise in the MSR.
288 */
c79c73f6 289 msr |= 0x00100000;
bd6fefe7 290 break;
c79c73f6
BS
291 case POWERPC_EXCP_INVAL:
292 LOG_EXCP("Invalid instruction at " TARGET_FMT_lx "\n", env->nip);
c79c73f6
BS
293 msr |= 0x00080000;
294 env->spr[SPR_BOOKE_ESR] = ESR_PIL;
295 break;
296 case POWERPC_EXCP_PRIV:
c79c73f6
BS
297 msr |= 0x00040000;
298 env->spr[SPR_BOOKE_ESR] = ESR_PPR;
299 break;
300 case POWERPC_EXCP_TRAP:
c79c73f6
BS
301 msr |= 0x00020000;
302 env->spr[SPR_BOOKE_ESR] = ESR_PTR;
303 break;
304 default:
305 /* Should never occur */
a47dddd7 306 cpu_abort(cs, "Invalid program exception %d. Aborting\n",
c79c73f6
BS
307 env->error_code);
308 break;
309 }
bd6fefe7 310 break;
c79c73f6
BS
311 case POWERPC_EXCP_SYSCALL: /* System call exception */
312 dump_syscall(env);
313 lev = env->error_code;
6d49d6d4 314
bd6fefe7
BH
315 /* We need to correct the NIP which in this case is supposed
316 * to point to the next instruction
317 */
318 env->nip += 4;
319
6d49d6d4 320 /* "PAPR mode" built-in hypercall emulation */
c79c73f6 321 if ((lev == 1) && cpu_ppc_hypercall) {
1b14670a 322 cpu_ppc_hypercall(cpu);
c79c73f6
BS
323 return;
324 }
6d49d6d4 325 if (lev == 1) {
c79c73f6
BS
326 new_msr |= (target_ulong)MSR_HVB;
327 }
bd6fefe7
BH
328 break;
329 case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */
c79c73f6 330 case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */
c79c73f6 331 case POWERPC_EXCP_DECR: /* Decrementer exception */
bd6fefe7 332 break;
c79c73f6
BS
333 case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */
334 /* FIT on 4xx */
335 LOG_EXCP("FIT exception\n");
bd6fefe7 336 break;
c79c73f6
BS
337 case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */
338 LOG_EXCP("WDT exception\n");
339 switch (excp_model) {
340 case POWERPC_EXCP_BOOKE:
341 srr0 = SPR_BOOKE_CSRR0;
342 srr1 = SPR_BOOKE_CSRR1;
343 break;
344 default:
345 break;
346 }
bd6fefe7 347 break;
c79c73f6 348 case POWERPC_EXCP_DTLB: /* Data TLB error */
c79c73f6 349 case POWERPC_EXCP_ITLB: /* Instruction TLB error */
bd6fefe7 350 break;
c79c73f6
BS
351 case POWERPC_EXCP_DEBUG: /* Debug interrupt */
352 switch (excp_model) {
353 case POWERPC_EXCP_BOOKE:
a1bb7384 354 /* FIXME: choose one or the other based on CPU type */
c79c73f6
BS
355 srr0 = SPR_BOOKE_DSRR0;
356 srr1 = SPR_BOOKE_DSRR1;
357 asrr0 = SPR_BOOKE_CSRR0;
358 asrr1 = SPR_BOOKE_CSRR1;
359 break;
360 default:
361 break;
362 }
363 /* XXX: TODO */
a47dddd7 364 cpu_abort(cs, "Debug exception is not implemented yet !\n");
bd6fefe7 365 break;
c79c73f6
BS
366 case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable */
367 env->spr[SPR_BOOKE_ESR] = ESR_SPV;
bd6fefe7 368 break;
c79c73f6
BS
369 case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */
370 /* XXX: TODO */
a47dddd7 371 cpu_abort(cs, "Embedded floating point data exception "
c79c73f6
BS
372 "is not implemented yet !\n");
373 env->spr[SPR_BOOKE_ESR] = ESR_SPV;
bd6fefe7 374 break;
c79c73f6
BS
375 case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */
376 /* XXX: TODO */
a47dddd7 377 cpu_abort(cs, "Embedded floating point round exception "
c79c73f6
BS
378 "is not implemented yet !\n");
379 env->spr[SPR_BOOKE_ESR] = ESR_SPV;
bd6fefe7 380 break;
c79c73f6
BS
381 case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */
382 /* XXX: TODO */
a47dddd7 383 cpu_abort(cs,
c79c73f6 384 "Performance counter exception is not implemented yet !\n");
bd6fefe7 385 break;
c79c73f6 386 case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */
bd6fefe7 387 break;
c79c73f6
BS
388 case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */
389 srr0 = SPR_BOOKE_CSRR0;
390 srr1 = SPR_BOOKE_CSRR1;
bd6fefe7 391 break;
c79c73f6 392 case POWERPC_EXCP_RESET: /* System reset exception */
f85bcec3 393 /* A power-saving exception sets ME, otherwise it is unchanged */
c79c73f6
BS
394 if (msr_pow) {
395 /* indicate that we resumed from power save mode */
396 msr |= 0x10000;
f85bcec3 397 new_msr |= ((target_ulong)1 << MSR_ME);
c79c73f6 398 }
10c21b5c
NP
399 if (env->msr_mask & MSR_HVB) {
400 /* ISA specifies HV, but can be delivered to guest with HV clear
401 * (e.g., see FWNMI in PAPR, NMI injection in QEMU).
402 */
403 new_msr |= (target_ulong)MSR_HVB;
404 } else {
405 if (msr_pow) {
406 cpu_abort(cs, "Trying to deliver power-saving system reset "
407 "exception %d with no HV support\n", excp);
408 }
409 }
5c94b2a5 410 ail = 0;
bd6fefe7 411 break;
c79c73f6 412 case POWERPC_EXCP_DSEG: /* Data segment exception */
c79c73f6 413 case POWERPC_EXCP_ISEG: /* Instruction segment exception */
c79c73f6 414 case POWERPC_EXCP_TRACE: /* Trace exception */
bd6fefe7
BH
415 break;
416 case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */
c79c73f6 417 case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */
c79c73f6 418 case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */
c79c73f6 419 case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */
c79c73f6 420 case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */
bd6fefe7 421 case POWERPC_EXCP_HV_EMU:
c79c73f6
BS
422 srr0 = SPR_HSRR0;
423 srr1 = SPR_HSRR1;
424 new_msr |= (target_ulong)MSR_HVB;
425 new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
bd6fefe7 426 break;
c79c73f6 427 case POWERPC_EXCP_VPU: /* Vector unavailable exception */
1f29871c 428 case POWERPC_EXCP_VSXU: /* VSX unavailable exception */
7019cb3d 429 case POWERPC_EXCP_FU: /* Facility unavailable exception */
bd6fefe7 430 break;
c79c73f6
BS
431 case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */
432 LOG_EXCP("PIT exception\n");
bd6fefe7 433 break;
c79c73f6
BS
434 case POWERPC_EXCP_IO: /* IO error exception */
435 /* XXX: TODO */
a47dddd7 436 cpu_abort(cs, "601 IO error exception is not implemented yet !\n");
bd6fefe7 437 break;
c79c73f6
BS
438 case POWERPC_EXCP_RUNM: /* Run mode exception */
439 /* XXX: TODO */
a47dddd7 440 cpu_abort(cs, "601 run mode exception is not implemented yet !\n");
bd6fefe7 441 break;
c79c73f6
BS
442 case POWERPC_EXCP_EMUL: /* Emulation trap exception */
443 /* XXX: TODO */
a47dddd7 444 cpu_abort(cs, "602 emulation trap exception "
c79c73f6 445 "is not implemented yet !\n");
bd6fefe7 446 break;
c79c73f6 447 case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */
c79c73f6
BS
448 switch (excp_model) {
449 case POWERPC_EXCP_602:
450 case POWERPC_EXCP_603:
451 case POWERPC_EXCP_603E:
452 case POWERPC_EXCP_G2:
453 goto tlb_miss_tgpr;
454 case POWERPC_EXCP_7x5:
455 goto tlb_miss;
456 case POWERPC_EXCP_74xx:
457 goto tlb_miss_74xx;
458 default:
a47dddd7 459 cpu_abort(cs, "Invalid instruction TLB miss exception\n");
c79c73f6
BS
460 break;
461 }
462 break;
463 case POWERPC_EXCP_DLTLB: /* Data load TLB miss */
c79c73f6
BS
464 switch (excp_model) {
465 case POWERPC_EXCP_602:
466 case POWERPC_EXCP_603:
467 case POWERPC_EXCP_603E:
468 case POWERPC_EXCP_G2:
469 goto tlb_miss_tgpr;
470 case POWERPC_EXCP_7x5:
471 goto tlb_miss;
472 case POWERPC_EXCP_74xx:
473 goto tlb_miss_74xx;
474 default:
a47dddd7 475 cpu_abort(cs, "Invalid data load TLB miss exception\n");
c79c73f6
BS
476 break;
477 }
478 break;
479 case POWERPC_EXCP_DSTLB: /* Data store TLB miss */
c79c73f6
BS
480 switch (excp_model) {
481 case POWERPC_EXCP_602:
482 case POWERPC_EXCP_603:
483 case POWERPC_EXCP_603E:
484 case POWERPC_EXCP_G2:
485 tlb_miss_tgpr:
486 /* Swap temporary saved registers with GPRs */
487 if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
488 new_msr |= (target_ulong)1 << MSR_TGPR;
489 hreg_swap_gpr_tgpr(env);
490 }
491 goto tlb_miss;
492 case POWERPC_EXCP_7x5:
493 tlb_miss:
494#if defined(DEBUG_SOFTWARE_TLB)
495 if (qemu_log_enabled()) {
496 const char *es;
497 target_ulong *miss, *cmp;
498 int en;
499
500 if (excp == POWERPC_EXCP_IFTLB) {
501 es = "I";
502 en = 'I';
503 miss = &env->spr[SPR_IMISS];
504 cmp = &env->spr[SPR_ICMP];
505 } else {
506 if (excp == POWERPC_EXCP_DLTLB) {
507 es = "DL";
508 } else {
509 es = "DS";
510 }
511 en = 'D';
512 miss = &env->spr[SPR_DMISS];
513 cmp = &env->spr[SPR_DCMP];
514 }
515 qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
516 TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
517 TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
518 env->spr[SPR_HASH1], env->spr[SPR_HASH2],
519 env->error_code);
520 }
521#endif
522 msr |= env->crf[0] << 28;
523 msr |= env->error_code; /* key, D/I, S/L bits */
524 /* Set way using a LRU mechanism */
525 msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
526 break;
527 case POWERPC_EXCP_74xx:
528 tlb_miss_74xx:
529#if defined(DEBUG_SOFTWARE_TLB)
530 if (qemu_log_enabled()) {
531 const char *es;
532 target_ulong *miss, *cmp;
533 int en;
534
535 if (excp == POWERPC_EXCP_IFTLB) {
536 es = "I";
537 en = 'I';
538 miss = &env->spr[SPR_TLBMISS];
539 cmp = &env->spr[SPR_PTEHI];
540 } else {
541 if (excp == POWERPC_EXCP_DLTLB) {
542 es = "DL";
543 } else {
544 es = "DS";
545 }
546 en = 'D';
547 miss = &env->spr[SPR_TLBMISS];
548 cmp = &env->spr[SPR_PTEHI];
549 }
550 qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
551 TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
552 env->error_code);
553 }
554#endif
555 msr |= env->error_code; /* key bit */
556 break;
557 default:
a47dddd7 558 cpu_abort(cs, "Invalid data store TLB miss exception\n");
c79c73f6
BS
559 break;
560 }
bd6fefe7 561 break;
c79c73f6
BS
562 case POWERPC_EXCP_FPA: /* Floating-point assist exception */
563 /* XXX: TODO */
a47dddd7 564 cpu_abort(cs, "Floating point assist exception "
c79c73f6 565 "is not implemented yet !\n");
bd6fefe7 566 break;
c79c73f6
BS
567 case POWERPC_EXCP_DABR: /* Data address breakpoint */
568 /* XXX: TODO */
a47dddd7 569 cpu_abort(cs, "DABR exception is not implemented yet !\n");
bd6fefe7 570 break;
c79c73f6
BS
571 case POWERPC_EXCP_IABR: /* Instruction address breakpoint */
572 /* XXX: TODO */
a47dddd7 573 cpu_abort(cs, "IABR exception is not implemented yet !\n");
bd6fefe7 574 break;
c79c73f6
BS
575 case POWERPC_EXCP_SMI: /* System management interrupt */
576 /* XXX: TODO */
a47dddd7 577 cpu_abort(cs, "SMI exception is not implemented yet !\n");
bd6fefe7 578 break;
c79c73f6
BS
579 case POWERPC_EXCP_THERM: /* Thermal interrupt */
580 /* XXX: TODO */
a47dddd7 581 cpu_abort(cs, "Thermal management exception "
c79c73f6 582 "is not implemented yet !\n");
bd6fefe7 583 break;
c79c73f6 584 case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */
c79c73f6 585 /* XXX: TODO */
a47dddd7 586 cpu_abort(cs,
c79c73f6 587 "Performance counter exception is not implemented yet !\n");
bd6fefe7 588 break;
c79c73f6
BS
589 case POWERPC_EXCP_VPUA: /* Vector assist exception */
590 /* XXX: TODO */
a47dddd7 591 cpu_abort(cs, "VPU assist exception is not implemented yet !\n");
bd6fefe7 592 break;
c79c73f6
BS
593 case POWERPC_EXCP_SOFTP: /* Soft patch exception */
594 /* XXX: TODO */
a47dddd7 595 cpu_abort(cs,
c79c73f6 596 "970 soft-patch exception is not implemented yet !\n");
bd6fefe7 597 break;
c79c73f6
BS
598 case POWERPC_EXCP_MAINT: /* Maintenance exception */
599 /* XXX: TODO */
a47dddd7 600 cpu_abort(cs,
c79c73f6 601 "970 maintenance exception is not implemented yet !\n");
bd6fefe7 602 break;
c79c73f6
BS
603 case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */
604 /* XXX: TODO */
a47dddd7 605 cpu_abort(cs, "Maskable external exception "
c79c73f6 606 "is not implemented yet !\n");
bd6fefe7 607 break;
c79c73f6
BS
608 case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */
609 /* XXX: TODO */
a47dddd7 610 cpu_abort(cs, "Non maskable external exception "
c79c73f6 611 "is not implemented yet !\n");
bd6fefe7 612 break;
c79c73f6
BS
613 default:
614 excp_invalid:
a47dddd7 615 cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
c79c73f6 616 break;
c79c73f6 617 }
bd6fefe7
BH
618
619 /* Save PC */
620 env->spr[srr0] = env->nip;
621
c79c73f6
BS
622 /* Save MSR */
623 env->spr[srr1] = msr;
6d49d6d4
BH
624
625 /* Sanity check */
10c21b5c
NP
626 if (!(env->msr_mask & MSR_HVB)) {
627 if (new_msr & MSR_HVB) {
628 cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
629 "no HV support\n", excp);
630 }
631 if (srr0 == SPR_HSRR0) {
632 cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
633 "no HV support\n", excp);
634 }
6d49d6d4
BH
635 }
636
c79c73f6
BS
637 /* If any alternate SRR register are defined, duplicate saved values */
638 if (asrr0 != -1) {
639 env->spr[asrr0] = env->spr[srr0];
640 }
641 if (asrr1 != -1) {
642 env->spr[asrr1] = env->spr[srr1];
643 }
d5ac4f54 644
6d49d6d4
BH
645 /* Sort out endianness of interrupt, this differs depending on the
646 * CPU, the HV mode, etc...
647 */
1e0c7e55 648#ifdef TARGET_PPC64
6d49d6d4
BH
649 if (excp_model == POWERPC_EXCP_POWER7) {
650 if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) {
651 new_msr |= (target_ulong)1 << MSR_LE;
652 }
653 } else if (excp_model == POWERPC_EXCP_POWER8) {
654 if (new_msr & MSR_HVB) {
655 if (env->spr[SPR_HID0] & HID0_HILE) {
656 new_msr |= (target_ulong)1 << MSR_LE;
657 }
658 } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
1e0c7e55
AB
659 new_msr |= (target_ulong)1 << MSR_LE;
660 }
661 } else if (msr_ile) {
662 new_msr |= (target_ulong)1 << MSR_LE;
663 }
664#else
c79c73f6
BS
665 if (msr_ile) {
666 new_msr |= (target_ulong)1 << MSR_LE;
667 }
1e0c7e55 668#endif
c79c73f6
BS
669
670 /* Jump to handler */
671 vector = env->excp_vectors[excp];
672 if (vector == (target_ulong)-1ULL) {
a47dddd7 673 cpu_abort(cs, "Raised an exception without defined vector %d\n",
c79c73f6
BS
674 excp);
675 }
676 vector |= env->excp_prefix;
5c94b2a5
CLG
677
678 /* AIL only works if there is no HV transition and we are running with
679 * translations enabled
680 */
6d49d6d4
BH
681 if (!((msr >> MSR_IR) & 1) || !((msr >> MSR_DR) & 1) ||
682 ((new_msr & MSR_HVB) && !(msr & MSR_HVB))) {
5c94b2a5
CLG
683 ail = 0;
684 }
685 /* Handle AIL */
686 if (ail) {
687 new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
688 switch(ail) {
689 case AIL_0001_8000:
690 vector |= 0x18000;
691 break;
692 case AIL_C000_0000_0000_4000:
693 vector |= 0xc000000000004000ull;
694 break;
695 default:
696 cpu_abort(cs, "Invalid AIL combination %d\n", ail);
697 break;
698 }
699 }
700
c79c73f6
BS
701#if defined(TARGET_PPC64)
702 if (excp_model == POWERPC_EXCP_BOOKE) {
e42a61f1
AG
703 if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
704 /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
c79c73f6 705 new_msr |= (target_ulong)1 << MSR_CM;
e42a61f1
AG
706 } else {
707 vector = (uint32_t)vector;
c79c73f6
BS
708 }
709 } else {
710 if (!msr_isf && !(env->mmu_model & POWERPC_MMU_64)) {
711 vector = (uint32_t)vector;
712 } else {
713 new_msr |= (target_ulong)1 << MSR_SF;
714 }
715 }
716#endif
1c953ba5
BH
717 /* We don't use hreg_store_msr here as already have treated
718 * any special case that could occur. Just store MSR and update hflags
719 *
720 * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
721 * will prevent setting of the HV bit which some exceptions might need
722 * to do.
c79c73f6
BS
723 */
724 env->msr = new_msr & env->msr_mask;
725 hreg_compute_hflags(env);
726 env->nip = vector;
727 /* Reset exception state */
27103424 728 cs->exception_index = POWERPC_EXCP_NONE;
c79c73f6 729 env->error_code = 0;
cd0c6f47
BH
730
731 /* Any interrupt is context synchronizing, check if TCG TLB
732 * needs a delayed flush on ppc64
733 */
e3cffe6f 734 check_tlb_flush(env, false);
c79c73f6
BS
735}
736
97a8ea5a 737void ppc_cpu_do_interrupt(CPUState *cs)
c79c73f6 738{
97a8ea5a
AF
739 PowerPCCPU *cpu = POWERPC_CPU(cs);
740 CPUPPCState *env = &cpu->env;
5c26a5b3 741
27103424 742 powerpc_excp(cpu, env->excp_model, cs->exception_index);
c79c73f6
BS
743}
744
458dd766 745static void ppc_hw_interrupt(CPUPPCState *env)
c79c73f6 746{
5c26a5b3 747 PowerPCCPU *cpu = ppc_env_get_cpu(env);
c79c73f6 748#if 0
259186a7
AF
749 CPUState *cs = CPU(cpu);
750
c79c73f6 751 qemu_log_mask(CPU_LOG_INT, "%s: %p pending %08x req %08x me %d ee %d\n",
259186a7
AF
752 __func__, env, env->pending_interrupts,
753 cs->interrupt_request, (int)msr_me, (int)msr_ee);
c79c73f6
BS
754#endif
755 /* External reset */
756 if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
757 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
5c26a5b3 758 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
c79c73f6
BS
759 return;
760 }
761 /* Machine check exception */
762 if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
763 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
5c26a5b3 764 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK);
c79c73f6
BS
765 return;
766 }
767#if 0 /* TODO */
768 /* External debug exception */
769 if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
770 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
5c26a5b3 771 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG);
c79c73f6
BS
772 return;
773 }
774#endif
4b236b62
BH
775 /* Hypervisor decrementer exception */
776 if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
777 /* LPCR will be clear when not supported so this will work */
778 bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
779 if ((msr_ee != 0 || msr_hv == 0) && hdice) {
780 /* HDEC clears on delivery */
781 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
5c26a5b3 782 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR);
c79c73f6
BS
783 return;
784 }
785 }
d1dbe37c
BH
786 /* Extermal interrupt can ignore MSR:EE under some circumstances */
787 if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
788 bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
789 if (msr_ee != 0 || (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
790 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL);
791 return;
792 }
793 }
c79c73f6
BS
794 if (msr_ce != 0) {
795 /* External critical interrupt */
796 if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
797 /* Taking a critical external interrupt does not clear the external
798 * critical interrupt status
799 */
800#if 0
801 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
802#endif
5c26a5b3 803 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL);
c79c73f6
BS
804 return;
805 }
806 }
807 if (msr_ee != 0) {
808 /* Watchdog timer on embedded PowerPC */
809 if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
810 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
5c26a5b3 811 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT);
c79c73f6
BS
812 return;
813 }
814 if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
815 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
5c26a5b3 816 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI);
c79c73f6
BS
817 return;
818 }
819 /* Fixed interval timer on embedded PowerPC */
820 if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
821 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
5c26a5b3 822 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT);
c79c73f6
BS
823 return;
824 }
825 /* Programmable interval timer on embedded PowerPC */
826 if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
827 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
5c26a5b3 828 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT);
c79c73f6
BS
829 return;
830 }
831 /* Decrementer exception */
832 if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
e81a982a
AG
833 if (ppc_decr_clear_on_delivery(env)) {
834 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
835 }
5c26a5b3 836 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR);
c79c73f6
BS
837 return;
838 }
c79c73f6
BS
839 if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
840 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
5c26a5b3 841 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI);
c79c73f6
BS
842 return;
843 }
844 if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
845 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
5c26a5b3 846 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM);
c79c73f6
BS
847 return;
848 }
849 /* Thermal interrupt */
850 if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
851 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
5c26a5b3 852 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM);
c79c73f6
BS
853 return;
854 }
855 }
856}
34316482
AK
857
858void ppc_cpu_do_system_reset(CPUState *cs)
859{
860 PowerPCCPU *cpu = POWERPC_CPU(cs);
861 CPUPPCState *env = &cpu->env;
862
863 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
864}
c79c73f6
BS
865#endif /* !CONFIG_USER_ONLY */
866
458dd766
RH
867bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
868{
869 PowerPCCPU *cpu = POWERPC_CPU(cs);
870 CPUPPCState *env = &cpu->env;
871
872 if (interrupt_request & CPU_INTERRUPT_HARD) {
873 ppc_hw_interrupt(env);
874 if (env->pending_interrupts == 0) {
875 cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
876 }
877 return true;
878 }
879 return false;
880}
881
c79c73f6
BS
882#if defined(DEBUG_OP)
883static void cpu_dump_rfi(target_ulong RA, target_ulong msr)
884{
885 qemu_log("Return from exception at " TARGET_FMT_lx " with flags "
886 TARGET_FMT_lx "\n", RA, msr);
887}
888#endif
889
ad71ed68
BS
890/*****************************************************************************/
891/* Exceptions processing helpers */
892
db789c6c
BH
893void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
894 uint32_t error_code, uintptr_t raddr)
ad71ed68 895{
27103424
AF
896 CPUState *cs = CPU(ppc_env_get_cpu(env));
897
27103424 898 cs->exception_index = exception;
ad71ed68 899 env->error_code = error_code;
db789c6c
BH
900 cpu_loop_exit_restore(cs, raddr);
901}
902
903void raise_exception_err(CPUPPCState *env, uint32_t exception,
904 uint32_t error_code)
905{
906 raise_exception_err_ra(env, exception, error_code, 0);
907}
908
909void raise_exception(CPUPPCState *env, uint32_t exception)
910{
911 raise_exception_err_ra(env, exception, 0, 0);
912}
913
914void raise_exception_ra(CPUPPCState *env, uint32_t exception,
915 uintptr_t raddr)
916{
917 raise_exception_err_ra(env, exception, 0, raddr);
918}
919
920void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
921 uint32_t error_code)
922{
923 raise_exception_err_ra(env, exception, error_code, 0);
ad71ed68
BS
924}
925
e5f17ac6 926void helper_raise_exception(CPUPPCState *env, uint32_t exception)
ad71ed68 927{
db789c6c 928 raise_exception_err_ra(env, exception, 0, 0);
ad71ed68
BS
929}
930
931#if !defined(CONFIG_USER_ONLY)
e5f17ac6 932void helper_store_msr(CPUPPCState *env, target_ulong val)
ad71ed68 933{
db789c6c 934 uint32_t excp = hreg_store_msr(env, val, 0);
259186a7 935
db789c6c
BH
936 if (excp != 0) {
937 CPUState *cs = CPU(ppc_env_get_cpu(env));
259186a7 938 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
db789c6c 939 raise_exception(env, excp);
ad71ed68
BS
940 }
941}
942
7778a575
BH
943#if defined(TARGET_PPC64)
944void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
945{
946 CPUState *cs;
947
948 cs = CPU(ppc_env_get_cpu(env));
949 cs->halted = 1;
950 env->in_pm_state = true;
951
4b236b62
BH
952 /* The architecture specifies that HDEC interrupts are
953 * discarded in PM states
954 */
955 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
956
7778a575
BH
957 /* Technically, nap doesn't set EE, but if we don't set it
958 * then ppc_hw_interrupt() won't deliver. We could add some
959 * other tests there based on LPCR but it's simpler to just
960 * whack EE in. It will be cleared by the 0x100 at wakeup
961 * anyway. It will still be observable by the guest in SRR1
962 * but this doesn't seem to be a problem.
963 */
964 env->msr |= (1ull << MSR_EE);
db789c6c 965 raise_exception(env, EXCP_HLT);
7778a575
BH
966}
967#endif /* defined(TARGET_PPC64) */
968
a2e71b28 969static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
ad71ed68 970{
259186a7
AF
971 CPUState *cs = CPU(ppc_env_get_cpu(env));
972
a2e71b28
BH
973 /* MSR:POW cannot be set by any form of rfi */
974 msr &= ~(1ULL << MSR_POW);
975
ad71ed68 976#if defined(TARGET_PPC64)
a2e71b28
BH
977 /* Switching to 32-bit ? Crop the nip */
978 if (!msr_is_64bit(env, msr)) {
ad71ed68 979 nip = (uint32_t)nip;
ad71ed68
BS
980 }
981#else
982 nip = (uint32_t)nip;
ad71ed68
BS
983#endif
984 /* XXX: beware: this is false if VLE is supported */
985 env->nip = nip & ~((target_ulong)0x00000003);
986 hreg_store_msr(env, msr, 1);
987#if defined(DEBUG_OP)
988 cpu_dump_rfi(env->nip, env->msr);
989#endif
990 /* No need to raise an exception here,
991 * as rfi is always the last insn of a TB
992 */
259186a7 993 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
cd0c6f47
BH
994
995 /* Context synchronizing: check if TCG TLB needs flush */
e3cffe6f 996 check_tlb_flush(env, false);
ad71ed68
BS
997}
998
e5f17ac6 999void helper_rfi(CPUPPCState *env)
ad71ed68 1000{
a2e71b28 1001 do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
ad71ed68
BS
1002}
1003
a2e71b28 1004#define MSR_BOOK3S_MASK
ad71ed68 1005#if defined(TARGET_PPC64)
e5f17ac6 1006void helper_rfid(CPUPPCState *env)
ad71ed68 1007{
a2e71b28
BH
1008 /* The architeture defines a number of rules for which bits
1009 * can change but in practice, we handle this in hreg_store_msr()
1010 * which will be called by do_rfi(), so there is no need to filter
1011 * here
1012 */
1013 do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
ad71ed68
BS
1014}
1015
e5f17ac6 1016void helper_hrfid(CPUPPCState *env)
ad71ed68 1017{
a2e71b28 1018 do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
ad71ed68
BS
1019}
1020#endif
1021
1022/*****************************************************************************/
1023/* Embedded PowerPC specific helpers */
e5f17ac6 1024void helper_40x_rfci(CPUPPCState *env)
ad71ed68 1025{
a2e71b28 1026 do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
ad71ed68
BS
1027}
1028
e5f17ac6 1029void helper_rfci(CPUPPCState *env)
ad71ed68 1030{
a2e71b28 1031 do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
ad71ed68
BS
1032}
1033
e5f17ac6 1034void helper_rfdi(CPUPPCState *env)
ad71ed68 1035{
a1bb7384 1036 /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
a2e71b28 1037 do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
ad71ed68
BS
1038}
1039
e5f17ac6 1040void helper_rfmci(CPUPPCState *env)
ad71ed68 1041{
a1bb7384 1042 /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
a2e71b28 1043 do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
ad71ed68
BS
1044}
1045#endif
1046
e5f17ac6
BS
1047void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1048 uint32_t flags)
ad71ed68
BS
1049{
1050 if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1051 ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1052 ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1053 ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1054 ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
72073dcc
BH
1055 raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
1056 POWERPC_EXCP_TRAP, GETPC());
ad71ed68
BS
1057 }
1058}
1059
1060#if defined(TARGET_PPC64)
e5f17ac6
BS
1061void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1062 uint32_t flags)
ad71ed68
BS
1063{
1064 if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1065 ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1066 ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1067 ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1068 ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
72073dcc
BH
1069 raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
1070 POWERPC_EXCP_TRAP, GETPC());
ad71ed68
BS
1071 }
1072}
1073#endif
1074
1075#if !defined(CONFIG_USER_ONLY)
1076/*****************************************************************************/
1077/* PowerPC 601 specific instructions (POWER bridge) */
1078
e5f17ac6 1079void helper_rfsvc(CPUPPCState *env)
ad71ed68 1080{
a2e71b28 1081 do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
ad71ed68
BS
1082}
1083
1084/* Embedded.Processor Control */
1085static int dbell2irq(target_ulong rb)
1086{
1087 int msg = rb & DBELL_TYPE_MASK;
1088 int irq = -1;
1089
1090 switch (msg) {
1091 case DBELL_TYPE_DBELL:
1092 irq = PPC_INTERRUPT_DOORBELL;
1093 break;
1094 case DBELL_TYPE_DBELL_CRIT:
1095 irq = PPC_INTERRUPT_CDOORBELL;
1096 break;
1097 case DBELL_TYPE_G_DBELL:
1098 case DBELL_TYPE_G_DBELL_CRIT:
1099 case DBELL_TYPE_G_DBELL_MC:
1100 /* XXX implement */
1101 default:
1102 break;
1103 }
1104
1105 return irq;
1106}
1107
e5f17ac6 1108void helper_msgclr(CPUPPCState *env, target_ulong rb)
ad71ed68
BS
1109{
1110 int irq = dbell2irq(rb);
1111
1112 if (irq < 0) {
1113 return;
1114 }
1115
1116 env->pending_interrupts &= ~(1 << irq);
1117}
1118
1119void helper_msgsnd(target_ulong rb)
1120{
1121 int irq = dbell2irq(rb);
1122 int pir = rb & DBELL_PIRTAG_MASK;
182735ef 1123 CPUState *cs;
ad71ed68
BS
1124
1125 if (irq < 0) {
1126 return;
1127 }
1128
bdc44640 1129 CPU_FOREACH(cs) {
182735ef
AF
1130 PowerPCCPU *cpu = POWERPC_CPU(cs);
1131 CPUPPCState *cenv = &cpu->env;
1132
ad71ed68
BS
1133 if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1134 cenv->pending_interrupts |= 1 << irq;
182735ef 1135 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
ad71ed68
BS
1136 }
1137 }
1138}
1139#endif