]> git.proxmox.com Git - mirror_qemu.git/blame - target-ppc/mmu-hash32.c
cpu: move exec-all.h inclusion out of cpu.h
[mirror_qemu.git] / target-ppc / mmu-hash32.c
CommitLineData
9d7c3f4a
DG
1/*
2 * PowerPC MMU, TLB and BAT emulation helpers for QEMU.
3 *
4 * Copyright (c) 2003-2007 Jocelyn Mayer
5 * Copyright (c) 2013 David Gibson, IBM Corporation
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
20
0d75590d 21#include "qemu/osdep.h"
9d7c3f4a 22#include "cpu.h"
63c91552 23#include "exec/exec-all.h"
2ef6175a 24#include "exec/helper-proto.h"
9d7c3f4a
DG
25#include "sysemu/kvm.h"
26#include "kvm_ppc.h"
27#include "mmu-hash32.h"
508127e2 28#include "exec/log.h"
9d7c3f4a 29
98132796 30//#define DEBUG_BAT
9d7c3f4a 31
98132796 32#ifdef DEBUG_BATS
48880da6 33# define LOG_BATS(...) qemu_log_mask(CPU_LOG_MMU, __VA_ARGS__)
98132796
DG
34#else
35# define LOG_BATS(...) do { } while (0)
36#endif
37
5dc68eb0
DG
38struct mmu_ctx_hash32 {
39 hwaddr raddr; /* Real address */
5dc68eb0 40 int prot; /* Protection bits */
5dc68eb0 41 int key; /* Access key */
5dc68eb0
DG
42};
43
e01b4445 44static int ppc_hash32_pp_prot(int key, int pp, int nx)
496272a7 45{
e01b4445 46 int prot;
496272a7 47
496272a7
DG
48 if (key == 0) {
49 switch (pp) {
50 case 0x0:
51 case 0x1:
52 case 0x2:
e01b4445
DG
53 prot = PAGE_READ | PAGE_WRITE;
54 break;
55
496272a7 56 case 0x3:
e01b4445 57 prot = PAGE_READ;
496272a7 58 break;
e01b4445
DG
59
60 default:
61 abort();
496272a7
DG
62 }
63 } else {
64 switch (pp) {
65 case 0x0:
e01b4445 66 prot = 0;
496272a7 67 break;
e01b4445 68
496272a7
DG
69 case 0x1:
70 case 0x3:
e01b4445 71 prot = PAGE_READ;
496272a7 72 break;
e01b4445 73
496272a7 74 case 0x2:
e01b4445 75 prot = PAGE_READ | PAGE_WRITE;
496272a7 76 break;
e01b4445
DG
77
78 default:
79 abort();
496272a7
DG
80 }
81 }
82 if (nx == 0) {
e01b4445 83 prot |= PAGE_EXEC;
496272a7
DG
84 }
85
e01b4445 86 return prot;
496272a7
DG
87}
88
7ef23068 89static int ppc_hash32_pte_prot(PowerPCCPU *cpu,
e01b4445 90 target_ulong sr, ppc_hash_pte32_t pte)
496272a7 91{
7ef23068 92 CPUPPCState *env = &cpu->env;
e01b4445 93 unsigned pp, key;
496272a7 94
e01b4445
DG
95 key = !!(msr_pr ? (sr & SR32_KP) : (sr & SR32_KS));
96 pp = pte.pte1 & HPTE32_R_PP;
496272a7 97
e01b4445 98 return ppc_hash32_pp_prot(key, pp, !!(sr & SR32_NX));
496272a7
DG
99}
100
7ef23068 101static target_ulong hash32_bat_size(PowerPCCPU *cpu,
6fc76aa9 102 target_ulong batu, target_ulong batl)
98132796 103{
7ef23068
DG
104 CPUPPCState *env = &cpu->env;
105
6fc76aa9
DG
106 if ((msr_pr && !(batu & BATU32_VP))
107 || (!msr_pr && !(batu & BATU32_VS))) {
108 return 0;
98132796 109 }
6fc76aa9
DG
110
111 return BATU32_BEPI & ~((batu & BATU32_BL) << 15);
98132796
DG
112}
113
7ef23068 114static int hash32_bat_prot(PowerPCCPU *cpu,
e1d49515
DG
115 target_ulong batu, target_ulong batl)
116{
117 int pp, prot;
118
119 prot = 0;
120 pp = batl & BATL32_PP;
121 if (pp != 0) {
122 prot = PAGE_READ | PAGE_EXEC;
123 if (pp == 0x2) {
124 prot |= PAGE_WRITE;
125 }
126 }
127 return prot;
128}
129
7ef23068 130static target_ulong hash32_bat_601_size(PowerPCCPU *cpu,
e1d49515 131 target_ulong batu, target_ulong batl)
98132796 132{
6fc76aa9
DG
133 if (!(batl & BATL32_601_V)) {
134 return 0;
135 }
136
137 return BATU32_BEPI & ~((batl & BATL32_601_BL) << 17);
e1d49515
DG
138}
139
7ef23068 140static int hash32_bat_601_prot(PowerPCCPU *cpu,
e1d49515
DG
141 target_ulong batu, target_ulong batl)
142{
7ef23068 143 CPUPPCState *env = &cpu->env;
e1d49515
DG
144 int key, pp;
145
146 pp = batu & BATU32_601_PP;
147 if (msr_pr == 0) {
148 key = !!(batu & BATU32_601_KS);
149 } else {
150 key = !!(batu & BATU32_601_KP);
151 }
e01b4445 152 return ppc_hash32_pp_prot(key, pp, 0);
98132796
DG
153}
154
7ef23068 155static hwaddr ppc_hash32_bat_lookup(PowerPCCPU *cpu, target_ulong ea, int rwx,
145e52f3 156 int *prot)
98132796 157{
7ef23068 158 CPUPPCState *env = &cpu->env;
9986ed1e 159 target_ulong *BATlt, *BATut;
145e52f3 160 int i;
98132796
DG
161
162 LOG_BATS("%s: %cBAT v " TARGET_FMT_lx "\n", __func__,
145e52f3 163 rwx == 2 ? 'I' : 'D', ea);
91cda45b 164 if (rwx == 2) {
98132796
DG
165 BATlt = env->IBAT[1];
166 BATut = env->IBAT[0];
91cda45b 167 } else {
98132796
DG
168 BATlt = env->DBAT[1];
169 BATut = env->DBAT[0];
98132796
DG
170 }
171 for (i = 0; i < env->nb_BATs; i++) {
9986ed1e
DG
172 target_ulong batu = BATut[i];
173 target_ulong batl = BATlt[i];
6fc76aa9 174 target_ulong mask;
9986ed1e 175
98132796 176 if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
7ef23068 177 mask = hash32_bat_601_size(cpu, batu, batl);
98132796 178 } else {
7ef23068 179 mask = hash32_bat_size(cpu, batu, batl);
98132796
DG
180 }
181 LOG_BATS("%s: %cBAT%d v " TARGET_FMT_lx " BATu " TARGET_FMT_lx
182 " BATl " TARGET_FMT_lx "\n", __func__,
145e52f3
DG
183 type == ACCESS_CODE ? 'I' : 'D', i, ea, batu, batl);
184
185 if (mask && ((ea & mask) == (batu & BATU32_BEPI))) {
186 hwaddr raddr = (batl & mask) | (ea & ~mask);
187
188 if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
7ef23068 189 *prot = hash32_bat_601_prot(cpu, batu, batl);
145e52f3 190 } else {
7ef23068 191 *prot = hash32_bat_prot(cpu, batu, batl);
98132796 192 }
145e52f3
DG
193
194 return raddr & TARGET_PAGE_MASK;
98132796
DG
195 }
196 }
145e52f3
DG
197
198 /* No hit */
98132796 199#if defined(DEBUG_BATS)
145e52f3
DG
200 if (qemu_log_enabled()) {
201 LOG_BATS("no BAT match for " TARGET_FMT_lx ":\n", ea);
202 for (i = 0; i < 4; i++) {
203 BATu = &BATut[i];
204 BATl = &BATlt[i];
205 BEPIu = *BATu & BATU32_BEPIU;
206 BEPIl = *BATu & BATU32_BEPIL;
207 bl = (*BATu & 0x00001FFC) << 15;
208 LOG_BATS("%s: %cBAT%d v " TARGET_FMT_lx " BATu " TARGET_FMT_lx
209 " BATl " TARGET_FMT_lx "\n\t" TARGET_FMT_lx " "
210 TARGET_FMT_lx " " TARGET_FMT_lx "\n",
211 __func__, type == ACCESS_CODE ? 'I' : 'D', i, ea,
212 *BATu, *BATl, BEPIu, BEPIl, bl);
98132796 213 }
98132796 214 }
145e52f3
DG
215#endif
216
217 return -1;
98132796
DG
218}
219
7ef23068 220static int ppc_hash32_direct_store(PowerPCCPU *cpu, target_ulong sr,
723ed73a
DG
221 target_ulong eaddr, int rwx,
222 hwaddr *raddr, int *prot)
223{
7ef23068
DG
224 CPUState *cs = CPU(cpu);
225 CPUPPCState *env = &cpu->env;
723ed73a
DG
226 int key = !!(msr_pr ? (sr & SR32_KP) : (sr & SR32_KS));
227
339aaf5b 228 qemu_log_mask(CPU_LOG_MMU, "direct store...\n");
723ed73a
DG
229
230 if ((sr & 0x1FF00000) >> 20 == 0x07f) {
231 /* Memory-forced I/O controller interface access */
232 /* If T=1 and BUID=x'07F', the 601 performs a memory access
233 * to SR[28-31] LA[4-31], bypassing all protection mechanisms.
234 */
235 *raddr = ((sr & 0xF) << 28) | (eaddr & 0x0FFFFFFF);
236 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
237 return 0;
238 }
239
240 if (rwx == 2) {
241 /* No code fetch is allowed in direct-store areas */
27103424 242 cs->exception_index = POWERPC_EXCP_ISI;
caa597bd
DG
243 env->error_code = 0x10000000;
244 return 1;
723ed73a
DG
245 }
246
247 switch (env->access_type) {
248 case ACCESS_INT:
249 /* Integer load/store : only access allowed */
250 break;
251 case ACCESS_FLOAT:
252 /* Floating point load/store */
27103424 253 cs->exception_index = POWERPC_EXCP_ALIGN;
caa597bd
DG
254 env->error_code = POWERPC_EXCP_ALIGN_FP;
255 env->spr[SPR_DAR] = eaddr;
256 return 1;
723ed73a
DG
257 case ACCESS_RES:
258 /* lwarx, ldarx or srwcx. */
caa597bd
DG
259 env->error_code = 0;
260 env->spr[SPR_DAR] = eaddr;
261 if (rwx == 1) {
262 env->spr[SPR_DSISR] = 0x06000000;
263 } else {
264 env->spr[SPR_DSISR] = 0x04000000;
265 }
266 return 1;
723ed73a
DG
267 case ACCESS_CACHE:
268 /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
269 /* Should make the instruction do no-op.
270 * As it already do no-op, it's quite easy :-)
271 */
272 *raddr = eaddr;
273 return 0;
274 case ACCESS_EXT:
275 /* eciwx or ecowx */
27103424 276 cs->exception_index = POWERPC_EXCP_DSI;
caa597bd
DG
277 env->error_code = 0;
278 env->spr[SPR_DAR] = eaddr;
279 if (rwx == 1) {
280 env->spr[SPR_DSISR] = 0x06100000;
281 } else {
282 env->spr[SPR_DSISR] = 0x04100000;
283 }
284 return 1;
723ed73a 285 default:
48880da6 286 cpu_abort(cs, "ERROR: instruction should not need "
723ed73a 287 "address translation\n");
723ed73a
DG
288 }
289 if ((rwx == 1 || key != 1) && (rwx == 0 || key != 0)) {
290 *raddr = eaddr;
caa597bd 291 return 0;
723ed73a 292 } else {
27103424 293 cs->exception_index = POWERPC_EXCP_DSI;
caa597bd
DG
294 env->error_code = 0;
295 env->spr[SPR_DAR] = eaddr;
296 if (rwx == 1) {
297 env->spr[SPR_DSISR] = 0x0a000000;
298 } else {
299 env->spr[SPR_DSISR] = 0x08000000;
300 }
301 return 1;
723ed73a
DG
302 }
303}
304
7ef23068 305hwaddr get_pteg_offset32(PowerPCCPU *cpu, hwaddr hash)
59191721 306{
7ef23068
DG
307 CPUPPCState *env = &cpu->env;
308
d5aea6f3 309 return (hash * HASH_PTEG_SIZE_32) & env->htab_mask;
59191721
DG
310}
311
7ef23068 312static hwaddr ppc_hash32_pteg_search(PowerPCCPU *cpu, hwaddr pteg_off,
aea390e4
DG
313 bool secondary, target_ulong ptem,
314 ppc_hash_pte32_t *pte)
315{
316 hwaddr pte_offset = pteg_off;
317 target_ulong pte0, pte1;
318 int i;
319
320 for (i = 0; i < HPTES_PER_GROUP; i++) {
7ef23068
DG
321 pte0 = ppc_hash32_load_hpte0(cpu, pte_offset);
322 pte1 = ppc_hash32_load_hpte1(cpu, pte_offset);
aea390e4
DG
323
324 if ((pte0 & HPTE32_V_VALID)
325 && (secondary == !!(pte0 & HPTE32_V_SECONDARY))
326 && HPTE32_V_COMPARE(pte0, ptem)) {
327 pte->pte0 = pte0;
328 pte->pte1 = pte1;
329 return pte_offset;
330 }
331
332 pte_offset += HASH_PTE_SIZE_32;
333 }
334
335 return -1;
336}
337
7ef23068 338static hwaddr ppc_hash32_htab_lookup(PowerPCCPU *cpu,
7f3bdc2d
DG
339 target_ulong sr, target_ulong eaddr,
340 ppc_hash_pte32_t *pte)
c69b6151 341{
7ef23068 342 CPUPPCState *env = &cpu->env;
aea390e4 343 hwaddr pteg_off, pte_offset;
a1ff751a
DG
344 hwaddr hash;
345 uint32_t vsid, pgidx, ptem;
c69b6151 346
a1ff751a 347 vsid = sr & SR32_VSID;
a1ff751a
DG
348 pgidx = (eaddr & ~SEGMENT_MASK_256M) >> TARGET_PAGE_BITS;
349 hash = vsid ^ pgidx;
350 ptem = (vsid << 7) | (pgidx >> 10);
351
352 /* Page address translation */
339aaf5b
AP
353 qemu_log_mask(CPU_LOG_MMU, "htab_base " TARGET_FMT_plx
354 " htab_mask " TARGET_FMT_plx
a1ff751a
DG
355 " hash " TARGET_FMT_plx "\n",
356 env->htab_base, env->htab_mask, hash);
357
358 /* Primary PTEG lookup */
339aaf5b 359 qemu_log_mask(CPU_LOG_MMU, "0 htab=" TARGET_FMT_plx "/" TARGET_FMT_plx
a1ff751a
DG
360 " vsid=%" PRIx32 " ptem=%" PRIx32
361 " hash=" TARGET_FMT_plx "\n",
362 env->htab_base, env->htab_mask, vsid, ptem, hash);
7ef23068
DG
363 pteg_off = get_pteg_offset32(cpu, hash);
364 pte_offset = ppc_hash32_pteg_search(cpu, pteg_off, 0, ptem, pte);
a1ff751a
DG
365 if (pte_offset == -1) {
366 /* Secondary PTEG lookup */
339aaf5b 367 qemu_log_mask(CPU_LOG_MMU, "1 htab=" TARGET_FMT_plx "/" TARGET_FMT_plx
a1ff751a
DG
368 " vsid=%" PRIx32 " api=%" PRIx32
369 " hash=" TARGET_FMT_plx "\n", env->htab_base,
370 env->htab_mask, vsid, ptem, ~hash);
7ef23068
DG
371 pteg_off = get_pteg_offset32(cpu, ~hash);
372 pte_offset = ppc_hash32_pteg_search(cpu, pteg_off, 1, ptem, pte);
a1ff751a
DG
373 }
374
7f3bdc2d 375 return pte_offset;
c69b6151 376}
0480884f 377
6d11d998
DG
378static hwaddr ppc_hash32_pte_raddr(target_ulong sr, ppc_hash_pte32_t pte,
379 target_ulong eaddr)
380{
75d5ec89 381 hwaddr rpn = pte.pte1 & HPTE32_R_RPN;
6d11d998
DG
382 hwaddr mask = ~TARGET_PAGE_MASK;
383
384 return (rpn & ~mask) | (eaddr & mask);
385}
386
b2305601 387int ppc_hash32_handle_mmu_fault(PowerPCCPU *cpu, vaddr eaddr, int rwx,
caa597bd 388 int mmu_idx)
0480884f 389{
d0e39c5d
AF
390 CPUState *cs = CPU(cpu);
391 CPUPPCState *env = &cpu->env;
a1ff751a 392 target_ulong sr;
7f3bdc2d
DG
393 hwaddr pte_offset;
394 ppc_hash_pte32_t pte;
caa597bd 395 int prot;
b3440746 396 uint32_t new_pte1;
e01b4445 397 const int need_prot[] = {PAGE_READ, PAGE_WRITE, PAGE_EXEC};
caa597bd 398 hwaddr raddr;
0480884f 399
6a980110
DG
400 assert((rwx == 0) || (rwx == 1) || (rwx == 2));
401
65d61643
DG
402 /* 1. Handle real mode accesses */
403 if (((rwx == 2) && (msr_ir == 0)) || ((rwx != 2) && (msr_dr == 0))) {
404 /* Translation is off */
caa597bd 405 raddr = eaddr;
0c591eb0 406 tlb_set_page(cs, eaddr & TARGET_PAGE_MASK, raddr & TARGET_PAGE_MASK,
caa597bd
DG
407 PAGE_READ | PAGE_WRITE | PAGE_EXEC, mmu_idx,
408 TARGET_PAGE_SIZE);
65d61643
DG
409 return 0;
410 }
411
412 /* 2. Check Block Address Translation entries (BATs) */
413 if (env->nb_BATs != 0) {
7ef23068 414 raddr = ppc_hash32_bat_lookup(cpu, eaddr, rwx, &prot);
caa597bd
DG
415 if (raddr != -1) {
416 if (need_prot[rwx] & ~prot) {
417 if (rwx == 2) {
27103424 418 cs->exception_index = POWERPC_EXCP_ISI;
caa597bd
DG
419 env->error_code = 0x08000000;
420 } else {
27103424 421 cs->exception_index = POWERPC_EXCP_DSI;
caa597bd
DG
422 env->error_code = 0;
423 env->spr[SPR_DAR] = eaddr;
424 if (rwx == 1) {
425 env->spr[SPR_DSISR] = 0x0a000000;
426 } else {
427 env->spr[SPR_DSISR] = 0x08000000;
428 }
429 }
430 return 1;
e01b4445 431 }
caa597bd 432
0c591eb0 433 tlb_set_page(cs, eaddr & TARGET_PAGE_MASK,
caa597bd
DG
434 raddr & TARGET_PAGE_MASK, prot, mmu_idx,
435 TARGET_PAGE_SIZE);
e01b4445 436 return 0;
65d61643
DG
437 }
438 }
439
4b9605a5 440 /* 3. Look up the Segment Register */
0480884f 441 sr = env->sr[eaddr >> 28];
4b9605a5 442
4b9605a5
DG
443 /* 4. Handle direct store segments */
444 if (sr & SR32_T) {
7ef23068 445 if (ppc_hash32_direct_store(cpu, sr, eaddr, rwx,
caa597bd 446 &raddr, &prot) == 0) {
0c591eb0 447 tlb_set_page(cs, eaddr & TARGET_PAGE_MASK,
caa597bd
DG
448 raddr & TARGET_PAGE_MASK, prot, mmu_idx,
449 TARGET_PAGE_SIZE);
450 return 0;
451 } else {
452 return 1;
453 }
4b9605a5
DG
454 }
455
bb218042 456 /* 5. Check for segment level no-execute violation */
e01b4445 457 if ((rwx == 2) && (sr & SR32_NX)) {
27103424 458 cs->exception_index = POWERPC_EXCP_ISI;
caa597bd
DG
459 env->error_code = 0x10000000;
460 return 1;
bb218042 461 }
7f3bdc2d
DG
462
463 /* 6. Locate the PTE in the hash table */
7ef23068 464 pte_offset = ppc_hash32_htab_lookup(cpu, sr, eaddr, &pte);
7f3bdc2d 465 if (pte_offset == -1) {
caa597bd 466 if (rwx == 2) {
27103424 467 cs->exception_index = POWERPC_EXCP_ISI;
caa597bd
DG
468 env->error_code = 0x40000000;
469 } else {
27103424 470 cs->exception_index = POWERPC_EXCP_DSI;
caa597bd
DG
471 env->error_code = 0;
472 env->spr[SPR_DAR] = eaddr;
473 if (rwx == 1) {
474 env->spr[SPR_DSISR] = 0x42000000;
475 } else {
476 env->spr[SPR_DSISR] = 0x40000000;
477 }
478 }
479
480 return 1;
7f3bdc2d 481 }
339aaf5b
AP
482 qemu_log_mask(CPU_LOG_MMU,
483 "found PTE at offset %08" HWADDR_PRIx "\n", pte_offset);
7f3bdc2d
DG
484
485 /* 7. Check access permissions */
6a980110 486
7ef23068 487 prot = ppc_hash32_pte_prot(cpu, sr, pte);
6a980110 488
caa597bd 489 if (need_prot[rwx] & ~prot) {
6a980110 490 /* Access right violation */
339aaf5b 491 qemu_log_mask(CPU_LOG_MMU, "PTE access rejected\n");
caa597bd 492 if (rwx == 2) {
27103424 493 cs->exception_index = POWERPC_EXCP_ISI;
caa597bd
DG
494 env->error_code = 0x08000000;
495 } else {
27103424 496 cs->exception_index = POWERPC_EXCP_DSI;
caa597bd
DG
497 env->error_code = 0;
498 env->spr[SPR_DAR] = eaddr;
499 if (rwx == 1) {
500 env->spr[SPR_DSISR] = 0x0a000000;
501 } else {
502 env->spr[SPR_DSISR] = 0x08000000;
503 }
504 }
505 return 1;
6a980110
DG
506 }
507
339aaf5b 508 qemu_log_mask(CPU_LOG_MMU, "PTE access granted !\n");
87dc3fd1
DG
509
510 /* 8. Update PTE referenced and changed bits if necessary */
511
b3440746
DG
512 new_pte1 = pte.pte1 | HPTE32_R_R; /* set referenced bit */
513 if (rwx == 1) {
514 new_pte1 |= HPTE32_R_C; /* set changed (dirty) bit */
515 } else {
516 /* Treat the page as read-only for now, so that a later write
517 * will pass through this function again to set the C bit */
caa597bd 518 prot &= ~PAGE_WRITE;
b3440746
DG
519 }
520
521 if (new_pte1 != pte.pte1) {
7ef23068 522 ppc_hash32_store_hpte1(cpu, pte_offset, new_pte1);
7f3bdc2d 523 }
0480884f 524
6d11d998
DG
525 /* 9. Determine the real address from the PTE */
526
caa597bd
DG
527 raddr = ppc_hash32_pte_raddr(sr, pte, eaddr);
528
0c591eb0 529 tlb_set_page(cs, eaddr & TARGET_PAGE_MASK, raddr & TARGET_PAGE_MASK,
caa597bd 530 prot, mmu_idx, TARGET_PAGE_SIZE);
e01b4445
DG
531
532 return 0;
0480884f 533}
629bd516 534
7ef23068 535hwaddr ppc_hash32_get_phys_page_debug(PowerPCCPU *cpu, target_ulong eaddr)
f2ad6be8 536{
7ef23068 537 CPUPPCState *env = &cpu->env;
5883d8b2
DG
538 target_ulong sr;
539 hwaddr pte_offset;
540 ppc_hash_pte32_t pte;
541 int prot;
542
543 if (msr_dr == 0) {
544 /* Translation is off */
545 return eaddr;
546 }
f2ad6be8 547
5883d8b2 548 if (env->nb_BATs != 0) {
7ef23068 549 hwaddr raddr = ppc_hash32_bat_lookup(cpu, eaddr, 0, &prot);
5883d8b2
DG
550 if (raddr != -1) {
551 return raddr;
552 }
553 }
554
555 sr = env->sr[eaddr >> 28];
556
557 if (sr & SR32_T) {
558 /* FIXME: Add suitable debug support for Direct Store segments */
559 return -1;
560 }
561
7ef23068 562 pte_offset = ppc_hash32_htab_lookup(cpu, sr, eaddr, &pte);
5883d8b2 563 if (pte_offset == -1) {
f2ad6be8
DG
564 return -1;
565 }
566
5883d8b2 567 return ppc_hash32_pte_raddr(sr, pte, eaddr) & TARGET_PAGE_MASK;
f2ad6be8 568}