]> git.proxmox.com Git - mirror_qemu.git/blame - target-ppc/translate.c
target-ppc: Include missing MMU models for SDR1 in info registers
[mirror_qemu.git] / target-ppc / translate.c
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation for qemu: main translation routines.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
90dc8812 5 * Copyright (C) 2011 Freescale Semiconductor, Inc.
79aceca5
FB
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
79aceca5 19 */
c6a1c22b 20
0d75590d 21#include "qemu/osdep.h"
79aceca5 22#include "cpu.h"
76cad711 23#include "disas/disas.h"
57fec1fe 24#include "tcg-op.h"
1de7afc9 25#include "qemu/host-utils.h"
f08b6170 26#include "exec/cpu_ldst.h"
79aceca5 27
2ef6175a
RH
28#include "exec/helper-proto.h"
29#include "exec/helper-gen.h"
a7812ae4 30
a7e30d84 31#include "trace-tcg.h"
508127e2 32#include "exec/log.h"
a7e30d84
LV
33
34
8cbcb4fa
AJ
35#define CPU_SINGLE_STEP 0x1
36#define CPU_BRANCH_STEP 0x2
37#define GDBSTUB_SINGLE_STEP 0x4
38
a750fc0b 39/* Include definitions for instructions classes and implementations flags */
9fddaa0c 40//#define PPC_DEBUG_DISAS
76a66253 41//#define DO_PPC_STATISTICS
79aceca5 42
d12d51d5 43#ifdef PPC_DEBUG_DISAS
93fcfe39 44# define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
d12d51d5
AL
45#else
46# define LOG_DISAS(...) do { } while (0)
47#endif
a750fc0b
JM
48/*****************************************************************************/
49/* Code translation helpers */
c53be334 50
f78fb44e 51/* global register indexes */
a7812ae4 52static TCGv_ptr cpu_env;
1d542695 53static char cpu_reg_names[10*3 + 22*4 /* GPR */
1d542695 54 + 10*4 + 22*5 /* SPE GPRh */
a5e26afa 55 + 10*4 + 22*5 /* FPR */
47e4661c 56 + 2*(10*6 + 22*7) /* AVRh, AVRl */
472b24ce 57 + 10*5 + 22*6 /* VSR */
47e4661c 58 + 8*5 /* CRF */];
f78fb44e 59static TCGv cpu_gpr[32];
f78fb44e 60static TCGv cpu_gprh[32];
a7812ae4
PB
61static TCGv_i64 cpu_fpr[32];
62static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
472b24ce 63static TCGv_i64 cpu_vsr[32];
a7812ae4 64static TCGv_i32 cpu_crf[8];
bd568f18 65static TCGv cpu_nip;
6527f6ea 66static TCGv cpu_msr;
cfdcd37a
AJ
67static TCGv cpu_ctr;
68static TCGv cpu_lr;
697ab892
DG
69#if defined(TARGET_PPC64)
70static TCGv cpu_cfar;
71#endif
da91a00f 72static TCGv cpu_xer, cpu_so, cpu_ov, cpu_ca;
cf360a32 73static TCGv cpu_reserve;
30304420 74static TCGv cpu_fpscr;
a7859e89 75static TCGv_i32 cpu_access_type;
f78fb44e 76
022c62cb 77#include "exec/gen-icount.h"
2e70f6ef
PB
78
79void ppc_translate_init(void)
80{
f78fb44e
AJ
81 int i;
82 char* p;
2dc766da 83 size_t cpu_reg_names_size;
b2437bf2 84 static int done_init = 0;
f78fb44e 85
2e70f6ef
PB
86 if (done_init)
87 return;
f78fb44e 88
a7812ae4 89 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
a7812ae4 90
f78fb44e 91 p = cpu_reg_names;
2dc766da 92 cpu_reg_names_size = sizeof(cpu_reg_names);
47e4661c
AJ
93
94 for (i = 0; i < 8; i++) {
2dc766da 95 snprintf(p, cpu_reg_names_size, "crf%d", i);
e1ccc054 96 cpu_crf[i] = tcg_global_mem_new_i32(cpu_env,
1328c2bf 97 offsetof(CPUPPCState, crf[i]), p);
47e4661c 98 p += 5;
2dc766da 99 cpu_reg_names_size -= 5;
47e4661c
AJ
100 }
101
f78fb44e 102 for (i = 0; i < 32; i++) {
2dc766da 103 snprintf(p, cpu_reg_names_size, "r%d", i);
e1ccc054 104 cpu_gpr[i] = tcg_global_mem_new(cpu_env,
1328c2bf 105 offsetof(CPUPPCState, gpr[i]), p);
f78fb44e 106 p += (i < 10) ? 3 : 4;
2dc766da 107 cpu_reg_names_size -= (i < 10) ? 3 : 4;
2dc766da 108 snprintf(p, cpu_reg_names_size, "r%dH", i);
e1ccc054 109 cpu_gprh[i] = tcg_global_mem_new(cpu_env,
13b6a455 110 offsetof(CPUPPCState, gprh[i]), p);
f78fb44e 111 p += (i < 10) ? 4 : 5;
2dc766da 112 cpu_reg_names_size -= (i < 10) ? 4 : 5;
1d542695 113
2dc766da 114 snprintf(p, cpu_reg_names_size, "fp%d", i);
e1ccc054 115 cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env,
1328c2bf 116 offsetof(CPUPPCState, fpr[i]), p);
ec1ac72d 117 p += (i < 10) ? 4 : 5;
2dc766da 118 cpu_reg_names_size -= (i < 10) ? 4 : 5;
a5e26afa 119
2dc766da 120 snprintf(p, cpu_reg_names_size, "avr%dH", i);
e2542fe2 121#ifdef HOST_WORDS_BIGENDIAN
e1ccc054 122 cpu_avrh[i] = tcg_global_mem_new_i64(cpu_env,
1328c2bf 123 offsetof(CPUPPCState, avr[i].u64[0]), p);
fe1e5c53 124#else
e1ccc054 125 cpu_avrh[i] = tcg_global_mem_new_i64(cpu_env,
1328c2bf 126 offsetof(CPUPPCState, avr[i].u64[1]), p);
fe1e5c53 127#endif
1d542695 128 p += (i < 10) ? 6 : 7;
2dc766da 129 cpu_reg_names_size -= (i < 10) ? 6 : 7;
ec1ac72d 130
2dc766da 131 snprintf(p, cpu_reg_names_size, "avr%dL", i);
e2542fe2 132#ifdef HOST_WORDS_BIGENDIAN
e1ccc054 133 cpu_avrl[i] = tcg_global_mem_new_i64(cpu_env,
1328c2bf 134 offsetof(CPUPPCState, avr[i].u64[1]), p);
fe1e5c53 135#else
e1ccc054 136 cpu_avrl[i] = tcg_global_mem_new_i64(cpu_env,
1328c2bf 137 offsetof(CPUPPCState, avr[i].u64[0]), p);
fe1e5c53 138#endif
1d542695 139 p += (i < 10) ? 6 : 7;
2dc766da 140 cpu_reg_names_size -= (i < 10) ? 6 : 7;
472b24ce 141 snprintf(p, cpu_reg_names_size, "vsr%d", i);
e1ccc054
RH
142 cpu_vsr[i] = tcg_global_mem_new_i64(cpu_env,
143 offsetof(CPUPPCState, vsr[i]), p);
472b24ce
TM
144 p += (i < 10) ? 5 : 6;
145 cpu_reg_names_size -= (i < 10) ? 5 : 6;
f78fb44e 146 }
f10dc08e 147
e1ccc054 148 cpu_nip = tcg_global_mem_new(cpu_env,
1328c2bf 149 offsetof(CPUPPCState, nip), "nip");
bd568f18 150
e1ccc054 151 cpu_msr = tcg_global_mem_new(cpu_env,
1328c2bf 152 offsetof(CPUPPCState, msr), "msr");
6527f6ea 153
e1ccc054 154 cpu_ctr = tcg_global_mem_new(cpu_env,
1328c2bf 155 offsetof(CPUPPCState, ctr), "ctr");
cfdcd37a 156
e1ccc054 157 cpu_lr = tcg_global_mem_new(cpu_env,
1328c2bf 158 offsetof(CPUPPCState, lr), "lr");
cfdcd37a 159
697ab892 160#if defined(TARGET_PPC64)
e1ccc054 161 cpu_cfar = tcg_global_mem_new(cpu_env,
1328c2bf 162 offsetof(CPUPPCState, cfar), "cfar");
697ab892
DG
163#endif
164
e1ccc054 165 cpu_xer = tcg_global_mem_new(cpu_env,
1328c2bf 166 offsetof(CPUPPCState, xer), "xer");
e1ccc054 167 cpu_so = tcg_global_mem_new(cpu_env,
da91a00f 168 offsetof(CPUPPCState, so), "SO");
e1ccc054 169 cpu_ov = tcg_global_mem_new(cpu_env,
da91a00f 170 offsetof(CPUPPCState, ov), "OV");
e1ccc054 171 cpu_ca = tcg_global_mem_new(cpu_env,
da91a00f 172 offsetof(CPUPPCState, ca), "CA");
3d7b417e 173
e1ccc054 174 cpu_reserve = tcg_global_mem_new(cpu_env,
1328c2bf 175 offsetof(CPUPPCState, reserve_addr),
18b21a2f 176 "reserve_addr");
cf360a32 177
e1ccc054 178 cpu_fpscr = tcg_global_mem_new(cpu_env,
30304420 179 offsetof(CPUPPCState, fpscr), "fpscr");
e1571908 180
e1ccc054 181 cpu_access_type = tcg_global_mem_new_i32(cpu_env,
1328c2bf 182 offsetof(CPUPPCState, access_type), "access_type");
a7859e89 183
2e70f6ef
PB
184 done_init = 1;
185}
186
79aceca5 187/* internal defines */
69b058c8 188struct DisasContext {
79aceca5 189 struct TranslationBlock *tb;
0fa85d43 190 target_ulong nip;
79aceca5 191 uint32_t opcode;
9a64fbe4 192 uint32_t exception;
3cc62370 193 /* Routine used to access memory */
c47493f2 194 bool pr, hv;
3cc62370 195 int mem_idx;
76db3ba4 196 int access_type;
3cc62370 197 /* Translation flags */
76db3ba4 198 int le_mode;
e22c357b 199 TCGMemOp default_tcg_memop_mask;
d9bce9d9
JM
200#if defined(TARGET_PPC64)
201 int sf_mode;
697ab892 202 int has_cfar;
9a64fbe4 203#endif
3cc62370 204 int fpu_enabled;
a9d9eb8f 205 int altivec_enabled;
1f29871c 206 int vsx_enabled;
0487d6a8 207 int spe_enabled;
69d1a937 208 int tm_enabled;
c227f099 209 ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
ea4e754f 210 int singlestep_enabled;
7d08d856
AJ
211 uint64_t insns_flags;
212 uint64_t insns_flags2;
69b058c8 213};
79aceca5 214
e22c357b
DK
215/* Return true iff byteswap is needed in a scalar memop */
216static inline bool need_byteswap(const DisasContext *ctx)
217{
218#if defined(TARGET_WORDS_BIGENDIAN)
219 return ctx->le_mode;
220#else
221 return !ctx->le_mode;
222#endif
223}
224
79482e5a
RH
225/* True when active word size < size of target_long. */
226#ifdef TARGET_PPC64
227# define NARROW_MODE(C) (!(C)->sf_mode)
228#else
229# define NARROW_MODE(C) 0
230#endif
231
c227f099 232struct opc_handler_t {
70560da7
FC
233 /* invalid bits for instruction 1 (Rc(opcode) == 0) */
234 uint32_t inval1;
235 /* invalid bits for instruction 2 (Rc(opcode) == 1) */
236 uint32_t inval2;
9a64fbe4 237 /* instruction type */
0487d6a8 238 uint64_t type;
a5858d7a
AG
239 /* extended instruction type */
240 uint64_t type2;
79aceca5
FB
241 /* handler */
242 void (*handler)(DisasContext *ctx);
a750fc0b 243#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
b55266b5 244 const char *oname;
a750fc0b
JM
245#endif
246#if defined(DO_PPC_STATISTICS)
76a66253
JM
247 uint64_t count;
248#endif
3fc6c082 249};
79aceca5 250
636aa200 251static inline void gen_reset_fpstatus(void)
7c58044c 252{
8e703949 253 gen_helper_reset_fpstatus(cpu_env);
7c58044c
JM
254}
255
7d45556e 256static inline void gen_compute_fprf(TCGv_i64 arg)
7c58044c 257{
58dd0a47 258 gen_helper_compute_fprf(cpu_env, arg);
7d45556e 259 gen_helper_float_check_status(cpu_env);
7c58044c
JM
260}
261
636aa200 262static inline void gen_set_access_type(DisasContext *ctx, int access_type)
a7859e89 263{
76db3ba4
AJ
264 if (ctx->access_type != access_type) {
265 tcg_gen_movi_i32(cpu_access_type, access_type);
266 ctx->access_type = access_type;
267 }
a7859e89
AJ
268}
269
636aa200 270static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
d9bce9d9 271{
e0c8f9ce
RH
272 if (NARROW_MODE(ctx)) {
273 nip = (uint32_t)nip;
274 }
275 tcg_gen_movi_tl(cpu_nip, nip);
d9bce9d9
JM
276}
277
7019cb3d
AK
278void gen_update_current_nip(void *opaque)
279{
280 DisasContext *ctx = opaque;
281
282 tcg_gen_movi_tl(cpu_nip, ctx->nip);
283}
284
636aa200 285static inline void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
e06fcd75
AJ
286{
287 TCGv_i32 t0, t1;
288 if (ctx->exception == POWERPC_EXCP_NONE) {
289 gen_update_nip(ctx, ctx->nip);
290 }
291 t0 = tcg_const_i32(excp);
292 t1 = tcg_const_i32(error);
e5f17ac6 293 gen_helper_raise_exception_err(cpu_env, t0, t1);
e06fcd75
AJ
294 tcg_temp_free_i32(t0);
295 tcg_temp_free_i32(t1);
296 ctx->exception = (excp);
297}
e1833e1f 298
636aa200 299static inline void gen_exception(DisasContext *ctx, uint32_t excp)
e06fcd75
AJ
300{
301 TCGv_i32 t0;
302 if (ctx->exception == POWERPC_EXCP_NONE) {
303 gen_update_nip(ctx, ctx->nip);
304 }
305 t0 = tcg_const_i32(excp);
e5f17ac6 306 gen_helper_raise_exception(cpu_env, t0);
e06fcd75
AJ
307 tcg_temp_free_i32(t0);
308 ctx->exception = (excp);
309}
e1833e1f 310
636aa200 311static inline void gen_debug_exception(DisasContext *ctx)
e06fcd75
AJ
312{
313 TCGv_i32 t0;
5518f3a6 314
ee2b3994
SB
315 if ((ctx->exception != POWERPC_EXCP_BRANCH) &&
316 (ctx->exception != POWERPC_EXCP_SYNC)) {
5518f3a6 317 gen_update_nip(ctx, ctx->nip);
ee2b3994 318 }
e06fcd75 319 t0 = tcg_const_i32(EXCP_DEBUG);
e5f17ac6 320 gen_helper_raise_exception(cpu_env, t0);
e06fcd75
AJ
321 tcg_temp_free_i32(t0);
322}
9a64fbe4 323
636aa200 324static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
e06fcd75
AJ
325{
326 gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_INVAL | error);
327}
a9d9eb8f 328
f24e5695 329/* Stop translation */
636aa200 330static inline void gen_stop_exception(DisasContext *ctx)
3fc6c082 331{
d9bce9d9 332 gen_update_nip(ctx, ctx->nip);
e1833e1f 333 ctx->exception = POWERPC_EXCP_STOP;
3fc6c082
FB
334}
335
466976d9 336#ifndef CONFIG_USER_ONLY
f24e5695 337/* No need to update nip here, as execution flow will change */
636aa200 338static inline void gen_sync_exception(DisasContext *ctx)
2be0071f 339{
e1833e1f 340 ctx->exception = POWERPC_EXCP_SYNC;
2be0071f 341}
466976d9 342#endif
2be0071f 343
79aceca5 344#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type) \
a5858d7a
AG
345GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE)
346
347#define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2) \
348GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2)
79aceca5 349
c7697e1f 350#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type) \
a5858d7a
AG
351GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE)
352
353#define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2) \
354GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2)
c7697e1f 355
c227f099 356typedef struct opcode_t {
79aceca5 357 unsigned char opc1, opc2, opc3;
1235fc06 358#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
18fba28c
FB
359 unsigned char pad[5];
360#else
361 unsigned char pad[1];
362#endif
c227f099 363 opc_handler_t handler;
b55266b5 364 const char *oname;
c227f099 365} opcode_t;
79aceca5 366
a750fc0b 367/*****************************************************************************/
79aceca5
FB
368/*** Instruction decoding ***/
369#define EXTRACT_HELPER(name, shift, nb) \
636aa200 370static inline uint32_t name(uint32_t opcode) \
79aceca5
FB
371{ \
372 return (opcode >> (shift)) & ((1 << (nb)) - 1); \
373}
374
375#define EXTRACT_SHELPER(name, shift, nb) \
636aa200 376static inline int32_t name(uint32_t opcode) \
79aceca5 377{ \
18fba28c 378 return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1)); \
79aceca5
FB
379}
380
f9fc6d81
TM
381#define EXTRACT_HELPER_SPLIT(name, shift1, nb1, shift2, nb2) \
382static inline uint32_t name(uint32_t opcode) \
383{ \
384 return (((opcode >> (shift1)) & ((1 << (nb1)) - 1)) << nb2) | \
385 ((opcode >> (shift2)) & ((1 << (nb2)) - 1)); \
386}
79aceca5
FB
387/* Opcode part 1 */
388EXTRACT_HELPER(opc1, 26, 6);
389/* Opcode part 2 */
390EXTRACT_HELPER(opc2, 1, 5);
391/* Opcode part 3 */
392EXTRACT_HELPER(opc3, 6, 5);
393/* Update Cr0 flags */
394EXTRACT_HELPER(Rc, 0, 1);
a737d3eb
TM
395/* Update Cr6 flags (Altivec) */
396EXTRACT_HELPER(Rc21, 10, 1);
79aceca5
FB
397/* Destination */
398EXTRACT_HELPER(rD, 21, 5);
399/* Source */
400EXTRACT_HELPER(rS, 21, 5);
401/* First operand */
402EXTRACT_HELPER(rA, 16, 5);
403/* Second operand */
404EXTRACT_HELPER(rB, 11, 5);
405/* Third operand */
406EXTRACT_HELPER(rC, 6, 5);
407/*** Get CRn ***/
408EXTRACT_HELPER(crfD, 23, 3);
409EXTRACT_HELPER(crfS, 18, 3);
410EXTRACT_HELPER(crbD, 21, 5);
411EXTRACT_HELPER(crbA, 16, 5);
412EXTRACT_HELPER(crbB, 11, 5);
413/* SPR / TBL */
3fc6c082 414EXTRACT_HELPER(_SPR, 11, 10);
636aa200 415static inline uint32_t SPR(uint32_t opcode)
3fc6c082
FB
416{
417 uint32_t sprn = _SPR(opcode);
418
419 return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
420}
79aceca5 421/*** Get constants ***/
79aceca5
FB
422/* 16 bits signed immediate value */
423EXTRACT_SHELPER(SIMM, 0, 16);
424/* 16 bits unsigned immediate value */
425EXTRACT_HELPER(UIMM, 0, 16);
21d21583
AJ
426/* 5 bits signed immediate value */
427EXTRACT_HELPER(SIMM5, 16, 5);
27a4edb3
AJ
428/* 5 bits signed immediate value */
429EXTRACT_HELPER(UIMM5, 16, 5);
79aceca5
FB
430/* Bit count */
431EXTRACT_HELPER(NB, 11, 5);
432/* Shift count */
433EXTRACT_HELPER(SH, 11, 5);
cd633b10
AJ
434/* Vector shift count */
435EXTRACT_HELPER(VSH, 6, 4);
79aceca5
FB
436/* Mask start */
437EXTRACT_HELPER(MB, 6, 5);
438/* Mask end */
439EXTRACT_HELPER(ME, 1, 5);
fb0eaffc
FB
440/* Trap operand */
441EXTRACT_HELPER(TO, 21, 5);
79aceca5
FB
442
443EXTRACT_HELPER(CRM, 12, 8);
466976d9
PM
444
445#ifndef CONFIG_USER_ONLY
79aceca5 446EXTRACT_HELPER(SR, 16, 4);
466976d9 447#endif
7d08d856
AJ
448
449/* mtfsf/mtfsfi */
779f6590 450EXTRACT_HELPER(FPBF, 23, 3);
e4bb997e 451EXTRACT_HELPER(FPIMM, 12, 4);
779f6590 452EXTRACT_HELPER(FPL, 25, 1);
7d08d856
AJ
453EXTRACT_HELPER(FPFLM, 17, 8);
454EXTRACT_HELPER(FPW, 16, 1);
fb0eaffc 455
79aceca5 456/*** Jump target decoding ***/
79aceca5 457/* Immediate address */
636aa200 458static inline target_ulong LI(uint32_t opcode)
79aceca5
FB
459{
460 return (opcode >> 0) & 0x03FFFFFC;
461}
462
636aa200 463static inline uint32_t BD(uint32_t opcode)
79aceca5
FB
464{
465 return (opcode >> 0) & 0xFFFC;
466}
467
468EXTRACT_HELPER(BO, 21, 5);
469EXTRACT_HELPER(BI, 16, 5);
470/* Absolute/relative address */
471EXTRACT_HELPER(AA, 1, 1);
472/* Link */
473EXTRACT_HELPER(LK, 0, 1);
474
f0b01f02
TM
475/* DFP Z22-form */
476EXTRACT_HELPER(DCM, 10, 6)
477
478/* DFP Z23-form */
479EXTRACT_HELPER(RMC, 9, 2)
480
79aceca5 481/* Create a mask between <start> and <end> bits */
636aa200 482static inline target_ulong MASK(uint32_t start, uint32_t end)
79aceca5 483{
76a66253 484 target_ulong ret;
79aceca5 485
76a66253
JM
486#if defined(TARGET_PPC64)
487 if (likely(start == 0)) {
6f2d8978 488 ret = UINT64_MAX << (63 - end);
76a66253 489 } else if (likely(end == 63)) {
6f2d8978 490 ret = UINT64_MAX >> start;
76a66253
JM
491 }
492#else
493 if (likely(start == 0)) {
6f2d8978 494 ret = UINT32_MAX << (31 - end);
76a66253 495 } else if (likely(end == 31)) {
6f2d8978 496 ret = UINT32_MAX >> start;
76a66253
JM
497 }
498#endif
499 else {
500 ret = (((target_ulong)(-1ULL)) >> (start)) ^
501 (((target_ulong)(-1ULL) >> (end)) >> 1);
502 if (unlikely(start > end))
503 return ~ret;
504 }
79aceca5
FB
505
506 return ret;
507}
508
f9fc6d81
TM
509EXTRACT_HELPER_SPLIT(xT, 0, 1, 21, 5);
510EXTRACT_HELPER_SPLIT(xS, 0, 1, 21, 5);
511EXTRACT_HELPER_SPLIT(xA, 2, 1, 16, 5);
512EXTRACT_HELPER_SPLIT(xB, 1, 1, 11, 5);
551e3ef7 513EXTRACT_HELPER_SPLIT(xC, 3, 1, 6, 5);
f9fc6d81 514EXTRACT_HELPER(DM, 8, 2);
76c15fe0 515EXTRACT_HELPER(UIM, 16, 2);
acc42968 516EXTRACT_HELPER(SHW, 8, 2);
f0b01f02 517EXTRACT_HELPER(SP, 19, 2);
a750fc0b 518/*****************************************************************************/
a750fc0b 519/* PowerPC instructions table */
933dc6eb 520
76a66253 521#if defined(DO_PPC_STATISTICS)
a5858d7a 522#define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 523{ \
79aceca5
FB
524 .opc1 = op1, \
525 .opc2 = op2, \
526 .opc3 = op3, \
18fba28c 527 .pad = { 0, }, \
79aceca5 528 .handler = { \
70560da7
FC
529 .inval1 = invl, \
530 .type = _typ, \
531 .type2 = _typ2, \
532 .handler = &gen_##name, \
533 .oname = stringify(name), \
534 }, \
535 .oname = stringify(name), \
536}
537#define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \
538{ \
539 .opc1 = op1, \
540 .opc2 = op2, \
541 .opc3 = op3, \
542 .pad = { 0, }, \
543 .handler = { \
544 .inval1 = invl1, \
545 .inval2 = invl2, \
9a64fbe4 546 .type = _typ, \
a5858d7a 547 .type2 = _typ2, \
79aceca5 548 .handler = &gen_##name, \
76a66253 549 .oname = stringify(name), \
79aceca5 550 }, \
3fc6c082 551 .oname = stringify(name), \
79aceca5 552}
a5858d7a 553#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 554{ \
c7697e1f
JM
555 .opc1 = op1, \
556 .opc2 = op2, \
557 .opc3 = op3, \
558 .pad = { 0, }, \
559 .handler = { \
70560da7 560 .inval1 = invl, \
c7697e1f 561 .type = _typ, \
a5858d7a 562 .type2 = _typ2, \
c7697e1f
JM
563 .handler = &gen_##name, \
564 .oname = onam, \
565 }, \
566 .oname = onam, \
567}
76a66253 568#else
a5858d7a 569#define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 570{ \
c7697e1f
JM
571 .opc1 = op1, \
572 .opc2 = op2, \
573 .opc3 = op3, \
574 .pad = { 0, }, \
575 .handler = { \
70560da7
FC
576 .inval1 = invl, \
577 .type = _typ, \
578 .type2 = _typ2, \
579 .handler = &gen_##name, \
580 }, \
581 .oname = stringify(name), \
582}
583#define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \
584{ \
585 .opc1 = op1, \
586 .opc2 = op2, \
587 .opc3 = op3, \
588 .pad = { 0, }, \
589 .handler = { \
590 .inval1 = invl1, \
591 .inval2 = invl2, \
c7697e1f 592 .type = _typ, \
a5858d7a 593 .type2 = _typ2, \
c7697e1f 594 .handler = &gen_##name, \
5c55ff99
BS
595 }, \
596 .oname = stringify(name), \
597}
a5858d7a 598#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99
BS
599{ \
600 .opc1 = op1, \
601 .opc2 = op2, \
602 .opc3 = op3, \
603 .pad = { 0, }, \
604 .handler = { \
70560da7 605 .inval1 = invl, \
5c55ff99 606 .type = _typ, \
a5858d7a 607 .type2 = _typ2, \
5c55ff99
BS
608 .handler = &gen_##name, \
609 }, \
610 .oname = onam, \
611}
612#endif
2e610050 613
5c55ff99 614/* SPR load/store helpers */
636aa200 615static inline void gen_load_spr(TCGv t, int reg)
5c55ff99 616{
1328c2bf 617 tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
5c55ff99 618}
2e610050 619
636aa200 620static inline void gen_store_spr(int reg, TCGv t)
5c55ff99 621{
1328c2bf 622 tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
5c55ff99 623}
2e610050 624
54623277 625/* Invalid instruction */
99e300ef 626static void gen_invalid(DisasContext *ctx)
9a64fbe4 627{
e06fcd75 628 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
9a64fbe4
FB
629}
630
c227f099 631static opc_handler_t invalid_handler = {
70560da7
FC
632 .inval1 = 0xFFFFFFFF,
633 .inval2 = 0xFFFFFFFF,
9a64fbe4 634 .type = PPC_NONE,
a5858d7a 635 .type2 = PPC_NONE,
79aceca5
FB
636 .handler = gen_invalid,
637};
638
e1571908
AJ
639/*** Integer comparison ***/
640
636aa200 641static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
e1571908 642{
2fdcb629
RH
643 TCGv t0 = tcg_temp_new();
644 TCGv_i32 t1 = tcg_temp_new_i32();
e1571908 645
da91a00f 646 tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_so);
e1571908 647
2fdcb629
RH
648 tcg_gen_setcond_tl((s ? TCG_COND_LT: TCG_COND_LTU), t0, arg0, arg1);
649 tcg_gen_trunc_tl_i32(t1, t0);
650 tcg_gen_shli_i32(t1, t1, CRF_LT);
651 tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t1);
652
653 tcg_gen_setcond_tl((s ? TCG_COND_GT: TCG_COND_GTU), t0, arg0, arg1);
654 tcg_gen_trunc_tl_i32(t1, t0);
655 tcg_gen_shli_i32(t1, t1, CRF_GT);
656 tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t1);
657
658 tcg_gen_setcond_tl(TCG_COND_EQ, t0, arg0, arg1);
659 tcg_gen_trunc_tl_i32(t1, t0);
660 tcg_gen_shli_i32(t1, t1, CRF_EQ);
661 tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t1);
662
663 tcg_temp_free(t0);
664 tcg_temp_free_i32(t1);
e1571908
AJ
665}
666
636aa200 667static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 668{
2fdcb629 669 TCGv t0 = tcg_const_tl(arg1);
ea363694
AJ
670 gen_op_cmp(arg0, t0, s, crf);
671 tcg_temp_free(t0);
e1571908
AJ
672}
673
636aa200 674static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
e1571908 675{
ea363694 676 TCGv t0, t1;
2fdcb629
RH
677 t0 = tcg_temp_new();
678 t1 = tcg_temp_new();
e1571908 679 if (s) {
ea363694
AJ
680 tcg_gen_ext32s_tl(t0, arg0);
681 tcg_gen_ext32s_tl(t1, arg1);
e1571908 682 } else {
ea363694
AJ
683 tcg_gen_ext32u_tl(t0, arg0);
684 tcg_gen_ext32u_tl(t1, arg1);
e1571908 685 }
ea363694
AJ
686 gen_op_cmp(t0, t1, s, crf);
687 tcg_temp_free(t1);
688 tcg_temp_free(t0);
e1571908
AJ
689}
690
636aa200 691static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 692{
2fdcb629 693 TCGv t0 = tcg_const_tl(arg1);
ea363694
AJ
694 gen_op_cmp32(arg0, t0, s, crf);
695 tcg_temp_free(t0);
e1571908 696}
e1571908 697
636aa200 698static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
e1571908 699{
02765534 700 if (NARROW_MODE(ctx)) {
e1571908 701 gen_op_cmpi32(reg, 0, 1, 0);
02765534 702 } else {
e1571908 703 gen_op_cmpi(reg, 0, 1, 0);
02765534 704 }
e1571908
AJ
705}
706
707/* cmp */
99e300ef 708static void gen_cmp(DisasContext *ctx)
e1571908 709{
36f48d9c 710 if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) {
e1571908
AJ
711 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
712 1, crfD(ctx->opcode));
36f48d9c
AG
713 } else {
714 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
715 1, crfD(ctx->opcode));
02765534 716 }
e1571908
AJ
717}
718
719/* cmpi */
99e300ef 720static void gen_cmpi(DisasContext *ctx)
e1571908 721{
36f48d9c 722 if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) {
e1571908
AJ
723 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
724 1, crfD(ctx->opcode));
36f48d9c
AG
725 } else {
726 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
727 1, crfD(ctx->opcode));
02765534 728 }
e1571908
AJ
729}
730
731/* cmpl */
99e300ef 732static void gen_cmpl(DisasContext *ctx)
e1571908 733{
36f48d9c 734 if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) {
e1571908
AJ
735 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
736 0, crfD(ctx->opcode));
36f48d9c
AG
737 } else {
738 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
739 0, crfD(ctx->opcode));
02765534 740 }
e1571908
AJ
741}
742
743/* cmpli */
99e300ef 744static void gen_cmpli(DisasContext *ctx)
e1571908 745{
36f48d9c 746 if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) {
e1571908
AJ
747 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
748 0, crfD(ctx->opcode));
36f48d9c
AG
749 } else {
750 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
751 0, crfD(ctx->opcode));
02765534 752 }
e1571908
AJ
753}
754
755/* isel (PowerPC 2.03 specification) */
99e300ef 756static void gen_isel(DisasContext *ctx)
e1571908 757{
42a268c2 758 TCGLabel *l1, *l2;
e1571908
AJ
759 uint32_t bi = rC(ctx->opcode);
760 uint32_t mask;
a7812ae4 761 TCGv_i32 t0;
e1571908
AJ
762
763 l1 = gen_new_label();
764 l2 = gen_new_label();
765
8f9fb7ac 766 mask = 0x08 >> (bi & 0x03);
a7812ae4 767 t0 = tcg_temp_new_i32();
fea0c503
AJ
768 tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
769 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
e1571908
AJ
770 if (rA(ctx->opcode) == 0)
771 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
772 else
773 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
774 tcg_gen_br(l2);
775 gen_set_label(l1);
776 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
777 gen_set_label(l2);
a7812ae4 778 tcg_temp_free_i32(t0);
e1571908
AJ
779}
780
fcfda20f
AJ
781/* cmpb: PowerPC 2.05 specification */
782static void gen_cmpb(DisasContext *ctx)
783{
784 gen_helper_cmpb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
785 cpu_gpr[rB(ctx->opcode)]);
786}
787
79aceca5 788/*** Integer arithmetic ***/
79aceca5 789
636aa200
BS
790static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
791 TCGv arg1, TCGv arg2, int sub)
74637406 792{
ffe30937 793 TCGv t0 = tcg_temp_new();
79aceca5 794
8e7a6db9 795 tcg_gen_xor_tl(cpu_ov, arg0, arg2);
74637406 796 tcg_gen_xor_tl(t0, arg1, arg2);
ffe30937
RH
797 if (sub) {
798 tcg_gen_and_tl(cpu_ov, cpu_ov, t0);
799 } else {
800 tcg_gen_andc_tl(cpu_ov, cpu_ov, t0);
801 }
802 tcg_temp_free(t0);
02765534 803 if (NARROW_MODE(ctx)) {
ffe30937
RH
804 tcg_gen_ext32s_tl(cpu_ov, cpu_ov);
805 }
ffe30937
RH
806 tcg_gen_shri_tl(cpu_ov, cpu_ov, TARGET_LONG_BITS - 1);
807 tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
79aceca5
FB
808}
809
74637406 810/* Common add function */
636aa200 811static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
b5a73f8d
RH
812 TCGv arg2, bool add_ca, bool compute_ca,
813 bool compute_ov, bool compute_rc0)
74637406 814{
b5a73f8d 815 TCGv t0 = ret;
d9bce9d9 816
752d634e 817 if (compute_ca || compute_ov) {
146de60d 818 t0 = tcg_temp_new();
74637406 819 }
79aceca5 820
da91a00f 821 if (compute_ca) {
79482e5a 822 if (NARROW_MODE(ctx)) {
752d634e
RH
823 /* Caution: a non-obvious corner case of the spec is that we
824 must produce the *entire* 64-bit addition, but produce the
825 carry into bit 32. */
79482e5a 826 TCGv t1 = tcg_temp_new();
752d634e
RH
827 tcg_gen_xor_tl(t1, arg1, arg2); /* add without carry */
828 tcg_gen_add_tl(t0, arg1, arg2);
79482e5a
RH
829 if (add_ca) {
830 tcg_gen_add_tl(t0, t0, cpu_ca);
831 }
752d634e
RH
832 tcg_gen_xor_tl(cpu_ca, t0, t1); /* bits changed w/ carry */
833 tcg_temp_free(t1);
834 tcg_gen_shri_tl(cpu_ca, cpu_ca, 32); /* extract bit 32 */
835 tcg_gen_andi_tl(cpu_ca, cpu_ca, 1);
b5a73f8d 836 } else {
79482e5a
RH
837 TCGv zero = tcg_const_tl(0);
838 if (add_ca) {
839 tcg_gen_add2_tl(t0, cpu_ca, arg1, zero, cpu_ca, zero);
840 tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, arg2, zero);
841 } else {
842 tcg_gen_add2_tl(t0, cpu_ca, arg1, zero, arg2, zero);
843 }
844 tcg_temp_free(zero);
b5a73f8d 845 }
b5a73f8d
RH
846 } else {
847 tcg_gen_add_tl(t0, arg1, arg2);
848 if (add_ca) {
849 tcg_gen_add_tl(t0, t0, cpu_ca);
850 }
da91a00f 851 }
79aceca5 852
74637406
AJ
853 if (compute_ov) {
854 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
855 }
b5a73f8d 856 if (unlikely(compute_rc0)) {
74637406 857 gen_set_Rc0(ctx, t0);
b5a73f8d 858 }
74637406 859
a7812ae4 860 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
861 tcg_gen_mov_tl(ret, t0);
862 tcg_temp_free(t0);
863 }
39dd32ee 864}
74637406
AJ
865/* Add functions with two operands */
866#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
b5a73f8d 867static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
868{ \
869 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
870 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
b5a73f8d 871 add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \
74637406
AJ
872}
873/* Add functions with one operand and one immediate */
874#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
875 add_ca, compute_ca, compute_ov) \
b5a73f8d 876static void glue(gen_, name)(DisasContext *ctx) \
74637406 877{ \
b5a73f8d 878 TCGv t0 = tcg_const_tl(const_val); \
74637406
AJ
879 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
880 cpu_gpr[rA(ctx->opcode)], t0, \
b5a73f8d 881 add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \
74637406
AJ
882 tcg_temp_free(t0); \
883}
884
885/* add add. addo addo. */
886GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
887GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
888/* addc addc. addco addco. */
889GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
890GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
891/* adde adde. addeo addeo. */
892GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
893GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
894/* addme addme. addmeo addmeo. */
895GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
896GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
897/* addze addze. addzeo addzeo.*/
898GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
899GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
900/* addi */
99e300ef 901static void gen_addi(DisasContext *ctx)
d9bce9d9 902{
74637406
AJ
903 target_long simm = SIMM(ctx->opcode);
904
905 if (rA(ctx->opcode) == 0) {
906 /* li case */
907 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
908 } else {
b5a73f8d
RH
909 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)],
910 cpu_gpr[rA(ctx->opcode)], simm);
74637406 911 }
d9bce9d9 912}
74637406 913/* addic addic.*/
b5a73f8d 914static inline void gen_op_addic(DisasContext *ctx, bool compute_rc0)
d9bce9d9 915{
b5a73f8d
RH
916 TCGv c = tcg_const_tl(SIMM(ctx->opcode));
917 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
918 c, 0, 1, 0, compute_rc0);
919 tcg_temp_free(c);
d9bce9d9 920}
99e300ef
BS
921
922static void gen_addic(DisasContext *ctx)
d9bce9d9 923{
b5a73f8d 924 gen_op_addic(ctx, 0);
d9bce9d9 925}
e8eaa2c0
BS
926
927static void gen_addic_(DisasContext *ctx)
d9bce9d9 928{
b5a73f8d 929 gen_op_addic(ctx, 1);
d9bce9d9 930}
99e300ef 931
54623277 932/* addis */
99e300ef 933static void gen_addis(DisasContext *ctx)
d9bce9d9 934{
74637406
AJ
935 target_long simm = SIMM(ctx->opcode);
936
937 if (rA(ctx->opcode) == 0) {
938 /* lis case */
939 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
940 } else {
b5a73f8d
RH
941 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)],
942 cpu_gpr[rA(ctx->opcode)], simm << 16);
74637406 943 }
d9bce9d9 944}
74637406 945
636aa200
BS
946static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
947 TCGv arg2, int sign, int compute_ov)
d9bce9d9 948{
42a268c2
RH
949 TCGLabel *l1 = gen_new_label();
950 TCGLabel *l2 = gen_new_label();
a7812ae4
PB
951 TCGv_i32 t0 = tcg_temp_local_new_i32();
952 TCGv_i32 t1 = tcg_temp_local_new_i32();
74637406 953
2ef1b120
AJ
954 tcg_gen_trunc_tl_i32(t0, arg1);
955 tcg_gen_trunc_tl_i32(t1, arg2);
956 tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
74637406 957 if (sign) {
42a268c2 958 TCGLabel *l3 = gen_new_label();
2ef1b120
AJ
959 tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
960 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
74637406 961 gen_set_label(l3);
2ef1b120 962 tcg_gen_div_i32(t0, t0, t1);
74637406 963 } else {
2ef1b120 964 tcg_gen_divu_i32(t0, t0, t1);
74637406
AJ
965 }
966 if (compute_ov) {
da91a00f 967 tcg_gen_movi_tl(cpu_ov, 0);
74637406
AJ
968 }
969 tcg_gen_br(l2);
970 gen_set_label(l1);
971 if (sign) {
2ef1b120 972 tcg_gen_sari_i32(t0, t0, 31);
74637406
AJ
973 } else {
974 tcg_gen_movi_i32(t0, 0);
975 }
976 if (compute_ov) {
da91a00f
RH
977 tcg_gen_movi_tl(cpu_ov, 1);
978 tcg_gen_movi_tl(cpu_so, 1);
74637406
AJ
979 }
980 gen_set_label(l2);
2ef1b120 981 tcg_gen_extu_i32_tl(ret, t0);
a7812ae4
PB
982 tcg_temp_free_i32(t0);
983 tcg_temp_free_i32(t1);
74637406
AJ
984 if (unlikely(Rc(ctx->opcode) != 0))
985 gen_set_Rc0(ctx, ret);
d9bce9d9 986}
74637406
AJ
987/* Div functions */
988#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
99e300ef 989static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
990{ \
991 gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)], \
992 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
993 sign, compute_ov); \
994}
995/* divwu divwu. divwuo divwuo. */
996GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
997GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
998/* divw divw. divwo divwo. */
999GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
1000GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
98d1eb27
TM
1001
1002/* div[wd]eu[o][.] */
1003#define GEN_DIVE(name, hlpr, compute_ov) \
1004static void gen_##name(DisasContext *ctx) \
1005{ \
1006 TCGv_i32 t0 = tcg_const_i32(compute_ov); \
1007 gen_helper_##hlpr(cpu_gpr[rD(ctx->opcode)], cpu_env, \
1008 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); \
1009 tcg_temp_free_i32(t0); \
1010 if (unlikely(Rc(ctx->opcode) != 0)) { \
1011 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); \
1012 } \
1013}
1014
6a4fda33
TM
1015GEN_DIVE(divweu, divweu, 0);
1016GEN_DIVE(divweuo, divweu, 1);
a98eb9e9
TM
1017GEN_DIVE(divwe, divwe, 0);
1018GEN_DIVE(divweo, divwe, 1);
6a4fda33 1019
d9bce9d9 1020#if defined(TARGET_PPC64)
636aa200
BS
1021static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
1022 TCGv arg2, int sign, int compute_ov)
d9bce9d9 1023{
42a268c2
RH
1024 TCGLabel *l1 = gen_new_label();
1025 TCGLabel *l2 = gen_new_label();
74637406
AJ
1026
1027 tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
1028 if (sign) {
42a268c2 1029 TCGLabel *l3 = gen_new_label();
74637406
AJ
1030 tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
1031 tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
1032 gen_set_label(l3);
74637406
AJ
1033 tcg_gen_div_i64(ret, arg1, arg2);
1034 } else {
1035 tcg_gen_divu_i64(ret, arg1, arg2);
1036 }
1037 if (compute_ov) {
da91a00f 1038 tcg_gen_movi_tl(cpu_ov, 0);
74637406
AJ
1039 }
1040 tcg_gen_br(l2);
1041 gen_set_label(l1);
1042 if (sign) {
1043 tcg_gen_sari_i64(ret, arg1, 63);
1044 } else {
1045 tcg_gen_movi_i64(ret, 0);
1046 }
1047 if (compute_ov) {
da91a00f
RH
1048 tcg_gen_movi_tl(cpu_ov, 1);
1049 tcg_gen_movi_tl(cpu_so, 1);
74637406
AJ
1050 }
1051 gen_set_label(l2);
1052 if (unlikely(Rc(ctx->opcode) != 0))
1053 gen_set_Rc0(ctx, ret);
d9bce9d9 1054}
74637406 1055#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
99e300ef 1056static void glue(gen_, name)(DisasContext *ctx) \
74637406 1057{ \
2ef1b120
AJ
1058 gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)], \
1059 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1060 sign, compute_ov); \
74637406
AJ
1061}
1062/* divwu divwu. divwuo divwuo. */
1063GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1064GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1065/* divw divw. divwo divwo. */
1066GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1067GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
98d1eb27
TM
1068
1069GEN_DIVE(divdeu, divdeu, 0);
1070GEN_DIVE(divdeuo, divdeu, 1);
e44259b6
TM
1071GEN_DIVE(divde, divde, 0);
1072GEN_DIVE(divdeo, divde, 1);
d9bce9d9 1073#endif
74637406
AJ
1074
1075/* mulhw mulhw. */
99e300ef 1076static void gen_mulhw(DisasContext *ctx)
d9bce9d9 1077{
23ad1d5d
RH
1078 TCGv_i32 t0 = tcg_temp_new_i32();
1079 TCGv_i32 t1 = tcg_temp_new_i32();
74637406 1080
23ad1d5d
RH
1081 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1082 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1083 tcg_gen_muls2_i32(t0, t1, t0, t1);
1084 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
1085 tcg_temp_free_i32(t0);
1086 tcg_temp_free_i32(t1);
74637406
AJ
1087 if (unlikely(Rc(ctx->opcode) != 0))
1088 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1089}
99e300ef 1090
54623277 1091/* mulhwu mulhwu. */
99e300ef 1092static void gen_mulhwu(DisasContext *ctx)
d9bce9d9 1093{
23ad1d5d
RH
1094 TCGv_i32 t0 = tcg_temp_new_i32();
1095 TCGv_i32 t1 = tcg_temp_new_i32();
74637406 1096
23ad1d5d
RH
1097 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1098 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1099 tcg_gen_mulu2_i32(t0, t1, t0, t1);
1100 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
1101 tcg_temp_free_i32(t0);
1102 tcg_temp_free_i32(t1);
74637406
AJ
1103 if (unlikely(Rc(ctx->opcode) != 0))
1104 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1105}
99e300ef 1106
54623277 1107/* mullw mullw. */
99e300ef 1108static void gen_mullw(DisasContext *ctx)
d9bce9d9 1109{
1fa74845
TM
1110#if defined(TARGET_PPC64)
1111 TCGv_i64 t0, t1;
1112 t0 = tcg_temp_new_i64();
1113 t1 = tcg_temp_new_i64();
1114 tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
1115 tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
1116 tcg_gen_mul_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
1117 tcg_temp_free(t0);
1118 tcg_temp_free(t1);
1119#else
03039e5e
TM
1120 tcg_gen_mul_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1121 cpu_gpr[rB(ctx->opcode)]);
1fa74845 1122#endif
74637406
AJ
1123 if (unlikely(Rc(ctx->opcode) != 0))
1124 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1125}
99e300ef 1126
54623277 1127/* mullwo mullwo. */
99e300ef 1128static void gen_mullwo(DisasContext *ctx)
d9bce9d9 1129{
e4a2c846
RH
1130 TCGv_i32 t0 = tcg_temp_new_i32();
1131 TCGv_i32 t1 = tcg_temp_new_i32();
74637406 1132
e4a2c846
RH
1133 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1134 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1135 tcg_gen_muls2_i32(t0, t1, t0, t1);
f11ebbf8 1136#if defined(TARGET_PPC64)
26977876
TM
1137 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
1138#else
1139 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], t0);
f11ebbf8 1140#endif
e4a2c846
RH
1141
1142 tcg_gen_sari_i32(t0, t0, 31);
1143 tcg_gen_setcond_i32(TCG_COND_NE, t0, t0, t1);
1144 tcg_gen_extu_i32_tl(cpu_ov, t0);
1145 tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1146
1147 tcg_temp_free_i32(t0);
1148 tcg_temp_free_i32(t1);
74637406
AJ
1149 if (unlikely(Rc(ctx->opcode) != 0))
1150 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1151}
99e300ef 1152
54623277 1153/* mulli */
99e300ef 1154static void gen_mulli(DisasContext *ctx)
d9bce9d9 1155{
74637406
AJ
1156 tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1157 SIMM(ctx->opcode));
d9bce9d9 1158}
23ad1d5d 1159
d9bce9d9 1160#if defined(TARGET_PPC64)
74637406 1161/* mulhd mulhd. */
23ad1d5d
RH
1162static void gen_mulhd(DisasContext *ctx)
1163{
1164 TCGv lo = tcg_temp_new();
1165 tcg_gen_muls2_tl(lo, cpu_gpr[rD(ctx->opcode)],
1166 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1167 tcg_temp_free(lo);
1168 if (unlikely(Rc(ctx->opcode) != 0)) {
1169 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1170 }
1171}
1172
74637406 1173/* mulhdu mulhdu. */
23ad1d5d
RH
1174static void gen_mulhdu(DisasContext *ctx)
1175{
1176 TCGv lo = tcg_temp_new();
1177 tcg_gen_mulu2_tl(lo, cpu_gpr[rD(ctx->opcode)],
1178 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1179 tcg_temp_free(lo);
1180 if (unlikely(Rc(ctx->opcode) != 0)) {
1181 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1182 }
1183}
99e300ef 1184
54623277 1185/* mulld mulld. */
99e300ef 1186static void gen_mulld(DisasContext *ctx)
d9bce9d9 1187{
74637406
AJ
1188 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1189 cpu_gpr[rB(ctx->opcode)]);
1190 if (unlikely(Rc(ctx->opcode) != 0))
1191 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1192}
d15f74fb 1193
74637406 1194/* mulldo mulldo. */
d15f74fb
BS
1195static void gen_mulldo(DisasContext *ctx)
1196{
22ffad31
TM
1197 TCGv_i64 t0 = tcg_temp_new_i64();
1198 TCGv_i64 t1 = tcg_temp_new_i64();
1199
1200 tcg_gen_muls2_i64(t0, t1, cpu_gpr[rA(ctx->opcode)],
1201 cpu_gpr[rB(ctx->opcode)]);
1202 tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], t0);
1203
1204 tcg_gen_sari_i64(t0, t0, 63);
1205 tcg_gen_setcond_i64(TCG_COND_NE, cpu_ov, t0, t1);
1206 tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1207
1208 tcg_temp_free_i64(t0);
1209 tcg_temp_free_i64(t1);
1210
d15f74fb
BS
1211 if (unlikely(Rc(ctx->opcode) != 0)) {
1212 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1213 }
1214}
d9bce9d9 1215#endif
74637406 1216
74637406 1217/* Common subf function */
636aa200 1218static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
b5a73f8d
RH
1219 TCGv arg2, bool add_ca, bool compute_ca,
1220 bool compute_ov, bool compute_rc0)
79aceca5 1221{
b5a73f8d 1222 TCGv t0 = ret;
79aceca5 1223
752d634e 1224 if (compute_ca || compute_ov) {
b5a73f8d 1225 t0 = tcg_temp_new();
da91a00f 1226 }
74637406 1227
79482e5a
RH
1228 if (compute_ca) {
1229 /* dest = ~arg1 + arg2 [+ ca]. */
1230 if (NARROW_MODE(ctx)) {
752d634e
RH
1231 /* Caution: a non-obvious corner case of the spec is that we
1232 must produce the *entire* 64-bit addition, but produce the
1233 carry into bit 32. */
79482e5a 1234 TCGv inv1 = tcg_temp_new();
752d634e 1235 TCGv t1 = tcg_temp_new();
79482e5a 1236 tcg_gen_not_tl(inv1, arg1);
79482e5a 1237 if (add_ca) {
752d634e 1238 tcg_gen_add_tl(t0, arg2, cpu_ca);
79482e5a 1239 } else {
752d634e 1240 tcg_gen_addi_tl(t0, arg2, 1);
79482e5a 1241 }
752d634e 1242 tcg_gen_xor_tl(t1, arg2, inv1); /* add without carry */
79482e5a 1243 tcg_gen_add_tl(t0, t0, inv1);
c80d1df5 1244 tcg_temp_free(inv1);
752d634e
RH
1245 tcg_gen_xor_tl(cpu_ca, t0, t1); /* bits changes w/ carry */
1246 tcg_temp_free(t1);
1247 tcg_gen_shri_tl(cpu_ca, cpu_ca, 32); /* extract bit 32 */
1248 tcg_gen_andi_tl(cpu_ca, cpu_ca, 1);
79482e5a 1249 } else if (add_ca) {
08f4a0f7
RH
1250 TCGv zero, inv1 = tcg_temp_new();
1251 tcg_gen_not_tl(inv1, arg1);
b5a73f8d
RH
1252 zero = tcg_const_tl(0);
1253 tcg_gen_add2_tl(t0, cpu_ca, arg2, zero, cpu_ca, zero);
08f4a0f7 1254 tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, inv1, zero);
b5a73f8d 1255 tcg_temp_free(zero);
08f4a0f7 1256 tcg_temp_free(inv1);
b5a73f8d 1257 } else {
79482e5a 1258 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1);
b5a73f8d 1259 tcg_gen_sub_tl(t0, arg2, arg1);
b5a73f8d 1260 }
79482e5a
RH
1261 } else if (add_ca) {
1262 /* Since we're ignoring carry-out, we can simplify the
1263 standard ~arg1 + arg2 + ca to arg2 - arg1 + ca - 1. */
1264 tcg_gen_sub_tl(t0, arg2, arg1);
1265 tcg_gen_add_tl(t0, t0, cpu_ca);
1266 tcg_gen_subi_tl(t0, t0, 1);
79aceca5 1267 } else {
b5a73f8d 1268 tcg_gen_sub_tl(t0, arg2, arg1);
74637406 1269 }
b5a73f8d 1270
74637406
AJ
1271 if (compute_ov) {
1272 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
1273 }
b5a73f8d 1274 if (unlikely(compute_rc0)) {
74637406 1275 gen_set_Rc0(ctx, t0);
b5a73f8d 1276 }
74637406 1277
a7812ae4 1278 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
1279 tcg_gen_mov_tl(ret, t0);
1280 tcg_temp_free(t0);
79aceca5 1281 }
79aceca5 1282}
74637406
AJ
1283/* Sub functions with Two operands functions */
1284#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
b5a73f8d 1285static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1286{ \
1287 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1288 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
b5a73f8d 1289 add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \
74637406
AJ
1290}
1291/* Sub functions with one operand and one immediate */
1292#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
1293 add_ca, compute_ca, compute_ov) \
b5a73f8d 1294static void glue(gen_, name)(DisasContext *ctx) \
74637406 1295{ \
b5a73f8d 1296 TCGv t0 = tcg_const_tl(const_val); \
74637406
AJ
1297 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1298 cpu_gpr[rA(ctx->opcode)], t0, \
b5a73f8d 1299 add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \
74637406
AJ
1300 tcg_temp_free(t0); \
1301}
1302/* subf subf. subfo subfo. */
1303GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
1304GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
1305/* subfc subfc. subfco subfco. */
1306GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
1307GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
1308/* subfe subfe. subfeo subfo. */
1309GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
1310GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
1311/* subfme subfme. subfmeo subfmeo. */
1312GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
1313GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
1314/* subfze subfze. subfzeo subfzeo.*/
1315GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
1316GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
99e300ef 1317
54623277 1318/* subfic */
99e300ef 1319static void gen_subfic(DisasContext *ctx)
79aceca5 1320{
b5a73f8d
RH
1321 TCGv c = tcg_const_tl(SIMM(ctx->opcode));
1322 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1323 c, 0, 1, 0, 0);
1324 tcg_temp_free(c);
79aceca5
FB
1325}
1326
fd3f0081
RH
1327/* neg neg. nego nego. */
1328static inline void gen_op_arith_neg(DisasContext *ctx, bool compute_ov)
1329{
1330 TCGv zero = tcg_const_tl(0);
1331 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1332 zero, 0, 0, compute_ov, Rc(ctx->opcode));
1333 tcg_temp_free(zero);
1334}
1335
1336static void gen_neg(DisasContext *ctx)
1337{
1338 gen_op_arith_neg(ctx, 0);
1339}
1340
1341static void gen_nego(DisasContext *ctx)
1342{
1343 gen_op_arith_neg(ctx, 1);
1344}
1345
79aceca5 1346/*** Integer logical ***/
26d67362 1347#define GEN_LOGICAL2(name, tcg_op, opc, type) \
99e300ef 1348static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1349{ \
26d67362
AJ
1350 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], \
1351 cpu_gpr[rB(ctx->opcode)]); \
76a66253 1352 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1353 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5 1354}
79aceca5 1355
26d67362 1356#define GEN_LOGICAL1(name, tcg_op, opc, type) \
99e300ef 1357static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1358{ \
26d67362 1359 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); \
76a66253 1360 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1361 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5
FB
1362}
1363
1364/* and & and. */
26d67362 1365GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
79aceca5 1366/* andc & andc. */
26d67362 1367GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
e8eaa2c0 1368
54623277 1369/* andi. */
e8eaa2c0 1370static void gen_andi_(DisasContext *ctx)
79aceca5 1371{
26d67362
AJ
1372 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
1373 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1374}
e8eaa2c0 1375
54623277 1376/* andis. */
e8eaa2c0 1377static void gen_andis_(DisasContext *ctx)
79aceca5 1378{
26d67362
AJ
1379 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
1380 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1381}
99e300ef 1382
54623277 1383/* cntlzw */
99e300ef 1384static void gen_cntlzw(DisasContext *ctx)
26d67362 1385{
a7812ae4 1386 gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362 1387 if (unlikely(Rc(ctx->opcode) != 0))
2e31f5d3 1388 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
26d67362 1389}
79aceca5 1390/* eqv & eqv. */
26d67362 1391GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
79aceca5 1392/* extsb & extsb. */
26d67362 1393GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
79aceca5 1394/* extsh & extsh. */
26d67362 1395GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
79aceca5 1396/* nand & nand. */
26d67362 1397GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
79aceca5 1398/* nor & nor. */
26d67362 1399GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
99e300ef 1400
54623277 1401/* or & or. */
99e300ef 1402static void gen_or(DisasContext *ctx)
9a64fbe4 1403{
76a66253
JM
1404 int rs, ra, rb;
1405
1406 rs = rS(ctx->opcode);
1407 ra = rA(ctx->opcode);
1408 rb = rB(ctx->opcode);
1409 /* Optimisation for mr. ri case */
1410 if (rs != ra || rs != rb) {
26d67362
AJ
1411 if (rs != rb)
1412 tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
1413 else
1414 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
76a66253 1415 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1416 gen_set_Rc0(ctx, cpu_gpr[ra]);
76a66253 1417 } else if (unlikely(Rc(ctx->opcode) != 0)) {
26d67362 1418 gen_set_Rc0(ctx, cpu_gpr[rs]);
c80f84e3
JM
1419#if defined(TARGET_PPC64)
1420 } else {
26d67362
AJ
1421 int prio = 0;
1422
c80f84e3
JM
1423 switch (rs) {
1424 case 1:
1425 /* Set process priority to low */
26d67362 1426 prio = 2;
c80f84e3
JM
1427 break;
1428 case 6:
1429 /* Set process priority to medium-low */
26d67362 1430 prio = 3;
c80f84e3
JM
1431 break;
1432 case 2:
1433 /* Set process priority to normal */
26d67362 1434 prio = 4;
c80f84e3 1435 break;
be147d08
JM
1436#if !defined(CONFIG_USER_ONLY)
1437 case 31:
c47493f2 1438 if (!ctx->pr) {
be147d08 1439 /* Set process priority to very low */
26d67362 1440 prio = 1;
be147d08
JM
1441 }
1442 break;
1443 case 5:
c47493f2 1444 if (!ctx->pr) {
be147d08 1445 /* Set process priority to medium-hight */
26d67362 1446 prio = 5;
be147d08
JM
1447 }
1448 break;
1449 case 3:
c47493f2 1450 if (!ctx->pr) {
be147d08 1451 /* Set process priority to high */
26d67362 1452 prio = 6;
be147d08
JM
1453 }
1454 break;
be147d08 1455 case 7:
c47493f2 1456 if (ctx->hv) {
be147d08 1457 /* Set process priority to very high */
26d67362 1458 prio = 7;
be147d08
JM
1459 }
1460 break;
be147d08 1461#endif
c80f84e3
JM
1462 default:
1463 /* nop */
1464 break;
1465 }
26d67362 1466 if (prio) {
a7812ae4 1467 TCGv t0 = tcg_temp_new();
54cdcae6 1468 gen_load_spr(t0, SPR_PPR);
ea363694
AJ
1469 tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
1470 tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
54cdcae6 1471 gen_store_spr(SPR_PPR, t0);
ea363694 1472 tcg_temp_free(t0);
26d67362 1473 }
c80f84e3 1474#endif
9a64fbe4 1475 }
9a64fbe4 1476}
79aceca5 1477/* orc & orc. */
26d67362 1478GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
99e300ef 1479
54623277 1480/* xor & xor. */
99e300ef 1481static void gen_xor(DisasContext *ctx)
9a64fbe4 1482{
9a64fbe4 1483 /* Optimisation for "set to zero" case */
26d67362 1484 if (rS(ctx->opcode) != rB(ctx->opcode))
312179c4 1485 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1486 else
1487 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
76a66253 1488 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1489 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
9a64fbe4 1490}
99e300ef 1491
54623277 1492/* ori */
99e300ef 1493static void gen_ori(DisasContext *ctx)
79aceca5 1494{
76a66253 1495 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1496
9a64fbe4
FB
1497 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1498 /* NOP */
76a66253 1499 /* XXX: should handle special NOPs for POWER series */
9a64fbe4 1500 return;
76a66253 1501 }
26d67362 1502 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1503}
99e300ef 1504
54623277 1505/* oris */
99e300ef 1506static void gen_oris(DisasContext *ctx)
79aceca5 1507{
76a66253 1508 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1509
9a64fbe4
FB
1510 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1511 /* NOP */
1512 return;
76a66253 1513 }
26d67362 1514 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1515}
99e300ef 1516
54623277 1517/* xori */
99e300ef 1518static void gen_xori(DisasContext *ctx)
79aceca5 1519{
76a66253 1520 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1521
1522 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1523 /* NOP */
1524 return;
1525 }
26d67362 1526 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1527}
99e300ef 1528
54623277 1529/* xoris */
99e300ef 1530static void gen_xoris(DisasContext *ctx)
79aceca5 1531{
76a66253 1532 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1533
1534 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1535 /* NOP */
1536 return;
1537 }
26d67362 1538 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1539}
99e300ef 1540
54623277 1541/* popcntb : PowerPC 2.03 specification */
99e300ef 1542static void gen_popcntb(DisasContext *ctx)
d9bce9d9 1543{
eaabeef2
DG
1544 gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1545}
1546
1547static void gen_popcntw(DisasContext *ctx)
1548{
1549 gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1550}
1551
d9bce9d9 1552#if defined(TARGET_PPC64)
eaabeef2
DG
1553/* popcntd: PowerPC 2.06 specification */
1554static void gen_popcntd(DisasContext *ctx)
1555{
1556 gen_helper_popcntd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
d9bce9d9 1557}
eaabeef2 1558#endif
d9bce9d9 1559
725bcec2
AJ
1560/* prtyw: PowerPC 2.05 specification */
1561static void gen_prtyw(DisasContext *ctx)
1562{
1563 TCGv ra = cpu_gpr[rA(ctx->opcode)];
1564 TCGv rs = cpu_gpr[rS(ctx->opcode)];
1565 TCGv t0 = tcg_temp_new();
1566 tcg_gen_shri_tl(t0, rs, 16);
1567 tcg_gen_xor_tl(ra, rs, t0);
1568 tcg_gen_shri_tl(t0, ra, 8);
1569 tcg_gen_xor_tl(ra, ra, t0);
1570 tcg_gen_andi_tl(ra, ra, (target_ulong)0x100000001ULL);
1571 tcg_temp_free(t0);
1572}
1573
1574#if defined(TARGET_PPC64)
1575/* prtyd: PowerPC 2.05 specification */
1576static void gen_prtyd(DisasContext *ctx)
1577{
1578 TCGv ra = cpu_gpr[rA(ctx->opcode)];
1579 TCGv rs = cpu_gpr[rS(ctx->opcode)];
1580 TCGv t0 = tcg_temp_new();
1581 tcg_gen_shri_tl(t0, rs, 32);
1582 tcg_gen_xor_tl(ra, rs, t0);
1583 tcg_gen_shri_tl(t0, ra, 16);
1584 tcg_gen_xor_tl(ra, ra, t0);
1585 tcg_gen_shri_tl(t0, ra, 8);
1586 tcg_gen_xor_tl(ra, ra, t0);
1587 tcg_gen_andi_tl(ra, ra, 1);
1588 tcg_temp_free(t0);
1589}
1590#endif
1591
86ba37ed
TM
1592#if defined(TARGET_PPC64)
1593/* bpermd */
1594static void gen_bpermd(DisasContext *ctx)
1595{
1596 gen_helper_bpermd(cpu_gpr[rA(ctx->opcode)],
1597 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1598}
1599#endif
1600
d9bce9d9
JM
1601#if defined(TARGET_PPC64)
1602/* extsw & extsw. */
26d67362 1603GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
99e300ef 1604
54623277 1605/* cntlzd */
99e300ef 1606static void gen_cntlzd(DisasContext *ctx)
26d67362 1607{
a7812ae4 1608 gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362
AJ
1609 if (unlikely(Rc(ctx->opcode) != 0))
1610 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1611}
d9bce9d9
JM
1612#endif
1613
79aceca5 1614/*** Integer rotate ***/
99e300ef 1615
54623277 1616/* rlwimi & rlwimi. */
99e300ef 1617static void gen_rlwimi(DisasContext *ctx)
79aceca5 1618{
76a66253 1619 uint32_t mb, me, sh;
79aceca5
FB
1620
1621 mb = MB(ctx->opcode);
1622 me = ME(ctx->opcode);
76a66253 1623 sh = SH(ctx->opcode);
ab92678d
TM
1624 if (likely(sh == (31-me) && mb <= me)) {
1625 tcg_gen_deposit_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1626 cpu_gpr[rS(ctx->opcode)], sh, me - mb + 1);
d03ef511 1627 } else {
d03ef511 1628 target_ulong mask;
a7812ae4
PB
1629 TCGv t1;
1630 TCGv t0 = tcg_temp_new();
54843a58 1631#if defined(TARGET_PPC64)
6ea7b35c
TM
1632 tcg_gen_deposit_i64(t0, cpu_gpr[rS(ctx->opcode)],
1633 cpu_gpr[rS(ctx->opcode)], 32, 32);
1634 tcg_gen_rotli_i64(t0, t0, sh);
54843a58
AJ
1635#else
1636 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1637#endif
76a66253 1638#if defined(TARGET_PPC64)
d03ef511
AJ
1639 mb += 32;
1640 me += 32;
76a66253 1641#endif
d03ef511 1642 mask = MASK(mb, me);
a7812ae4 1643 t1 = tcg_temp_new();
d03ef511
AJ
1644 tcg_gen_andi_tl(t0, t0, mask);
1645 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1646 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1647 tcg_temp_free(t0);
1648 tcg_temp_free(t1);
1649 }
76a66253 1650 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1651 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1652}
99e300ef 1653
54623277 1654/* rlwinm & rlwinm. */
99e300ef 1655static void gen_rlwinm(DisasContext *ctx)
79aceca5
FB
1656{
1657 uint32_t mb, me, sh;
3b46e624 1658
79aceca5
FB
1659 sh = SH(ctx->opcode);
1660 mb = MB(ctx->opcode);
1661 me = ME(ctx->opcode);
d03ef511
AJ
1662
1663 if (likely(mb == 0 && me == (31 - sh))) {
1664 if (likely(sh == 0)) {
1665 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1666 } else {
a7812ae4 1667 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1668 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1669 tcg_gen_shli_tl(t0, t0, sh);
1670 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1671 tcg_temp_free(t0);
79aceca5 1672 }
d03ef511 1673 } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
a7812ae4 1674 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1675 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1676 tcg_gen_shri_tl(t0, t0, mb);
1677 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1678 tcg_temp_free(t0);
8979c2f6
TM
1679 } else if (likely(mb == 0 && me == 31)) {
1680 TCGv_i32 t0 = tcg_temp_new_i32();
1681 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rS(ctx->opcode)]);
1682 tcg_gen_rotli_i32(t0, t0, sh);
1683 tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t0);
1684 tcg_temp_free_i32(t0);
d03ef511 1685 } else {
a7812ae4 1686 TCGv t0 = tcg_temp_new();
54843a58 1687#if defined(TARGET_PPC64)
a7f23d0f
TM
1688 tcg_gen_deposit_i64(t0, cpu_gpr[rS(ctx->opcode)],
1689 cpu_gpr[rS(ctx->opcode)], 32, 32);
1690 tcg_gen_rotli_i64(t0, t0, sh);
54843a58
AJ
1691#else
1692 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1693#endif
76a66253 1694#if defined(TARGET_PPC64)
d03ef511
AJ
1695 mb += 32;
1696 me += 32;
76a66253 1697#endif
d03ef511
AJ
1698 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1699 tcg_temp_free(t0);
1700 }
76a66253 1701 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1702 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1703}
99e300ef 1704
54623277 1705/* rlwnm & rlwnm. */
99e300ef 1706static void gen_rlwnm(DisasContext *ctx)
79aceca5
FB
1707{
1708 uint32_t mb, me;
79aceca5
FB
1709 mb = MB(ctx->opcode);
1710 me = ME(ctx->opcode);
57fca134
TM
1711
1712 if (likely(mb == 0 && me == 31)) {
1713 TCGv_i32 t0, t1;
1714 t0 = tcg_temp_new_i32();
1715 t1 = tcg_temp_new_i32();
1716 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);
1717 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1718 tcg_gen_andi_i32(t0, t0, 0x1f);
1719 tcg_gen_rotl_i32(t1, t1, t0);
1720 tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t1);
1721 tcg_temp_free_i32(t0);
1722 tcg_temp_free_i32(t1);
1723 } else {
1724 TCGv t0;
54843a58 1725#if defined(TARGET_PPC64)
57fca134 1726 TCGv t1;
54843a58 1727#endif
57fca134
TM
1728
1729 t0 = tcg_temp_new();
1730 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
76a66253 1731#if defined(TARGET_PPC64)
57fca134
TM
1732 t1 = tcg_temp_new_i64();
1733 tcg_gen_deposit_i64(t1, cpu_gpr[rS(ctx->opcode)],
1734 cpu_gpr[rS(ctx->opcode)], 32, 32);
1735 tcg_gen_rotl_i64(t0, t1, t0);
1736 tcg_temp_free_i64(t1);
1737#else
1738 tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
76a66253 1739#endif
57fca134 1740 if (unlikely(mb != 0 || me != 31)) {
1c0a150f 1741#if defined(TARGET_PPC64)
57fca134
TM
1742 mb += 32;
1743 me += 32;
1c0a150f 1744#endif
57fca134
TM
1745 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1746 } else {
1747 tcg_gen_andi_tl(t0, t0, MASK(32, 63));
1748 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1749 }
1750 tcg_temp_free(t0);
79aceca5 1751 }
76a66253 1752 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1753 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5
FB
1754}
1755
d9bce9d9
JM
1756#if defined(TARGET_PPC64)
1757#define GEN_PPC64_R2(name, opc1, opc2) \
e8eaa2c0 1758static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1759{ \
1760 gen_##name(ctx, 0); \
1761} \
e8eaa2c0
BS
1762 \
1763static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1764{ \
1765 gen_##name(ctx, 1); \
1766}
1767#define GEN_PPC64_R4(name, opc1, opc2) \
e8eaa2c0 1768static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1769{ \
1770 gen_##name(ctx, 0, 0); \
1771} \
e8eaa2c0
BS
1772 \
1773static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1774{ \
1775 gen_##name(ctx, 0, 1); \
1776} \
e8eaa2c0
BS
1777 \
1778static void glue(gen_, name##2)(DisasContext *ctx) \
d9bce9d9
JM
1779{ \
1780 gen_##name(ctx, 1, 0); \
1781} \
e8eaa2c0
BS
1782 \
1783static void glue(gen_, name##3)(DisasContext *ctx) \
d9bce9d9
JM
1784{ \
1785 gen_##name(ctx, 1, 1); \
1786}
51789c41 1787
636aa200
BS
1788static inline void gen_rldinm(DisasContext *ctx, uint32_t mb, uint32_t me,
1789 uint32_t sh)
51789c41 1790{
d03ef511
AJ
1791 if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
1792 tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1793 } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
1794 tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
1795 } else {
a7812ae4 1796 TCGv t0 = tcg_temp_new();
54843a58 1797 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
d03ef511 1798 if (likely(mb == 0 && me == 63)) {
54843a58 1799 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
d03ef511
AJ
1800 } else {
1801 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
51789c41 1802 }
d03ef511 1803 tcg_temp_free(t0);
51789c41 1804 }
51789c41 1805 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1806 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
51789c41 1807}
d9bce9d9 1808/* rldicl - rldicl. */
636aa200 1809static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1810{
51789c41 1811 uint32_t sh, mb;
d9bce9d9 1812
9d53c753
JM
1813 sh = SH(ctx->opcode) | (shn << 5);
1814 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1815 gen_rldinm(ctx, mb, 63, sh);
d9bce9d9 1816}
51789c41 1817GEN_PPC64_R4(rldicl, 0x1E, 0x00);
d9bce9d9 1818/* rldicr - rldicr. */
636aa200 1819static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
d9bce9d9 1820{
51789c41 1821 uint32_t sh, me;
d9bce9d9 1822
9d53c753
JM
1823 sh = SH(ctx->opcode) | (shn << 5);
1824 me = MB(ctx->opcode) | (men << 5);
51789c41 1825 gen_rldinm(ctx, 0, me, sh);
d9bce9d9 1826}
51789c41 1827GEN_PPC64_R4(rldicr, 0x1E, 0x02);
d9bce9d9 1828/* rldic - rldic. */
636aa200 1829static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1830{
51789c41 1831 uint32_t sh, mb;
d9bce9d9 1832
9d53c753
JM
1833 sh = SH(ctx->opcode) | (shn << 5);
1834 mb = MB(ctx->opcode) | (mbn << 5);
51789c41
JM
1835 gen_rldinm(ctx, mb, 63 - sh, sh);
1836}
1837GEN_PPC64_R4(rldic, 0x1E, 0x04);
1838
636aa200 1839static inline void gen_rldnm(DisasContext *ctx, uint32_t mb, uint32_t me)
51789c41 1840{
54843a58 1841 TCGv t0;
d03ef511 1842
a7812ae4 1843 t0 = tcg_temp_new();
d03ef511 1844 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
54843a58 1845 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
51789c41 1846 if (unlikely(mb != 0 || me != 63)) {
54843a58
AJ
1847 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1848 } else {
1849 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1850 }
1851 tcg_temp_free(t0);
51789c41 1852 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1853 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1854}
51789c41 1855
d9bce9d9 1856/* rldcl - rldcl. */
636aa200 1857static inline void gen_rldcl(DisasContext *ctx, int mbn)
d9bce9d9 1858{
51789c41 1859 uint32_t mb;
d9bce9d9 1860
9d53c753 1861 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1862 gen_rldnm(ctx, mb, 63);
d9bce9d9 1863}
36081602 1864GEN_PPC64_R2(rldcl, 0x1E, 0x08);
d9bce9d9 1865/* rldcr - rldcr. */
636aa200 1866static inline void gen_rldcr(DisasContext *ctx, int men)
d9bce9d9 1867{
51789c41 1868 uint32_t me;
d9bce9d9 1869
9d53c753 1870 me = MB(ctx->opcode) | (men << 5);
51789c41 1871 gen_rldnm(ctx, 0, me);
d9bce9d9 1872}
36081602 1873GEN_PPC64_R2(rldcr, 0x1E, 0x09);
d9bce9d9 1874/* rldimi - rldimi. */
636aa200 1875static inline void gen_rldimi(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1876{
271a916e 1877 uint32_t sh, mb, me;
d9bce9d9 1878
9d53c753
JM
1879 sh = SH(ctx->opcode) | (shn << 5);
1880 mb = MB(ctx->opcode) | (mbn << 5);
271a916e 1881 me = 63 - sh;
d03ef511
AJ
1882 if (unlikely(sh == 0 && mb == 0)) {
1883 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1884 } else {
1885 TCGv t0, t1;
1886 target_ulong mask;
1887
a7812ae4 1888 t0 = tcg_temp_new();
54843a58 1889 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
a7812ae4 1890 t1 = tcg_temp_new();
d03ef511
AJ
1891 mask = MASK(mb, me);
1892 tcg_gen_andi_tl(t0, t0, mask);
1893 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1894 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1895 tcg_temp_free(t0);
1896 tcg_temp_free(t1);
51789c41 1897 }
51789c41 1898 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1899 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1900}
36081602 1901GEN_PPC64_R4(rldimi, 0x1E, 0x06);
d9bce9d9
JM
1902#endif
1903
79aceca5 1904/*** Integer shift ***/
99e300ef 1905
54623277 1906/* slw & slw. */
99e300ef 1907static void gen_slw(DisasContext *ctx)
26d67362 1908{
7fd6bf7d 1909 TCGv t0, t1;
26d67362 1910
7fd6bf7d
AJ
1911 t0 = tcg_temp_new();
1912 /* AND rS with a mask that is 0 when rB >= 0x20 */
1913#if defined(TARGET_PPC64)
1914 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1915 tcg_gen_sari_tl(t0, t0, 0x3f);
1916#else
1917 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1918 tcg_gen_sari_tl(t0, t0, 0x1f);
1919#endif
1920 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1921 t1 = tcg_temp_new();
1922 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1923 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1924 tcg_temp_free(t1);
fea0c503 1925 tcg_temp_free(t0);
7fd6bf7d 1926 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
26d67362
AJ
1927 if (unlikely(Rc(ctx->opcode) != 0))
1928 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1929}
99e300ef 1930
54623277 1931/* sraw & sraw. */
99e300ef 1932static void gen_sraw(DisasContext *ctx)
26d67362 1933{
d15f74fb 1934 gen_helper_sraw(cpu_gpr[rA(ctx->opcode)], cpu_env,
a7812ae4 1935 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1936 if (unlikely(Rc(ctx->opcode) != 0))
1937 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1938}
99e300ef 1939
54623277 1940/* srawi & srawi. */
99e300ef 1941static void gen_srawi(DisasContext *ctx)
79aceca5 1942{
26d67362 1943 int sh = SH(ctx->opcode);
ba4af3e4
RH
1944 TCGv dst = cpu_gpr[rA(ctx->opcode)];
1945 TCGv src = cpu_gpr[rS(ctx->opcode)];
1946 if (sh == 0) {
34a0fad1 1947 tcg_gen_ext32s_tl(dst, src);
da91a00f 1948 tcg_gen_movi_tl(cpu_ca, 0);
26d67362 1949 } else {
ba4af3e4
RH
1950 TCGv t0;
1951 tcg_gen_ext32s_tl(dst, src);
1952 tcg_gen_andi_tl(cpu_ca, dst, (1ULL << sh) - 1);
1953 t0 = tcg_temp_new();
1954 tcg_gen_sari_tl(t0, dst, TARGET_LONG_BITS - 1);
1955 tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
1956 tcg_temp_free(t0);
1957 tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
1958 tcg_gen_sari_tl(dst, dst, sh);
1959 }
1960 if (unlikely(Rc(ctx->opcode) != 0)) {
1961 gen_set_Rc0(ctx, dst);
d9bce9d9 1962 }
79aceca5 1963}
99e300ef 1964
54623277 1965/* srw & srw. */
99e300ef 1966static void gen_srw(DisasContext *ctx)
26d67362 1967{
fea0c503 1968 TCGv t0, t1;
d9bce9d9 1969
7fd6bf7d
AJ
1970 t0 = tcg_temp_new();
1971 /* AND rS with a mask that is 0 when rB >= 0x20 */
1972#if defined(TARGET_PPC64)
1973 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1974 tcg_gen_sari_tl(t0, t0, 0x3f);
1975#else
1976 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1977 tcg_gen_sari_tl(t0, t0, 0x1f);
1978#endif
1979 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1980 tcg_gen_ext32u_tl(t0, t0);
a7812ae4 1981 t1 = tcg_temp_new();
7fd6bf7d
AJ
1982 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1983 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
fea0c503 1984 tcg_temp_free(t1);
fea0c503 1985 tcg_temp_free(t0);
26d67362
AJ
1986 if (unlikely(Rc(ctx->opcode) != 0))
1987 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1988}
54623277 1989
d9bce9d9
JM
1990#if defined(TARGET_PPC64)
1991/* sld & sld. */
99e300ef 1992static void gen_sld(DisasContext *ctx)
26d67362 1993{
7fd6bf7d 1994 TCGv t0, t1;
26d67362 1995
7fd6bf7d
AJ
1996 t0 = tcg_temp_new();
1997 /* AND rS with a mask that is 0 when rB >= 0x40 */
1998 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
1999 tcg_gen_sari_tl(t0, t0, 0x3f);
2000 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2001 t1 = tcg_temp_new();
2002 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2003 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2004 tcg_temp_free(t1);
fea0c503 2005 tcg_temp_free(t0);
26d67362
AJ
2006 if (unlikely(Rc(ctx->opcode) != 0))
2007 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2008}
99e300ef 2009
54623277 2010/* srad & srad. */
99e300ef 2011static void gen_srad(DisasContext *ctx)
26d67362 2012{
d15f74fb 2013 gen_helper_srad(cpu_gpr[rA(ctx->opcode)], cpu_env,
a7812ae4 2014 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
2015 if (unlikely(Rc(ctx->opcode) != 0))
2016 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2017}
d9bce9d9 2018/* sradi & sradi. */
636aa200 2019static inline void gen_sradi(DisasContext *ctx, int n)
d9bce9d9 2020{
26d67362 2021 int sh = SH(ctx->opcode) + (n << 5);
ba4af3e4
RH
2022 TCGv dst = cpu_gpr[rA(ctx->opcode)];
2023 TCGv src = cpu_gpr[rS(ctx->opcode)];
2024 if (sh == 0) {
2025 tcg_gen_mov_tl(dst, src);
da91a00f 2026 tcg_gen_movi_tl(cpu_ca, 0);
26d67362 2027 } else {
ba4af3e4
RH
2028 TCGv t0;
2029 tcg_gen_andi_tl(cpu_ca, src, (1ULL << sh) - 1);
2030 t0 = tcg_temp_new();
2031 tcg_gen_sari_tl(t0, src, TARGET_LONG_BITS - 1);
2032 tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
2033 tcg_temp_free(t0);
2034 tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
2035 tcg_gen_sari_tl(dst, src, sh);
2036 }
2037 if (unlikely(Rc(ctx->opcode) != 0)) {
2038 gen_set_Rc0(ctx, dst);
d9bce9d9 2039 }
d9bce9d9 2040}
e8eaa2c0
BS
2041
2042static void gen_sradi0(DisasContext *ctx)
d9bce9d9
JM
2043{
2044 gen_sradi(ctx, 0);
2045}
e8eaa2c0
BS
2046
2047static void gen_sradi1(DisasContext *ctx)
d9bce9d9
JM
2048{
2049 gen_sradi(ctx, 1);
2050}
99e300ef 2051
54623277 2052/* srd & srd. */
99e300ef 2053static void gen_srd(DisasContext *ctx)
26d67362 2054{
7fd6bf7d 2055 TCGv t0, t1;
26d67362 2056
7fd6bf7d
AJ
2057 t0 = tcg_temp_new();
2058 /* AND rS with a mask that is 0 when rB >= 0x40 */
2059 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2060 tcg_gen_sari_tl(t0, t0, 0x3f);
2061 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2062 t1 = tcg_temp_new();
2063 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2064 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2065 tcg_temp_free(t1);
fea0c503 2066 tcg_temp_free(t0);
26d67362
AJ
2067 if (unlikely(Rc(ctx->opcode) != 0))
2068 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2069}
d9bce9d9 2070#endif
79aceca5 2071
4814f2d1
TM
2072#if defined(TARGET_PPC64)
2073static void gen_set_cr1_from_fpscr(DisasContext *ctx)
2074{
2075 TCGv_i32 tmp = tcg_temp_new_i32();
2076 tcg_gen_trunc_tl_i32(tmp, cpu_fpscr);
2077 tcg_gen_shri_i32(cpu_crf[1], tmp, 28);
2078 tcg_temp_free_i32(tmp);
2079}
2080#else
2081static void gen_set_cr1_from_fpscr(DisasContext *ctx)
2082{
2083 tcg_gen_shri_tl(cpu_crf[1], cpu_fpscr, 28);
2084}
2085#endif
2086
79aceca5 2087/*** Floating-Point arithmetic ***/
7c58044c 2088#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
99e300ef 2089static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2090{ \
76a66253 2091 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2092 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2093 return; \
2094 } \
eb44b959
AJ
2095 /* NIP cannot be restored if the memory exception comes from an helper */ \
2096 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2097 gen_reset_fpstatus(); \
8e703949
BS
2098 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2099 cpu_fpr[rA(ctx->opcode)], \
af12906f 2100 cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 2101 if (isfloat) { \
8e703949
BS
2102 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2103 cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2104 } \
7d45556e
TM
2105 if (set_fprf) { \
2106 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]); \
2107 } \
00e6fd3e
TM
2108 if (unlikely(Rc(ctx->opcode) != 0)) { \
2109 gen_set_cr1_from_fpscr(ctx); \
2110 } \
9a64fbe4
FB
2111}
2112
7c58044c
JM
2113#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
2114_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type); \
2115_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
9a64fbe4 2116
7c58044c 2117#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2118static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2119{ \
76a66253 2120 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2121 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2122 return; \
2123 } \
eb44b959
AJ
2124 /* NIP cannot be restored if the memory exception comes from an helper */ \
2125 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2126 gen_reset_fpstatus(); \
8e703949
BS
2127 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2128 cpu_fpr[rA(ctx->opcode)], \
af12906f 2129 cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 2130 if (isfloat) { \
8e703949
BS
2131 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2132 cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2133 } \
7d45556e
TM
2134 if (set_fprf) { \
2135 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]); \
2136 } \
00e6fd3e
TM
2137 if (unlikely(Rc(ctx->opcode) != 0)) { \
2138 gen_set_cr1_from_fpscr(ctx); \
2139 } \
9a64fbe4 2140}
7c58044c
JM
2141#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
2142_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2143_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2144
7c58044c 2145#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2146static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2147{ \
76a66253 2148 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2149 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2150 return; \
2151 } \
eb44b959
AJ
2152 /* NIP cannot be restored if the memory exception comes from an helper */ \
2153 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2154 gen_reset_fpstatus(); \
8e703949
BS
2155 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2156 cpu_fpr[rA(ctx->opcode)], \
2157 cpu_fpr[rC(ctx->opcode)]); \
4ecc3190 2158 if (isfloat) { \
8e703949
BS
2159 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2160 cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2161 } \
7d45556e
TM
2162 if (set_fprf) { \
2163 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]); \
2164 } \
00e6fd3e
TM
2165 if (unlikely(Rc(ctx->opcode) != 0)) { \
2166 gen_set_cr1_from_fpscr(ctx); \
2167 } \
9a64fbe4 2168}
7c58044c
JM
2169#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
2170_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2171_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2172
7c58044c 2173#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
99e300ef 2174static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2175{ \
76a66253 2176 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2177 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2178 return; \
2179 } \
eb44b959
AJ
2180 /* NIP cannot be restored if the memory exception comes from an helper */ \
2181 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2182 gen_reset_fpstatus(); \
8e703949
BS
2183 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2184 cpu_fpr[rB(ctx->opcode)]); \
7d45556e
TM
2185 if (set_fprf) { \
2186 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]); \
2187 } \
00e6fd3e
TM
2188 if (unlikely(Rc(ctx->opcode) != 0)) { \
2189 gen_set_cr1_from_fpscr(ctx); \
2190 } \
79aceca5
FB
2191}
2192
7c58044c 2193#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
99e300ef 2194static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2195{ \
76a66253 2196 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2197 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2198 return; \
2199 } \
eb44b959
AJ
2200 /* NIP cannot be restored if the memory exception comes from an helper */ \
2201 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2202 gen_reset_fpstatus(); \
8e703949
BS
2203 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_env, \
2204 cpu_fpr[rB(ctx->opcode)]); \
7d45556e
TM
2205 if (set_fprf) { \
2206 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]); \
2207 } \
00e6fd3e
TM
2208 if (unlikely(Rc(ctx->opcode) != 0)) { \
2209 gen_set_cr1_from_fpscr(ctx); \
2210 } \
79aceca5
FB
2211}
2212
9a64fbe4 2213/* fadd - fadds */
7c58044c 2214GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2215/* fdiv - fdivs */
7c58044c 2216GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2217/* fmul - fmuls */
7c58044c 2218GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
79aceca5 2219
d7e4b87e 2220/* fre */
7c58044c 2221GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
d7e4b87e 2222
a750fc0b 2223/* fres */
7c58044c 2224GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
79aceca5 2225
a750fc0b 2226/* frsqrte */
7c58044c
JM
2227GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);
2228
2229/* frsqrtes */
99e300ef 2230static void gen_frsqrtes(DisasContext *ctx)
7c58044c 2231{
af12906f 2232 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2233 gen_exception(ctx, POWERPC_EXCP_FPU);
af12906f
AJ
2234 return;
2235 }
eb44b959
AJ
2236 /* NIP cannot be restored if the memory exception comes from an helper */
2237 gen_update_nip(ctx, ctx->nip - 4);
af12906f 2238 gen_reset_fpstatus();
8e703949
BS
2239 gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_env,
2240 cpu_fpr[rB(ctx->opcode)]);
2241 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_env,
2242 cpu_fpr[rD(ctx->opcode)]);
7d45556e 2243 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]);
00e6fd3e
TM
2244 if (unlikely(Rc(ctx->opcode) != 0)) {
2245 gen_set_cr1_from_fpscr(ctx);
2246 }
7c58044c 2247}
79aceca5 2248
a750fc0b 2249/* fsel */
7c58044c 2250_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
4ecc3190 2251/* fsub - fsubs */
7c58044c 2252GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
79aceca5 2253/* Optional: */
99e300ef 2254
54623277 2255/* fsqrt */
99e300ef 2256static void gen_fsqrt(DisasContext *ctx)
c7d344af 2257{
76a66253 2258 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2259 gen_exception(ctx, POWERPC_EXCP_FPU);
c7d344af
FB
2260 return;
2261 }
eb44b959
AJ
2262 /* NIP cannot be restored if the memory exception comes from an helper */
2263 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2264 gen_reset_fpstatus();
8e703949
BS
2265 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_env,
2266 cpu_fpr[rB(ctx->opcode)]);
7d45556e 2267 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]);
00e6fd3e
TM
2268 if (unlikely(Rc(ctx->opcode) != 0)) {
2269 gen_set_cr1_from_fpscr(ctx);
2270 }
c7d344af 2271}
79aceca5 2272
99e300ef 2273static void gen_fsqrts(DisasContext *ctx)
79aceca5 2274{
76a66253 2275 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2276 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2277 return;
2278 }
eb44b959
AJ
2279 /* NIP cannot be restored if the memory exception comes from an helper */
2280 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2281 gen_reset_fpstatus();
8e703949
BS
2282 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_env,
2283 cpu_fpr[rB(ctx->opcode)]);
2284 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_env,
2285 cpu_fpr[rD(ctx->opcode)]);
7d45556e 2286 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)]);
00e6fd3e
TM
2287 if (unlikely(Rc(ctx->opcode) != 0)) {
2288 gen_set_cr1_from_fpscr(ctx);
2289 }
79aceca5
FB
2290}
2291
2292/*** Floating-Point multiply-and-add ***/
4ecc3190 2293/* fmadd - fmadds */
7c58044c 2294GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
4ecc3190 2295/* fmsub - fmsubs */
7c58044c 2296GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
4ecc3190 2297/* fnmadd - fnmadds */
7c58044c 2298GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
4ecc3190 2299/* fnmsub - fnmsubs */
7c58044c 2300GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
79aceca5
FB
2301
2302/*** Floating-Point round & convert ***/
2303/* fctiw */
7c58044c 2304GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
fab7fe42
TM
2305/* fctiwu */
2306GEN_FLOAT_B(ctiwu, 0x0E, 0x04, 0, PPC2_FP_CVT_ISA206);
79aceca5 2307/* fctiwz */
7c58044c 2308GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
fab7fe42
TM
2309/* fctiwuz */
2310GEN_FLOAT_B(ctiwuz, 0x0F, 0x04, 0, PPC2_FP_CVT_ISA206);
79aceca5 2311/* frsp */
7c58044c 2312GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
426613db 2313/* fcfid */
4171853c 2314GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC2_FP_CVT_S64);
28288b48
TM
2315/* fcfids */
2316GEN_FLOAT_B(cfids, 0x0E, 0x1A, 0, PPC2_FP_CVT_ISA206);
2317/* fcfidu */
2318GEN_FLOAT_B(cfidu, 0x0E, 0x1E, 0, PPC2_FP_CVT_ISA206);
2319/* fcfidus */
2320GEN_FLOAT_B(cfidus, 0x0E, 0x1E, 0, PPC2_FP_CVT_ISA206);
426613db 2321/* fctid */
4171853c 2322GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC2_FP_CVT_S64);
fab7fe42
TM
2323/* fctidu */
2324GEN_FLOAT_B(ctidu, 0x0E, 0x1D, 0, PPC2_FP_CVT_ISA206);
426613db 2325/* fctidz */
4171853c 2326GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC2_FP_CVT_S64);
fab7fe42
TM
2327/* fctidu */
2328GEN_FLOAT_B(ctiduz, 0x0F, 0x1D, 0, PPC2_FP_CVT_ISA206);
79aceca5 2329
d7e4b87e 2330/* frin */
7c58044c 2331GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
d7e4b87e 2332/* friz */
7c58044c 2333GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
d7e4b87e 2334/* frip */
7c58044c 2335GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
d7e4b87e 2336/* frim */
7c58044c 2337GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
d7e4b87e 2338
da29cb7b
TM
2339static void gen_ftdiv(DisasContext *ctx)
2340{
2341 if (unlikely(!ctx->fpu_enabled)) {
2342 gen_exception(ctx, POWERPC_EXCP_FPU);
2343 return;
2344 }
2345 gen_helper_ftdiv(cpu_crf[crfD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],
2346 cpu_fpr[rB(ctx->opcode)]);
2347}
2348
6d41d146
TM
2349static void gen_ftsqrt(DisasContext *ctx)
2350{
2351 if (unlikely(!ctx->fpu_enabled)) {
2352 gen_exception(ctx, POWERPC_EXCP_FPU);
2353 return;
2354 }
2355 gen_helper_ftsqrt(cpu_crf[crfD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2356}
2357
da29cb7b
TM
2358
2359
79aceca5 2360/*** Floating-Point compare ***/
99e300ef 2361
54623277 2362/* fcmpo */
99e300ef 2363static void gen_fcmpo(DisasContext *ctx)
79aceca5 2364{
330c483b 2365 TCGv_i32 crf;
76a66253 2366 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2367 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2368 return;
2369 }
eb44b959
AJ
2370 /* NIP cannot be restored if the memory exception comes from an helper */
2371 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2372 gen_reset_fpstatus();
9a819377 2373 crf = tcg_const_i32(crfD(ctx->opcode));
8e703949
BS
2374 gen_helper_fcmpo(cpu_env, cpu_fpr[rA(ctx->opcode)],
2375 cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2376 tcg_temp_free_i32(crf);
8e703949 2377 gen_helper_float_check_status(cpu_env);
79aceca5
FB
2378}
2379
2380/* fcmpu */
99e300ef 2381static void gen_fcmpu(DisasContext *ctx)
79aceca5 2382{
330c483b 2383 TCGv_i32 crf;
76a66253 2384 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2385 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2386 return;
2387 }
eb44b959
AJ
2388 /* NIP cannot be restored if the memory exception comes from an helper */
2389 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2390 gen_reset_fpstatus();
9a819377 2391 crf = tcg_const_i32(crfD(ctx->opcode));
8e703949
BS
2392 gen_helper_fcmpu(cpu_env, cpu_fpr[rA(ctx->opcode)],
2393 cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2394 tcg_temp_free_i32(crf);
8e703949 2395 gen_helper_float_check_status(cpu_env);
79aceca5
FB
2396}
2397
9a64fbe4
FB
2398/*** Floating-point move ***/
2399/* fabs */
7c58044c 2400/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
bf45a2e6
AJ
2401static void gen_fabs(DisasContext *ctx)
2402{
2403 if (unlikely(!ctx->fpu_enabled)) {
2404 gen_exception(ctx, POWERPC_EXCP_FPU);
2405 return;
2406 }
2407 tcg_gen_andi_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)],
2408 ~(1ULL << 63));
4814f2d1
TM
2409 if (unlikely(Rc(ctx->opcode))) {
2410 gen_set_cr1_from_fpscr(ctx);
2411 }
bf45a2e6 2412}
9a64fbe4
FB
2413
2414/* fmr - fmr. */
7c58044c 2415/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
99e300ef 2416static void gen_fmr(DisasContext *ctx)
9a64fbe4 2417{
76a66253 2418 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2419 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2420 return;
2421 }
af12906f 2422 tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
4814f2d1
TM
2423 if (unlikely(Rc(ctx->opcode))) {
2424 gen_set_cr1_from_fpscr(ctx);
2425 }
9a64fbe4
FB
2426}
2427
2428/* fnabs */
7c58044c 2429/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
bf45a2e6
AJ
2430static void gen_fnabs(DisasContext *ctx)
2431{
2432 if (unlikely(!ctx->fpu_enabled)) {
2433 gen_exception(ctx, POWERPC_EXCP_FPU);
2434 return;
2435 }
2436 tcg_gen_ori_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)],
2437 1ULL << 63);
4814f2d1
TM
2438 if (unlikely(Rc(ctx->opcode))) {
2439 gen_set_cr1_from_fpscr(ctx);
2440 }
bf45a2e6
AJ
2441}
2442
9a64fbe4 2443/* fneg */
7c58044c 2444/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
bf45a2e6
AJ
2445static void gen_fneg(DisasContext *ctx)
2446{
2447 if (unlikely(!ctx->fpu_enabled)) {
2448 gen_exception(ctx, POWERPC_EXCP_FPU);
2449 return;
2450 }
2451 tcg_gen_xori_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)],
2452 1ULL << 63);
4814f2d1
TM
2453 if (unlikely(Rc(ctx->opcode))) {
2454 gen_set_cr1_from_fpscr(ctx);
2455 }
bf45a2e6 2456}
9a64fbe4 2457
f0332888
AJ
2458/* fcpsgn: PowerPC 2.05 specification */
2459/* XXX: beware that fcpsgn never checks for NaNs nor update FPSCR */
2460static void gen_fcpsgn(DisasContext *ctx)
2461{
2462 if (unlikely(!ctx->fpu_enabled)) {
2463 gen_exception(ctx, POWERPC_EXCP_FPU);
2464 return;
2465 }
2466 tcg_gen_deposit_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],
2467 cpu_fpr[rB(ctx->opcode)], 0, 63);
4814f2d1
TM
2468 if (unlikely(Rc(ctx->opcode))) {
2469 gen_set_cr1_from_fpscr(ctx);
2470 }
f0332888
AJ
2471}
2472
097ec5d8
TM
2473static void gen_fmrgew(DisasContext *ctx)
2474{
2475 TCGv_i64 b0;
2476 if (unlikely(!ctx->fpu_enabled)) {
2477 gen_exception(ctx, POWERPC_EXCP_FPU);
2478 return;
2479 }
2480 b0 = tcg_temp_new_i64();
2481 tcg_gen_shri_i64(b0, cpu_fpr[rB(ctx->opcode)], 32);
2482 tcg_gen_deposit_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],
2483 b0, 0, 32);
2484 tcg_temp_free_i64(b0);
2485}
2486
2487static void gen_fmrgow(DisasContext *ctx)
2488{
2489 if (unlikely(!ctx->fpu_enabled)) {
2490 gen_exception(ctx, POWERPC_EXCP_FPU);
2491 return;
2492 }
2493 tcg_gen_deposit_i64(cpu_fpr[rD(ctx->opcode)],
2494 cpu_fpr[rB(ctx->opcode)],
2495 cpu_fpr[rA(ctx->opcode)],
2496 32, 32);
2497}
2498
79aceca5 2499/*** Floating-Point status & ctrl register ***/
99e300ef 2500
54623277 2501/* mcrfs */
99e300ef 2502static void gen_mcrfs(DisasContext *ctx)
79aceca5 2503{
30304420 2504 TCGv tmp = tcg_temp_new();
d1277156
JC
2505 TCGv_i32 tmask;
2506 TCGv_i64 tnew_fpscr = tcg_temp_new_i64();
7c58044c 2507 int bfa;
d1277156
JC
2508 int nibble;
2509 int shift;
7c58044c 2510
76a66253 2511 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2512 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2513 return;
2514 }
d1277156
JC
2515 bfa = crfS(ctx->opcode);
2516 nibble = 7 - bfa;
2517 shift = 4 * nibble;
2518 tcg_gen_shri_tl(tmp, cpu_fpscr, shift);
30304420 2519 tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], tmp);
e1571908 2520 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
d1277156
JC
2521 tcg_temp_free(tmp);
2522 tcg_gen_extu_tl_i64(tnew_fpscr, cpu_fpscr);
2523 /* Only the exception bits (including FX) should be cleared if read */
2524 tcg_gen_andi_i64(tnew_fpscr, tnew_fpscr, ~((0xF << shift) & FP_EX_CLEAR_BITS));
2525 /* FEX and VX need to be updated, so don't set fpscr directly */
2526 tmask = tcg_const_i32(1 << nibble);
2527 gen_helper_store_fpscr(cpu_env, tnew_fpscr, tmask);
2528 tcg_temp_free_i32(tmask);
2529 tcg_temp_free_i64(tnew_fpscr);
79aceca5
FB
2530}
2531
2532/* mffs */
99e300ef 2533static void gen_mffs(DisasContext *ctx)
79aceca5 2534{
76a66253 2535 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2536 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2537 return;
2538 }
7c58044c 2539 gen_reset_fpstatus();
30304420 2540 tcg_gen_extu_tl_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
14ba79c7
TM
2541 if (unlikely(Rc(ctx->opcode))) {
2542 gen_set_cr1_from_fpscr(ctx);
2543 }
79aceca5
FB
2544}
2545
2546/* mtfsb0 */
99e300ef 2547static void gen_mtfsb0(DisasContext *ctx)
79aceca5 2548{
fb0eaffc 2549 uint8_t crb;
3b46e624 2550
76a66253 2551 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2552 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2553 return;
2554 }
6e35d524 2555 crb = 31 - crbD(ctx->opcode);
7c58044c 2556 gen_reset_fpstatus();
6e35d524 2557 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX)) {
eb44b959
AJ
2558 TCGv_i32 t0;
2559 /* NIP cannot be restored if the memory exception comes from an helper */
2560 gen_update_nip(ctx, ctx->nip - 4);
2561 t0 = tcg_const_i32(crb);
8e703949 2562 gen_helper_fpscr_clrbit(cpu_env, t0);
6e35d524
AJ
2563 tcg_temp_free_i32(t0);
2564 }
7c58044c 2565 if (unlikely(Rc(ctx->opcode) != 0)) {
30304420
DG
2566 tcg_gen_trunc_tl_i32(cpu_crf[1], cpu_fpscr);
2567 tcg_gen_shri_i32(cpu_crf[1], cpu_crf[1], FPSCR_OX);
7c58044c 2568 }
79aceca5
FB
2569}
2570
2571/* mtfsb1 */
99e300ef 2572static void gen_mtfsb1(DisasContext *ctx)
79aceca5 2573{
fb0eaffc 2574 uint8_t crb;
3b46e624 2575
76a66253 2576 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2577 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2578 return;
2579 }
6e35d524 2580 crb = 31 - crbD(ctx->opcode);
7c58044c
JM
2581 gen_reset_fpstatus();
2582 /* XXX: we pretend we can only do IEEE floating-point computations */
af12906f 2583 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
eb44b959
AJ
2584 TCGv_i32 t0;
2585 /* NIP cannot be restored if the memory exception comes from an helper */
2586 gen_update_nip(ctx, ctx->nip - 4);
2587 t0 = tcg_const_i32(crb);
8e703949 2588 gen_helper_fpscr_setbit(cpu_env, t0);
0f2f39c2 2589 tcg_temp_free_i32(t0);
af12906f 2590 }
7c58044c 2591 if (unlikely(Rc(ctx->opcode) != 0)) {
30304420
DG
2592 tcg_gen_trunc_tl_i32(cpu_crf[1], cpu_fpscr);
2593 tcg_gen_shri_i32(cpu_crf[1], cpu_crf[1], FPSCR_OX);
7c58044c
JM
2594 }
2595 /* We can raise a differed exception */
8e703949 2596 gen_helper_float_check_status(cpu_env);
79aceca5
FB
2597}
2598
2599/* mtfsf */
99e300ef 2600static void gen_mtfsf(DisasContext *ctx)
79aceca5 2601{
0f2f39c2 2602 TCGv_i32 t0;
7d08d856 2603 int flm, l, w;
af12906f 2604
76a66253 2605 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2606 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2607 return;
2608 }
7d08d856
AJ
2609 flm = FPFLM(ctx->opcode);
2610 l = FPL(ctx->opcode);
2611 w = FPW(ctx->opcode);
2612 if (unlikely(w & !(ctx->insns_flags2 & PPC2_ISA205))) {
2613 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
2614 return;
2615 }
eb44b959
AJ
2616 /* NIP cannot be restored if the memory exception comes from an helper */
2617 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2618 gen_reset_fpstatus();
7d08d856
AJ
2619 if (l) {
2620 t0 = tcg_const_i32((ctx->insns_flags2 & PPC2_ISA205) ? 0xffff : 0xff);
2621 } else {
2622 t0 = tcg_const_i32(flm << (w * 8));
2623 }
8e703949 2624 gen_helper_store_fpscr(cpu_env, cpu_fpr[rB(ctx->opcode)], t0);
0f2f39c2 2625 tcg_temp_free_i32(t0);
7c58044c 2626 if (unlikely(Rc(ctx->opcode) != 0)) {
30304420
DG
2627 tcg_gen_trunc_tl_i32(cpu_crf[1], cpu_fpscr);
2628 tcg_gen_shri_i32(cpu_crf[1], cpu_crf[1], FPSCR_OX);
7c58044c
JM
2629 }
2630 /* We can raise a differed exception */
8e703949 2631 gen_helper_float_check_status(cpu_env);
79aceca5
FB
2632}
2633
2634/* mtfsfi */
99e300ef 2635static void gen_mtfsfi(DisasContext *ctx)
79aceca5 2636{
7d08d856 2637 int bf, sh, w;
0f2f39c2
AJ
2638 TCGv_i64 t0;
2639 TCGv_i32 t1;
7c58044c 2640
76a66253 2641 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2642 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2643 return;
2644 }
7d08d856
AJ
2645 w = FPW(ctx->opcode);
2646 bf = FPBF(ctx->opcode);
2647 if (unlikely(w & !(ctx->insns_flags2 & PPC2_ISA205))) {
2648 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
2649 return;
2650 }
2651 sh = (8 * w) + 7 - bf;
eb44b959
AJ
2652 /* NIP cannot be restored if the memory exception comes from an helper */
2653 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2654 gen_reset_fpstatus();
7d08d856 2655 t0 = tcg_const_i64(((uint64_t)FPIMM(ctx->opcode)) << (4 * sh));
af12906f 2656 t1 = tcg_const_i32(1 << sh);
8e703949 2657 gen_helper_store_fpscr(cpu_env, t0, t1);
0f2f39c2
AJ
2658 tcg_temp_free_i64(t0);
2659 tcg_temp_free_i32(t1);
7c58044c 2660 if (unlikely(Rc(ctx->opcode) != 0)) {
30304420
DG
2661 tcg_gen_trunc_tl_i32(cpu_crf[1], cpu_fpscr);
2662 tcg_gen_shri_i32(cpu_crf[1], cpu_crf[1], FPSCR_OX);
7c58044c
JM
2663 }
2664 /* We can raise a differed exception */
8e703949 2665 gen_helper_float_check_status(cpu_env);
79aceca5
FB
2666}
2667
76a66253
JM
2668/*** Addressing modes ***/
2669/* Register indirect with immediate index : EA = (rA|0) + SIMM */
636aa200
BS
2670static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
2671 target_long maskl)
76a66253
JM
2672{
2673 target_long simm = SIMM(ctx->opcode);
2674
be147d08 2675 simm &= ~maskl;
76db3ba4 2676 if (rA(ctx->opcode) == 0) {
c791fe84
RH
2677 if (NARROW_MODE(ctx)) {
2678 simm = (uint32_t)simm;
2679 }
e2be8d8d 2680 tcg_gen_movi_tl(EA, simm);
76db3ba4 2681 } else if (likely(simm != 0)) {
e2be8d8d 2682 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
c791fe84 2683 if (NARROW_MODE(ctx)) {
76db3ba4
AJ
2684 tcg_gen_ext32u_tl(EA, EA);
2685 }
76db3ba4 2686 } else {
c791fe84 2687 if (NARROW_MODE(ctx)) {
76db3ba4 2688 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
c791fe84
RH
2689 } else {
2690 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2691 }
76db3ba4 2692 }
76a66253
JM
2693}
2694
636aa200 2695static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
76a66253 2696{
76db3ba4 2697 if (rA(ctx->opcode) == 0) {
c791fe84 2698 if (NARROW_MODE(ctx)) {
76db3ba4 2699 tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
c791fe84
RH
2700 } else {
2701 tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
2702 }
76db3ba4 2703 } else {
e2be8d8d 2704 tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
c791fe84 2705 if (NARROW_MODE(ctx)) {
76db3ba4
AJ
2706 tcg_gen_ext32u_tl(EA, EA);
2707 }
76db3ba4 2708 }
76a66253
JM
2709}
2710
636aa200 2711static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
76a66253 2712{
76db3ba4 2713 if (rA(ctx->opcode) == 0) {
e2be8d8d 2714 tcg_gen_movi_tl(EA, 0);
c791fe84
RH
2715 } else if (NARROW_MODE(ctx)) {
2716 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
76db3ba4 2717 } else {
c791fe84 2718 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
76db3ba4
AJ
2719 }
2720}
2721
636aa200
BS
2722static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
2723 target_long val)
76db3ba4
AJ
2724{
2725 tcg_gen_addi_tl(ret, arg1, val);
c791fe84 2726 if (NARROW_MODE(ctx)) {
76db3ba4
AJ
2727 tcg_gen_ext32u_tl(ret, ret);
2728 }
76a66253
JM
2729}
2730
636aa200 2731static inline void gen_check_align(DisasContext *ctx, TCGv EA, int mask)
cf360a32 2732{
42a268c2 2733 TCGLabel *l1 = gen_new_label();
cf360a32
AJ
2734 TCGv t0 = tcg_temp_new();
2735 TCGv_i32 t1, t2;
2736 /* NIP cannot be restored if the memory exception comes from an helper */
2737 gen_update_nip(ctx, ctx->nip - 4);
2738 tcg_gen_andi_tl(t0, EA, mask);
2739 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2740 t1 = tcg_const_i32(POWERPC_EXCP_ALIGN);
2741 t2 = tcg_const_i32(0);
e5f17ac6 2742 gen_helper_raise_exception_err(cpu_env, t1, t2);
cf360a32
AJ
2743 tcg_temp_free_i32(t1);
2744 tcg_temp_free_i32(t2);
2745 gen_set_label(l1);
2746 tcg_temp_free(t0);
2747}
2748
7863667f 2749/*** Integer load ***/
636aa200 2750static inline void gen_qemu_ld8u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2751{
2752 tcg_gen_qemu_ld8u(arg1, arg2, ctx->mem_idx);
2753}
2754
636aa200 2755static inline void gen_qemu_ld16u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4 2756{
e22c357b
DK
2757 TCGMemOp op = MO_UW | ctx->default_tcg_memop_mask;
2758 tcg_gen_qemu_ld_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2759}
2760
636aa200 2761static inline void gen_qemu_ld16s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2762{
e22c357b
DK
2763 TCGMemOp op = MO_SW | ctx->default_tcg_memop_mask;
2764 tcg_gen_qemu_ld_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2765}
2766
636aa200 2767static inline void gen_qemu_ld32u(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2768{
e22c357b
DK
2769 TCGMemOp op = MO_UL | ctx->default_tcg_memop_mask;
2770 tcg_gen_qemu_ld_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2771}
2772
f976b09e
AG
2773static void gen_qemu_ld32u_i64(DisasContext *ctx, TCGv_i64 val, TCGv addr)
2774{
2775 TCGv tmp = tcg_temp_new();
2776 gen_qemu_ld32u(ctx, tmp, addr);
2777 tcg_gen_extu_tl_i64(val, tmp);
2778 tcg_temp_free(tmp);
2779}
2780
636aa200 2781static inline void gen_qemu_ld32s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2782{
e22c357b
DK
2783 TCGMemOp op = MO_SL | ctx->default_tcg_memop_mask;
2784 tcg_gen_qemu_ld_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2785}
2786
cac7f0ba
TM
2787static void gen_qemu_ld32s_i64(DisasContext *ctx, TCGv_i64 val, TCGv addr)
2788{
2789 TCGv tmp = tcg_temp_new();
2790 gen_qemu_ld32s(ctx, tmp, addr);
2791 tcg_gen_ext_tl_i64(val, tmp);
2792 tcg_temp_free(tmp);
2793}
2794
636aa200 2795static inline void gen_qemu_ld64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2796{
e22c357b
DK
2797 TCGMemOp op = MO_Q | ctx->default_tcg_memop_mask;
2798 tcg_gen_qemu_ld_i64(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2799}
2800
636aa200 2801static inline void gen_qemu_st8(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2802{
76db3ba4 2803 tcg_gen_qemu_st8(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2804}
2805
636aa200 2806static inline void gen_qemu_st16(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2807{
e22c357b
DK
2808 TCGMemOp op = MO_UW | ctx->default_tcg_memop_mask;
2809 tcg_gen_qemu_st_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2810}
2811
636aa200 2812static inline void gen_qemu_st32(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2813{
e22c357b
DK
2814 TCGMemOp op = MO_UL | ctx->default_tcg_memop_mask;
2815 tcg_gen_qemu_st_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2816}
2817
f976b09e
AG
2818static void gen_qemu_st32_i64(DisasContext *ctx, TCGv_i64 val, TCGv addr)
2819{
2820 TCGv tmp = tcg_temp_new();
2821 tcg_gen_trunc_i64_tl(tmp, val);
2822 gen_qemu_st32(ctx, tmp, addr);
2823 tcg_temp_free(tmp);
2824}
2825
636aa200 2826static inline void gen_qemu_st64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2827{
e22c357b
DK
2828 TCGMemOp op = MO_Q | ctx->default_tcg_memop_mask;
2829 tcg_gen_qemu_st_i64(arg1, arg2, ctx->mem_idx, op);
b61f2753
AJ
2830}
2831
0c8aacd4 2832#define GEN_LD(name, ldop, opc, type) \
99e300ef 2833static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2834{ \
76db3ba4
AJ
2835 TCGv EA; \
2836 gen_set_access_type(ctx, ACCESS_INT); \
2837 EA = tcg_temp_new(); \
2838 gen_addr_imm_index(ctx, EA, 0); \
2839 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2840 tcg_temp_free(EA); \
79aceca5
FB
2841}
2842
0c8aacd4 2843#define GEN_LDU(name, ldop, opc, type) \
99e300ef 2844static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 2845{ \
b61f2753 2846 TCGv EA; \
76a66253
JM
2847 if (unlikely(rA(ctx->opcode) == 0 || \
2848 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2849 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2850 return; \
9a64fbe4 2851 } \
76db3ba4 2852 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2853 EA = tcg_temp_new(); \
9d53c753 2854 if (type == PPC_64B) \
76db3ba4 2855 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2856 else \
76db3ba4
AJ
2857 gen_addr_imm_index(ctx, EA, 0); \
2858 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2859 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2860 tcg_temp_free(EA); \
79aceca5
FB
2861}
2862
0c8aacd4 2863#define GEN_LDUX(name, ldop, opc2, opc3, type) \
99e300ef 2864static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2865{ \
b61f2753 2866 TCGv EA; \
76a66253
JM
2867 if (unlikely(rA(ctx->opcode) == 0 || \
2868 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2869 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2870 return; \
9a64fbe4 2871 } \
76db3ba4 2872 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2873 EA = tcg_temp_new(); \
76db3ba4
AJ
2874 gen_addr_reg_index(ctx, EA); \
2875 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2876 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2877 tcg_temp_free(EA); \
79aceca5
FB
2878}
2879
cd6e9320 2880#define GEN_LDX_E(name, ldop, opc2, opc3, type, type2) \
99e300ef 2881static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2882{ \
76db3ba4
AJ
2883 TCGv EA; \
2884 gen_set_access_type(ctx, ACCESS_INT); \
2885 EA = tcg_temp_new(); \
2886 gen_addr_reg_index(ctx, EA); \
2887 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2888 tcg_temp_free(EA); \
79aceca5 2889}
cd6e9320
TH
2890#define GEN_LDX(name, ldop, opc2, opc3, type) \
2891 GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE)
79aceca5 2892
0c8aacd4
AJ
2893#define GEN_LDS(name, ldop, op, type) \
2894GEN_LD(name, ldop, op | 0x20, type); \
2895GEN_LDU(name, ldop, op | 0x21, type); \
2896GEN_LDUX(name, ldop, 0x17, op | 0x01, type); \
2897GEN_LDX(name, ldop, 0x17, op | 0x00, type)
79aceca5
FB
2898
2899/* lbz lbzu lbzux lbzx */
0c8aacd4 2900GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
79aceca5 2901/* lha lhau lhaux lhax */
0c8aacd4 2902GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
79aceca5 2903/* lhz lhzu lhzux lhzx */
0c8aacd4 2904GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
79aceca5 2905/* lwz lwzu lwzux lwzx */
0c8aacd4 2906GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
d9bce9d9 2907#if defined(TARGET_PPC64)
d9bce9d9 2908/* lwaux */
0c8aacd4 2909GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
d9bce9d9 2910/* lwax */
0c8aacd4 2911GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
d9bce9d9 2912/* ldux */
0c8aacd4 2913GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
d9bce9d9 2914/* ldx */
0c8aacd4 2915GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
99e300ef
BS
2916
2917static void gen_ld(DisasContext *ctx)
d9bce9d9 2918{
b61f2753 2919 TCGv EA;
d9bce9d9
JM
2920 if (Rc(ctx->opcode)) {
2921 if (unlikely(rA(ctx->opcode) == 0 ||
2922 rA(ctx->opcode) == rD(ctx->opcode))) {
e06fcd75 2923 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2924 return;
2925 }
2926 }
76db3ba4 2927 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2928 EA = tcg_temp_new();
76db3ba4 2929 gen_addr_imm_index(ctx, EA, 0x03);
d9bce9d9
JM
2930 if (ctx->opcode & 0x02) {
2931 /* lwa (lwau is undefined) */
76db3ba4 2932 gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9
JM
2933 } else {
2934 /* ld - ldu */
76db3ba4 2935 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9 2936 }
d9bce9d9 2937 if (Rc(ctx->opcode))
b61f2753
AJ
2938 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2939 tcg_temp_free(EA);
d9bce9d9 2940}
99e300ef 2941
54623277 2942/* lq */
99e300ef 2943static void gen_lq(DisasContext *ctx)
be147d08 2944{
be147d08 2945 int ra, rd;
b61f2753 2946 TCGv EA;
be147d08 2947
e0498daa
TM
2948 /* lq is a legal user mode instruction starting in ISA 2.07 */
2949 bool legal_in_user_mode = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0;
2950 bool le_is_supported = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0;
2951
c47493f2 2952 if (!legal_in_user_mode && ctx->pr) {
e06fcd75 2953 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2954 return;
2955 }
e0498daa
TM
2956
2957 if (!le_is_supported && ctx->le_mode) {
2958 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
2959 return;
2960 }
2961
be147d08
JM
2962 ra = rA(ctx->opcode);
2963 rd = rD(ctx->opcode);
2964 if (unlikely((rd & 1) || rd == ra)) {
e06fcd75 2965 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2966 return;
2967 }
e0498daa 2968
76db3ba4 2969 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2970 EA = tcg_temp_new();
76db3ba4 2971 gen_addr_imm_index(ctx, EA, 0x0F);
e0498daa 2972
e22c357b
DK
2973 /* We only need to swap high and low halves. gen_qemu_ld64 does necessary
2974 64-bit byteswap already. */
e0498daa
TM
2975 if (unlikely(ctx->le_mode)) {
2976 gen_qemu_ld64(ctx, cpu_gpr[rd+1], EA);
2977 gen_addr_add(ctx, EA, EA, 8);
2978 gen_qemu_ld64(ctx, cpu_gpr[rd], EA);
2979 } else {
2980 gen_qemu_ld64(ctx, cpu_gpr[rd], EA);
2981 gen_addr_add(ctx, EA, EA, 8);
2982 gen_qemu_ld64(ctx, cpu_gpr[rd+1], EA);
2983 }
b61f2753 2984 tcg_temp_free(EA);
be147d08 2985}
d9bce9d9 2986#endif
79aceca5
FB
2987
2988/*** Integer store ***/
0c8aacd4 2989#define GEN_ST(name, stop, opc, type) \
99e300ef 2990static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2991{ \
76db3ba4
AJ
2992 TCGv EA; \
2993 gen_set_access_type(ctx, ACCESS_INT); \
2994 EA = tcg_temp_new(); \
2995 gen_addr_imm_index(ctx, EA, 0); \
2996 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2997 tcg_temp_free(EA); \
79aceca5
FB
2998}
2999
0c8aacd4 3000#define GEN_STU(name, stop, opc, type) \
99e300ef 3001static void glue(gen_, stop##u)(DisasContext *ctx) \
79aceca5 3002{ \
b61f2753 3003 TCGv EA; \
76a66253 3004 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3005 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3006 return; \
9a64fbe4 3007 } \
76db3ba4 3008 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 3009 EA = tcg_temp_new(); \
9d53c753 3010 if (type == PPC_64B) \
76db3ba4 3011 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 3012 else \
76db3ba4
AJ
3013 gen_addr_imm_index(ctx, EA, 0); \
3014 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
3015 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3016 tcg_temp_free(EA); \
79aceca5
FB
3017}
3018
0c8aacd4 3019#define GEN_STUX(name, stop, opc2, opc3, type) \
99e300ef 3020static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3021{ \
b61f2753 3022 TCGv EA; \
76a66253 3023 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3024 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3025 return; \
9a64fbe4 3026 } \
76db3ba4 3027 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 3028 EA = tcg_temp_new(); \
76db3ba4
AJ
3029 gen_addr_reg_index(ctx, EA); \
3030 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
3031 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3032 tcg_temp_free(EA); \
79aceca5
FB
3033}
3034
cd6e9320
TH
3035#define GEN_STX_E(name, stop, opc2, opc3, type, type2) \
3036static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3037{ \
76db3ba4
AJ
3038 TCGv EA; \
3039 gen_set_access_type(ctx, ACCESS_INT); \
3040 EA = tcg_temp_new(); \
3041 gen_addr_reg_index(ctx, EA); \
3042 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 3043 tcg_temp_free(EA); \
79aceca5 3044}
cd6e9320
TH
3045#define GEN_STX(name, stop, opc2, opc3, type) \
3046 GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE)
79aceca5 3047
0c8aacd4
AJ
3048#define GEN_STS(name, stop, op, type) \
3049GEN_ST(name, stop, op | 0x20, type); \
3050GEN_STU(name, stop, op | 0x21, type); \
3051GEN_STUX(name, stop, 0x17, op | 0x01, type); \
3052GEN_STX(name, stop, 0x17, op | 0x00, type)
79aceca5
FB
3053
3054/* stb stbu stbux stbx */
0c8aacd4 3055GEN_STS(stb, st8, 0x06, PPC_INTEGER);
79aceca5 3056/* sth sthu sthux sthx */
0c8aacd4 3057GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
79aceca5 3058/* stw stwu stwux stwx */
0c8aacd4 3059GEN_STS(stw, st32, 0x04, PPC_INTEGER);
d9bce9d9 3060#if defined(TARGET_PPC64)
0c8aacd4
AJ
3061GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
3062GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
99e300ef
BS
3063
3064static void gen_std(DisasContext *ctx)
d9bce9d9 3065{
be147d08 3066 int rs;
b61f2753 3067 TCGv EA;
be147d08
JM
3068
3069 rs = rS(ctx->opcode);
84cab1e2
TM
3070 if ((ctx->opcode & 0x3) == 0x2) { /* stq */
3071
3072 bool legal_in_user_mode = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0;
3073 bool le_is_supported = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0;
3074
c47493f2 3075 if (!legal_in_user_mode && ctx->pr) {
e06fcd75 3076 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3077 return;
3078 }
84cab1e2
TM
3079
3080 if (!le_is_supported && ctx->le_mode) {
3081 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
d9bce9d9
JM
3082 return;
3083 }
84cab1e2
TM
3084
3085 if (unlikely(rs & 1)) {
3086 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
3087 return;
3088 }
76db3ba4 3089 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 3090 EA = tcg_temp_new();
76db3ba4 3091 gen_addr_imm_index(ctx, EA, 0x03);
84cab1e2 3092
e22c357b
DK
3093 /* We only need to swap high and low halves. gen_qemu_st64 does
3094 necessary 64-bit byteswap already. */
84cab1e2
TM
3095 if (unlikely(ctx->le_mode)) {
3096 gen_qemu_st64(ctx, cpu_gpr[rs+1], EA);
3097 gen_addr_add(ctx, EA, EA, 8);
3098 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
3099 } else {
3100 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
3101 gen_addr_add(ctx, EA, EA, 8);
3102 gen_qemu_st64(ctx, cpu_gpr[rs+1], EA);
3103 }
b61f2753 3104 tcg_temp_free(EA);
be147d08 3105 } else {
84cab1e2 3106 /* std / stdu*/
be147d08
JM
3107 if (Rc(ctx->opcode)) {
3108 if (unlikely(rA(ctx->opcode) == 0)) {
e06fcd75 3109 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
3110 return;
3111 }
3112 }
76db3ba4 3113 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 3114 EA = tcg_temp_new();
76db3ba4
AJ
3115 gen_addr_imm_index(ctx, EA, 0x03);
3116 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
be147d08 3117 if (Rc(ctx->opcode))
b61f2753
AJ
3118 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
3119 tcg_temp_free(EA);
d9bce9d9 3120 }
d9bce9d9
JM
3121}
3122#endif
79aceca5 3123/*** Integer load and store with byte reverse ***/
e22c357b 3124
79aceca5 3125/* lhbrx */
86178a57 3126static inline void gen_qemu_ld16ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 3127{
e22c357b
DK
3128 TCGMemOp op = MO_UW | (ctx->default_tcg_memop_mask ^ MO_BSWAP);
3129 tcg_gen_qemu_ld_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753 3130}
0c8aacd4 3131GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
b61f2753 3132
79aceca5 3133/* lwbrx */
86178a57 3134static inline void gen_qemu_ld32ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 3135{
e22c357b
DK
3136 TCGMemOp op = MO_UL | (ctx->default_tcg_memop_mask ^ MO_BSWAP);
3137 tcg_gen_qemu_ld_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753 3138}
0c8aacd4 3139GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
b61f2753 3140
cd6e9320
TH
3141#if defined(TARGET_PPC64)
3142/* ldbrx */
3143static inline void gen_qemu_ld64ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
3144{
e22c357b
DK
3145 TCGMemOp op = MO_Q | (ctx->default_tcg_memop_mask ^ MO_BSWAP);
3146 tcg_gen_qemu_ld_i64(arg1, arg2, ctx->mem_idx, op);
cd6e9320
TH
3147}
3148GEN_LDX_E(ldbr, ld64ur, 0x14, 0x10, PPC_NONE, PPC2_DBRX);
3149#endif /* TARGET_PPC64 */
3150
79aceca5 3151/* sthbrx */
86178a57 3152static inline void gen_qemu_st16r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 3153{
e22c357b
DK
3154 TCGMemOp op = MO_UW | (ctx->default_tcg_memop_mask ^ MO_BSWAP);
3155 tcg_gen_qemu_st_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753 3156}
0c8aacd4 3157GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
b61f2753 3158
79aceca5 3159/* stwbrx */
86178a57 3160static inline void gen_qemu_st32r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 3161{
e22c357b
DK
3162 TCGMemOp op = MO_UL | (ctx->default_tcg_memop_mask ^ MO_BSWAP);
3163 tcg_gen_qemu_st_tl(arg1, arg2, ctx->mem_idx, op);
b61f2753 3164}
0c8aacd4 3165GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
79aceca5 3166
cd6e9320
TH
3167#if defined(TARGET_PPC64)
3168/* stdbrx */
3169static inline void gen_qemu_st64r(DisasContext *ctx, TCGv arg1, TCGv arg2)
3170{
e22c357b
DK
3171 TCGMemOp op = MO_Q | (ctx->default_tcg_memop_mask ^ MO_BSWAP);
3172 tcg_gen_qemu_st_i64(arg1, arg2, ctx->mem_idx, op);
cd6e9320
TH
3173}
3174GEN_STX_E(stdbr, st64r, 0x14, 0x14, PPC_NONE, PPC2_DBRX);
3175#endif /* TARGET_PPC64 */
3176
79aceca5 3177/*** Integer load and store multiple ***/
99e300ef 3178
54623277 3179/* lmw */
99e300ef 3180static void gen_lmw(DisasContext *ctx)
79aceca5 3181{
76db3ba4
AJ
3182 TCGv t0;
3183 TCGv_i32 t1;
3184 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3185 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3186 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3187 t0 = tcg_temp_new();
3188 t1 = tcg_const_i32(rD(ctx->opcode));
3189 gen_addr_imm_index(ctx, t0, 0);
2f5a189c 3190 gen_helper_lmw(cpu_env, t0, t1);
ff4a62cd
AJ
3191 tcg_temp_free(t0);
3192 tcg_temp_free_i32(t1);
79aceca5
FB
3193}
3194
3195/* stmw */
99e300ef 3196static void gen_stmw(DisasContext *ctx)
79aceca5 3197{
76db3ba4
AJ
3198 TCGv t0;
3199 TCGv_i32 t1;
3200 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3201 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3202 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3203 t0 = tcg_temp_new();
3204 t1 = tcg_const_i32(rS(ctx->opcode));
3205 gen_addr_imm_index(ctx, t0, 0);
2f5a189c 3206 gen_helper_stmw(cpu_env, t0, t1);
ff4a62cd
AJ
3207 tcg_temp_free(t0);
3208 tcg_temp_free_i32(t1);
79aceca5
FB
3209}
3210
3211/*** Integer load and store strings ***/
54623277 3212
79aceca5 3213/* lswi */
3fc6c082 3214/* PowerPC32 specification says we must generate an exception if
9a64fbe4
FB
3215 * rA is in the range of registers to be loaded.
3216 * In an other hand, IBM says this is valid, but rA won't be loaded.
3217 * For now, I'll follow the spec...
3218 */
99e300ef 3219static void gen_lswi(DisasContext *ctx)
79aceca5 3220{
dfbc799d
AJ
3221 TCGv t0;
3222 TCGv_i32 t1, t2;
79aceca5
FB
3223 int nb = NB(ctx->opcode);
3224 int start = rD(ctx->opcode);
9a64fbe4 3225 int ra = rA(ctx->opcode);
79aceca5
FB
3226 int nr;
3227
3228 if (nb == 0)
3229 nb = 32;
3230 nr = nb / 4;
76a66253
JM
3231 if (unlikely(((start + nr) > 32 &&
3232 start <= ra && (start + nr - 32) > ra) ||
3233 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
e06fcd75 3234 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
9fddaa0c 3235 return;
297d8e62 3236 }
76db3ba4 3237 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 3238 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3239 gen_update_nip(ctx, ctx->nip - 4);
dfbc799d 3240 t0 = tcg_temp_new();
76db3ba4 3241 gen_addr_register(ctx, t0);
dfbc799d
AJ
3242 t1 = tcg_const_i32(nb);
3243 t2 = tcg_const_i32(start);
2f5a189c 3244 gen_helper_lsw(cpu_env, t0, t1, t2);
dfbc799d
AJ
3245 tcg_temp_free(t0);
3246 tcg_temp_free_i32(t1);
3247 tcg_temp_free_i32(t2);
79aceca5
FB
3248}
3249
3250/* lswx */
99e300ef 3251static void gen_lswx(DisasContext *ctx)
79aceca5 3252{
76db3ba4
AJ
3253 TCGv t0;
3254 TCGv_i32 t1, t2, t3;
3255 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3256 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3257 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3258 t0 = tcg_temp_new();
3259 gen_addr_reg_index(ctx, t0);
3260 t1 = tcg_const_i32(rD(ctx->opcode));
3261 t2 = tcg_const_i32(rA(ctx->opcode));
3262 t3 = tcg_const_i32(rB(ctx->opcode));
2f5a189c 3263 gen_helper_lswx(cpu_env, t0, t1, t2, t3);
dfbc799d
AJ
3264 tcg_temp_free(t0);
3265 tcg_temp_free_i32(t1);
3266 tcg_temp_free_i32(t2);
3267 tcg_temp_free_i32(t3);
79aceca5
FB
3268}
3269
3270/* stswi */
99e300ef 3271static void gen_stswi(DisasContext *ctx)
79aceca5 3272{
76db3ba4
AJ
3273 TCGv t0;
3274 TCGv_i32 t1, t2;
4b3686fa 3275 int nb = NB(ctx->opcode);
76db3ba4 3276 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3277 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3278 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3279 t0 = tcg_temp_new();
3280 gen_addr_register(ctx, t0);
4b3686fa
FB
3281 if (nb == 0)
3282 nb = 32;
dfbc799d 3283 t1 = tcg_const_i32(nb);
76db3ba4 3284 t2 = tcg_const_i32(rS(ctx->opcode));
2f5a189c 3285 gen_helper_stsw(cpu_env, t0, t1, t2);
dfbc799d
AJ
3286 tcg_temp_free(t0);
3287 tcg_temp_free_i32(t1);
3288 tcg_temp_free_i32(t2);
79aceca5
FB
3289}
3290
3291/* stswx */
99e300ef 3292static void gen_stswx(DisasContext *ctx)
79aceca5 3293{
76db3ba4
AJ
3294 TCGv t0;
3295 TCGv_i32 t1, t2;
3296 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 3297 /* NIP cannot be restored if the memory exception comes from an helper */
5fafdf24 3298 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3299 t0 = tcg_temp_new();
3300 gen_addr_reg_index(ctx, t0);
3301 t1 = tcg_temp_new_i32();
dfbc799d
AJ
3302 tcg_gen_trunc_tl_i32(t1, cpu_xer);
3303 tcg_gen_andi_i32(t1, t1, 0x7F);
76db3ba4 3304 t2 = tcg_const_i32(rS(ctx->opcode));
2f5a189c 3305 gen_helper_stsw(cpu_env, t0, t1, t2);
dfbc799d
AJ
3306 tcg_temp_free(t0);
3307 tcg_temp_free_i32(t1);
3308 tcg_temp_free_i32(t2);
79aceca5
FB
3309}
3310
3311/*** Memory synchronisation ***/
3312/* eieio */
99e300ef 3313static void gen_eieio(DisasContext *ctx)
79aceca5 3314{
79aceca5
FB
3315}
3316
3317/* isync */
99e300ef 3318static void gen_isync(DisasContext *ctx)
79aceca5 3319{
e06fcd75 3320 gen_stop_exception(ctx);
79aceca5
FB
3321}
3322
5c77a786
TM
3323#define LARX(name, len, loadop) \
3324static void gen_##name(DisasContext *ctx) \
3325{ \
3326 TCGv t0; \
3327 TCGv gpr = cpu_gpr[rD(ctx->opcode)]; \
3328 gen_set_access_type(ctx, ACCESS_RES); \
3329 t0 = tcg_temp_local_new(); \
3330 gen_addr_reg_index(ctx, t0); \
3331 if ((len) > 1) { \
3332 gen_check_align(ctx, t0, (len)-1); \
3333 } \
3334 gen_qemu_##loadop(ctx, gpr, t0); \
3335 tcg_gen_mov_tl(cpu_reserve, t0); \
3336 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUPPCState, reserve_val)); \
3337 tcg_temp_free(t0); \
79aceca5
FB
3338}
3339
5c77a786
TM
3340/* lwarx */
3341LARX(lbarx, 1, ld8u);
3342LARX(lharx, 2, ld16u);
3343LARX(lwarx, 4, ld32u);
3344
3345
4425265b 3346#if defined(CONFIG_USER_ONLY)
587c51f7
TM
3347static void gen_conditional_store(DisasContext *ctx, TCGv EA,
3348 int reg, int size)
4425265b
NF
3349{
3350 TCGv t0 = tcg_temp_new();
3351 uint32_t save_exception = ctx->exception;
3352
1328c2bf 3353 tcg_gen_st_tl(EA, cpu_env, offsetof(CPUPPCState, reserve_ea));
4425265b 3354 tcg_gen_movi_tl(t0, (size << 5) | reg);
1328c2bf 3355 tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, reserve_info));
4425265b
NF
3356 tcg_temp_free(t0);
3357 gen_update_nip(ctx, ctx->nip-4);
3358 ctx->exception = POWERPC_EXCP_BRANCH;
3359 gen_exception(ctx, POWERPC_EXCP_STCX);
3360 ctx->exception = save_exception;
3361}
4425265b 3362#else
587c51f7
TM
3363static void gen_conditional_store(DisasContext *ctx, TCGv EA,
3364 int reg, int size)
3365{
42a268c2 3366 TCGLabel *l1;
4425265b 3367
587c51f7
TM
3368 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
3369 l1 = gen_new_label();
3370 tcg_gen_brcond_tl(TCG_COND_NE, EA, cpu_reserve, l1);
3371 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3372#if defined(TARGET_PPC64)
3373 if (size == 8) {
3374 gen_qemu_st64(ctx, cpu_gpr[reg], EA);
3375 } else
3376#endif
3377 if (size == 4) {
3378 gen_qemu_st32(ctx, cpu_gpr[reg], EA);
3379 } else if (size == 2) {
3380 gen_qemu_st16(ctx, cpu_gpr[reg], EA);
27b95bfe
TM
3381#if defined(TARGET_PPC64)
3382 } else if (size == 16) {
3707cd62 3383 TCGv gpr1, gpr2 , EA8;
27b95bfe
TM
3384 if (unlikely(ctx->le_mode)) {
3385 gpr1 = cpu_gpr[reg+1];
3386 gpr2 = cpu_gpr[reg];
3387 } else {
3388 gpr1 = cpu_gpr[reg];
3389 gpr2 = cpu_gpr[reg+1];
3390 }
3391 gen_qemu_st64(ctx, gpr1, EA);
3707cd62
TM
3392 EA8 = tcg_temp_local_new();
3393 gen_addr_add(ctx, EA8, EA, 8);
3394 gen_qemu_st64(ctx, gpr2, EA8);
3395 tcg_temp_free(EA8);
27b95bfe 3396#endif
587c51f7
TM
3397 } else {
3398 gen_qemu_st8(ctx, cpu_gpr[reg], EA);
4425265b 3399 }
587c51f7
TM
3400 gen_set_label(l1);
3401 tcg_gen_movi_tl(cpu_reserve, -1);
3402}
4425265b 3403#endif
587c51f7
TM
3404
3405#define STCX(name, len) \
3406static void gen_##name(DisasContext *ctx) \
3407{ \
3408 TCGv t0; \
27b95bfe
TM
3409 if (unlikely((len == 16) && (rD(ctx->opcode) & 1))) { \
3410 gen_inval_exception(ctx, \
3411 POWERPC_EXCP_INVAL_INVAL); \
3412 return; \
3413 } \
587c51f7
TM
3414 gen_set_access_type(ctx, ACCESS_RES); \
3415 t0 = tcg_temp_local_new(); \
3416 gen_addr_reg_index(ctx, t0); \
3417 if (len > 1) { \
3418 gen_check_align(ctx, t0, (len)-1); \
3419 } \
3420 gen_conditional_store(ctx, t0, rS(ctx->opcode), len); \
3421 tcg_temp_free(t0); \
79aceca5
FB
3422}
3423
587c51f7
TM
3424STCX(stbcx_, 1);
3425STCX(sthcx_, 2);
3426STCX(stwcx_, 4);
3427
426613db 3428#if defined(TARGET_PPC64)
426613db 3429/* ldarx */
5c77a786 3430LARX(ldarx, 8, ld64);
426613db 3431
9c294d5a
TM
3432/* lqarx */
3433static void gen_lqarx(DisasContext *ctx)
3434{
3435 TCGv EA;
3436 int rd = rD(ctx->opcode);
3437 TCGv gpr1, gpr2;
3438
3439 if (unlikely((rd & 1) || (rd == rA(ctx->opcode)) ||
3440 (rd == rB(ctx->opcode)))) {
3441 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3442 return;
3443 }
3444
3445 gen_set_access_type(ctx, ACCESS_RES);
3446 EA = tcg_temp_local_new();
3447 gen_addr_reg_index(ctx, EA);
3448 gen_check_align(ctx, EA, 15);
3449 if (unlikely(ctx->le_mode)) {
3450 gpr1 = cpu_gpr[rd+1];
3451 gpr2 = cpu_gpr[rd];
3452 } else {
3453 gpr1 = cpu_gpr[rd];
3454 gpr2 = cpu_gpr[rd+1];
3455 }
3456 gen_qemu_ld64(ctx, gpr1, EA);
3457 tcg_gen_mov_tl(cpu_reserve, EA);
3458
3459 gen_addr_add(ctx, EA, EA, 8);
3460 gen_qemu_ld64(ctx, gpr2, EA);
3461
3462 tcg_gen_st_tl(gpr1, cpu_env, offsetof(CPUPPCState, reserve_val));
3463 tcg_gen_st_tl(gpr2, cpu_env, offsetof(CPUPPCState, reserve_val2));
3464
3465 tcg_temp_free(EA);
3466}
3467
426613db 3468/* stdcx. */
587c51f7 3469STCX(stdcx_, 8);
27b95bfe 3470STCX(stqcx_, 16);
426613db
JM
3471#endif /* defined(TARGET_PPC64) */
3472
79aceca5 3473/* sync */
99e300ef 3474static void gen_sync(DisasContext *ctx)
79aceca5 3475{
79aceca5
FB
3476}
3477
0db1b20e 3478/* wait */
99e300ef 3479static void gen_wait(DisasContext *ctx)
0db1b20e 3480{
931ff272 3481 TCGv_i32 t0 = tcg_temp_new_i32();
259186a7
AF
3482 tcg_gen_st_i32(t0, cpu_env,
3483 -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
931ff272 3484 tcg_temp_free_i32(t0);
0db1b20e 3485 /* Stop translation, as the CPU is supposed to sleep from now */
e06fcd75 3486 gen_exception_err(ctx, EXCP_HLT, 1);
0db1b20e
JM
3487}
3488
79aceca5 3489/*** Floating-point load ***/
a0d7d5a7 3490#define GEN_LDF(name, ldop, opc, type) \
99e300ef 3491static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3492{ \
a0d7d5a7 3493 TCGv EA; \
76a66253 3494 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3495 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3496 return; \
3497 } \
76db3ba4 3498 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3499 EA = tcg_temp_new(); \
76db3ba4
AJ
3500 gen_addr_imm_index(ctx, EA, 0); \
3501 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3502 tcg_temp_free(EA); \
79aceca5
FB
3503}
3504
a0d7d5a7 3505#define GEN_LDUF(name, ldop, opc, type) \
99e300ef 3506static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3507{ \
a0d7d5a7 3508 TCGv EA; \
76a66253 3509 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3510 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3511 return; \
3512 } \
76a66253 3513 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3514 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3515 return; \
9a64fbe4 3516 } \
76db3ba4 3517 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3518 EA = tcg_temp_new(); \
76db3ba4
AJ
3519 gen_addr_imm_index(ctx, EA, 0); \
3520 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3521 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3522 tcg_temp_free(EA); \
79aceca5
FB
3523}
3524
a0d7d5a7 3525#define GEN_LDUXF(name, ldop, opc, type) \
99e300ef 3526static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3527{ \
a0d7d5a7 3528 TCGv EA; \
76a66253 3529 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3530 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3531 return; \
3532 } \
76a66253 3533 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3534 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3535 return; \
9a64fbe4 3536 } \
76db3ba4 3537 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3538 EA = tcg_temp_new(); \
76db3ba4
AJ
3539 gen_addr_reg_index(ctx, EA); \
3540 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3541 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3542 tcg_temp_free(EA); \
79aceca5
FB
3543}
3544
a0d7d5a7 3545#define GEN_LDXF(name, ldop, opc2, opc3, type) \
99e300ef 3546static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3547{ \
a0d7d5a7 3548 TCGv EA; \
76a66253 3549 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3550 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3551 return; \
3552 } \
76db3ba4 3553 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3554 EA = tcg_temp_new(); \
76db3ba4
AJ
3555 gen_addr_reg_index(ctx, EA); \
3556 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3557 tcg_temp_free(EA); \
79aceca5
FB
3558}
3559
a0d7d5a7
AJ
3560#define GEN_LDFS(name, ldop, op, type) \
3561GEN_LDF(name, ldop, op | 0x20, type); \
3562GEN_LDUF(name, ldop, op | 0x21, type); \
3563GEN_LDUXF(name, ldop, op | 0x01, type); \
3564GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
3565
636aa200 3566static inline void gen_qemu_ld32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3567{
3568 TCGv t0 = tcg_temp_new();
3569 TCGv_i32 t1 = tcg_temp_new_i32();
76db3ba4 3570 gen_qemu_ld32u(ctx, t0, arg2);
a0d7d5a7
AJ
3571 tcg_gen_trunc_tl_i32(t1, t0);
3572 tcg_temp_free(t0);
8e703949 3573 gen_helper_float32_to_float64(arg1, cpu_env, t1);
a0d7d5a7
AJ
3574 tcg_temp_free_i32(t1);
3575}
79aceca5 3576
a0d7d5a7
AJ
3577 /* lfd lfdu lfdux lfdx */
3578GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
3579 /* lfs lfsu lfsux lfsx */
3580GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
79aceca5 3581
05050ee8
AJ
3582/* lfdp */
3583static void gen_lfdp(DisasContext *ctx)
3584{
3585 TCGv EA;
3586 if (unlikely(!ctx->fpu_enabled)) {
3587 gen_exception(ctx, POWERPC_EXCP_FPU);
3588 return;
3589 }
3590 gen_set_access_type(ctx, ACCESS_FLOAT);
3591 EA = tcg_temp_new();
e22c357b
DK
3592 gen_addr_imm_index(ctx, EA, 0);
3593 /* We only need to swap high and low halves. gen_qemu_ld64 does necessary
3594 64-bit byteswap already. */
05050ee8
AJ
3595 if (unlikely(ctx->le_mode)) {
3596 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3597 tcg_gen_addi_tl(EA, EA, 8);
3598 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3599 } else {
3600 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3601 tcg_gen_addi_tl(EA, EA, 8);
3602 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3603 }
3604 tcg_temp_free(EA);
3605}
3606
3607/* lfdpx */
3608static void gen_lfdpx(DisasContext *ctx)
3609{
3610 TCGv EA;
3611 if (unlikely(!ctx->fpu_enabled)) {
3612 gen_exception(ctx, POWERPC_EXCP_FPU);
3613 return;
3614 }
3615 gen_set_access_type(ctx, ACCESS_FLOAT);
3616 EA = tcg_temp_new();
3617 gen_addr_reg_index(ctx, EA);
e22c357b
DK
3618 /* We only need to swap high and low halves. gen_qemu_ld64 does necessary
3619 64-bit byteswap already. */
05050ee8
AJ
3620 if (unlikely(ctx->le_mode)) {
3621 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3622 tcg_gen_addi_tl(EA, EA, 8);
3623 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3624 } else {
3625 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3626 tcg_gen_addi_tl(EA, EA, 8);
3627 gen_qemu_ld64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3628 }
3629 tcg_temp_free(EA);
3630}
3631
199f830d
AJ
3632/* lfiwax */
3633static void gen_lfiwax(DisasContext *ctx)
3634{
3635 TCGv EA;
3636 TCGv t0;
3637 if (unlikely(!ctx->fpu_enabled)) {
3638 gen_exception(ctx, POWERPC_EXCP_FPU);
3639 return;
3640 }
3641 gen_set_access_type(ctx, ACCESS_FLOAT);
3642 EA = tcg_temp_new();
3643 t0 = tcg_temp_new();
3644 gen_addr_reg_index(ctx, EA);
909eedb7 3645 gen_qemu_ld32s(ctx, t0, EA);
199f830d 3646 tcg_gen_ext_tl_i64(cpu_fpr[rD(ctx->opcode)], t0);
199f830d
AJ
3647 tcg_temp_free(EA);
3648 tcg_temp_free(t0);
3649}
3650
66c3e328
TM
3651/* lfiwzx */
3652static void gen_lfiwzx(DisasContext *ctx)
3653{
3654 TCGv EA;
3655 if (unlikely(!ctx->fpu_enabled)) {
3656 gen_exception(ctx, POWERPC_EXCP_FPU);
3657 return;
3658 }
3659 gen_set_access_type(ctx, ACCESS_FLOAT);
3660 EA = tcg_temp_new();
3661 gen_addr_reg_index(ctx, EA);
3662 gen_qemu_ld32u_i64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3663 tcg_temp_free(EA);
3664}
79aceca5 3665/*** Floating-point store ***/
a0d7d5a7 3666#define GEN_STF(name, stop, opc, type) \
99e300ef 3667static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3668{ \
a0d7d5a7 3669 TCGv EA; \
76a66253 3670 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3671 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3672 return; \
3673 } \
76db3ba4 3674 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3675 EA = tcg_temp_new(); \
76db3ba4
AJ
3676 gen_addr_imm_index(ctx, EA, 0); \
3677 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3678 tcg_temp_free(EA); \
79aceca5
FB
3679}
3680
a0d7d5a7 3681#define GEN_STUF(name, stop, opc, type) \
99e300ef 3682static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3683{ \
a0d7d5a7 3684 TCGv EA; \
76a66253 3685 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3686 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3687 return; \
3688 } \
76a66253 3689 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3690 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3691 return; \
9a64fbe4 3692 } \
76db3ba4 3693 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3694 EA = tcg_temp_new(); \
76db3ba4
AJ
3695 gen_addr_imm_index(ctx, EA, 0); \
3696 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3697 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3698 tcg_temp_free(EA); \
79aceca5
FB
3699}
3700
a0d7d5a7 3701#define GEN_STUXF(name, stop, opc, type) \
99e300ef 3702static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3703{ \
a0d7d5a7 3704 TCGv EA; \
76a66253 3705 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3706 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3707 return; \
3708 } \
76a66253 3709 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3710 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3711 return; \
9a64fbe4 3712 } \
76db3ba4 3713 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3714 EA = tcg_temp_new(); \
76db3ba4
AJ
3715 gen_addr_reg_index(ctx, EA); \
3716 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3717 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3718 tcg_temp_free(EA); \
79aceca5
FB
3719}
3720
a0d7d5a7 3721#define GEN_STXF(name, stop, opc2, opc3, type) \
99e300ef 3722static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3723{ \
a0d7d5a7 3724 TCGv EA; \
76a66253 3725 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3726 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3727 return; \
3728 } \
76db3ba4 3729 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3730 EA = tcg_temp_new(); \
76db3ba4
AJ
3731 gen_addr_reg_index(ctx, EA); \
3732 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3733 tcg_temp_free(EA); \
79aceca5
FB
3734}
3735
a0d7d5a7
AJ
3736#define GEN_STFS(name, stop, op, type) \
3737GEN_STF(name, stop, op | 0x20, type); \
3738GEN_STUF(name, stop, op | 0x21, type); \
3739GEN_STUXF(name, stop, op | 0x01, type); \
3740GEN_STXF(name, stop, 0x17, op | 0x00, type)
3741
636aa200 3742static inline void gen_qemu_st32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3743{
3744 TCGv_i32 t0 = tcg_temp_new_i32();
3745 TCGv t1 = tcg_temp_new();
8e703949 3746 gen_helper_float64_to_float32(t0, cpu_env, arg1);
a0d7d5a7
AJ
3747 tcg_gen_extu_i32_tl(t1, t0);
3748 tcg_temp_free_i32(t0);
76db3ba4 3749 gen_qemu_st32(ctx, t1, arg2);
a0d7d5a7
AJ
3750 tcg_temp_free(t1);
3751}
79aceca5
FB
3752
3753/* stfd stfdu stfdux stfdx */
a0d7d5a7 3754GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
79aceca5 3755/* stfs stfsu stfsux stfsx */
a0d7d5a7 3756GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
79aceca5 3757
44bc0c4d
AJ
3758/* stfdp */
3759static void gen_stfdp(DisasContext *ctx)
3760{
3761 TCGv EA;
3762 if (unlikely(!ctx->fpu_enabled)) {
3763 gen_exception(ctx, POWERPC_EXCP_FPU);
3764 return;
3765 }
3766 gen_set_access_type(ctx, ACCESS_FLOAT);
3767 EA = tcg_temp_new();
e22c357b
DK
3768 gen_addr_imm_index(ctx, EA, 0);
3769 /* We only need to swap high and low halves. gen_qemu_st64 does necessary
3770 64-bit byteswap already. */
44bc0c4d
AJ
3771 if (unlikely(ctx->le_mode)) {
3772 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3773 tcg_gen_addi_tl(EA, EA, 8);
3774 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3775 } else {
3776 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3777 tcg_gen_addi_tl(EA, EA, 8);
3778 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3779 }
3780 tcg_temp_free(EA);
3781}
3782
3783/* stfdpx */
3784static void gen_stfdpx(DisasContext *ctx)
3785{
3786 TCGv EA;
3787 if (unlikely(!ctx->fpu_enabled)) {
3788 gen_exception(ctx, POWERPC_EXCP_FPU);
3789 return;
3790 }
3791 gen_set_access_type(ctx, ACCESS_FLOAT);
3792 EA = tcg_temp_new();
3793 gen_addr_reg_index(ctx, EA);
e22c357b
DK
3794 /* We only need to swap high and low halves. gen_qemu_st64 does necessary
3795 64-bit byteswap already. */
44bc0c4d
AJ
3796 if (unlikely(ctx->le_mode)) {
3797 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3798 tcg_gen_addi_tl(EA, EA, 8);
3799 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3800 } else {
3801 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode)], EA);
3802 tcg_gen_addi_tl(EA, EA, 8);
3803 gen_qemu_st64(ctx, cpu_fpr[rD(ctx->opcode) + 1], EA);
3804 }
3805 tcg_temp_free(EA);
3806}
3807
79aceca5 3808/* Optional: */
636aa200 3809static inline void gen_qemu_st32fiw(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3810{
3811 TCGv t0 = tcg_temp_new();
3812 tcg_gen_trunc_i64_tl(t0, arg1),
76db3ba4 3813 gen_qemu_st32(ctx, t0, arg2);
a0d7d5a7
AJ
3814 tcg_temp_free(t0);
3815}
79aceca5 3816/* stfiwx */
a0d7d5a7 3817GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
79aceca5 3818
697ab892
DG
3819static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip)
3820{
3821#if defined(TARGET_PPC64)
3822 if (ctx->has_cfar)
3823 tcg_gen_movi_tl(cpu_cfar, nip);
3824#endif
3825}
3826
79aceca5 3827/*** Branch ***/
636aa200 3828static inline void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
c1942362
FB
3829{
3830 TranslationBlock *tb;
3831 tb = ctx->tb;
e0c8f9ce 3832 if (NARROW_MODE(ctx)) {
a2ffb812 3833 dest = (uint32_t) dest;
e0c8f9ce 3834 }
57fec1fe 3835 if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
8cbcb4fa 3836 likely(!ctx->singlestep_enabled)) {
57fec1fe 3837 tcg_gen_goto_tb(n);
a2ffb812 3838 tcg_gen_movi_tl(cpu_nip, dest & ~3);
8cfd0495 3839 tcg_gen_exit_tb((uintptr_t)tb + n);
c1942362 3840 } else {
a2ffb812 3841 tcg_gen_movi_tl(cpu_nip, dest & ~3);
8cbcb4fa
AJ
3842 if (unlikely(ctx->singlestep_enabled)) {
3843 if ((ctx->singlestep_enabled &
bdc4e053 3844 (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
f0cc4aa8
JG
3845 (ctx->exception == POWERPC_EXCP_BRANCH ||
3846 ctx->exception == POWERPC_EXCP_TRACE)) {
8cbcb4fa
AJ
3847 target_ulong tmp = ctx->nip;
3848 ctx->nip = dest;
e06fcd75 3849 gen_exception(ctx, POWERPC_EXCP_TRACE);
8cbcb4fa
AJ
3850 ctx->nip = tmp;
3851 }
3852 if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
e06fcd75 3853 gen_debug_exception(ctx);
8cbcb4fa
AJ
3854 }
3855 }
57fec1fe 3856 tcg_gen_exit_tb(0);
c1942362 3857 }
c53be334
FB
3858}
3859
636aa200 3860static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
e1833e1f 3861{
e0c8f9ce
RH
3862 if (NARROW_MODE(ctx)) {
3863 nip = (uint32_t)nip;
3864 }
3865 tcg_gen_movi_tl(cpu_lr, nip);
e1833e1f
JM
3866}
3867
79aceca5 3868/* b ba bl bla */
99e300ef 3869static void gen_b(DisasContext *ctx)
79aceca5 3870{
76a66253 3871 target_ulong li, target;
38a64f9d 3872
8cbcb4fa 3873 ctx->exception = POWERPC_EXCP_BRANCH;
38a64f9d 3874 /* sign extend LI */
e0c8f9ce
RH
3875 li = LI(ctx->opcode);
3876 li = (li ^ 0x02000000) - 0x02000000;
3877 if (likely(AA(ctx->opcode) == 0)) {
046d6672 3878 target = ctx->nip + li - 4;
e0c8f9ce 3879 } else {
9a64fbe4 3880 target = li;
e0c8f9ce
RH
3881 }
3882 if (LK(ctx->opcode)) {
e1833e1f 3883 gen_setlr(ctx, ctx->nip);
e0c8f9ce 3884 }
697ab892 3885 gen_update_cfar(ctx, ctx->nip);
c1942362 3886 gen_goto_tb(ctx, 0, target);
79aceca5
FB
3887}
3888
e98a6e40
FB
3889#define BCOND_IM 0
3890#define BCOND_LR 1
3891#define BCOND_CTR 2
52a4984d 3892#define BCOND_TAR 3
e98a6e40 3893
636aa200 3894static inline void gen_bcond(DisasContext *ctx, int type)
d9bce9d9 3895{
d9bce9d9 3896 uint32_t bo = BO(ctx->opcode);
42a268c2 3897 TCGLabel *l1;
a2ffb812 3898 TCGv target;
e98a6e40 3899
8cbcb4fa 3900 ctx->exception = POWERPC_EXCP_BRANCH;
52a4984d 3901 if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) {
a7812ae4 3902 target = tcg_temp_local_new();
a2ffb812
AJ
3903 if (type == BCOND_CTR)
3904 tcg_gen_mov_tl(target, cpu_ctr);
52a4984d
TM
3905 else if (type == BCOND_TAR)
3906 gen_load_spr(target, SPR_TAR);
a2ffb812
AJ
3907 else
3908 tcg_gen_mov_tl(target, cpu_lr);
d2e9fd8f 3909 } else {
3910 TCGV_UNUSED(target);
e98a6e40 3911 }
e1833e1f
JM
3912 if (LK(ctx->opcode))
3913 gen_setlr(ctx, ctx->nip);
a2ffb812
AJ
3914 l1 = gen_new_label();
3915 if ((bo & 0x4) == 0) {
3916 /* Decrement and test CTR */
a7812ae4 3917 TCGv temp = tcg_temp_new();
a2ffb812 3918 if (unlikely(type == BCOND_CTR)) {
e06fcd75 3919 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
a2ffb812
AJ
3920 return;
3921 }
3922 tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
e0c8f9ce 3923 if (NARROW_MODE(ctx)) {
a2ffb812 3924 tcg_gen_ext32u_tl(temp, cpu_ctr);
e0c8f9ce 3925 } else {
a2ffb812 3926 tcg_gen_mov_tl(temp, cpu_ctr);
e0c8f9ce 3927 }
a2ffb812
AJ
3928 if (bo & 0x2) {
3929 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
3930 } else {
3931 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
e98a6e40 3932 }
a7812ae4 3933 tcg_temp_free(temp);
a2ffb812
AJ
3934 }
3935 if ((bo & 0x10) == 0) {
3936 /* Test CR */
3937 uint32_t bi = BI(ctx->opcode);
8f9fb7ac 3938 uint32_t mask = 0x08 >> (bi & 0x03);
a7812ae4 3939 TCGv_i32 temp = tcg_temp_new_i32();
a2ffb812 3940
d9bce9d9 3941 if (bo & 0x8) {
a2ffb812
AJ
3942 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3943 tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
d9bce9d9 3944 } else {
a2ffb812
AJ
3945 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3946 tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
d9bce9d9 3947 }
a7812ae4 3948 tcg_temp_free_i32(temp);
d9bce9d9 3949 }
697ab892 3950 gen_update_cfar(ctx, ctx->nip);
e98a6e40 3951 if (type == BCOND_IM) {
a2ffb812
AJ
3952 target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
3953 if (likely(AA(ctx->opcode) == 0)) {
3954 gen_goto_tb(ctx, 0, ctx->nip + li - 4);
3955 } else {
3956 gen_goto_tb(ctx, 0, li);
3957 }
c53be334 3958 gen_set_label(l1);
c1942362 3959 gen_goto_tb(ctx, 1, ctx->nip);
e98a6e40 3960 } else {
e0c8f9ce 3961 if (NARROW_MODE(ctx)) {
a2ffb812 3962 tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
e0c8f9ce 3963 } else {
a2ffb812 3964 tcg_gen_andi_tl(cpu_nip, target, ~3);
e0c8f9ce 3965 }
a2ffb812
AJ
3966 tcg_gen_exit_tb(0);
3967 gen_set_label(l1);
e0c8f9ce 3968 gen_update_nip(ctx, ctx->nip);
57fec1fe 3969 tcg_gen_exit_tb(0);
08e46e54 3970 }
a9e8f4e7 3971 if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) {
c80d1df5
AG
3972 tcg_temp_free(target);
3973 }
e98a6e40
FB
3974}
3975
99e300ef 3976static void gen_bc(DisasContext *ctx)
3b46e624 3977{
e98a6e40
FB
3978 gen_bcond(ctx, BCOND_IM);
3979}
3980
99e300ef 3981static void gen_bcctr(DisasContext *ctx)
3b46e624 3982{
e98a6e40
FB
3983 gen_bcond(ctx, BCOND_CTR);
3984}
3985
99e300ef 3986static void gen_bclr(DisasContext *ctx)
3b46e624 3987{
e98a6e40
FB
3988 gen_bcond(ctx, BCOND_LR);
3989}
79aceca5 3990
52a4984d
TM
3991static void gen_bctar(DisasContext *ctx)
3992{
3993 gen_bcond(ctx, BCOND_TAR);
3994}
3995
79aceca5 3996/*** Condition register logical ***/
e1571908 3997#define GEN_CRLOGIC(name, tcg_op, opc) \
99e300ef 3998static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3999{ \
fc0d441e
JM
4000 uint8_t bitmask; \
4001 int sh; \
a7812ae4 4002 TCGv_i32 t0, t1; \
fc0d441e 4003 sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03); \
a7812ae4 4004 t0 = tcg_temp_new_i32(); \
fc0d441e 4005 if (sh > 0) \
fea0c503 4006 tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh); \
fc0d441e 4007 else if (sh < 0) \
fea0c503 4008 tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh); \
e1571908 4009 else \
fea0c503 4010 tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]); \
a7812ae4 4011 t1 = tcg_temp_new_i32(); \
fc0d441e
JM
4012 sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03); \
4013 if (sh > 0) \
fea0c503 4014 tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh); \
fc0d441e 4015 else if (sh < 0) \
fea0c503 4016 tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh); \
e1571908 4017 else \
fea0c503
AJ
4018 tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]); \
4019 tcg_op(t0, t0, t1); \
8f9fb7ac 4020 bitmask = 0x08 >> (crbD(ctx->opcode) & 0x03); \
fea0c503
AJ
4021 tcg_gen_andi_i32(t0, t0, bitmask); \
4022 tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask); \
4023 tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1); \
a7812ae4
PB
4024 tcg_temp_free_i32(t0); \
4025 tcg_temp_free_i32(t1); \
79aceca5
FB
4026}
4027
4028/* crand */
e1571908 4029GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
79aceca5 4030/* crandc */
e1571908 4031GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
79aceca5 4032/* creqv */
e1571908 4033GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
79aceca5 4034/* crnand */
e1571908 4035GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
79aceca5 4036/* crnor */
e1571908 4037GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
79aceca5 4038/* cror */
e1571908 4039GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
79aceca5 4040/* crorc */
e1571908 4041GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
79aceca5 4042/* crxor */
e1571908 4043GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
99e300ef 4044
54623277 4045/* mcrf */
99e300ef 4046static void gen_mcrf(DisasContext *ctx)
79aceca5 4047{
47e4661c 4048 tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
79aceca5
FB
4049}
4050
4051/*** System linkage ***/
99e300ef 4052
c47493f2 4053/* rfi (supervisor only) */
99e300ef 4054static void gen_rfi(DisasContext *ctx)
79aceca5 4055{
9a64fbe4 4056#if defined(CONFIG_USER_ONLY)
e06fcd75 4057 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4
FB
4058#else
4059 /* Restore CPU state */
c47493f2 4060 if (unlikely(ctx->pr)) {
e06fcd75 4061 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4062 return;
9a64fbe4 4063 }
697ab892 4064 gen_update_cfar(ctx, ctx->nip);
e5f17ac6 4065 gen_helper_rfi(cpu_env);
e06fcd75 4066 gen_sync_exception(ctx);
9a64fbe4 4067#endif
79aceca5
FB
4068}
4069
426613db 4070#if defined(TARGET_PPC64)
99e300ef 4071static void gen_rfid(DisasContext *ctx)
426613db
JM
4072{
4073#if defined(CONFIG_USER_ONLY)
e06fcd75 4074 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4075#else
4076 /* Restore CPU state */
c47493f2 4077 if (unlikely(ctx->pr)) {
e06fcd75 4078 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4079 return;
4080 }
697ab892 4081 gen_update_cfar(ctx, ctx->nip);
e5f17ac6 4082 gen_helper_rfid(cpu_env);
e06fcd75 4083 gen_sync_exception(ctx);
426613db
JM
4084#endif
4085}
426613db 4086
99e300ef 4087static void gen_hrfid(DisasContext *ctx)
be147d08
JM
4088{
4089#if defined(CONFIG_USER_ONLY)
e06fcd75 4090 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
4091#else
4092 /* Restore CPU state */
c47493f2 4093 if (unlikely(!ctx->hv)) {
e06fcd75 4094 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
4095 return;
4096 }
e5f17ac6 4097 gen_helper_hrfid(cpu_env);
e06fcd75 4098 gen_sync_exception(ctx);
be147d08
JM
4099#endif
4100}
4101#endif
4102
79aceca5 4103/* sc */
417bf010
JM
4104#if defined(CONFIG_USER_ONLY)
4105#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
4106#else
4107#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
4108#endif
99e300ef 4109static void gen_sc(DisasContext *ctx)
79aceca5 4110{
e1833e1f
JM
4111 uint32_t lev;
4112
4113 lev = (ctx->opcode >> 5) & 0x7F;
e06fcd75 4114 gen_exception_err(ctx, POWERPC_SYSCALL, lev);
79aceca5
FB
4115}
4116
4117/*** Trap ***/
99e300ef 4118
54623277 4119/* tw */
99e300ef 4120static void gen_tw(DisasContext *ctx)
79aceca5 4121{
cab3bee2 4122 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
4123 /* Update the nip since this might generate a trap exception */
4124 gen_update_nip(ctx, ctx->nip);
e5f17ac6
BS
4125 gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4126 t0);
cab3bee2 4127 tcg_temp_free_i32(t0);
79aceca5
FB
4128}
4129
4130/* twi */
99e300ef 4131static void gen_twi(DisasContext *ctx)
79aceca5 4132{
cab3bee2
AJ
4133 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
4134 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
4135 /* Update the nip since this might generate a trap exception */
4136 gen_update_nip(ctx, ctx->nip);
e5f17ac6 4137 gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
cab3bee2
AJ
4138 tcg_temp_free(t0);
4139 tcg_temp_free_i32(t1);
79aceca5
FB
4140}
4141
d9bce9d9
JM
4142#if defined(TARGET_PPC64)
4143/* td */
99e300ef 4144static void gen_td(DisasContext *ctx)
d9bce9d9 4145{
cab3bee2 4146 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
4147 /* Update the nip since this might generate a trap exception */
4148 gen_update_nip(ctx, ctx->nip);
e5f17ac6
BS
4149 gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4150 t0);
cab3bee2 4151 tcg_temp_free_i32(t0);
d9bce9d9
JM
4152}
4153
4154/* tdi */
99e300ef 4155static void gen_tdi(DisasContext *ctx)
d9bce9d9 4156{
cab3bee2
AJ
4157 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
4158 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
4159 /* Update the nip since this might generate a trap exception */
4160 gen_update_nip(ctx, ctx->nip);
e5f17ac6 4161 gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
cab3bee2
AJ
4162 tcg_temp_free(t0);
4163 tcg_temp_free_i32(t1);
d9bce9d9
JM
4164}
4165#endif
4166
79aceca5 4167/*** Processor control ***/
99e300ef 4168
da91a00f
RH
4169static void gen_read_xer(TCGv dst)
4170{
4171 TCGv t0 = tcg_temp_new();
4172 TCGv t1 = tcg_temp_new();
4173 TCGv t2 = tcg_temp_new();
4174 tcg_gen_mov_tl(dst, cpu_xer);
4175 tcg_gen_shli_tl(t0, cpu_so, XER_SO);
4176 tcg_gen_shli_tl(t1, cpu_ov, XER_OV);
4177 tcg_gen_shli_tl(t2, cpu_ca, XER_CA);
4178 tcg_gen_or_tl(t0, t0, t1);
4179 tcg_gen_or_tl(dst, dst, t2);
4180 tcg_gen_or_tl(dst, dst, t0);
4181 tcg_temp_free(t0);
4182 tcg_temp_free(t1);
4183 tcg_temp_free(t2);
4184}
4185
4186static void gen_write_xer(TCGv src)
4187{
4188 tcg_gen_andi_tl(cpu_xer, src,
4189 ~((1u << XER_SO) | (1u << XER_OV) | (1u << XER_CA)));
4190 tcg_gen_shri_tl(cpu_so, src, XER_SO);
4191 tcg_gen_shri_tl(cpu_ov, src, XER_OV);
4192 tcg_gen_shri_tl(cpu_ca, src, XER_CA);
4193 tcg_gen_andi_tl(cpu_so, cpu_so, 1);
4194 tcg_gen_andi_tl(cpu_ov, cpu_ov, 1);
4195 tcg_gen_andi_tl(cpu_ca, cpu_ca, 1);
4196}
4197
54623277 4198/* mcrxr */
99e300ef 4199static void gen_mcrxr(DisasContext *ctx)
79aceca5 4200{
da91a00f
RH
4201 TCGv_i32 t0 = tcg_temp_new_i32();
4202 TCGv_i32 t1 = tcg_temp_new_i32();
4203 TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4204
4205 tcg_gen_trunc_tl_i32(t0, cpu_so);
4206 tcg_gen_trunc_tl_i32(t1, cpu_ov);
4207 tcg_gen_trunc_tl_i32(dst, cpu_ca);
294d1292
SB
4208 tcg_gen_shli_i32(t0, t0, 3);
4209 tcg_gen_shli_i32(t1, t1, 2);
4210 tcg_gen_shli_i32(dst, dst, 1);
da91a00f
RH
4211 tcg_gen_or_i32(dst, dst, t0);
4212 tcg_gen_or_i32(dst, dst, t1);
4213 tcg_temp_free_i32(t0);
4214 tcg_temp_free_i32(t1);
4215
4216 tcg_gen_movi_tl(cpu_so, 0);
4217 tcg_gen_movi_tl(cpu_ov, 0);
4218 tcg_gen_movi_tl(cpu_ca, 0);
79aceca5
FB
4219}
4220
0cfe11ea 4221/* mfcr mfocrf */
99e300ef 4222static void gen_mfcr(DisasContext *ctx)
79aceca5 4223{
76a66253 4224 uint32_t crm, crn;
3b46e624 4225
76a66253
JM
4226 if (likely(ctx->opcode & 0x00100000)) {
4227 crm = CRM(ctx->opcode);
8dd640e4 4228 if (likely(crm && ((crm & (crm - 1)) == 0))) {
0cfe11ea 4229 crn = ctz32 (crm);
e1571908 4230 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
0497d2f4
AJ
4231 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
4232 cpu_gpr[rD(ctx->opcode)], crn * 4);
76a66253 4233 }
d9bce9d9 4234 } else {
651721b2
AJ
4235 TCGv_i32 t0 = tcg_temp_new_i32();
4236 tcg_gen_mov_i32(t0, cpu_crf[0]);
4237 tcg_gen_shli_i32(t0, t0, 4);
4238 tcg_gen_or_i32(t0, t0, cpu_crf[1]);
4239 tcg_gen_shli_i32(t0, t0, 4);
4240 tcg_gen_or_i32(t0, t0, cpu_crf[2]);
4241 tcg_gen_shli_i32(t0, t0, 4);
4242 tcg_gen_or_i32(t0, t0, cpu_crf[3]);
4243 tcg_gen_shli_i32(t0, t0, 4);
4244 tcg_gen_or_i32(t0, t0, cpu_crf[4]);
4245 tcg_gen_shli_i32(t0, t0, 4);
4246 tcg_gen_or_i32(t0, t0, cpu_crf[5]);
4247 tcg_gen_shli_i32(t0, t0, 4);
4248 tcg_gen_or_i32(t0, t0, cpu_crf[6]);
4249 tcg_gen_shli_i32(t0, t0, 4);
4250 tcg_gen_or_i32(t0, t0, cpu_crf[7]);
4251 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
4252 tcg_temp_free_i32(t0);
d9bce9d9 4253 }
79aceca5
FB
4254}
4255
4256/* mfmsr */
99e300ef 4257static void gen_mfmsr(DisasContext *ctx)
79aceca5 4258{
9a64fbe4 4259#if defined(CONFIG_USER_ONLY)
e06fcd75 4260 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4261#else
c47493f2 4262 if (unlikely(ctx->pr)) {
e06fcd75 4263 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4264 return;
9a64fbe4 4265 }
6527f6ea 4266 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
9a64fbe4 4267#endif
79aceca5
FB
4268}
4269
69b058c8 4270static void spr_noaccess(DisasContext *ctx, int gprn, int sprn)
3fc6c082 4271{
7b13448f 4272#if 0
3fc6c082
FB
4273 sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
4274 printf("ERROR: try to access SPR %d !\n", sprn);
7b13448f 4275#endif
3fc6c082
FB
4276}
4277#define SPR_NOACCESS (&spr_noaccess)
3fc6c082 4278
79aceca5 4279/* mfspr */
636aa200 4280static inline void gen_op_mfspr(DisasContext *ctx)
79aceca5 4281{
69b058c8 4282 void (*read_cb)(DisasContext *ctx, int gprn, int sprn);
79aceca5
FB
4283 uint32_t sprn = SPR(ctx->opcode);
4284
3fc6c082 4285#if !defined(CONFIG_USER_ONLY)
c47493f2 4286 if (ctx->hv)
be147d08 4287 read_cb = ctx->spr_cb[sprn].hea_read;
c47493f2 4288 else if (!ctx->pr)
3fc6c082
FB
4289 read_cb = ctx->spr_cb[sprn].oea_read;
4290 else
9a64fbe4 4291#endif
3fc6c082 4292 read_cb = ctx->spr_cb[sprn].uea_read;
76a66253
JM
4293 if (likely(read_cb != NULL)) {
4294 if (likely(read_cb != SPR_NOACCESS)) {
45d827d2 4295 (*read_cb)(ctx, rD(ctx->opcode), sprn);
3fc6c082
FB
4296 } else {
4297 /* Privilege exception */
9fceefa7
JM
4298 /* This is a hack to avoid warnings when running Linux:
4299 * this OS breaks the PowerPC virtualisation model,
4300 * allowing userland application to read the PVR
4301 */
4302 if (sprn != SPR_PVR) {
013a2942
PB
4303 fprintf(stderr, "Trying to read privileged spr %d (0x%03x) at "
4304 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4305 if (qemu_log_separate()) {
4306 qemu_log("Trying to read privileged spr %d (0x%03x) at "
4307 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4308 }
f24e5695 4309 }
e06fcd75 4310 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
79aceca5 4311 }
3fc6c082
FB
4312 } else {
4313 /* Not defined */
013a2942
PB
4314 fprintf(stderr, "Trying to read invalid spr %d (0x%03x) at "
4315 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4316 if (qemu_log_separate()) {
4317 qemu_log("Trying to read invalid spr %d (0x%03x) at "
4318 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4319 }
e06fcd75 4320 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 4321 }
79aceca5
FB
4322}
4323
99e300ef 4324static void gen_mfspr(DisasContext *ctx)
79aceca5 4325{
3fc6c082 4326 gen_op_mfspr(ctx);
76a66253 4327}
3fc6c082
FB
4328
4329/* mftb */
99e300ef 4330static void gen_mftb(DisasContext *ctx)
3fc6c082
FB
4331{
4332 gen_op_mfspr(ctx);
79aceca5
FB
4333}
4334
0cfe11ea 4335/* mtcrf mtocrf*/
99e300ef 4336static void gen_mtcrf(DisasContext *ctx)
79aceca5 4337{
76a66253 4338 uint32_t crm, crn;
3b46e624 4339
76a66253 4340 crm = CRM(ctx->opcode);
8dd640e4 4341 if (likely((ctx->opcode & 0x00100000))) {
4342 if (crm && ((crm & (crm - 1)) == 0)) {
4343 TCGv_i32 temp = tcg_temp_new_i32();
0cfe11ea 4344 crn = ctz32 (crm);
8dd640e4 4345 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
0cfe11ea
AJ
4346 tcg_gen_shri_i32(temp, temp, crn * 4);
4347 tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
8dd640e4 4348 tcg_temp_free_i32(temp);
4349 }
76a66253 4350 } else {
651721b2
AJ
4351 TCGv_i32 temp = tcg_temp_new_i32();
4352 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4353 for (crn = 0 ; crn < 8 ; crn++) {
4354 if (crm & (1 << crn)) {
4355 tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
4356 tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
4357 }
4358 }
a7812ae4 4359 tcg_temp_free_i32(temp);
76a66253 4360 }
79aceca5
FB
4361}
4362
4363/* mtmsr */
426613db 4364#if defined(TARGET_PPC64)
99e300ef 4365static void gen_mtmsrd(DisasContext *ctx)
426613db
JM
4366{
4367#if defined(CONFIG_USER_ONLY)
e06fcd75 4368 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db 4369#else
c47493f2 4370 if (unlikely(ctx->pr)) {
e06fcd75 4371 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db
JM
4372 return;
4373 }
be147d08
JM
4374 if (ctx->opcode & 0x00010000) {
4375 /* Special form that does not need any synchronisation */
6527f6ea
AJ
4376 TCGv t0 = tcg_temp_new();
4377 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
4378 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
4379 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
4380 tcg_temp_free(t0);
be147d08 4381 } else {
056b05f8
JM
4382 /* XXX: we need to update nip before the store
4383 * if we enter power saving mode, we will exit the loop
4384 * directly from ppc_store_msr
4385 */
be147d08 4386 gen_update_nip(ctx, ctx->nip);
e5f17ac6 4387 gen_helper_store_msr(cpu_env, cpu_gpr[rS(ctx->opcode)]);
be147d08
JM
4388 /* Must stop the translation as machine state (may have) changed */
4389 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 4390 gen_stop_exception(ctx);
be147d08 4391 }
426613db
JM
4392#endif
4393}
4394#endif
4395
99e300ef 4396static void gen_mtmsr(DisasContext *ctx)
79aceca5 4397{
9a64fbe4 4398#if defined(CONFIG_USER_ONLY)
e06fcd75 4399 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4400#else
c47493f2 4401 if (unlikely(ctx->pr)) {
e06fcd75 4402 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4403 return;
9a64fbe4 4404 }
be147d08
JM
4405 if (ctx->opcode & 0x00010000) {
4406 /* Special form that does not need any synchronisation */
6527f6ea
AJ
4407 TCGv t0 = tcg_temp_new();
4408 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
4409 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
4410 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
4411 tcg_temp_free(t0);
be147d08 4412 } else {
8018dc63
AG
4413 TCGv msr = tcg_temp_new();
4414
056b05f8
JM
4415 /* XXX: we need to update nip before the store
4416 * if we enter power saving mode, we will exit the loop
4417 * directly from ppc_store_msr
4418 */
be147d08 4419 gen_update_nip(ctx, ctx->nip);
d9bce9d9 4420#if defined(TARGET_PPC64)
8018dc63
AG
4421 tcg_gen_deposit_tl(msr, cpu_msr, cpu_gpr[rS(ctx->opcode)], 0, 32);
4422#else
4423 tcg_gen_mov_tl(msr, cpu_gpr[rS(ctx->opcode)]);
d9bce9d9 4424#endif
e5f17ac6 4425 gen_helper_store_msr(cpu_env, msr);
c80d1df5 4426 tcg_temp_free(msr);
be147d08 4427 /* Must stop the translation as machine state (may have) changed */
6527f6ea 4428 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 4429 gen_stop_exception(ctx);
be147d08 4430 }
9a64fbe4 4431#endif
79aceca5
FB
4432}
4433
4434/* mtspr */
99e300ef 4435static void gen_mtspr(DisasContext *ctx)
79aceca5 4436{
69b058c8 4437 void (*write_cb)(DisasContext *ctx, int sprn, int gprn);
79aceca5
FB
4438 uint32_t sprn = SPR(ctx->opcode);
4439
3fc6c082 4440#if !defined(CONFIG_USER_ONLY)
c47493f2 4441 if (ctx->hv)
be147d08 4442 write_cb = ctx->spr_cb[sprn].hea_write;
c47493f2 4443 else if (!ctx->pr)
3fc6c082
FB
4444 write_cb = ctx->spr_cb[sprn].oea_write;
4445 else
9a64fbe4 4446#endif
3fc6c082 4447 write_cb = ctx->spr_cb[sprn].uea_write;
76a66253
JM
4448 if (likely(write_cb != NULL)) {
4449 if (likely(write_cb != SPR_NOACCESS)) {
45d827d2 4450 (*write_cb)(ctx, sprn, rS(ctx->opcode));
3fc6c082
FB
4451 } else {
4452 /* Privilege exception */
013a2942
PB
4453 fprintf(stderr, "Trying to write privileged spr %d (0x%03x) at "
4454 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4455 if (qemu_log_separate()) {
4456 qemu_log("Trying to write privileged spr %d (0x%03x) at "
4457 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4458 }
e06fcd75 4459 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 4460 }
3fc6c082
FB
4461 } else {
4462 /* Not defined */
013a2942
PB
4463 if (qemu_log_separate()) {
4464 qemu_log("Trying to write invalid spr %d (0x%03x) at "
4465 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
4466 }
4467 fprintf(stderr, "Trying to write invalid spr %d (0x%03x) at "
4468 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip - 4);
e06fcd75 4469 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 4470 }
79aceca5
FB
4471}
4472
4473/*** Cache management ***/
99e300ef 4474
54623277 4475/* dcbf */
99e300ef 4476static void gen_dcbf(DisasContext *ctx)
79aceca5 4477{
dac454af 4478 /* XXX: specification says this is treated as a load by the MMU */
76db3ba4
AJ
4479 TCGv t0;
4480 gen_set_access_type(ctx, ACCESS_CACHE);
4481 t0 = tcg_temp_new();
4482 gen_addr_reg_index(ctx, t0);
4483 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 4484 tcg_temp_free(t0);
79aceca5
FB
4485}
4486
4487/* dcbi (Supervisor only) */
99e300ef 4488static void gen_dcbi(DisasContext *ctx)
79aceca5 4489{
a541f297 4490#if defined(CONFIG_USER_ONLY)
e06fcd75 4491 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a541f297 4492#else
b61f2753 4493 TCGv EA, val;
c47493f2 4494 if (unlikely(ctx->pr)) {
e06fcd75 4495 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4496 return;
9a64fbe4 4497 }
a7812ae4 4498 EA = tcg_temp_new();
76db3ba4
AJ
4499 gen_set_access_type(ctx, ACCESS_CACHE);
4500 gen_addr_reg_index(ctx, EA);
a7812ae4 4501 val = tcg_temp_new();
76a66253 4502 /* XXX: specification says this should be treated as a store by the MMU */
76db3ba4
AJ
4503 gen_qemu_ld8u(ctx, val, EA);
4504 gen_qemu_st8(ctx, val, EA);
b61f2753
AJ
4505 tcg_temp_free(val);
4506 tcg_temp_free(EA);
a541f297 4507#endif
79aceca5
FB
4508}
4509
4510/* dcdst */
99e300ef 4511static void gen_dcbst(DisasContext *ctx)
79aceca5 4512{
76a66253 4513 /* XXX: specification say this is treated as a load by the MMU */
76db3ba4
AJ
4514 TCGv t0;
4515 gen_set_access_type(ctx, ACCESS_CACHE);
4516 t0 = tcg_temp_new();
4517 gen_addr_reg_index(ctx, t0);
4518 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 4519 tcg_temp_free(t0);
79aceca5
FB
4520}
4521
4522/* dcbt */
99e300ef 4523static void gen_dcbt(DisasContext *ctx)
79aceca5 4524{
0db1b20e 4525 /* interpreted as no-op */
76a66253
JM
4526 /* XXX: specification say this is treated as a load by the MMU
4527 * but does not generate any exception
4528 */
79aceca5
FB
4529}
4530
4531/* dcbtst */
99e300ef 4532static void gen_dcbtst(DisasContext *ctx)
79aceca5 4533{
0db1b20e 4534 /* interpreted as no-op */
76a66253
JM
4535 /* XXX: specification say this is treated as a load by the MMU
4536 * but does not generate any exception
4537 */
79aceca5
FB
4538}
4539
4d09d529
AG
4540/* dcbtls */
4541static void gen_dcbtls(DisasContext *ctx)
4542{
4543 /* Always fails locking the cache */
4544 TCGv t0 = tcg_temp_new();
4545 gen_load_spr(t0, SPR_Exxx_L1CSR0);
4546 tcg_gen_ori_tl(t0, t0, L1CSR0_CUL);
4547 gen_store_spr(SPR_Exxx_L1CSR0, t0);
4548 tcg_temp_free(t0);
4549}
4550
79aceca5 4551/* dcbz */
99e300ef 4552static void gen_dcbz(DisasContext *ctx)
79aceca5 4553{
8e33944f
AG
4554 TCGv tcgv_addr;
4555 TCGv_i32 tcgv_is_dcbzl;
4556 int is_dcbzl = ctx->opcode & 0x00200000 ? 1 : 0;
d63001d1 4557
76db3ba4 4558 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
4559 /* NIP cannot be restored if the memory exception comes from an helper */
4560 gen_update_nip(ctx, ctx->nip - 4);
8e33944f
AG
4561 tcgv_addr = tcg_temp_new();
4562 tcgv_is_dcbzl = tcg_const_i32(is_dcbzl);
4563
4564 gen_addr_reg_index(ctx, tcgv_addr);
4565 gen_helper_dcbz(cpu_env, tcgv_addr, tcgv_is_dcbzl);
4566
4567 tcg_temp_free(tcgv_addr);
4568 tcg_temp_free_i32(tcgv_is_dcbzl);
79aceca5
FB
4569}
4570
ae1c1a3d 4571/* dst / dstt */
99e300ef 4572static void gen_dst(DisasContext *ctx)
ae1c1a3d
AJ
4573{
4574 if (rA(ctx->opcode) == 0) {
4575 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4576 } else {
4577 /* interpreted as no-op */
4578 }
4579}
4580
4581/* dstst /dststt */
99e300ef 4582static void gen_dstst(DisasContext *ctx)
ae1c1a3d
AJ
4583{
4584 if (rA(ctx->opcode) == 0) {
4585 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4586 } else {
4587 /* interpreted as no-op */
4588 }
4589
4590}
4591
4592/* dss / dssall */
99e300ef 4593static void gen_dss(DisasContext *ctx)
ae1c1a3d
AJ
4594{
4595 /* interpreted as no-op */
4596}
4597
79aceca5 4598/* icbi */
99e300ef 4599static void gen_icbi(DisasContext *ctx)
79aceca5 4600{
76db3ba4
AJ
4601 TCGv t0;
4602 gen_set_access_type(ctx, ACCESS_CACHE);
30032c94
JM
4603 /* NIP cannot be restored if the memory exception comes from an helper */
4604 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4605 t0 = tcg_temp_new();
4606 gen_addr_reg_index(ctx, t0);
2f5a189c 4607 gen_helper_icbi(cpu_env, t0);
37d269df 4608 tcg_temp_free(t0);
79aceca5
FB
4609}
4610
4611/* Optional: */
4612/* dcba */
99e300ef 4613static void gen_dcba(DisasContext *ctx)
79aceca5 4614{
0db1b20e
JM
4615 /* interpreted as no-op */
4616 /* XXX: specification say this is treated as a store by the MMU
4617 * but does not generate any exception
4618 */
79aceca5
FB
4619}
4620
4621/*** Segment register manipulation ***/
4622/* Supervisor only: */
99e300ef 4623
54623277 4624/* mfsr */
99e300ef 4625static void gen_mfsr(DisasContext *ctx)
79aceca5 4626{
9a64fbe4 4627#if defined(CONFIG_USER_ONLY)
e06fcd75 4628 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4629#else
74d37793 4630 TCGv t0;
c47493f2 4631 if (unlikely(ctx->pr)) {
e06fcd75 4632 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4633 return;
9a64fbe4 4634 }
74d37793 4635 t0 = tcg_const_tl(SR(ctx->opcode));
c6c7cf05 4636 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
74d37793 4637 tcg_temp_free(t0);
9a64fbe4 4638#endif
79aceca5
FB
4639}
4640
4641/* mfsrin */
99e300ef 4642static void gen_mfsrin(DisasContext *ctx)
79aceca5 4643{
9a64fbe4 4644#if defined(CONFIG_USER_ONLY)
e06fcd75 4645 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4646#else
74d37793 4647 TCGv t0;
c47493f2 4648 if (unlikely(ctx->pr)) {
e06fcd75 4649 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4650 return;
9a64fbe4 4651 }
74d37793
AJ
4652 t0 = tcg_temp_new();
4653 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4654 tcg_gen_andi_tl(t0, t0, 0xF);
c6c7cf05 4655 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
74d37793 4656 tcg_temp_free(t0);
9a64fbe4 4657#endif
79aceca5
FB
4658}
4659
4660/* mtsr */
99e300ef 4661static void gen_mtsr(DisasContext *ctx)
79aceca5 4662{
9a64fbe4 4663#if defined(CONFIG_USER_ONLY)
e06fcd75 4664 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4665#else
74d37793 4666 TCGv t0;
c47493f2 4667 if (unlikely(ctx->pr)) {
e06fcd75 4668 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4669 return;
9a64fbe4 4670 }
74d37793 4671 t0 = tcg_const_tl(SR(ctx->opcode));
c6c7cf05 4672 gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4673 tcg_temp_free(t0);
9a64fbe4 4674#endif
79aceca5
FB
4675}
4676
4677/* mtsrin */
99e300ef 4678static void gen_mtsrin(DisasContext *ctx)
79aceca5 4679{
9a64fbe4 4680#if defined(CONFIG_USER_ONLY)
e06fcd75 4681 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4682#else
74d37793 4683 TCGv t0;
c47493f2 4684 if (unlikely(ctx->pr)) {
e06fcd75 4685 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4686 return;
9a64fbe4 4687 }
74d37793
AJ
4688 t0 = tcg_temp_new();
4689 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4690 tcg_gen_andi_tl(t0, t0, 0xF);
c6c7cf05 4691 gen_helper_store_sr(cpu_env, t0, cpu_gpr[rD(ctx->opcode)]);
74d37793 4692 tcg_temp_free(t0);
9a64fbe4 4693#endif
79aceca5
FB
4694}
4695
12de9a39
JM
4696#if defined(TARGET_PPC64)
4697/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
e8eaa2c0 4698
54623277 4699/* mfsr */
e8eaa2c0 4700static void gen_mfsr_64b(DisasContext *ctx)
12de9a39
JM
4701{
4702#if defined(CONFIG_USER_ONLY)
e06fcd75 4703 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4704#else
74d37793 4705 TCGv t0;
c47493f2 4706 if (unlikely(ctx->pr)) {
e06fcd75 4707 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4708 return;
4709 }
74d37793 4710 t0 = tcg_const_tl(SR(ctx->opcode));
c6c7cf05 4711 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
74d37793 4712 tcg_temp_free(t0);
12de9a39
JM
4713#endif
4714}
4715
4716/* mfsrin */
e8eaa2c0 4717static void gen_mfsrin_64b(DisasContext *ctx)
12de9a39
JM
4718{
4719#if defined(CONFIG_USER_ONLY)
e06fcd75 4720 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4721#else
74d37793 4722 TCGv t0;
c47493f2 4723 if (unlikely(ctx->pr)) {
e06fcd75 4724 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4725 return;
4726 }
74d37793
AJ
4727 t0 = tcg_temp_new();
4728 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4729 tcg_gen_andi_tl(t0, t0, 0xF);
c6c7cf05 4730 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
74d37793 4731 tcg_temp_free(t0);
12de9a39
JM
4732#endif
4733}
4734
4735/* mtsr */
e8eaa2c0 4736static void gen_mtsr_64b(DisasContext *ctx)
12de9a39
JM
4737{
4738#if defined(CONFIG_USER_ONLY)
e06fcd75 4739 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4740#else
74d37793 4741 TCGv t0;
c47493f2 4742 if (unlikely(ctx->pr)) {
e06fcd75 4743 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4744 return;
4745 }
74d37793 4746 t0 = tcg_const_tl(SR(ctx->opcode));
c6c7cf05 4747 gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4748 tcg_temp_free(t0);
12de9a39
JM
4749#endif
4750}
4751
4752/* mtsrin */
e8eaa2c0 4753static void gen_mtsrin_64b(DisasContext *ctx)
12de9a39
JM
4754{
4755#if defined(CONFIG_USER_ONLY)
e06fcd75 4756 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4757#else
74d37793 4758 TCGv t0;
c47493f2 4759 if (unlikely(ctx->pr)) {
e06fcd75 4760 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4761 return;
4762 }
74d37793
AJ
4763 t0 = tcg_temp_new();
4764 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4765 tcg_gen_andi_tl(t0, t0, 0xF);
c6c7cf05 4766 gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4767 tcg_temp_free(t0);
12de9a39
JM
4768#endif
4769}
f6b868fc
BS
4770
4771/* slbmte */
e8eaa2c0 4772static void gen_slbmte(DisasContext *ctx)
f6b868fc
BS
4773{
4774#if defined(CONFIG_USER_ONLY)
4775 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4776#else
c47493f2 4777 if (unlikely(ctx->pr)) {
f6b868fc
BS
4778 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4779 return;
4780 }
c6c7cf05
BS
4781 gen_helper_store_slb(cpu_env, cpu_gpr[rB(ctx->opcode)],
4782 cpu_gpr[rS(ctx->opcode)]);
f6b868fc
BS
4783#endif
4784}
4785
efdef95f
DG
4786static void gen_slbmfee(DisasContext *ctx)
4787{
4788#if defined(CONFIG_USER_ONLY)
4789 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4790#else
c47493f2 4791 if (unlikely(ctx->pr)) {
efdef95f
DG
4792 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4793 return;
4794 }
c6c7cf05 4795 gen_helper_load_slb_esid(cpu_gpr[rS(ctx->opcode)], cpu_env,
efdef95f
DG
4796 cpu_gpr[rB(ctx->opcode)]);
4797#endif
4798}
4799
4800static void gen_slbmfev(DisasContext *ctx)
4801{
4802#if defined(CONFIG_USER_ONLY)
4803 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4804#else
c47493f2 4805 if (unlikely(ctx->pr)) {
efdef95f
DG
4806 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4807 return;
4808 }
c6c7cf05 4809 gen_helper_load_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env,
efdef95f
DG
4810 cpu_gpr[rB(ctx->opcode)]);
4811#endif
4812}
12de9a39
JM
4813#endif /* defined(TARGET_PPC64) */
4814
79aceca5 4815/*** Lookaside buffer management ***/
c47493f2 4816/* Optional & supervisor only: */
99e300ef 4817
54623277 4818/* tlbia */
99e300ef 4819static void gen_tlbia(DisasContext *ctx)
79aceca5 4820{
9a64fbe4 4821#if defined(CONFIG_USER_ONLY)
e06fcd75 4822 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4823#else
c47493f2 4824 if (unlikely(ctx->pr)) {
e06fcd75 4825 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4826 return;
9a64fbe4 4827 }
c6c7cf05 4828 gen_helper_tlbia(cpu_env);
9a64fbe4 4829#endif
79aceca5
FB
4830}
4831
bf14b1ce 4832/* tlbiel */
99e300ef 4833static void gen_tlbiel(DisasContext *ctx)
bf14b1ce
BS
4834{
4835#if defined(CONFIG_USER_ONLY)
4836 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4837#else
c47493f2 4838 if (unlikely(ctx->pr)) {
bf14b1ce
BS
4839 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4840 return;
4841 }
c6c7cf05 4842 gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]);
bf14b1ce
BS
4843#endif
4844}
4845
79aceca5 4846/* tlbie */
99e300ef 4847static void gen_tlbie(DisasContext *ctx)
79aceca5 4848{
9a64fbe4 4849#if defined(CONFIG_USER_ONLY)
e06fcd75 4850 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4851#else
c47493f2 4852 if (unlikely(ctx->pr)) {
e06fcd75 4853 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4854 return;
9a64fbe4 4855 }
9ca3f7f3 4856 if (NARROW_MODE(ctx)) {
74d37793
AJ
4857 TCGv t0 = tcg_temp_new();
4858 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
c6c7cf05 4859 gen_helper_tlbie(cpu_env, t0);
74d37793 4860 tcg_temp_free(t0);
9ca3f7f3 4861 } else {
c6c7cf05 4862 gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]);
9ca3f7f3 4863 }
9a64fbe4 4864#endif
79aceca5
FB
4865}
4866
4867/* tlbsync */
99e300ef 4868static void gen_tlbsync(DisasContext *ctx)
79aceca5 4869{
9a64fbe4 4870#if defined(CONFIG_USER_ONLY)
e06fcd75 4871 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4872#else
c47493f2 4873 if (unlikely(ctx->pr)) {
e06fcd75 4874 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4875 return;
9a64fbe4
FB
4876 }
4877 /* This has no effect: it should ensure that all previous
4878 * tlbie have completed
4879 */
e06fcd75 4880 gen_stop_exception(ctx);
9a64fbe4 4881#endif
79aceca5
FB
4882}
4883
426613db
JM
4884#if defined(TARGET_PPC64)
4885/* slbia */
99e300ef 4886static void gen_slbia(DisasContext *ctx)
426613db
JM
4887{
4888#if defined(CONFIG_USER_ONLY)
e06fcd75 4889 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4890#else
c47493f2 4891 if (unlikely(ctx->pr)) {
e06fcd75 4892 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4893 return;
4894 }
c6c7cf05 4895 gen_helper_slbia(cpu_env);
426613db
JM
4896#endif
4897}
4898
4899/* slbie */
99e300ef 4900static void gen_slbie(DisasContext *ctx)
426613db
JM
4901{
4902#if defined(CONFIG_USER_ONLY)
e06fcd75 4903 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4904#else
c47493f2 4905 if (unlikely(ctx->pr)) {
e06fcd75 4906 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4907 return;
4908 }
c6c7cf05 4909 gen_helper_slbie(cpu_env, cpu_gpr[rB(ctx->opcode)]);
426613db
JM
4910#endif
4911}
4912#endif
4913
79aceca5
FB
4914/*** External control ***/
4915/* Optional: */
99e300ef 4916
54623277 4917/* eciwx */
99e300ef 4918static void gen_eciwx(DisasContext *ctx)
79aceca5 4919{
76db3ba4 4920 TCGv t0;
fa407c03 4921 /* Should check EAR[E] ! */
76db3ba4
AJ
4922 gen_set_access_type(ctx, ACCESS_EXT);
4923 t0 = tcg_temp_new();
4924 gen_addr_reg_index(ctx, t0);
fa407c03 4925 gen_check_align(ctx, t0, 0x03);
76db3ba4 4926 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4927 tcg_temp_free(t0);
76a66253
JM
4928}
4929
4930/* ecowx */
99e300ef 4931static void gen_ecowx(DisasContext *ctx)
76a66253 4932{
76db3ba4 4933 TCGv t0;
fa407c03 4934 /* Should check EAR[E] ! */
76db3ba4
AJ
4935 gen_set_access_type(ctx, ACCESS_EXT);
4936 t0 = tcg_temp_new();
4937 gen_addr_reg_index(ctx, t0);
fa407c03 4938 gen_check_align(ctx, t0, 0x03);
76db3ba4 4939 gen_qemu_st32(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4940 tcg_temp_free(t0);
76a66253
JM
4941}
4942
4943/* PowerPC 601 specific instructions */
99e300ef 4944
54623277 4945/* abs - abs. */
99e300ef 4946static void gen_abs(DisasContext *ctx)
76a66253 4947{
42a268c2
RH
4948 TCGLabel *l1 = gen_new_label();
4949 TCGLabel *l2 = gen_new_label();
22e0e173
AJ
4950 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1);
4951 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4952 tcg_gen_br(l2);
4953 gen_set_label(l1);
4954 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4955 gen_set_label(l2);
76a66253 4956 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4957 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4958}
4959
4960/* abso - abso. */
99e300ef 4961static void gen_abso(DisasContext *ctx)
76a66253 4962{
42a268c2
RH
4963 TCGLabel *l1 = gen_new_label();
4964 TCGLabel *l2 = gen_new_label();
4965 TCGLabel *l3 = gen_new_label();
22e0e173 4966 /* Start with XER OV disabled, the most likely case */
da91a00f 4967 tcg_gen_movi_tl(cpu_ov, 0);
22e0e173
AJ
4968 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2);
4969 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1);
da91a00f
RH
4970 tcg_gen_movi_tl(cpu_ov, 1);
4971 tcg_gen_movi_tl(cpu_so, 1);
22e0e173
AJ
4972 tcg_gen_br(l2);
4973 gen_set_label(l1);
4974 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4975 tcg_gen_br(l3);
4976 gen_set_label(l2);
4977 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4978 gen_set_label(l3);
76a66253 4979 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4980 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4981}
4982
4983/* clcs */
99e300ef 4984static void gen_clcs(DisasContext *ctx)
76a66253 4985{
22e0e173 4986 TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
d523dd00 4987 gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
22e0e173 4988 tcg_temp_free_i32(t0);
c7697e1f 4989 /* Rc=1 sets CR0 to an undefined state */
76a66253
JM
4990}
4991
4992/* div - div. */
99e300ef 4993static void gen_div(DisasContext *ctx)
76a66253 4994{
d15f74fb
BS
4995 gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)],
4996 cpu_gpr[rB(ctx->opcode)]);
76a66253 4997 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4998 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4999}
5000
5001/* divo - divo. */
99e300ef 5002static void gen_divo(DisasContext *ctx)
76a66253 5003{
d15f74fb
BS
5004 gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)],
5005 cpu_gpr[rB(ctx->opcode)]);
76a66253 5006 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5007 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5008}
5009
5010/* divs - divs. */
99e300ef 5011static void gen_divs(DisasContext *ctx)
76a66253 5012{
d15f74fb
BS
5013 gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)],
5014 cpu_gpr[rB(ctx->opcode)]);
76a66253 5015 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5016 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5017}
5018
5019/* divso - divso. */
99e300ef 5020static void gen_divso(DisasContext *ctx)
76a66253 5021{
d15f74fb
BS
5022 gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_env,
5023 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 5024 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5025 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5026}
5027
5028/* doz - doz. */
99e300ef 5029static void gen_doz(DisasContext *ctx)
76a66253 5030{
42a268c2
RH
5031 TCGLabel *l1 = gen_new_label();
5032 TCGLabel *l2 = gen_new_label();
22e0e173
AJ
5033 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
5034 tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5035 tcg_gen_br(l2);
5036 gen_set_label(l1);
5037 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
5038 gen_set_label(l2);
76a66253 5039 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5040 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5041}
5042
5043/* dozo - dozo. */
99e300ef 5044static void gen_dozo(DisasContext *ctx)
76a66253 5045{
42a268c2
RH
5046 TCGLabel *l1 = gen_new_label();
5047 TCGLabel *l2 = gen_new_label();
22e0e173
AJ
5048 TCGv t0 = tcg_temp_new();
5049 TCGv t1 = tcg_temp_new();
5050 TCGv t2 = tcg_temp_new();
5051 /* Start with XER OV disabled, the most likely case */
da91a00f 5052 tcg_gen_movi_tl(cpu_ov, 0);
22e0e173
AJ
5053 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
5054 tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5055 tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5056 tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
5057 tcg_gen_andc_tl(t1, t1, t2);
5058 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
5059 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
da91a00f
RH
5060 tcg_gen_movi_tl(cpu_ov, 1);
5061 tcg_gen_movi_tl(cpu_so, 1);
22e0e173
AJ
5062 tcg_gen_br(l2);
5063 gen_set_label(l1);
5064 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
5065 gen_set_label(l2);
5066 tcg_temp_free(t0);
5067 tcg_temp_free(t1);
5068 tcg_temp_free(t2);
76a66253 5069 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5070 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5071}
5072
5073/* dozi */
99e300ef 5074static void gen_dozi(DisasContext *ctx)
76a66253 5075{
22e0e173 5076 target_long simm = SIMM(ctx->opcode);
42a268c2
RH
5077 TCGLabel *l1 = gen_new_label();
5078 TCGLabel *l2 = gen_new_label();
22e0e173
AJ
5079 tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
5080 tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
5081 tcg_gen_br(l2);
5082 gen_set_label(l1);
5083 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
5084 gen_set_label(l2);
5085 if (unlikely(Rc(ctx->opcode) != 0))
5086 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5087}
5088
76a66253 5089/* lscbx - lscbx. */
99e300ef 5090static void gen_lscbx(DisasContext *ctx)
76a66253 5091{
bdb4b689
AJ
5092 TCGv t0 = tcg_temp_new();
5093 TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
5094 TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
5095 TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
76a66253 5096
76db3ba4 5097 gen_addr_reg_index(ctx, t0);
76a66253 5098 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 5099 gen_update_nip(ctx, ctx->nip - 4);
2f5a189c 5100 gen_helper_lscbx(t0, cpu_env, t0, t1, t2, t3);
bdb4b689
AJ
5101 tcg_temp_free_i32(t1);
5102 tcg_temp_free_i32(t2);
5103 tcg_temp_free_i32(t3);
3d7b417e 5104 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
bdb4b689 5105 tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
76a66253 5106 if (unlikely(Rc(ctx->opcode) != 0))
bdb4b689
AJ
5107 gen_set_Rc0(ctx, t0);
5108 tcg_temp_free(t0);
76a66253
JM
5109}
5110
5111/* maskg - maskg. */
99e300ef 5112static void gen_maskg(DisasContext *ctx)
76a66253 5113{
42a268c2 5114 TCGLabel *l1 = gen_new_label();
22e0e173
AJ
5115 TCGv t0 = tcg_temp_new();
5116 TCGv t1 = tcg_temp_new();
5117 TCGv t2 = tcg_temp_new();
5118 TCGv t3 = tcg_temp_new();
5119 tcg_gen_movi_tl(t3, 0xFFFFFFFF);
5120 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5121 tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
5122 tcg_gen_addi_tl(t2, t0, 1);
5123 tcg_gen_shr_tl(t2, t3, t2);
5124 tcg_gen_shr_tl(t3, t3, t1);
5125 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
5126 tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
5127 tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5128 gen_set_label(l1);
5129 tcg_temp_free(t0);
5130 tcg_temp_free(t1);
5131 tcg_temp_free(t2);
5132 tcg_temp_free(t3);
76a66253 5133 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5134 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5135}
5136
5137/* maskir - maskir. */
99e300ef 5138static void gen_maskir(DisasContext *ctx)
76a66253 5139{
22e0e173
AJ
5140 TCGv t0 = tcg_temp_new();
5141 TCGv t1 = tcg_temp_new();
5142 tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5143 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5144 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5145 tcg_temp_free(t0);
5146 tcg_temp_free(t1);
76a66253 5147 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5148 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5149}
5150
5151/* mul - mul. */
99e300ef 5152static void gen_mul(DisasContext *ctx)
76a66253 5153{
22e0e173
AJ
5154 TCGv_i64 t0 = tcg_temp_new_i64();
5155 TCGv_i64 t1 = tcg_temp_new_i64();
5156 TCGv t2 = tcg_temp_new();
5157 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
5158 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
5159 tcg_gen_mul_i64(t0, t0, t1);
5160 tcg_gen_trunc_i64_tl(t2, t0);
5161 gen_store_spr(SPR_MQ, t2);
5162 tcg_gen_shri_i64(t1, t0, 32);
5163 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
5164 tcg_temp_free_i64(t0);
5165 tcg_temp_free_i64(t1);
5166 tcg_temp_free(t2);
76a66253 5167 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5168 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5169}
5170
5171/* mulo - mulo. */
99e300ef 5172static void gen_mulo(DisasContext *ctx)
76a66253 5173{
42a268c2 5174 TCGLabel *l1 = gen_new_label();
22e0e173
AJ
5175 TCGv_i64 t0 = tcg_temp_new_i64();
5176 TCGv_i64 t1 = tcg_temp_new_i64();
5177 TCGv t2 = tcg_temp_new();
5178 /* Start with XER OV disabled, the most likely case */
da91a00f 5179 tcg_gen_movi_tl(cpu_ov, 0);
22e0e173
AJ
5180 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
5181 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
5182 tcg_gen_mul_i64(t0, t0, t1);
5183 tcg_gen_trunc_i64_tl(t2, t0);
5184 gen_store_spr(SPR_MQ, t2);
5185 tcg_gen_shri_i64(t1, t0, 32);
5186 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
5187 tcg_gen_ext32s_i64(t1, t0);
5188 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
da91a00f
RH
5189 tcg_gen_movi_tl(cpu_ov, 1);
5190 tcg_gen_movi_tl(cpu_so, 1);
22e0e173
AJ
5191 gen_set_label(l1);
5192 tcg_temp_free_i64(t0);
5193 tcg_temp_free_i64(t1);
5194 tcg_temp_free(t2);
76a66253 5195 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5196 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5197}
5198
5199/* nabs - nabs. */
99e300ef 5200static void gen_nabs(DisasContext *ctx)
76a66253 5201{
42a268c2
RH
5202 TCGLabel *l1 = gen_new_label();
5203 TCGLabel *l2 = gen_new_label();
22e0e173
AJ
5204 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
5205 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5206 tcg_gen_br(l2);
5207 gen_set_label(l1);
5208 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5209 gen_set_label(l2);
76a66253 5210 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5211 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5212}
5213
5214/* nabso - nabso. */
99e300ef 5215static void gen_nabso(DisasContext *ctx)
76a66253 5216{
42a268c2
RH
5217 TCGLabel *l1 = gen_new_label();
5218 TCGLabel *l2 = gen_new_label();
22e0e173
AJ
5219 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
5220 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5221 tcg_gen_br(l2);
5222 gen_set_label(l1);
5223 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5224 gen_set_label(l2);
5225 /* nabs never overflows */
da91a00f 5226 tcg_gen_movi_tl(cpu_ov, 0);
76a66253 5227 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 5228 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
5229}
5230
5231/* rlmi - rlmi. */
99e300ef 5232static void gen_rlmi(DisasContext *ctx)
76a66253 5233{
7487953d
AJ
5234 uint32_t mb = MB(ctx->opcode);
5235 uint32_t me = ME(ctx->opcode);
5236 TCGv t0 = tcg_temp_new();
5237 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5238 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5239 tcg_gen_andi_tl(t0, t0, MASK(mb, me));
5240 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me));
5241 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
5242 tcg_temp_free(t0);
76a66253 5243 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5244 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5245}
5246
5247/* rrib - rrib. */
99e300ef 5248static void gen_rrib(DisasContext *ctx)
76a66253 5249{
7487953d
AJ
5250 TCGv t0 = tcg_temp_new();
5251 TCGv t1 = tcg_temp_new();
5252 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5253 tcg_gen_movi_tl(t1, 0x80000000);
5254 tcg_gen_shr_tl(t1, t1, t0);
5255 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5256 tcg_gen_and_tl(t0, t0, t1);
5257 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
5258 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5259 tcg_temp_free(t0);
5260 tcg_temp_free(t1);
76a66253 5261 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5262 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5263}
5264
5265/* sle - sle. */
99e300ef 5266static void gen_sle(DisasContext *ctx)
76a66253 5267{
7487953d
AJ
5268 TCGv t0 = tcg_temp_new();
5269 TCGv t1 = tcg_temp_new();
5270 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5271 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5272 tcg_gen_subfi_tl(t1, 32, t1);
5273 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5274 tcg_gen_or_tl(t1, t0, t1);
5275 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5276 gen_store_spr(SPR_MQ, t1);
5277 tcg_temp_free(t0);
5278 tcg_temp_free(t1);
76a66253 5279 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5280 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5281}
5282
5283/* sleq - sleq. */
99e300ef 5284static void gen_sleq(DisasContext *ctx)
76a66253 5285{
7487953d
AJ
5286 TCGv t0 = tcg_temp_new();
5287 TCGv t1 = tcg_temp_new();
5288 TCGv t2 = tcg_temp_new();
5289 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5290 tcg_gen_movi_tl(t2, 0xFFFFFFFF);
5291 tcg_gen_shl_tl(t2, t2, t0);
5292 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5293 gen_load_spr(t1, SPR_MQ);
5294 gen_store_spr(SPR_MQ, t0);
5295 tcg_gen_and_tl(t0, t0, t2);
5296 tcg_gen_andc_tl(t1, t1, t2);
5297 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5298 tcg_temp_free(t0);
5299 tcg_temp_free(t1);
5300 tcg_temp_free(t2);
76a66253 5301 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5302 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5303}
5304
5305/* sliq - sliq. */
99e300ef 5306static void gen_sliq(DisasContext *ctx)
76a66253 5307{
7487953d
AJ
5308 int sh = SH(ctx->opcode);
5309 TCGv t0 = tcg_temp_new();
5310 TCGv t1 = tcg_temp_new();
5311 tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5312 tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
5313 tcg_gen_or_tl(t1, t0, t1);
5314 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5315 gen_store_spr(SPR_MQ, t1);
5316 tcg_temp_free(t0);
5317 tcg_temp_free(t1);
76a66253 5318 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5319 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5320}
5321
5322/* slliq - slliq. */
99e300ef 5323static void gen_slliq(DisasContext *ctx)
76a66253 5324{
7487953d
AJ
5325 int sh = SH(ctx->opcode);
5326 TCGv t0 = tcg_temp_new();
5327 TCGv t1 = tcg_temp_new();
5328 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5329 gen_load_spr(t1, SPR_MQ);
5330 gen_store_spr(SPR_MQ, t0);
5331 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU << sh));
5332 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
5333 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5334 tcg_temp_free(t0);
5335 tcg_temp_free(t1);
76a66253 5336 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5337 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5338}
5339
5340/* sllq - sllq. */
99e300ef 5341static void gen_sllq(DisasContext *ctx)
76a66253 5342{
42a268c2
RH
5343 TCGLabel *l1 = gen_new_label();
5344 TCGLabel *l2 = gen_new_label();
7487953d
AJ
5345 TCGv t0 = tcg_temp_local_new();
5346 TCGv t1 = tcg_temp_local_new();
5347 TCGv t2 = tcg_temp_local_new();
5348 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
5349 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
5350 tcg_gen_shl_tl(t1, t1, t2);
5351 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
5352 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5353 gen_load_spr(t0, SPR_MQ);
5354 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5355 tcg_gen_br(l2);
5356 gen_set_label(l1);
5357 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
5358 gen_load_spr(t2, SPR_MQ);
5359 tcg_gen_andc_tl(t1, t2, t1);
5360 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5361 gen_set_label(l2);
5362 tcg_temp_free(t0);
5363 tcg_temp_free(t1);
5364 tcg_temp_free(t2);
76a66253 5365 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5366 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5367}
5368
5369/* slq - slq. */
99e300ef 5370static void gen_slq(DisasContext *ctx)
76a66253 5371{
42a268c2 5372 TCGLabel *l1 = gen_new_label();
7487953d
AJ
5373 TCGv t0 = tcg_temp_new();
5374 TCGv t1 = tcg_temp_new();
5375 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5376 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5377 tcg_gen_subfi_tl(t1, 32, t1);
5378 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5379 tcg_gen_or_tl(t1, t0, t1);
5380 gen_store_spr(SPR_MQ, t1);
5381 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
5382 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5383 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
5384 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
5385 gen_set_label(l1);
5386 tcg_temp_free(t0);
5387 tcg_temp_free(t1);
76a66253 5388 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5389 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5390}
5391
d9bce9d9 5392/* sraiq - sraiq. */
99e300ef 5393static void gen_sraiq(DisasContext *ctx)
76a66253 5394{
7487953d 5395 int sh = SH(ctx->opcode);
42a268c2 5396 TCGLabel *l1 = gen_new_label();
7487953d
AJ
5397 TCGv t0 = tcg_temp_new();
5398 TCGv t1 = tcg_temp_new();
5399 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5400 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
5401 tcg_gen_or_tl(t0, t0, t1);
5402 gen_store_spr(SPR_MQ, t0);
da91a00f 5403 tcg_gen_movi_tl(cpu_ca, 0);
7487953d
AJ
5404 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
5405 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
da91a00f 5406 tcg_gen_movi_tl(cpu_ca, 1);
7487953d
AJ
5407 gen_set_label(l1);
5408 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
5409 tcg_temp_free(t0);
5410 tcg_temp_free(t1);
76a66253 5411 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5412 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5413}
5414
5415/* sraq - sraq. */
99e300ef 5416static void gen_sraq(DisasContext *ctx)
76a66253 5417{
42a268c2
RH
5418 TCGLabel *l1 = gen_new_label();
5419 TCGLabel *l2 = gen_new_label();
7487953d
AJ
5420 TCGv t0 = tcg_temp_new();
5421 TCGv t1 = tcg_temp_local_new();
5422 TCGv t2 = tcg_temp_local_new();
5423 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
5424 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
5425 tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
5426 tcg_gen_subfi_tl(t2, 32, t2);
5427 tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
5428 tcg_gen_or_tl(t0, t0, t2);
5429 gen_store_spr(SPR_MQ, t0);
5430 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
5431 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
5432 tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
5433 tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
5434 gen_set_label(l1);
5435 tcg_temp_free(t0);
5436 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
da91a00f 5437 tcg_gen_movi_tl(cpu_ca, 0);
7487953d
AJ
5438 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
5439 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
da91a00f 5440 tcg_gen_movi_tl(cpu_ca, 1);
7487953d
AJ
5441 gen_set_label(l2);
5442 tcg_temp_free(t1);
5443 tcg_temp_free(t2);
76a66253 5444 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5445 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5446}
5447
5448/* sre - sre. */
99e300ef 5449static void gen_sre(DisasContext *ctx)
76a66253 5450{
7487953d
AJ
5451 TCGv t0 = tcg_temp_new();
5452 TCGv t1 = tcg_temp_new();
5453 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5454 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5455 tcg_gen_subfi_tl(t1, 32, t1);
5456 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5457 tcg_gen_or_tl(t1, t0, t1);
5458 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5459 gen_store_spr(SPR_MQ, t1);
5460 tcg_temp_free(t0);
5461 tcg_temp_free(t1);
76a66253 5462 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5463 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5464}
5465
5466/* srea - srea. */
99e300ef 5467static void gen_srea(DisasContext *ctx)
76a66253 5468{
7487953d
AJ
5469 TCGv t0 = tcg_temp_new();
5470 TCGv t1 = tcg_temp_new();
5471 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5472 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5473 gen_store_spr(SPR_MQ, t0);
5474 tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
5475 tcg_temp_free(t0);
5476 tcg_temp_free(t1);
76a66253 5477 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5478 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5479}
5480
5481/* sreq */
99e300ef 5482static void gen_sreq(DisasContext *ctx)
76a66253 5483{
7487953d
AJ
5484 TCGv t0 = tcg_temp_new();
5485 TCGv t1 = tcg_temp_new();
5486 TCGv t2 = tcg_temp_new();
5487 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5488 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
5489 tcg_gen_shr_tl(t1, t1, t0);
5490 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5491 gen_load_spr(t2, SPR_MQ);
5492 gen_store_spr(SPR_MQ, t0);
5493 tcg_gen_and_tl(t0, t0, t1);
5494 tcg_gen_andc_tl(t2, t2, t1);
5495 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
5496 tcg_temp_free(t0);
5497 tcg_temp_free(t1);
5498 tcg_temp_free(t2);
76a66253 5499 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5500 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5501}
5502
5503/* sriq */
99e300ef 5504static void gen_sriq(DisasContext *ctx)
76a66253 5505{
7487953d
AJ
5506 int sh = SH(ctx->opcode);
5507 TCGv t0 = tcg_temp_new();
5508 TCGv t1 = tcg_temp_new();
5509 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5510 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
5511 tcg_gen_or_tl(t1, t0, t1);
5512 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5513 gen_store_spr(SPR_MQ, t1);
5514 tcg_temp_free(t0);
5515 tcg_temp_free(t1);
76a66253 5516 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5517 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5518}
5519
5520/* srliq */
99e300ef 5521static void gen_srliq(DisasContext *ctx)
76a66253 5522{
7487953d
AJ
5523 int sh = SH(ctx->opcode);
5524 TCGv t0 = tcg_temp_new();
5525 TCGv t1 = tcg_temp_new();
5526 tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5527 gen_load_spr(t1, SPR_MQ);
5528 gen_store_spr(SPR_MQ, t0);
5529 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU >> sh));
5530 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
5531 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5532 tcg_temp_free(t0);
5533 tcg_temp_free(t1);
76a66253 5534 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5535 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5536}
5537
5538/* srlq */
99e300ef 5539static void gen_srlq(DisasContext *ctx)
76a66253 5540{
42a268c2
RH
5541 TCGLabel *l1 = gen_new_label();
5542 TCGLabel *l2 = gen_new_label();
7487953d
AJ
5543 TCGv t0 = tcg_temp_local_new();
5544 TCGv t1 = tcg_temp_local_new();
5545 TCGv t2 = tcg_temp_local_new();
5546 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
5547 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
5548 tcg_gen_shr_tl(t2, t1, t2);
5549 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
5550 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5551 gen_load_spr(t0, SPR_MQ);
5552 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
5553 tcg_gen_br(l2);
5554 gen_set_label(l1);
5555 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
5556 tcg_gen_and_tl(t0, t0, t2);
5557 gen_load_spr(t1, SPR_MQ);
5558 tcg_gen_andc_tl(t1, t1, t2);
5559 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5560 gen_set_label(l2);
5561 tcg_temp_free(t0);
5562 tcg_temp_free(t1);
5563 tcg_temp_free(t2);
76a66253 5564 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5565 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5566}
5567
5568/* srq */
99e300ef 5569static void gen_srq(DisasContext *ctx)
76a66253 5570{
42a268c2 5571 TCGLabel *l1 = gen_new_label();
7487953d
AJ
5572 TCGv t0 = tcg_temp_new();
5573 TCGv t1 = tcg_temp_new();
5574 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5575 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5576 tcg_gen_subfi_tl(t1, 32, t1);
5577 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5578 tcg_gen_or_tl(t1, t0, t1);
5579 gen_store_spr(SPR_MQ, t1);
5580 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
5581 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5582 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5583 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
5584 gen_set_label(l1);
5585 tcg_temp_free(t0);
5586 tcg_temp_free(t1);
76a66253 5587 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5588 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5589}
5590
5591/* PowerPC 602 specific instructions */
99e300ef 5592
54623277 5593/* dsa */
99e300ef 5594static void gen_dsa(DisasContext *ctx)
76a66253
JM
5595{
5596 /* XXX: TODO */
e06fcd75 5597 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5598}
5599
5600/* esa */
99e300ef 5601static void gen_esa(DisasContext *ctx)
76a66253
JM
5602{
5603 /* XXX: TODO */
e06fcd75 5604 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5605}
5606
5607/* mfrom */
99e300ef 5608static void gen_mfrom(DisasContext *ctx)
76a66253
JM
5609{
5610#if defined(CONFIG_USER_ONLY)
e06fcd75 5611 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5612#else
c47493f2 5613 if (unlikely(ctx->pr)) {
e06fcd75 5614 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5615 return;
5616 }
cf02a65c 5617 gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5618#endif
5619}
5620
5621/* 602 - 603 - G2 TLB management */
e8eaa2c0 5622
54623277 5623/* tlbld */
e8eaa2c0 5624static void gen_tlbld_6xx(DisasContext *ctx)
76a66253
JM
5625{
5626#if defined(CONFIG_USER_ONLY)
e06fcd75 5627 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5628#else
c47493f2 5629 if (unlikely(ctx->pr)) {
e06fcd75 5630 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5631 return;
5632 }
c6c7cf05 5633 gen_helper_6xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5634#endif
5635}
5636
5637/* tlbli */
e8eaa2c0 5638static void gen_tlbli_6xx(DisasContext *ctx)
76a66253
JM
5639{
5640#if defined(CONFIG_USER_ONLY)
e06fcd75 5641 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5642#else
c47493f2 5643 if (unlikely(ctx->pr)) {
e06fcd75 5644 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5645 return;
5646 }
c6c7cf05 5647 gen_helper_6xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5648#endif
5649}
5650
7dbe11ac 5651/* 74xx TLB management */
e8eaa2c0 5652
54623277 5653/* tlbld */
e8eaa2c0 5654static void gen_tlbld_74xx(DisasContext *ctx)
7dbe11ac
JM
5655{
5656#if defined(CONFIG_USER_ONLY)
e06fcd75 5657 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5658#else
c47493f2 5659 if (unlikely(ctx->pr)) {
e06fcd75 5660 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5661 return;
5662 }
c6c7cf05 5663 gen_helper_74xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5664#endif
5665}
5666
5667/* tlbli */
e8eaa2c0 5668static void gen_tlbli_74xx(DisasContext *ctx)
7dbe11ac
JM
5669{
5670#if defined(CONFIG_USER_ONLY)
e06fcd75 5671 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5672#else
c47493f2 5673 if (unlikely(ctx->pr)) {
e06fcd75 5674 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5675 return;
5676 }
c6c7cf05 5677 gen_helper_74xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5678#endif
5679}
5680
76a66253 5681/* POWER instructions not in PowerPC 601 */
99e300ef 5682
54623277 5683/* clf */
99e300ef 5684static void gen_clf(DisasContext *ctx)
76a66253
JM
5685{
5686 /* Cache line flush: implemented as no-op */
5687}
5688
5689/* cli */
99e300ef 5690static void gen_cli(DisasContext *ctx)
76a66253 5691{
7f75ffd3 5692 /* Cache line invalidate: privileged and treated as no-op */
76a66253 5693#if defined(CONFIG_USER_ONLY)
e06fcd75 5694 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5695#else
c47493f2 5696 if (unlikely(ctx->pr)) {
e06fcd75 5697 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5698 return;
5699 }
5700#endif
5701}
5702
5703/* dclst */
99e300ef 5704static void gen_dclst(DisasContext *ctx)
76a66253
JM
5705{
5706 /* Data cache line store: treated as no-op */
5707}
5708
99e300ef 5709static void gen_mfsri(DisasContext *ctx)
76a66253
JM
5710{
5711#if defined(CONFIG_USER_ONLY)
e06fcd75 5712 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5713#else
74d37793
AJ
5714 int ra = rA(ctx->opcode);
5715 int rd = rD(ctx->opcode);
5716 TCGv t0;
c47493f2 5717 if (unlikely(ctx->pr)) {
e06fcd75 5718 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5719 return;
5720 }
74d37793 5721 t0 = tcg_temp_new();
76db3ba4 5722 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5723 tcg_gen_shri_tl(t0, t0, 28);
5724 tcg_gen_andi_tl(t0, t0, 0xF);
c6c7cf05 5725 gen_helper_load_sr(cpu_gpr[rd], cpu_env, t0);
74d37793 5726 tcg_temp_free(t0);
76a66253 5727 if (ra != 0 && ra != rd)
74d37793 5728 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]);
76a66253
JM
5729#endif
5730}
5731
99e300ef 5732static void gen_rac(DisasContext *ctx)
76a66253
JM
5733{
5734#if defined(CONFIG_USER_ONLY)
e06fcd75 5735 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5736#else
22e0e173 5737 TCGv t0;
c47493f2 5738 if (unlikely(ctx->pr)) {
e06fcd75 5739 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5740 return;
5741 }
22e0e173 5742 t0 = tcg_temp_new();
76db3ba4 5743 gen_addr_reg_index(ctx, t0);
c6c7cf05 5744 gen_helper_rac(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
22e0e173 5745 tcg_temp_free(t0);
76a66253
JM
5746#endif
5747}
5748
99e300ef 5749static void gen_rfsvc(DisasContext *ctx)
76a66253
JM
5750{
5751#if defined(CONFIG_USER_ONLY)
e06fcd75 5752 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5753#else
c47493f2 5754 if (unlikely(ctx->pr)) {
e06fcd75 5755 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5756 return;
5757 }
e5f17ac6 5758 gen_helper_rfsvc(cpu_env);
e06fcd75 5759 gen_sync_exception(ctx);
76a66253
JM
5760#endif
5761}
5762
5763/* svc is not implemented for now */
5764
5765/* POWER2 specific instructions */
5766/* Quad manipulation (load/store two floats at a time) */
76a66253
JM
5767
5768/* lfq */
99e300ef 5769static void gen_lfq(DisasContext *ctx)
76a66253 5770{
01a4afeb 5771 int rd = rD(ctx->opcode);
76db3ba4
AJ
5772 TCGv t0;
5773 gen_set_access_type(ctx, ACCESS_FLOAT);
5774 t0 = tcg_temp_new();
5775 gen_addr_imm_index(ctx, t0, 0);
5776 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5777 gen_addr_add(ctx, t0, t0, 8);
5778 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5779 tcg_temp_free(t0);
76a66253
JM
5780}
5781
5782/* lfqu */
99e300ef 5783static void gen_lfqu(DisasContext *ctx)
76a66253
JM
5784{
5785 int ra = rA(ctx->opcode);
01a4afeb 5786 int rd = rD(ctx->opcode);
76db3ba4
AJ
5787 TCGv t0, t1;
5788 gen_set_access_type(ctx, ACCESS_FLOAT);
5789 t0 = tcg_temp_new();
5790 t1 = tcg_temp_new();
5791 gen_addr_imm_index(ctx, t0, 0);
5792 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5793 gen_addr_add(ctx, t1, t0, 8);
5794 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
76a66253 5795 if (ra != 0)
01a4afeb
AJ
5796 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5797 tcg_temp_free(t0);
5798 tcg_temp_free(t1);
76a66253
JM
5799}
5800
5801/* lfqux */
99e300ef 5802static void gen_lfqux(DisasContext *ctx)
76a66253
JM
5803{
5804 int ra = rA(ctx->opcode);
01a4afeb 5805 int rd = rD(ctx->opcode);
76db3ba4
AJ
5806 gen_set_access_type(ctx, ACCESS_FLOAT);
5807 TCGv t0, t1;
5808 t0 = tcg_temp_new();
5809 gen_addr_reg_index(ctx, t0);
5810 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5811 t1 = tcg_temp_new();
5812 gen_addr_add(ctx, t1, t0, 8);
5813 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5814 tcg_temp_free(t1);
76a66253 5815 if (ra != 0)
01a4afeb
AJ
5816 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5817 tcg_temp_free(t0);
76a66253
JM
5818}
5819
5820/* lfqx */
99e300ef 5821static void gen_lfqx(DisasContext *ctx)
76a66253 5822{
01a4afeb 5823 int rd = rD(ctx->opcode);
76db3ba4
AJ
5824 TCGv t0;
5825 gen_set_access_type(ctx, ACCESS_FLOAT);
5826 t0 = tcg_temp_new();
5827 gen_addr_reg_index(ctx, t0);
5828 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5829 gen_addr_add(ctx, t0, t0, 8);
5830 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5831 tcg_temp_free(t0);
76a66253
JM
5832}
5833
5834/* stfq */
99e300ef 5835static void gen_stfq(DisasContext *ctx)
76a66253 5836{
01a4afeb 5837 int rd = rD(ctx->opcode);
76db3ba4
AJ
5838 TCGv t0;
5839 gen_set_access_type(ctx, ACCESS_FLOAT);
5840 t0 = tcg_temp_new();
5841 gen_addr_imm_index(ctx, t0, 0);
5842 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5843 gen_addr_add(ctx, t0, t0, 8);
5844 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5845 tcg_temp_free(t0);
76a66253
JM
5846}
5847
5848/* stfqu */
99e300ef 5849static void gen_stfqu(DisasContext *ctx)
76a66253
JM
5850{
5851 int ra = rA(ctx->opcode);
01a4afeb 5852 int rd = rD(ctx->opcode);
76db3ba4
AJ
5853 TCGv t0, t1;
5854 gen_set_access_type(ctx, ACCESS_FLOAT);
5855 t0 = tcg_temp_new();
5856 gen_addr_imm_index(ctx, t0, 0);
5857 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5858 t1 = tcg_temp_new();
5859 gen_addr_add(ctx, t1, t0, 8);
5860 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5861 tcg_temp_free(t1);
76a66253 5862 if (ra != 0)
01a4afeb
AJ
5863 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5864 tcg_temp_free(t0);
76a66253
JM
5865}
5866
5867/* stfqux */
99e300ef 5868static void gen_stfqux(DisasContext *ctx)
76a66253
JM
5869{
5870 int ra = rA(ctx->opcode);
01a4afeb 5871 int rd = rD(ctx->opcode);
76db3ba4
AJ
5872 TCGv t0, t1;
5873 gen_set_access_type(ctx, ACCESS_FLOAT);
5874 t0 = tcg_temp_new();
5875 gen_addr_reg_index(ctx, t0);
5876 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5877 t1 = tcg_temp_new();
5878 gen_addr_add(ctx, t1, t0, 8);
5879 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5880 tcg_temp_free(t1);
76a66253 5881 if (ra != 0)
01a4afeb
AJ
5882 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5883 tcg_temp_free(t0);
76a66253
JM
5884}
5885
5886/* stfqx */
99e300ef 5887static void gen_stfqx(DisasContext *ctx)
76a66253 5888{
01a4afeb 5889 int rd = rD(ctx->opcode);
76db3ba4
AJ
5890 TCGv t0;
5891 gen_set_access_type(ctx, ACCESS_FLOAT);
5892 t0 = tcg_temp_new();
5893 gen_addr_reg_index(ctx, t0);
5894 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5895 gen_addr_add(ctx, t0, t0, 8);
5896 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5897 tcg_temp_free(t0);
76a66253
JM
5898}
5899
5900/* BookE specific instructions */
99e300ef 5901
54623277 5902/* XXX: not implemented on 440 ? */
99e300ef 5903static void gen_mfapidi(DisasContext *ctx)
76a66253
JM
5904{
5905 /* XXX: TODO */
e06fcd75 5906 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5907}
5908
2662a059 5909/* XXX: not implemented on 440 ? */
99e300ef 5910static void gen_tlbiva(DisasContext *ctx)
76a66253
JM
5911{
5912#if defined(CONFIG_USER_ONLY)
e06fcd75 5913 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5914#else
74d37793 5915 TCGv t0;
c47493f2 5916 if (unlikely(ctx->pr)) {
e06fcd75 5917 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5918 return;
5919 }
ec72e276 5920 t0 = tcg_temp_new();
76db3ba4 5921 gen_addr_reg_index(ctx, t0);
4693364f 5922 gen_helper_tlbiva(cpu_env, cpu_gpr[rB(ctx->opcode)]);
74d37793 5923 tcg_temp_free(t0);
76a66253
JM
5924#endif
5925}
5926
5927/* All 405 MAC instructions are translated here */
636aa200
BS
5928static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
5929 int ra, int rb, int rt, int Rc)
76a66253 5930{
182608d4
AJ
5931 TCGv t0, t1;
5932
a7812ae4
PB
5933 t0 = tcg_temp_local_new();
5934 t1 = tcg_temp_local_new();
182608d4 5935
76a66253
JM
5936 switch (opc3 & 0x0D) {
5937 case 0x05:
5938 /* macchw - macchw. - macchwo - macchwo. */
5939 /* macchws - macchws. - macchwso - macchwso. */
5940 /* nmacchw - nmacchw. - nmacchwo - nmacchwo. */
5941 /* nmacchws - nmacchws. - nmacchwso - nmacchwso. */
5942 /* mulchw - mulchw. */
182608d4
AJ
5943 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5944 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5945 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5946 break;
5947 case 0x04:
5948 /* macchwu - macchwu. - macchwuo - macchwuo. */
5949 /* macchwsu - macchwsu. - macchwsuo - macchwsuo. */
5950 /* mulchwu - mulchwu. */
182608d4
AJ
5951 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5952 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5953 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5954 break;
5955 case 0x01:
5956 /* machhw - machhw. - machhwo - machhwo. */
5957 /* machhws - machhws. - machhwso - machhwso. */
5958 /* nmachhw - nmachhw. - nmachhwo - nmachhwo. */
5959 /* nmachhws - nmachhws. - nmachhwso - nmachhwso. */
5960 /* mulhhw - mulhhw. */
182608d4
AJ
5961 tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
5962 tcg_gen_ext16s_tl(t0, t0);
5963 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5964 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5965 break;
5966 case 0x00:
5967 /* machhwu - machhwu. - machhwuo - machhwuo. */
5968 /* machhwsu - machhwsu. - machhwsuo - machhwsuo. */
5969 /* mulhhwu - mulhhwu. */
182608d4
AJ
5970 tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
5971 tcg_gen_ext16u_tl(t0, t0);
5972 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5973 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5974 break;
5975 case 0x0D:
5976 /* maclhw - maclhw. - maclhwo - maclhwo. */
5977 /* maclhws - maclhws. - maclhwso - maclhwso. */
5978 /* nmaclhw - nmaclhw. - nmaclhwo - nmaclhwo. */
5979 /* nmaclhws - nmaclhws. - nmaclhwso - nmaclhwso. */
5980 /* mullhw - mullhw. */
182608d4
AJ
5981 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5982 tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
76a66253
JM
5983 break;
5984 case 0x0C:
5985 /* maclhwu - maclhwu. - maclhwuo - maclhwuo. */
5986 /* maclhwsu - maclhwsu. - maclhwsuo - maclhwsuo. */
5987 /* mullhwu - mullhwu. */
182608d4
AJ
5988 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5989 tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
76a66253
JM
5990 break;
5991 }
76a66253 5992 if (opc2 & 0x04) {
182608d4
AJ
5993 /* (n)multiply-and-accumulate (0x0C / 0x0E) */
5994 tcg_gen_mul_tl(t1, t0, t1);
5995 if (opc2 & 0x02) {
5996 /* nmultiply-and-accumulate (0x0E) */
5997 tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
5998 } else {
5999 /* multiply-and-accumulate (0x0C) */
6000 tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
6001 }
6002
6003 if (opc3 & 0x12) {
6004 /* Check overflow and/or saturate */
42a268c2 6005 TCGLabel *l1 = gen_new_label();
182608d4
AJ
6006
6007 if (opc3 & 0x10) {
6008 /* Start with XER OV disabled, the most likely case */
da91a00f 6009 tcg_gen_movi_tl(cpu_ov, 0);
182608d4
AJ
6010 }
6011 if (opc3 & 0x01) {
6012 /* Signed */
6013 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
6014 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
6015 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
6016 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
bdc4e053 6017 if (opc3 & 0x02) {
182608d4
AJ
6018 /* Saturate */
6019 tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
6020 tcg_gen_xori_tl(t0, t0, 0x7fffffff);
6021 }
6022 } else {
6023 /* Unsigned */
6024 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
bdc4e053 6025 if (opc3 & 0x02) {
182608d4
AJ
6026 /* Saturate */
6027 tcg_gen_movi_tl(t0, UINT32_MAX);
6028 }
6029 }
6030 if (opc3 & 0x10) {
6031 /* Check overflow */
da91a00f
RH
6032 tcg_gen_movi_tl(cpu_ov, 1);
6033 tcg_gen_movi_tl(cpu_so, 1);
182608d4
AJ
6034 }
6035 gen_set_label(l1);
6036 tcg_gen_mov_tl(cpu_gpr[rt], t0);
6037 }
6038 } else {
6039 tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
76a66253 6040 }
182608d4
AJ
6041 tcg_temp_free(t0);
6042 tcg_temp_free(t1);
76a66253
JM
6043 if (unlikely(Rc) != 0) {
6044 /* Update Rc0 */
182608d4 6045 gen_set_Rc0(ctx, cpu_gpr[rt]);
76a66253
JM
6046 }
6047}
6048
a750fc0b 6049#define GEN_MAC_HANDLER(name, opc2, opc3) \
99e300ef 6050static void glue(gen_, name)(DisasContext *ctx) \
76a66253
JM
6051{ \
6052 gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode), \
6053 rD(ctx->opcode), Rc(ctx->opcode)); \
6054}
6055
6056/* macchw - macchw. */
a750fc0b 6057GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
76a66253 6058/* macchwo - macchwo. */
a750fc0b 6059GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
76a66253 6060/* macchws - macchws. */
a750fc0b 6061GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
76a66253 6062/* macchwso - macchwso. */
a750fc0b 6063GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
76a66253 6064/* macchwsu - macchwsu. */
a750fc0b 6065GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
76a66253 6066/* macchwsuo - macchwsuo. */
a750fc0b 6067GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
76a66253 6068/* macchwu - macchwu. */
a750fc0b 6069GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
76a66253 6070/* macchwuo - macchwuo. */
a750fc0b 6071GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
76a66253 6072/* machhw - machhw. */
a750fc0b 6073GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
76a66253 6074/* machhwo - machhwo. */
a750fc0b 6075GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
76a66253 6076/* machhws - machhws. */
a750fc0b 6077GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
76a66253 6078/* machhwso - machhwso. */
a750fc0b 6079GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
76a66253 6080/* machhwsu - machhwsu. */
a750fc0b 6081GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
76a66253 6082/* machhwsuo - machhwsuo. */
a750fc0b 6083GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
76a66253 6084/* machhwu - machhwu. */
a750fc0b 6085GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
76a66253 6086/* machhwuo - machhwuo. */
a750fc0b 6087GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
76a66253 6088/* maclhw - maclhw. */
a750fc0b 6089GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
76a66253 6090/* maclhwo - maclhwo. */
a750fc0b 6091GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
76a66253 6092/* maclhws - maclhws. */
a750fc0b 6093GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
76a66253 6094/* maclhwso - maclhwso. */
a750fc0b 6095GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
76a66253 6096/* maclhwu - maclhwu. */
a750fc0b 6097GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
76a66253 6098/* maclhwuo - maclhwuo. */
a750fc0b 6099GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
76a66253 6100/* maclhwsu - maclhwsu. */
a750fc0b 6101GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
76a66253 6102/* maclhwsuo - maclhwsuo. */
a750fc0b 6103GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
76a66253 6104/* nmacchw - nmacchw. */
a750fc0b 6105GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
76a66253 6106/* nmacchwo - nmacchwo. */
a750fc0b 6107GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
76a66253 6108/* nmacchws - nmacchws. */
a750fc0b 6109GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
76a66253 6110/* nmacchwso - nmacchwso. */
a750fc0b 6111GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
76a66253 6112/* nmachhw - nmachhw. */
a750fc0b 6113GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
76a66253 6114/* nmachhwo - nmachhwo. */
a750fc0b 6115GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
76a66253 6116/* nmachhws - nmachhws. */
a750fc0b 6117GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
76a66253 6118/* nmachhwso - nmachhwso. */
a750fc0b 6119GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
76a66253 6120/* nmaclhw - nmaclhw. */
a750fc0b 6121GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
76a66253 6122/* nmaclhwo - nmaclhwo. */
a750fc0b 6123GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
76a66253 6124/* nmaclhws - nmaclhws. */
a750fc0b 6125GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
76a66253 6126/* nmaclhwso - nmaclhwso. */
a750fc0b 6127GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
76a66253
JM
6128
6129/* mulchw - mulchw. */
a750fc0b 6130GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
76a66253 6131/* mulchwu - mulchwu. */
a750fc0b 6132GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
76a66253 6133/* mulhhw - mulhhw. */
a750fc0b 6134GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
76a66253 6135/* mulhhwu - mulhhwu. */
a750fc0b 6136GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
76a66253 6137/* mullhw - mullhw. */
a750fc0b 6138GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
76a66253 6139/* mullhwu - mullhwu. */
a750fc0b 6140GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
76a66253
JM
6141
6142/* mfdcr */
99e300ef 6143static void gen_mfdcr(DisasContext *ctx)
76a66253
JM
6144{
6145#if defined(CONFIG_USER_ONLY)
e06fcd75 6146 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 6147#else
06dca6a7 6148 TCGv dcrn;
c47493f2 6149 if (unlikely(ctx->pr)) {
e06fcd75 6150 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
6151 return;
6152 }
06dca6a7
AJ
6153 /* NIP cannot be restored if the memory exception comes from an helper */
6154 gen_update_nip(ctx, ctx->nip - 4);
6155 dcrn = tcg_const_tl(SPR(ctx->opcode));
d0f1562d 6156 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, dcrn);
06dca6a7 6157 tcg_temp_free(dcrn);
76a66253
JM
6158#endif
6159}
6160
6161/* mtdcr */
99e300ef 6162static void gen_mtdcr(DisasContext *ctx)
76a66253
JM
6163{
6164#if defined(CONFIG_USER_ONLY)
e06fcd75 6165 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 6166#else
06dca6a7 6167 TCGv dcrn;
c47493f2 6168 if (unlikely(ctx->pr)) {
e06fcd75 6169 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
6170 return;
6171 }
06dca6a7
AJ
6172 /* NIP cannot be restored if the memory exception comes from an helper */
6173 gen_update_nip(ctx, ctx->nip - 4);
6174 dcrn = tcg_const_tl(SPR(ctx->opcode));
d0f1562d 6175 gen_helper_store_dcr(cpu_env, dcrn, cpu_gpr[rS(ctx->opcode)]);
06dca6a7 6176 tcg_temp_free(dcrn);
a42bd6cc
JM
6177#endif
6178}
6179
6180/* mfdcrx */
2662a059 6181/* XXX: not implemented on 440 ? */
99e300ef 6182static void gen_mfdcrx(DisasContext *ctx)
a42bd6cc
JM
6183{
6184#if defined(CONFIG_USER_ONLY)
e06fcd75 6185 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 6186#else
c47493f2 6187 if (unlikely(ctx->pr)) {
e06fcd75 6188 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
6189 return;
6190 }
06dca6a7
AJ
6191 /* NIP cannot be restored if the memory exception comes from an helper */
6192 gen_update_nip(ctx, ctx->nip - 4);
d0f1562d
BS
6193 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env,
6194 cpu_gpr[rA(ctx->opcode)]);
a750fc0b 6195 /* Note: Rc update flag set leads to undefined state of Rc0 */
a42bd6cc
JM
6196#endif
6197}
6198
6199/* mtdcrx */
2662a059 6200/* XXX: not implemented on 440 ? */
99e300ef 6201static void gen_mtdcrx(DisasContext *ctx)
a42bd6cc
JM
6202{
6203#if defined(CONFIG_USER_ONLY)
e06fcd75 6204 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 6205#else
c47493f2 6206 if (unlikely(ctx->pr)) {
e06fcd75 6207 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
6208 return;
6209 }
06dca6a7
AJ
6210 /* NIP cannot be restored if the memory exception comes from an helper */
6211 gen_update_nip(ctx, ctx->nip - 4);
d0f1562d
BS
6212 gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)],
6213 cpu_gpr[rS(ctx->opcode)]);
a750fc0b 6214 /* Note: Rc update flag set leads to undefined state of Rc0 */
76a66253
JM
6215#endif
6216}
6217
a750fc0b 6218/* mfdcrux (PPC 460) : user-mode access to DCR */
99e300ef 6219static void gen_mfdcrux(DisasContext *ctx)
a750fc0b 6220{
06dca6a7
AJ
6221 /* NIP cannot be restored if the memory exception comes from an helper */
6222 gen_update_nip(ctx, ctx->nip - 4);
d0f1562d
BS
6223 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env,
6224 cpu_gpr[rA(ctx->opcode)]);
a750fc0b
JM
6225 /* Note: Rc update flag set leads to undefined state of Rc0 */
6226}
6227
6228/* mtdcrux (PPC 460) : user-mode access to DCR */
99e300ef 6229static void gen_mtdcrux(DisasContext *ctx)
a750fc0b 6230{
06dca6a7
AJ
6231 /* NIP cannot be restored if the memory exception comes from an helper */
6232 gen_update_nip(ctx, ctx->nip - 4);
975e5463 6233 gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)],
d0f1562d 6234 cpu_gpr[rS(ctx->opcode)]);
a750fc0b
JM
6235 /* Note: Rc update flag set leads to undefined state of Rc0 */
6236}
6237
76a66253 6238/* dccci */
99e300ef 6239static void gen_dccci(DisasContext *ctx)
76a66253
JM
6240{
6241#if defined(CONFIG_USER_ONLY)
e06fcd75 6242 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6243#else
c47493f2 6244 if (unlikely(ctx->pr)) {
e06fcd75 6245 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6246 return;
6247 }
6248 /* interpreted as no-op */
6249#endif
6250}
6251
6252/* dcread */
99e300ef 6253static void gen_dcread(DisasContext *ctx)
76a66253
JM
6254{
6255#if defined(CONFIG_USER_ONLY)
e06fcd75 6256 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6257#else
b61f2753 6258 TCGv EA, val;
c47493f2 6259 if (unlikely(ctx->pr)) {
e06fcd75 6260 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6261 return;
6262 }
76db3ba4 6263 gen_set_access_type(ctx, ACCESS_CACHE);
a7812ae4 6264 EA = tcg_temp_new();
76db3ba4 6265 gen_addr_reg_index(ctx, EA);
a7812ae4 6266 val = tcg_temp_new();
76db3ba4 6267 gen_qemu_ld32u(ctx, val, EA);
b61f2753
AJ
6268 tcg_temp_free(val);
6269 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
6270 tcg_temp_free(EA);
76a66253
JM
6271#endif
6272}
6273
6274/* icbt */
e8eaa2c0 6275static void gen_icbt_40x(DisasContext *ctx)
76a66253
JM
6276{
6277 /* interpreted as no-op */
6278 /* XXX: specification say this is treated as a load by the MMU
6279 * but does not generate any exception
6280 */
6281}
6282
6283/* iccci */
99e300ef 6284static void gen_iccci(DisasContext *ctx)
76a66253
JM
6285{
6286#if defined(CONFIG_USER_ONLY)
e06fcd75 6287 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6288#else
c47493f2 6289 if (unlikely(ctx->pr)) {
e06fcd75 6290 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6291 return;
6292 }
6293 /* interpreted as no-op */
6294#endif
6295}
6296
6297/* icread */
99e300ef 6298static void gen_icread(DisasContext *ctx)
76a66253
JM
6299{
6300#if defined(CONFIG_USER_ONLY)
e06fcd75 6301 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6302#else
c47493f2 6303 if (unlikely(ctx->pr)) {
e06fcd75 6304 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6305 return;
6306 }
6307 /* interpreted as no-op */
6308#endif
6309}
6310
c47493f2 6311/* rfci (supervisor only) */
e8eaa2c0 6312static void gen_rfci_40x(DisasContext *ctx)
a42bd6cc
JM
6313{
6314#if defined(CONFIG_USER_ONLY)
e06fcd75 6315 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 6316#else
c47493f2 6317 if (unlikely(ctx->pr)) {
e06fcd75 6318 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
6319 return;
6320 }
6321 /* Restore CPU state */
e5f17ac6 6322 gen_helper_40x_rfci(cpu_env);
e06fcd75 6323 gen_sync_exception(ctx);
a42bd6cc
JM
6324#endif
6325}
6326
99e300ef 6327static void gen_rfci(DisasContext *ctx)
a42bd6cc
JM
6328{
6329#if defined(CONFIG_USER_ONLY)
e06fcd75 6330 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 6331#else
c47493f2 6332 if (unlikely(ctx->pr)) {
e06fcd75 6333 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
6334 return;
6335 }
6336 /* Restore CPU state */
e5f17ac6 6337 gen_helper_rfci(cpu_env);
e06fcd75 6338 gen_sync_exception(ctx);
a42bd6cc
JM
6339#endif
6340}
6341
6342/* BookE specific */
99e300ef 6343
54623277 6344/* XXX: not implemented on 440 ? */
99e300ef 6345static void gen_rfdi(DisasContext *ctx)
76a66253
JM
6346{
6347#if defined(CONFIG_USER_ONLY)
e06fcd75 6348 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6349#else
c47493f2 6350 if (unlikely(ctx->pr)) {
e06fcd75 6351 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6352 return;
6353 }
6354 /* Restore CPU state */
e5f17ac6 6355 gen_helper_rfdi(cpu_env);
e06fcd75 6356 gen_sync_exception(ctx);
76a66253
JM
6357#endif
6358}
6359
2662a059 6360/* XXX: not implemented on 440 ? */
99e300ef 6361static void gen_rfmci(DisasContext *ctx)
a42bd6cc
JM
6362{
6363#if defined(CONFIG_USER_ONLY)
e06fcd75 6364 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 6365#else
c47493f2 6366 if (unlikely(ctx->pr)) {
e06fcd75 6367 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
6368 return;
6369 }
6370 /* Restore CPU state */
e5f17ac6 6371 gen_helper_rfmci(cpu_env);
e06fcd75 6372 gen_sync_exception(ctx);
a42bd6cc
JM
6373#endif
6374}
5eb7995e 6375
d9bce9d9 6376/* TLB management - PowerPC 405 implementation */
e8eaa2c0 6377
54623277 6378/* tlbre */
e8eaa2c0 6379static void gen_tlbre_40x(DisasContext *ctx)
76a66253
JM
6380{
6381#if defined(CONFIG_USER_ONLY)
e06fcd75 6382 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6383#else
c47493f2 6384 if (unlikely(ctx->pr)) {
e06fcd75 6385 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6386 return;
6387 }
6388 switch (rB(ctx->opcode)) {
6389 case 0:
c6c7cf05
BS
6390 gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_env,
6391 cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
6392 break;
6393 case 1:
c6c7cf05
BS
6394 gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_env,
6395 cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
6396 break;
6397 default:
e06fcd75 6398 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 6399 break;
9a64fbe4 6400 }
76a66253
JM
6401#endif
6402}
6403
d9bce9d9 6404/* tlbsx - tlbsx. */
e8eaa2c0 6405static void gen_tlbsx_40x(DisasContext *ctx)
76a66253
JM
6406{
6407#if defined(CONFIG_USER_ONLY)
e06fcd75 6408 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6409#else
74d37793 6410 TCGv t0;
c47493f2 6411 if (unlikely(ctx->pr)) {
e06fcd75 6412 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6413 return;
6414 }
74d37793 6415 t0 = tcg_temp_new();
76db3ba4 6416 gen_addr_reg_index(ctx, t0);
c6c7cf05 6417 gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
74d37793
AJ
6418 tcg_temp_free(t0);
6419 if (Rc(ctx->opcode)) {
42a268c2 6420 TCGLabel *l1 = gen_new_label();
da91a00f 6421 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
74d37793
AJ
6422 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
6423 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
6424 gen_set_label(l1);
6425 }
76a66253 6426#endif
79aceca5
FB
6427}
6428
76a66253 6429/* tlbwe */
e8eaa2c0 6430static void gen_tlbwe_40x(DisasContext *ctx)
79aceca5 6431{
76a66253 6432#if defined(CONFIG_USER_ONLY)
e06fcd75 6433 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6434#else
c47493f2 6435 if (unlikely(ctx->pr)) {
e06fcd75 6436 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6437 return;
6438 }
6439 switch (rB(ctx->opcode)) {
6440 case 0:
c6c7cf05
BS
6441 gen_helper_4xx_tlbwe_hi(cpu_env, cpu_gpr[rA(ctx->opcode)],
6442 cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
6443 break;
6444 case 1:
c6c7cf05
BS
6445 gen_helper_4xx_tlbwe_lo(cpu_env, cpu_gpr[rA(ctx->opcode)],
6446 cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
6447 break;
6448 default:
e06fcd75 6449 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 6450 break;
9a64fbe4 6451 }
76a66253
JM
6452#endif
6453}
6454
a4bb6c3e 6455/* TLB management - PowerPC 440 implementation */
e8eaa2c0 6456
54623277 6457/* tlbre */
e8eaa2c0 6458static void gen_tlbre_440(DisasContext *ctx)
5eb7995e
JM
6459{
6460#if defined(CONFIG_USER_ONLY)
e06fcd75 6461 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 6462#else
c47493f2 6463 if (unlikely(ctx->pr)) {
e06fcd75 6464 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
6465 return;
6466 }
6467 switch (rB(ctx->opcode)) {
6468 case 0:
5eb7995e 6469 case 1:
5eb7995e 6470 case 2:
74d37793
AJ
6471 {
6472 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
c6c7cf05
BS
6473 gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], cpu_env,
6474 t0, cpu_gpr[rA(ctx->opcode)]);
74d37793
AJ
6475 tcg_temp_free_i32(t0);
6476 }
5eb7995e
JM
6477 break;
6478 default:
e06fcd75 6479 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
6480 break;
6481 }
6482#endif
6483}
6484
6485/* tlbsx - tlbsx. */
e8eaa2c0 6486static void gen_tlbsx_440(DisasContext *ctx)
5eb7995e
JM
6487{
6488#if defined(CONFIG_USER_ONLY)
e06fcd75 6489 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 6490#else
74d37793 6491 TCGv t0;
c47493f2 6492 if (unlikely(ctx->pr)) {
e06fcd75 6493 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
6494 return;
6495 }
74d37793 6496 t0 = tcg_temp_new();
76db3ba4 6497 gen_addr_reg_index(ctx, t0);
c6c7cf05 6498 gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
74d37793
AJ
6499 tcg_temp_free(t0);
6500 if (Rc(ctx->opcode)) {
42a268c2 6501 TCGLabel *l1 = gen_new_label();
da91a00f 6502 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
74d37793
AJ
6503 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
6504 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
6505 gen_set_label(l1);
6506 }
5eb7995e
JM
6507#endif
6508}
6509
6510/* tlbwe */
e8eaa2c0 6511static void gen_tlbwe_440(DisasContext *ctx)
5eb7995e
JM
6512{
6513#if defined(CONFIG_USER_ONLY)
e06fcd75 6514 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 6515#else
c47493f2 6516 if (unlikely(ctx->pr)) {
e06fcd75 6517 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
6518 return;
6519 }
6520 switch (rB(ctx->opcode)) {
6521 case 0:
5eb7995e 6522 case 1:
5eb7995e 6523 case 2:
74d37793
AJ
6524 {
6525 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
c6c7cf05
BS
6526 gen_helper_440_tlbwe(cpu_env, t0, cpu_gpr[rA(ctx->opcode)],
6527 cpu_gpr[rS(ctx->opcode)]);
74d37793
AJ
6528 tcg_temp_free_i32(t0);
6529 }
5eb7995e
JM
6530 break;
6531 default:
e06fcd75 6532 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
6533 break;
6534 }
6535#endif
6536}
6537
01662f3e
AG
6538/* TLB management - PowerPC BookE 2.06 implementation */
6539
6540/* tlbre */
6541static void gen_tlbre_booke206(DisasContext *ctx)
6542{
6543#if defined(CONFIG_USER_ONLY)
6544 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6545#else
c47493f2 6546 if (unlikely(ctx->pr)) {
01662f3e
AG
6547 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6548 return;
6549 }
6550
c6c7cf05 6551 gen_helper_booke206_tlbre(cpu_env);
01662f3e
AG
6552#endif
6553}
6554
6555/* tlbsx - tlbsx. */
6556static void gen_tlbsx_booke206(DisasContext *ctx)
6557{
6558#if defined(CONFIG_USER_ONLY)
6559 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6560#else
6561 TCGv t0;
c47493f2 6562 if (unlikely(ctx->pr)) {
01662f3e
AG
6563 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6564 return;
6565 }
6566
6567 if (rA(ctx->opcode)) {
6568 t0 = tcg_temp_new();
6569 tcg_gen_mov_tl(t0, cpu_gpr[rD(ctx->opcode)]);
6570 } else {
6571 t0 = tcg_const_tl(0);
6572 }
6573
6574 tcg_gen_add_tl(t0, t0, cpu_gpr[rB(ctx->opcode)]);
c6c7cf05 6575 gen_helper_booke206_tlbsx(cpu_env, t0);
c80d1df5 6576 tcg_temp_free(t0);
01662f3e
AG
6577#endif
6578}
6579
6580/* tlbwe */
6581static void gen_tlbwe_booke206(DisasContext *ctx)
6582{
6583#if defined(CONFIG_USER_ONLY)
6584 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6585#else
c47493f2 6586 if (unlikely(ctx->pr)) {
01662f3e
AG
6587 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6588 return;
6589 }
3f162d11 6590 gen_update_nip(ctx, ctx->nip - 4);
c6c7cf05 6591 gen_helper_booke206_tlbwe(cpu_env);
01662f3e
AG
6592#endif
6593}
6594
6595static void gen_tlbivax_booke206(DisasContext *ctx)
6596{
6597#if defined(CONFIG_USER_ONLY)
6598 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6599#else
6600 TCGv t0;
c47493f2 6601 if (unlikely(ctx->pr)) {
01662f3e
AG
6602 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6603 return;
6604 }
6605
6606 t0 = tcg_temp_new();
6607 gen_addr_reg_index(ctx, t0);
6608
c6c7cf05 6609 gen_helper_booke206_tlbivax(cpu_env, t0);
c80d1df5 6610 tcg_temp_free(t0);
01662f3e
AG
6611#endif
6612}
6613
6d3db821
AG
6614static void gen_tlbilx_booke206(DisasContext *ctx)
6615{
6616#if defined(CONFIG_USER_ONLY)
6617 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6618#else
6619 TCGv t0;
c47493f2 6620 if (unlikely(ctx->pr)) {
6d3db821
AG
6621 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6622 return;
6623 }
6624
6625 t0 = tcg_temp_new();
6626 gen_addr_reg_index(ctx, t0);
6627
6628 switch((ctx->opcode >> 21) & 0x3) {
6629 case 0:
c6c7cf05 6630 gen_helper_booke206_tlbilx0(cpu_env, t0);
6d3db821
AG
6631 break;
6632 case 1:
c6c7cf05 6633 gen_helper_booke206_tlbilx1(cpu_env, t0);
6d3db821
AG
6634 break;
6635 case 3:
c6c7cf05 6636 gen_helper_booke206_tlbilx3(cpu_env, t0);
6d3db821
AG
6637 break;
6638 default:
6639 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6640 break;
6641 }
6642
6643 tcg_temp_free(t0);
6644#endif
6645}
6646
01662f3e 6647
76a66253 6648/* wrtee */
99e300ef 6649static void gen_wrtee(DisasContext *ctx)
76a66253
JM
6650{
6651#if defined(CONFIG_USER_ONLY)
e06fcd75 6652 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6653#else
6527f6ea 6654 TCGv t0;
c47493f2 6655 if (unlikely(ctx->pr)) {
e06fcd75 6656 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6657 return;
6658 }
6527f6ea
AJ
6659 t0 = tcg_temp_new();
6660 tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
6661 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6662 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
6663 tcg_temp_free(t0);
dee96f6c
JM
6664 /* Stop translation to have a chance to raise an exception
6665 * if we just set msr_ee to 1
6666 */
e06fcd75 6667 gen_stop_exception(ctx);
76a66253
JM
6668#endif
6669}
6670
6671/* wrteei */
99e300ef 6672static void gen_wrteei(DisasContext *ctx)
76a66253
JM
6673{
6674#if defined(CONFIG_USER_ONLY)
e06fcd75 6675 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6676#else
c47493f2 6677 if (unlikely(ctx->pr)) {
e06fcd75 6678 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6679 return;
6680 }
fbe73008 6681 if (ctx->opcode & 0x00008000) {
6527f6ea
AJ
6682 tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
6683 /* Stop translation to have a chance to raise an exception */
e06fcd75 6684 gen_stop_exception(ctx);
6527f6ea 6685 } else {
1b6e5f99 6686 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6527f6ea 6687 }
76a66253
JM
6688#endif
6689}
6690
08e46e54 6691/* PowerPC 440 specific instructions */
99e300ef 6692
54623277 6693/* dlmzb */
99e300ef 6694static void gen_dlmzb(DisasContext *ctx)
76a66253 6695{
ef0d51af 6696 TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
d15f74fb
BS
6697 gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_env,
6698 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
ef0d51af 6699 tcg_temp_free_i32(t0);
76a66253
JM
6700}
6701
6702/* mbar replaces eieio on 440 */
99e300ef 6703static void gen_mbar(DisasContext *ctx)
76a66253
JM
6704{
6705 /* interpreted as no-op */
6706}
6707
6708/* msync replaces sync on 440 */
dcb2b9e1 6709static void gen_msync_4xx(DisasContext *ctx)
76a66253
JM
6710{
6711 /* interpreted as no-op */
6712}
6713
6714/* icbt */
e8eaa2c0 6715static void gen_icbt_440(DisasContext *ctx)
76a66253
JM
6716{
6717 /* interpreted as no-op */
6718 /* XXX: specification say this is treated as a load by the MMU
6719 * but does not generate any exception
6720 */
79aceca5
FB
6721}
6722
9e0b5cb1
AG
6723/* Embedded.Processor Control */
6724
6725static void gen_msgclr(DisasContext *ctx)
6726{
6727#if defined(CONFIG_USER_ONLY)
6728 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6729#else
c47493f2 6730 if (unlikely(ctx->pr)) {
9e0b5cb1
AG
6731 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6732 return;
6733 }
6734
e5f17ac6 6735 gen_helper_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]);
9e0b5cb1
AG
6736#endif
6737}
6738
d5d11a39
AG
6739static void gen_msgsnd(DisasContext *ctx)
6740{
6741#if defined(CONFIG_USER_ONLY)
6742 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6743#else
c47493f2 6744 if (unlikely(ctx->pr)) {
d5d11a39
AG
6745 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6746 return;
6747 }
6748
6749 gen_helper_msgsnd(cpu_gpr[rB(ctx->opcode)]);
6750#endif
6751}
6752
a9d9eb8f
JM
6753/*** Altivec vector extension ***/
6754/* Altivec registers moves */
a9d9eb8f 6755
636aa200 6756static inline TCGv_ptr gen_avr_ptr(int reg)
564e571a 6757{
e4704b3b 6758 TCGv_ptr r = tcg_temp_new_ptr();
564e571a
AJ
6759 tcg_gen_addi_ptr(r, cpu_env, offsetof(CPUPPCState, avr[reg]));
6760 return r;
6761}
6762
a9d9eb8f 6763#define GEN_VR_LDX(name, opc2, opc3) \
99e300ef 6764static void glue(gen_, name)(DisasContext *ctx) \
a9d9eb8f 6765{ \
fe1e5c53 6766 TCGv EA; \
a9d9eb8f 6767 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6768 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6769 return; \
6770 } \
76db3ba4 6771 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6772 EA = tcg_temp_new(); \
76db3ba4 6773 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6774 tcg_gen_andi_tl(EA, EA, ~0xf); \
e22c357b
DK
6775 /* We only need to swap high and low halves. gen_qemu_ld64 does necessary \
6776 64-bit byteswap already. */ \
76db3ba4
AJ
6777 if (ctx->le_mode) { \
6778 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6779 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6780 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6781 } else { \
76db3ba4 6782 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6783 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6784 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6785 } \
6786 tcg_temp_free(EA); \
a9d9eb8f
JM
6787}
6788
6789#define GEN_VR_STX(name, opc2, opc3) \
99e300ef 6790static void gen_st##name(DisasContext *ctx) \
a9d9eb8f 6791{ \
fe1e5c53 6792 TCGv EA; \
a9d9eb8f 6793 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6794 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6795 return; \
6796 } \
76db3ba4 6797 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6798 EA = tcg_temp_new(); \
76db3ba4 6799 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6800 tcg_gen_andi_tl(EA, EA, ~0xf); \
e22c357b
DK
6801 /* We only need to swap high and low halves. gen_qemu_st64 does necessary \
6802 64-bit byteswap already. */ \
76db3ba4
AJ
6803 if (ctx->le_mode) { \
6804 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6805 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6806 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6807 } else { \
76db3ba4 6808 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6809 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6810 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6811 } \
6812 tcg_temp_free(EA); \
a9d9eb8f
JM
6813}
6814
2791128e 6815#define GEN_VR_LVE(name, opc2, opc3, size) \
99e300ef 6816static void gen_lve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6817 { \
6818 TCGv EA; \
6819 TCGv_ptr rs; \
6820 if (unlikely(!ctx->altivec_enabled)) { \
6821 gen_exception(ctx, POWERPC_EXCP_VPU); \
6822 return; \
6823 } \
6824 gen_set_access_type(ctx, ACCESS_INT); \
6825 EA = tcg_temp_new(); \
6826 gen_addr_reg_index(ctx, EA); \
2791128e
TM
6827 if (size > 1) { \
6828 tcg_gen_andi_tl(EA, EA, ~(size - 1)); \
6829 } \
cbfb6ae9 6830 rs = gen_avr_ptr(rS(ctx->opcode)); \
2f5a189c 6831 gen_helper_lve##name(cpu_env, rs, EA); \
cbfb6ae9
AJ
6832 tcg_temp_free(EA); \
6833 tcg_temp_free_ptr(rs); \
6834 }
6835
2791128e 6836#define GEN_VR_STVE(name, opc2, opc3, size) \
99e300ef 6837static void gen_stve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6838 { \
6839 TCGv EA; \
6840 TCGv_ptr rs; \
6841 if (unlikely(!ctx->altivec_enabled)) { \
6842 gen_exception(ctx, POWERPC_EXCP_VPU); \
6843 return; \
6844 } \
6845 gen_set_access_type(ctx, ACCESS_INT); \
6846 EA = tcg_temp_new(); \
6847 gen_addr_reg_index(ctx, EA); \
2791128e
TM
6848 if (size > 1) { \
6849 tcg_gen_andi_tl(EA, EA, ~(size - 1)); \
6850 } \
cbfb6ae9 6851 rs = gen_avr_ptr(rS(ctx->opcode)); \
2f5a189c 6852 gen_helper_stve##name(cpu_env, rs, EA); \
cbfb6ae9
AJ
6853 tcg_temp_free(EA); \
6854 tcg_temp_free_ptr(rs); \
6855 }
6856
fe1e5c53 6857GEN_VR_LDX(lvx, 0x07, 0x03);
a9d9eb8f 6858/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
fe1e5c53 6859GEN_VR_LDX(lvxl, 0x07, 0x0B);
a9d9eb8f 6860
2791128e
TM
6861GEN_VR_LVE(bx, 0x07, 0x00, 1);
6862GEN_VR_LVE(hx, 0x07, 0x01, 2);
6863GEN_VR_LVE(wx, 0x07, 0x02, 4);
cbfb6ae9 6864
fe1e5c53 6865GEN_VR_STX(svx, 0x07, 0x07);
a9d9eb8f 6866/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
fe1e5c53 6867GEN_VR_STX(svxl, 0x07, 0x0F);
a9d9eb8f 6868
2791128e
TM
6869GEN_VR_STVE(bx, 0x07, 0x04, 1);
6870GEN_VR_STVE(hx, 0x07, 0x05, 2);
6871GEN_VR_STVE(wx, 0x07, 0x06, 4);
cbfb6ae9 6872
99e300ef 6873static void gen_lvsl(DisasContext *ctx)
bf8d8ded
AJ
6874{
6875 TCGv_ptr rd;
6876 TCGv EA;
6877 if (unlikely(!ctx->altivec_enabled)) {
6878 gen_exception(ctx, POWERPC_EXCP_VPU);
6879 return;
6880 }
6881 EA = tcg_temp_new();
6882 gen_addr_reg_index(ctx, EA);
6883 rd = gen_avr_ptr(rD(ctx->opcode));
6884 gen_helper_lvsl(rd, EA);
6885 tcg_temp_free(EA);
6886 tcg_temp_free_ptr(rd);
6887}
6888
99e300ef 6889static void gen_lvsr(DisasContext *ctx)
bf8d8ded
AJ
6890{
6891 TCGv_ptr rd;
6892 TCGv EA;
6893 if (unlikely(!ctx->altivec_enabled)) {
6894 gen_exception(ctx, POWERPC_EXCP_VPU);
6895 return;
6896 }
6897 EA = tcg_temp_new();
6898 gen_addr_reg_index(ctx, EA);
6899 rd = gen_avr_ptr(rD(ctx->opcode));
6900 gen_helper_lvsr(rd, EA);
6901 tcg_temp_free(EA);
6902 tcg_temp_free_ptr(rd);
6903}
6904
99e300ef 6905static void gen_mfvscr(DisasContext *ctx)
785f451b
AJ
6906{
6907 TCGv_i32 t;
6908 if (unlikely(!ctx->altivec_enabled)) {
6909 gen_exception(ctx, POWERPC_EXCP_VPU);
6910 return;
6911 }
6912 tcg_gen_movi_i64(cpu_avrh[rD(ctx->opcode)], 0);
6913 t = tcg_temp_new_i32();
1328c2bf 6914 tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, vscr));
785f451b 6915 tcg_gen_extu_i32_i64(cpu_avrl[rD(ctx->opcode)], t);
fce5ecb7 6916 tcg_temp_free_i32(t);
785f451b
AJ
6917}
6918
99e300ef 6919static void gen_mtvscr(DisasContext *ctx)
785f451b 6920{
6e87b7c7 6921 TCGv_ptr p;
785f451b
AJ
6922 if (unlikely(!ctx->altivec_enabled)) {
6923 gen_exception(ctx, POWERPC_EXCP_VPU);
6924 return;
6925 }
76cb6584 6926 p = gen_avr_ptr(rB(ctx->opcode));
d15f74fb 6927 gen_helper_mtvscr(cpu_env, p);
6e87b7c7 6928 tcg_temp_free_ptr(p);
785f451b
AJ
6929}
6930
7a9b96cf
AJ
6931/* Logical operations */
6932#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
99e300ef 6933static void glue(gen_, name)(DisasContext *ctx) \
7a9b96cf
AJ
6934{ \
6935 if (unlikely(!ctx->altivec_enabled)) { \
6936 gen_exception(ctx, POWERPC_EXCP_VPU); \
6937 return; \
6938 } \
6939 tcg_op(cpu_avrh[rD(ctx->opcode)], cpu_avrh[rA(ctx->opcode)], cpu_avrh[rB(ctx->opcode)]); \
6940 tcg_op(cpu_avrl[rD(ctx->opcode)], cpu_avrl[rA(ctx->opcode)], cpu_avrl[rB(ctx->opcode)]); \
6941}
6942
6943GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16);
6944GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17);
6945GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18);
6946GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19);
6947GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20);
111c5f54
TM
6948GEN_VX_LOGICAL(veqv, tcg_gen_eqv_i64, 2, 26);
6949GEN_VX_LOGICAL(vnand, tcg_gen_nand_i64, 2, 22);
6950GEN_VX_LOGICAL(vorc, tcg_gen_orc_i64, 2, 21);
7a9b96cf 6951
8e27dd6f 6952#define GEN_VXFORM(name, opc2, opc3) \
99e300ef 6953static void glue(gen_, name)(DisasContext *ctx) \
8e27dd6f
AJ
6954{ \
6955 TCGv_ptr ra, rb, rd; \
6956 if (unlikely(!ctx->altivec_enabled)) { \
6957 gen_exception(ctx, POWERPC_EXCP_VPU); \
6958 return; \
6959 } \
6960 ra = gen_avr_ptr(rA(ctx->opcode)); \
6961 rb = gen_avr_ptr(rB(ctx->opcode)); \
6962 rd = gen_avr_ptr(rD(ctx->opcode)); \
6963 gen_helper_##name (rd, ra, rb); \
6964 tcg_temp_free_ptr(ra); \
6965 tcg_temp_free_ptr(rb); \
6966 tcg_temp_free_ptr(rd); \
6967}
6968
d15f74fb
BS
6969#define GEN_VXFORM_ENV(name, opc2, opc3) \
6970static void glue(gen_, name)(DisasContext *ctx) \
6971{ \
6972 TCGv_ptr ra, rb, rd; \
6973 if (unlikely(!ctx->altivec_enabled)) { \
6974 gen_exception(ctx, POWERPC_EXCP_VPU); \
6975 return; \
6976 } \
6977 ra = gen_avr_ptr(rA(ctx->opcode)); \
6978 rb = gen_avr_ptr(rB(ctx->opcode)); \
6979 rd = gen_avr_ptr(rD(ctx->opcode)); \
54cddd21 6980 gen_helper_##name(cpu_env, rd, ra, rb); \
d15f74fb
BS
6981 tcg_temp_free_ptr(ra); \
6982 tcg_temp_free_ptr(rb); \
6983 tcg_temp_free_ptr(rd); \
9b47bb49
TM
6984}
6985
6986#define GEN_VXFORM3(name, opc2, opc3) \
6987static void glue(gen_, name)(DisasContext *ctx) \
6988{ \
6989 TCGv_ptr ra, rb, rc, rd; \
6990 if (unlikely(!ctx->altivec_enabled)) { \
6991 gen_exception(ctx, POWERPC_EXCP_VPU); \
6992 return; \
6993 } \
6994 ra = gen_avr_ptr(rA(ctx->opcode)); \
6995 rb = gen_avr_ptr(rB(ctx->opcode)); \
6996 rc = gen_avr_ptr(rC(ctx->opcode)); \
6997 rd = gen_avr_ptr(rD(ctx->opcode)); \
6998 gen_helper_##name(rd, ra, rb, rc); \
6999 tcg_temp_free_ptr(ra); \
7000 tcg_temp_free_ptr(rb); \
7001 tcg_temp_free_ptr(rc); \
7002 tcg_temp_free_ptr(rd); \
d15f74fb
BS
7003}
7004
5dffff5a
TM
7005/*
7006 * Support for Altivec instruction pairs that use bit 31 (Rc) as
7007 * an opcode bit. In general, these pairs come from different
7008 * versions of the ISA, so we must also support a pair of flags for
7009 * each instruction.
7010 */
7011#define GEN_VXFORM_DUAL(name0, flg0, flg2_0, name1, flg1, flg2_1) \
7012static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
7013{ \
7014 if ((Rc(ctx->opcode) == 0) && \
7015 ((ctx->insns_flags & flg0) || (ctx->insns_flags2 & flg2_0))) { \
7016 gen_##name0(ctx); \
7017 } else if ((Rc(ctx->opcode) == 1) && \
7018 ((ctx->insns_flags & flg1) || (ctx->insns_flags2 & flg2_1))) { \
7019 gen_##name1(ctx); \
7020 } else { \
7021 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
7022 } \
7023}
7024
7872c51c
AJ
7025GEN_VXFORM(vaddubm, 0, 0);
7026GEN_VXFORM(vadduhm, 0, 1);
7027GEN_VXFORM(vadduwm, 0, 2);
56eabc75 7028GEN_VXFORM(vaddudm, 0, 3);
7872c51c
AJ
7029GEN_VXFORM(vsububm, 0, 16);
7030GEN_VXFORM(vsubuhm, 0, 17);
7031GEN_VXFORM(vsubuwm, 0, 18);
56eabc75 7032GEN_VXFORM(vsubudm, 0, 19);
e4039339
AJ
7033GEN_VXFORM(vmaxub, 1, 0);
7034GEN_VXFORM(vmaxuh, 1, 1);
7035GEN_VXFORM(vmaxuw, 1, 2);
8203e31b 7036GEN_VXFORM(vmaxud, 1, 3);
e4039339
AJ
7037GEN_VXFORM(vmaxsb, 1, 4);
7038GEN_VXFORM(vmaxsh, 1, 5);
7039GEN_VXFORM(vmaxsw, 1, 6);
8203e31b 7040GEN_VXFORM(vmaxsd, 1, 7);
e4039339
AJ
7041GEN_VXFORM(vminub, 1, 8);
7042GEN_VXFORM(vminuh, 1, 9);
7043GEN_VXFORM(vminuw, 1, 10);
8203e31b 7044GEN_VXFORM(vminud, 1, 11);
e4039339
AJ
7045GEN_VXFORM(vminsb, 1, 12);
7046GEN_VXFORM(vminsh, 1, 13);
7047GEN_VXFORM(vminsw, 1, 14);
8203e31b 7048GEN_VXFORM(vminsd, 1, 15);
fab3cbe9
AJ
7049GEN_VXFORM(vavgub, 1, 16);
7050GEN_VXFORM(vavguh, 1, 17);
7051GEN_VXFORM(vavguw, 1, 18);
7052GEN_VXFORM(vavgsb, 1, 20);
7053GEN_VXFORM(vavgsh, 1, 21);
7054GEN_VXFORM(vavgsw, 1, 22);
3b430048
AJ
7055GEN_VXFORM(vmrghb, 6, 0);
7056GEN_VXFORM(vmrghh, 6, 1);
7057GEN_VXFORM(vmrghw, 6, 2);
7058GEN_VXFORM(vmrglb, 6, 4);
7059GEN_VXFORM(vmrglh, 6, 5);
7060GEN_VXFORM(vmrglw, 6, 6);
e0ffe77f
TM
7061
7062static void gen_vmrgew(DisasContext *ctx)
7063{
7064 TCGv_i64 tmp;
7065 int VT, VA, VB;
7066 if (unlikely(!ctx->altivec_enabled)) {
7067 gen_exception(ctx, POWERPC_EXCP_VPU);
7068 return;
7069 }
7070 VT = rD(ctx->opcode);
7071 VA = rA(ctx->opcode);
7072 VB = rB(ctx->opcode);
7073 tmp = tcg_temp_new_i64();
7074 tcg_gen_shri_i64(tmp, cpu_avrh[VB], 32);
7075 tcg_gen_deposit_i64(cpu_avrh[VT], cpu_avrh[VA], tmp, 0, 32);
7076 tcg_gen_shri_i64(tmp, cpu_avrl[VB], 32);
7077 tcg_gen_deposit_i64(cpu_avrl[VT], cpu_avrl[VA], tmp, 0, 32);
7078 tcg_temp_free_i64(tmp);
7079}
7080
7081static void gen_vmrgow(DisasContext *ctx)
7082{
7083 int VT, VA, VB;
7084 if (unlikely(!ctx->altivec_enabled)) {
7085 gen_exception(ctx, POWERPC_EXCP_VPU);
7086 return;
7087 }
7088 VT = rD(ctx->opcode);
7089 VA = rA(ctx->opcode);
7090 VB = rB(ctx->opcode);
7091
7092 tcg_gen_deposit_i64(cpu_avrh[VT], cpu_avrh[VB], cpu_avrh[VA], 32, 32);
7093 tcg_gen_deposit_i64(cpu_avrl[VT], cpu_avrl[VB], cpu_avrl[VA], 32, 32);
7094}
7095
2c277908
AJ
7096GEN_VXFORM(vmuloub, 4, 0);
7097GEN_VXFORM(vmulouh, 4, 1);
63be0936 7098GEN_VXFORM(vmulouw, 4, 2);
953f0f58
TM
7099GEN_VXFORM(vmuluwm, 4, 2);
7100GEN_VXFORM_DUAL(vmulouw, PPC_ALTIVEC, PPC_NONE,
7101 vmuluwm, PPC_NONE, PPC2_ALTIVEC_207)
2c277908
AJ
7102GEN_VXFORM(vmulosb, 4, 4);
7103GEN_VXFORM(vmulosh, 4, 5);
63be0936 7104GEN_VXFORM(vmulosw, 4, 6);
2c277908
AJ
7105GEN_VXFORM(vmuleub, 4, 8);
7106GEN_VXFORM(vmuleuh, 4, 9);
63be0936 7107GEN_VXFORM(vmuleuw, 4, 10);
2c277908
AJ
7108GEN_VXFORM(vmulesb, 4, 12);
7109GEN_VXFORM(vmulesh, 4, 13);
63be0936 7110GEN_VXFORM(vmulesw, 4, 14);
d79f0809
AJ
7111GEN_VXFORM(vslb, 2, 4);
7112GEN_VXFORM(vslh, 2, 5);
7113GEN_VXFORM(vslw, 2, 6);
2fdf78e6 7114GEN_VXFORM(vsld, 2, 23);
07ef34c3
AJ
7115GEN_VXFORM(vsrb, 2, 8);
7116GEN_VXFORM(vsrh, 2, 9);
7117GEN_VXFORM(vsrw, 2, 10);
2fdf78e6 7118GEN_VXFORM(vsrd, 2, 27);
07ef34c3
AJ
7119GEN_VXFORM(vsrab, 2, 12);
7120GEN_VXFORM(vsrah, 2, 13);
7121GEN_VXFORM(vsraw, 2, 14);
2fdf78e6 7122GEN_VXFORM(vsrad, 2, 15);
7b239bec
AJ
7123GEN_VXFORM(vslo, 6, 16);
7124GEN_VXFORM(vsro, 6, 17);
e343da72
AJ
7125GEN_VXFORM(vaddcuw, 0, 6);
7126GEN_VXFORM(vsubcuw, 0, 22);
d15f74fb
BS
7127GEN_VXFORM_ENV(vaddubs, 0, 8);
7128GEN_VXFORM_ENV(vadduhs, 0, 9);
7129GEN_VXFORM_ENV(vadduws, 0, 10);
7130GEN_VXFORM_ENV(vaddsbs, 0, 12);
7131GEN_VXFORM_ENV(vaddshs, 0, 13);
7132GEN_VXFORM_ENV(vaddsws, 0, 14);
7133GEN_VXFORM_ENV(vsububs, 0, 24);
7134GEN_VXFORM_ENV(vsubuhs, 0, 25);
7135GEN_VXFORM_ENV(vsubuws, 0, 26);
7136GEN_VXFORM_ENV(vsubsbs, 0, 28);
7137GEN_VXFORM_ENV(vsubshs, 0, 29);
7138GEN_VXFORM_ENV(vsubsws, 0, 30);
b41da4eb
TM
7139GEN_VXFORM(vadduqm, 0, 4);
7140GEN_VXFORM(vaddcuq, 0, 5);
7141GEN_VXFORM3(vaddeuqm, 30, 0);
7142GEN_VXFORM3(vaddecuq, 30, 0);
7143GEN_VXFORM_DUAL(vaddeuqm, PPC_NONE, PPC2_ALTIVEC_207, \
7144 vaddecuq, PPC_NONE, PPC2_ALTIVEC_207)
7145GEN_VXFORM(vsubuqm, 0, 20);
7146GEN_VXFORM(vsubcuq, 0, 21);
7147GEN_VXFORM3(vsubeuqm, 31, 0);
7148GEN_VXFORM3(vsubecuq, 31, 0);
7149GEN_VXFORM_DUAL(vsubeuqm, PPC_NONE, PPC2_ALTIVEC_207, \
7150 vsubecuq, PPC_NONE, PPC2_ALTIVEC_207)
5e1d0985
AJ
7151GEN_VXFORM(vrlb, 2, 0);
7152GEN_VXFORM(vrlh, 2, 1);
7153GEN_VXFORM(vrlw, 2, 2);
2fdf78e6 7154GEN_VXFORM(vrld, 2, 3);
d9430add
AJ
7155GEN_VXFORM(vsl, 2, 7);
7156GEN_VXFORM(vsr, 2, 11);
d15f74fb
BS
7157GEN_VXFORM_ENV(vpkuhum, 7, 0);
7158GEN_VXFORM_ENV(vpkuwum, 7, 1);
024215b2 7159GEN_VXFORM_ENV(vpkudum, 7, 17);
d15f74fb
BS
7160GEN_VXFORM_ENV(vpkuhus, 7, 2);
7161GEN_VXFORM_ENV(vpkuwus, 7, 3);
024215b2 7162GEN_VXFORM_ENV(vpkudus, 7, 19);
d15f74fb
BS
7163GEN_VXFORM_ENV(vpkshus, 7, 4);
7164GEN_VXFORM_ENV(vpkswus, 7, 5);
024215b2 7165GEN_VXFORM_ENV(vpksdus, 7, 21);
d15f74fb
BS
7166GEN_VXFORM_ENV(vpkshss, 7, 6);
7167GEN_VXFORM_ENV(vpkswss, 7, 7);
024215b2 7168GEN_VXFORM_ENV(vpksdss, 7, 23);
1dd9ffb9 7169GEN_VXFORM(vpkpx, 7, 12);
d15f74fb
BS
7170GEN_VXFORM_ENV(vsum4ubs, 4, 24);
7171GEN_VXFORM_ENV(vsum4sbs, 4, 28);
7172GEN_VXFORM_ENV(vsum4shs, 4, 25);
7173GEN_VXFORM_ENV(vsum2sws, 4, 26);
7174GEN_VXFORM_ENV(vsumsws, 4, 30);
7175GEN_VXFORM_ENV(vaddfp, 5, 0);
7176GEN_VXFORM_ENV(vsubfp, 5, 1);
7177GEN_VXFORM_ENV(vmaxfp, 5, 16);
7178GEN_VXFORM_ENV(vminfp, 5, 17);
fab3cbe9 7179
0cbcd906 7180#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
e8eaa2c0 7181static void glue(gen_, name)(DisasContext *ctx) \
0cbcd906
AJ
7182 { \
7183 TCGv_ptr ra, rb, rd; \
7184 if (unlikely(!ctx->altivec_enabled)) { \
7185 gen_exception(ctx, POWERPC_EXCP_VPU); \
7186 return; \
7187 } \
7188 ra = gen_avr_ptr(rA(ctx->opcode)); \
7189 rb = gen_avr_ptr(rB(ctx->opcode)); \
7190 rd = gen_avr_ptr(rD(ctx->opcode)); \
d15f74fb 7191 gen_helper_##opname(cpu_env, rd, ra, rb); \
0cbcd906
AJ
7192 tcg_temp_free_ptr(ra); \
7193 tcg_temp_free_ptr(rb); \
7194 tcg_temp_free_ptr(rd); \
7195 }
7196
7197#define GEN_VXRFORM(name, opc2, opc3) \
7198 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
7199 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
7200
a737d3eb
TM
7201/*
7202 * Support for Altivec instructions that use bit 31 (Rc) as an opcode
7203 * bit but also use bit 21 as an actual Rc bit. In general, thse pairs
7204 * come from different versions of the ISA, so we must also support a
7205 * pair of flags for each instruction.
7206 */
7207#define GEN_VXRFORM_DUAL(name0, flg0, flg2_0, name1, flg1, flg2_1) \
7208static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
7209{ \
7210 if ((Rc(ctx->opcode) == 0) && \
7211 ((ctx->insns_flags & flg0) || (ctx->insns_flags2 & flg2_0))) { \
7212 if (Rc21(ctx->opcode) == 0) { \
7213 gen_##name0(ctx); \
7214 } else { \
7215 gen_##name0##_(ctx); \
7216 } \
7217 } else if ((Rc(ctx->opcode) == 1) && \
7218 ((ctx->insns_flags & flg1) || (ctx->insns_flags2 & flg2_1))) { \
7219 if (Rc21(ctx->opcode) == 0) { \
7220 gen_##name1(ctx); \
7221 } else { \
7222 gen_##name1##_(ctx); \
7223 } \
7224 } else { \
7225 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
7226 } \
7227}
7228
1add6e23
AJ
7229GEN_VXRFORM(vcmpequb, 3, 0)
7230GEN_VXRFORM(vcmpequh, 3, 1)
7231GEN_VXRFORM(vcmpequw, 3, 2)
6f3dab41 7232GEN_VXRFORM(vcmpequd, 3, 3)
1add6e23
AJ
7233GEN_VXRFORM(vcmpgtsb, 3, 12)
7234GEN_VXRFORM(vcmpgtsh, 3, 13)
7235GEN_VXRFORM(vcmpgtsw, 3, 14)
6f3dab41 7236GEN_VXRFORM(vcmpgtsd, 3, 15)
1add6e23
AJ
7237GEN_VXRFORM(vcmpgtub, 3, 8)
7238GEN_VXRFORM(vcmpgtuh, 3, 9)
7239GEN_VXRFORM(vcmpgtuw, 3, 10)
6f3dab41 7240GEN_VXRFORM(vcmpgtud, 3, 11)
819ca121
AJ
7241GEN_VXRFORM(vcmpeqfp, 3, 3)
7242GEN_VXRFORM(vcmpgefp, 3, 7)
7243GEN_VXRFORM(vcmpgtfp, 3, 11)
7244GEN_VXRFORM(vcmpbfp, 3, 15)
1add6e23 7245
6f3dab41
TM
7246GEN_VXRFORM_DUAL(vcmpeqfp, PPC_ALTIVEC, PPC_NONE, \
7247 vcmpequd, PPC_NONE, PPC2_ALTIVEC_207)
7248GEN_VXRFORM_DUAL(vcmpbfp, PPC_ALTIVEC, PPC_NONE, \
7249 vcmpgtsd, PPC_NONE, PPC2_ALTIVEC_207)
7250GEN_VXRFORM_DUAL(vcmpgtfp, PPC_ALTIVEC, PPC_NONE, \
7251 vcmpgtud, PPC_NONE, PPC2_ALTIVEC_207)
7252
c026766b 7253#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 7254static void glue(gen_, name)(DisasContext *ctx) \
c026766b
AJ
7255 { \
7256 TCGv_ptr rd; \
7257 TCGv_i32 simm; \
7258 if (unlikely(!ctx->altivec_enabled)) { \
7259 gen_exception(ctx, POWERPC_EXCP_VPU); \
7260 return; \
7261 } \
7262 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
7263 rd = gen_avr_ptr(rD(ctx->opcode)); \
7264 gen_helper_##name (rd, simm); \
7265 tcg_temp_free_i32(simm); \
7266 tcg_temp_free_ptr(rd); \
7267 }
7268
7269GEN_VXFORM_SIMM(vspltisb, 6, 12);
7270GEN_VXFORM_SIMM(vspltish, 6, 13);
7271GEN_VXFORM_SIMM(vspltisw, 6, 14);
7272
de5f2484 7273#define GEN_VXFORM_NOA(name, opc2, opc3) \
99e300ef 7274static void glue(gen_, name)(DisasContext *ctx) \
de5f2484
AJ
7275 { \
7276 TCGv_ptr rb, rd; \
7277 if (unlikely(!ctx->altivec_enabled)) { \
7278 gen_exception(ctx, POWERPC_EXCP_VPU); \
7279 return; \
7280 } \
7281 rb = gen_avr_ptr(rB(ctx->opcode)); \
7282 rd = gen_avr_ptr(rD(ctx->opcode)); \
7283 gen_helper_##name (rd, rb); \
7284 tcg_temp_free_ptr(rb); \
7285 tcg_temp_free_ptr(rd); \
7286 }
7287
d15f74fb
BS
7288#define GEN_VXFORM_NOA_ENV(name, opc2, opc3) \
7289static void glue(gen_, name)(DisasContext *ctx) \
7290 { \
7291 TCGv_ptr rb, rd; \
7292 \
7293 if (unlikely(!ctx->altivec_enabled)) { \
7294 gen_exception(ctx, POWERPC_EXCP_VPU); \
7295 return; \
7296 } \
7297 rb = gen_avr_ptr(rB(ctx->opcode)); \
7298 rd = gen_avr_ptr(rD(ctx->opcode)); \
7299 gen_helper_##name(cpu_env, rd, rb); \
7300 tcg_temp_free_ptr(rb); \
7301 tcg_temp_free_ptr(rd); \
7302 }
7303
6cf1c6e5
AJ
7304GEN_VXFORM_NOA(vupkhsb, 7, 8);
7305GEN_VXFORM_NOA(vupkhsh, 7, 9);
4430e076 7306GEN_VXFORM_NOA(vupkhsw, 7, 25);
6cf1c6e5
AJ
7307GEN_VXFORM_NOA(vupklsb, 7, 10);
7308GEN_VXFORM_NOA(vupklsh, 7, 11);
4430e076 7309GEN_VXFORM_NOA(vupklsw, 7, 27);
79f85c3a
AJ
7310GEN_VXFORM_NOA(vupkhpx, 7, 13);
7311GEN_VXFORM_NOA(vupklpx, 7, 15);
d15f74fb
BS
7312GEN_VXFORM_NOA_ENV(vrefp, 5, 4);
7313GEN_VXFORM_NOA_ENV(vrsqrtefp, 5, 5);
7314GEN_VXFORM_NOA_ENV(vexptefp, 5, 6);
7315GEN_VXFORM_NOA_ENV(vlogefp, 5, 7);
abe60a43
TM
7316GEN_VXFORM_NOA_ENV(vrfim, 5, 11);
7317GEN_VXFORM_NOA_ENV(vrfin, 5, 8);
d15f74fb 7318GEN_VXFORM_NOA_ENV(vrfip, 5, 10);
abe60a43 7319GEN_VXFORM_NOA_ENV(vrfiz, 5, 9);
79f85c3a 7320
21d21583 7321#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 7322static void glue(gen_, name)(DisasContext *ctx) \
21d21583
AJ
7323 { \
7324 TCGv_ptr rd; \
7325 TCGv_i32 simm; \
7326 if (unlikely(!ctx->altivec_enabled)) { \
7327 gen_exception(ctx, POWERPC_EXCP_VPU); \
7328 return; \
7329 } \
7330 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
7331 rd = gen_avr_ptr(rD(ctx->opcode)); \
7332 gen_helper_##name (rd, simm); \
7333 tcg_temp_free_i32(simm); \
7334 tcg_temp_free_ptr(rd); \
7335 }
7336
27a4edb3 7337#define GEN_VXFORM_UIMM(name, opc2, opc3) \
99e300ef 7338static void glue(gen_, name)(DisasContext *ctx) \
27a4edb3
AJ
7339 { \
7340 TCGv_ptr rb, rd; \
7341 TCGv_i32 uimm; \
7342 if (unlikely(!ctx->altivec_enabled)) { \
7343 gen_exception(ctx, POWERPC_EXCP_VPU); \
7344 return; \
7345 } \
7346 uimm = tcg_const_i32(UIMM5(ctx->opcode)); \
7347 rb = gen_avr_ptr(rB(ctx->opcode)); \
7348 rd = gen_avr_ptr(rD(ctx->opcode)); \
7349 gen_helper_##name (rd, rb, uimm); \
7350 tcg_temp_free_i32(uimm); \
7351 tcg_temp_free_ptr(rb); \
7352 tcg_temp_free_ptr(rd); \
7353 }
7354
d15f74fb
BS
7355#define GEN_VXFORM_UIMM_ENV(name, opc2, opc3) \
7356static void glue(gen_, name)(DisasContext *ctx) \
7357 { \
7358 TCGv_ptr rb, rd; \
7359 TCGv_i32 uimm; \
7360 \
7361 if (unlikely(!ctx->altivec_enabled)) { \
7362 gen_exception(ctx, POWERPC_EXCP_VPU); \
7363 return; \
7364 } \
7365 uimm = tcg_const_i32(UIMM5(ctx->opcode)); \
7366 rb = gen_avr_ptr(rB(ctx->opcode)); \
7367 rd = gen_avr_ptr(rD(ctx->opcode)); \
7368 gen_helper_##name(cpu_env, rd, rb, uimm); \
7369 tcg_temp_free_i32(uimm); \
7370 tcg_temp_free_ptr(rb); \
7371 tcg_temp_free_ptr(rd); \
7372 }
7373
e4e6bee7
AJ
7374GEN_VXFORM_UIMM(vspltb, 6, 8);
7375GEN_VXFORM_UIMM(vsplth, 6, 9);
7376GEN_VXFORM_UIMM(vspltw, 6, 10);
d15f74fb
BS
7377GEN_VXFORM_UIMM_ENV(vcfux, 5, 12);
7378GEN_VXFORM_UIMM_ENV(vcfsx, 5, 13);
7379GEN_VXFORM_UIMM_ENV(vctuxs, 5, 14);
7380GEN_VXFORM_UIMM_ENV(vctsxs, 5, 15);
e4e6bee7 7381
99e300ef 7382static void gen_vsldoi(DisasContext *ctx)
cd633b10
AJ
7383{
7384 TCGv_ptr ra, rb, rd;
fce5ecb7 7385 TCGv_i32 sh;
cd633b10
AJ
7386 if (unlikely(!ctx->altivec_enabled)) {
7387 gen_exception(ctx, POWERPC_EXCP_VPU);
7388 return;
7389 }
7390 ra = gen_avr_ptr(rA(ctx->opcode));
7391 rb = gen_avr_ptr(rB(ctx->opcode));
7392 rd = gen_avr_ptr(rD(ctx->opcode));
7393 sh = tcg_const_i32(VSH(ctx->opcode));
7394 gen_helper_vsldoi (rd, ra, rb, sh);
7395 tcg_temp_free_ptr(ra);
7396 tcg_temp_free_ptr(rb);
7397 tcg_temp_free_ptr(rd);
fce5ecb7 7398 tcg_temp_free_i32(sh);
cd633b10
AJ
7399}
7400
707cec33 7401#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
d15f74fb 7402static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
707cec33
AJ
7403 { \
7404 TCGv_ptr ra, rb, rc, rd; \
7405 if (unlikely(!ctx->altivec_enabled)) { \
7406 gen_exception(ctx, POWERPC_EXCP_VPU); \
7407 return; \
7408 } \
7409 ra = gen_avr_ptr(rA(ctx->opcode)); \
7410 rb = gen_avr_ptr(rB(ctx->opcode)); \
7411 rc = gen_avr_ptr(rC(ctx->opcode)); \
7412 rd = gen_avr_ptr(rD(ctx->opcode)); \
7413 if (Rc(ctx->opcode)) { \
d15f74fb 7414 gen_helper_##name1(cpu_env, rd, ra, rb, rc); \
707cec33 7415 } else { \
d15f74fb 7416 gen_helper_##name0(cpu_env, rd, ra, rb, rc); \
707cec33
AJ
7417 } \
7418 tcg_temp_free_ptr(ra); \
7419 tcg_temp_free_ptr(rb); \
7420 tcg_temp_free_ptr(rc); \
7421 tcg_temp_free_ptr(rd); \
7422 }
7423
b161ae27
AJ
7424GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16)
7425
99e300ef 7426static void gen_vmladduhm(DisasContext *ctx)
bcd2ee23
AJ
7427{
7428 TCGv_ptr ra, rb, rc, rd;
7429 if (unlikely(!ctx->altivec_enabled)) {
7430 gen_exception(ctx, POWERPC_EXCP_VPU);
7431 return;
7432 }
7433 ra = gen_avr_ptr(rA(ctx->opcode));
7434 rb = gen_avr_ptr(rB(ctx->opcode));
7435 rc = gen_avr_ptr(rC(ctx->opcode));
7436 rd = gen_avr_ptr(rD(ctx->opcode));
7437 gen_helper_vmladduhm(rd, ra, rb, rc);
7438 tcg_temp_free_ptr(ra);
7439 tcg_temp_free_ptr(rb);
7440 tcg_temp_free_ptr(rc);
7441 tcg_temp_free_ptr(rd);
7442}
7443
b04ae981 7444GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18)
4d9903b6 7445GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19)
eae07261 7446GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20)
d1258698 7447GEN_VAFORM_PAIRED(vsel, vperm, 21)
35cf7c7e 7448GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23)
b04ae981 7449
f293f04a
TM
7450GEN_VXFORM_NOA(vclzb, 1, 28)
7451GEN_VXFORM_NOA(vclzh, 1, 29)
7452GEN_VXFORM_NOA(vclzw, 1, 30)
7453GEN_VXFORM_NOA(vclzd, 1, 31)
e13500b3
TM
7454GEN_VXFORM_NOA(vpopcntb, 1, 28)
7455GEN_VXFORM_NOA(vpopcnth, 1, 29)
7456GEN_VXFORM_NOA(vpopcntw, 1, 30)
7457GEN_VXFORM_NOA(vpopcntd, 1, 31)
7458GEN_VXFORM_DUAL(vclzb, PPC_NONE, PPC2_ALTIVEC_207, \
7459 vpopcntb, PPC_NONE, PPC2_ALTIVEC_207)
7460GEN_VXFORM_DUAL(vclzh, PPC_NONE, PPC2_ALTIVEC_207, \
7461 vpopcnth, PPC_NONE, PPC2_ALTIVEC_207)
7462GEN_VXFORM_DUAL(vclzw, PPC_NONE, PPC2_ALTIVEC_207, \
7463 vpopcntw, PPC_NONE, PPC2_ALTIVEC_207)
7464GEN_VXFORM_DUAL(vclzd, PPC_NONE, PPC2_ALTIVEC_207, \
7465 vpopcntd, PPC_NONE, PPC2_ALTIVEC_207)
4d82038e 7466GEN_VXFORM(vbpermq, 6, 21);
f1064f61 7467GEN_VXFORM_NOA(vgbbd, 6, 20);
b8476fc7
TM
7468GEN_VXFORM(vpmsumb, 4, 16)
7469GEN_VXFORM(vpmsumh, 4, 17)
7470GEN_VXFORM(vpmsumw, 4, 18)
7471GEN_VXFORM(vpmsumd, 4, 19)
e13500b3 7472
e8f7b27b
TM
7473#define GEN_BCD(op) \
7474static void gen_##op(DisasContext *ctx) \
7475{ \
7476 TCGv_ptr ra, rb, rd; \
7477 TCGv_i32 ps; \
7478 \
7479 if (unlikely(!ctx->altivec_enabled)) { \
7480 gen_exception(ctx, POWERPC_EXCP_VPU); \
7481 return; \
7482 } \
7483 \
7484 ra = gen_avr_ptr(rA(ctx->opcode)); \
7485 rb = gen_avr_ptr(rB(ctx->opcode)); \
7486 rd = gen_avr_ptr(rD(ctx->opcode)); \
7487 \
7488 ps = tcg_const_i32((ctx->opcode & 0x200) != 0); \
7489 \
7490 gen_helper_##op(cpu_crf[6], rd, ra, rb, ps); \
7491 \
7492 tcg_temp_free_ptr(ra); \
7493 tcg_temp_free_ptr(rb); \
7494 tcg_temp_free_ptr(rd); \
7495 tcg_temp_free_i32(ps); \
7496}
7497
7498GEN_BCD(bcdadd)
7499GEN_BCD(bcdsub)
7500
7501GEN_VXFORM_DUAL(vsububm, PPC_ALTIVEC, PPC_NONE, \
7502 bcdadd, PPC_NONE, PPC2_ALTIVEC_207)
7503GEN_VXFORM_DUAL(vsububs, PPC_ALTIVEC, PPC_NONE, \
7504 bcdadd, PPC_NONE, PPC2_ALTIVEC_207)
7505GEN_VXFORM_DUAL(vsubuhm, PPC_ALTIVEC, PPC_NONE, \
7506 bcdsub, PPC_NONE, PPC2_ALTIVEC_207)
7507GEN_VXFORM_DUAL(vsubuhs, PPC_ALTIVEC, PPC_NONE, \
7508 bcdsub, PPC_NONE, PPC2_ALTIVEC_207)
7509
557d52fa
TM
7510static void gen_vsbox(DisasContext *ctx)
7511{
7512 TCGv_ptr ra, rd;
7513 if (unlikely(!ctx->altivec_enabled)) {
7514 gen_exception(ctx, POWERPC_EXCP_VPU);
7515 return;
7516 }
7517 ra = gen_avr_ptr(rA(ctx->opcode));
7518 rd = gen_avr_ptr(rD(ctx->opcode));
7519 gen_helper_vsbox(rd, ra);
7520 tcg_temp_free_ptr(ra);
7521 tcg_temp_free_ptr(rd);
7522}
7523
7524GEN_VXFORM(vcipher, 4, 20)
7525GEN_VXFORM(vcipherlast, 4, 20)
7526GEN_VXFORM(vncipher, 4, 21)
7527GEN_VXFORM(vncipherlast, 4, 21)
7528
7529GEN_VXFORM_DUAL(vcipher, PPC_NONE, PPC2_ALTIVEC_207,
7530 vcipherlast, PPC_NONE, PPC2_ALTIVEC_207)
7531GEN_VXFORM_DUAL(vncipher, PPC_NONE, PPC2_ALTIVEC_207,
7532 vncipherlast, PPC_NONE, PPC2_ALTIVEC_207)
7533
57354f8f
TM
7534#define VSHASIGMA(op) \
7535static void gen_##op(DisasContext *ctx) \
7536{ \
7537 TCGv_ptr ra, rd; \
7538 TCGv_i32 st_six; \
7539 if (unlikely(!ctx->altivec_enabled)) { \
7540 gen_exception(ctx, POWERPC_EXCP_VPU); \
7541 return; \
7542 } \
7543 ra = gen_avr_ptr(rA(ctx->opcode)); \
7544 rd = gen_avr_ptr(rD(ctx->opcode)); \
7545 st_six = tcg_const_i32(rB(ctx->opcode)); \
7546 gen_helper_##op(rd, ra, st_six); \
7547 tcg_temp_free_ptr(ra); \
7548 tcg_temp_free_ptr(rd); \
7549 tcg_temp_free_i32(st_six); \
7550}
7551
7552VSHASIGMA(vshasigmaw)
7553VSHASIGMA(vshasigmad)
7554
ac174549
TM
7555GEN_VXFORM3(vpermxor, 22, 0xFF)
7556GEN_VXFORM_DUAL(vsldoi, PPC_ALTIVEC, PPC_NONE,
7557 vpermxor, PPC_NONE, PPC2_ALTIVEC_207)
7558
472b24ce
TM
7559/*** VSX extension ***/
7560
7561static inline TCGv_i64 cpu_vsrh(int n)
7562{
7563 if (n < 32) {
7564 return cpu_fpr[n];
7565 } else {
7566 return cpu_avrh[n-32];
7567 }
7568}
7569
7570static inline TCGv_i64 cpu_vsrl(int n)
7571{
7572 if (n < 32) {
7573 return cpu_vsr[n];
7574 } else {
7575 return cpu_avrl[n-32];
7576 }
7577}
7578
e072fe79
TM
7579#define VSX_LOAD_SCALAR(name, operation) \
7580static void gen_##name(DisasContext *ctx) \
7581{ \
7582 TCGv EA; \
7583 if (unlikely(!ctx->vsx_enabled)) { \
7584 gen_exception(ctx, POWERPC_EXCP_VSXU); \
7585 return; \
7586 } \
7587 gen_set_access_type(ctx, ACCESS_INT); \
7588 EA = tcg_temp_new(); \
7589 gen_addr_reg_index(ctx, EA); \
7590 gen_qemu_##operation(ctx, cpu_vsrh(xT(ctx->opcode)), EA); \
7591 /* NOTE: cpu_vsrl is undefined */ \
7592 tcg_temp_free(EA); \
7593}
7594
7595VSX_LOAD_SCALAR(lxsdx, ld64)
cac7f0ba
TM
7596VSX_LOAD_SCALAR(lxsiwax, ld32s_i64)
7597VSX_LOAD_SCALAR(lxsiwzx, ld32u_i64)
7598VSX_LOAD_SCALAR(lxsspx, ld32fs)
fa1832d7 7599
304af367
TM
7600static void gen_lxvd2x(DisasContext *ctx)
7601{
7602 TCGv EA;
7603 if (unlikely(!ctx->vsx_enabled)) {
7604 gen_exception(ctx, POWERPC_EXCP_VSXU);
7605 return;
7606 }
7607 gen_set_access_type(ctx, ACCESS_INT);
7608 EA = tcg_temp_new();
7609 gen_addr_reg_index(ctx, EA);
7610 gen_qemu_ld64(ctx, cpu_vsrh(xT(ctx->opcode)), EA);
7611 tcg_gen_addi_tl(EA, EA, 8);
7612 gen_qemu_ld64(ctx, cpu_vsrl(xT(ctx->opcode)), EA);
7613 tcg_temp_free(EA);
7614}
7615
ca03b467
TM
7616static void gen_lxvdsx(DisasContext *ctx)
7617{
7618 TCGv EA;
7619 if (unlikely(!ctx->vsx_enabled)) {
7620 gen_exception(ctx, POWERPC_EXCP_VSXU);
7621 return;
7622 }
7623 gen_set_access_type(ctx, ACCESS_INT);
7624 EA = tcg_temp_new();
7625 gen_addr_reg_index(ctx, EA);
7626 gen_qemu_ld64(ctx, cpu_vsrh(xT(ctx->opcode)), EA);
f976b09e 7627 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), cpu_vsrh(xT(ctx->opcode)));
ca03b467
TM
7628 tcg_temp_free(EA);
7629}
7630
897e61d1
TM
7631static void gen_lxvw4x(DisasContext *ctx)
7632{
f976b09e
AG
7633 TCGv EA;
7634 TCGv_i64 tmp;
897e61d1
TM
7635 TCGv_i64 xth = cpu_vsrh(xT(ctx->opcode));
7636 TCGv_i64 xtl = cpu_vsrl(xT(ctx->opcode));
7637 if (unlikely(!ctx->vsx_enabled)) {
7638 gen_exception(ctx, POWERPC_EXCP_VSXU);
7639 return;
7640 }
7641 gen_set_access_type(ctx, ACCESS_INT);
7642 EA = tcg_temp_new();
f976b09e
AG
7643 tmp = tcg_temp_new_i64();
7644
897e61d1 7645 gen_addr_reg_index(ctx, EA);
f976b09e 7646 gen_qemu_ld32u_i64(ctx, tmp, EA);
897e61d1 7647 tcg_gen_addi_tl(EA, EA, 4);
f976b09e 7648 gen_qemu_ld32u_i64(ctx, xth, EA);
897e61d1
TM
7649 tcg_gen_deposit_i64(xth, xth, tmp, 32, 32);
7650
7651 tcg_gen_addi_tl(EA, EA, 4);
f976b09e 7652 gen_qemu_ld32u_i64(ctx, tmp, EA);
897e61d1 7653 tcg_gen_addi_tl(EA, EA, 4);
f976b09e 7654 gen_qemu_ld32u_i64(ctx, xtl, EA);
897e61d1
TM
7655 tcg_gen_deposit_i64(xtl, xtl, tmp, 32, 32);
7656
7657 tcg_temp_free(EA);
f976b09e 7658 tcg_temp_free_i64(tmp);
897e61d1
TM
7659}
7660
f026da78
TM
7661#define VSX_STORE_SCALAR(name, operation) \
7662static void gen_##name(DisasContext *ctx) \
7663{ \
7664 TCGv EA; \
7665 if (unlikely(!ctx->vsx_enabled)) { \
7666 gen_exception(ctx, POWERPC_EXCP_VSXU); \
7667 return; \
7668 } \
7669 gen_set_access_type(ctx, ACCESS_INT); \
7670 EA = tcg_temp_new(); \
7671 gen_addr_reg_index(ctx, EA); \
7672 gen_qemu_##operation(ctx, cpu_vsrh(xS(ctx->opcode)), EA); \
7673 tcg_temp_free(EA); \
9231ba9e
TM
7674}
7675
f026da78 7676VSX_STORE_SCALAR(stxsdx, st64)
e16a626b
TM
7677VSX_STORE_SCALAR(stxsiwx, st32_i64)
7678VSX_STORE_SCALAR(stxsspx, st32fs)
f026da78 7679
fbed2478
TM
7680static void gen_stxvd2x(DisasContext *ctx)
7681{
7682 TCGv EA;
7683 if (unlikely(!ctx->vsx_enabled)) {
7684 gen_exception(ctx, POWERPC_EXCP_VSXU);
7685 return;
7686 }
7687 gen_set_access_type(ctx, ACCESS_INT);
7688 EA = tcg_temp_new();
7689 gen_addr_reg_index(ctx, EA);
7690 gen_qemu_st64(ctx, cpu_vsrh(xS(ctx->opcode)), EA);
7691 tcg_gen_addi_tl(EA, EA, 8);
7692 gen_qemu_st64(ctx, cpu_vsrl(xS(ctx->opcode)), EA);
7693 tcg_temp_free(EA);
7694}
7695
86e61ce3
TM
7696static void gen_stxvw4x(DisasContext *ctx)
7697{
f976b09e
AG
7698 TCGv_i64 tmp;
7699 TCGv EA;
86e61ce3
TM
7700 if (unlikely(!ctx->vsx_enabled)) {
7701 gen_exception(ctx, POWERPC_EXCP_VSXU);
7702 return;
7703 }
7704 gen_set_access_type(ctx, ACCESS_INT);
7705 EA = tcg_temp_new();
7706 gen_addr_reg_index(ctx, EA);
f976b09e 7707 tmp = tcg_temp_new_i64();
86e61ce3
TM
7708
7709 tcg_gen_shri_i64(tmp, cpu_vsrh(xS(ctx->opcode)), 32);
f976b09e 7710 gen_qemu_st32_i64(ctx, tmp, EA);
86e61ce3 7711 tcg_gen_addi_tl(EA, EA, 4);
f976b09e 7712 gen_qemu_st32_i64(ctx, cpu_vsrh(xS(ctx->opcode)), EA);
86e61ce3
TM
7713
7714 tcg_gen_shri_i64(tmp, cpu_vsrl(xS(ctx->opcode)), 32);
7715 tcg_gen_addi_tl(EA, EA, 4);
f976b09e 7716 gen_qemu_st32_i64(ctx, tmp, EA);
86e61ce3 7717 tcg_gen_addi_tl(EA, EA, 4);
f976b09e 7718 gen_qemu_st32_i64(ctx, cpu_vsrl(xS(ctx->opcode)), EA);
86e61ce3
TM
7719
7720 tcg_temp_free(EA);
f976b09e 7721 tcg_temp_free_i64(tmp);
86e61ce3
TM
7722}
7723
f5c0f7f9
TM
7724#define MV_VSRW(name, tcgop1, tcgop2, target, source) \
7725static void gen_##name(DisasContext *ctx) \
7726{ \
7727 if (xS(ctx->opcode) < 32) { \
7728 if (unlikely(!ctx->fpu_enabled)) { \
7729 gen_exception(ctx, POWERPC_EXCP_FPU); \
7730 return; \
7731 } \
7732 } else { \
7733 if (unlikely(!ctx->altivec_enabled)) { \
7734 gen_exception(ctx, POWERPC_EXCP_VPU); \
7735 return; \
7736 } \
7737 } \
7738 TCGv_i64 tmp = tcg_temp_new_i64(); \
7739 tcg_gen_##tcgop1(tmp, source); \
7740 tcg_gen_##tcgop2(target, tmp); \
7741 tcg_temp_free_i64(tmp); \
7742}
7743
7744
7745MV_VSRW(mfvsrwz, ext32u_i64, trunc_i64_tl, cpu_gpr[rA(ctx->opcode)], \
7746 cpu_vsrh(xS(ctx->opcode)))
7747MV_VSRW(mtvsrwa, extu_tl_i64, ext32s_i64, cpu_vsrh(xT(ctx->opcode)), \
7748 cpu_gpr[rA(ctx->opcode)])
7749MV_VSRW(mtvsrwz, extu_tl_i64, ext32u_i64, cpu_vsrh(xT(ctx->opcode)), \
7750 cpu_gpr[rA(ctx->opcode)])
7751
7752#if defined(TARGET_PPC64)
7753#define MV_VSRD(name, target, source) \
7754static void gen_##name(DisasContext *ctx) \
7755{ \
7756 if (xS(ctx->opcode) < 32) { \
7757 if (unlikely(!ctx->fpu_enabled)) { \
7758 gen_exception(ctx, POWERPC_EXCP_FPU); \
7759 return; \
7760 } \
7761 } else { \
7762 if (unlikely(!ctx->altivec_enabled)) { \
7763 gen_exception(ctx, POWERPC_EXCP_VPU); \
7764 return; \
7765 } \
7766 } \
7767 tcg_gen_mov_i64(target, source); \
7768}
7769
7770MV_VSRD(mfvsrd, cpu_gpr[rA(ctx->opcode)], cpu_vsrh(xS(ctx->opcode)))
7771MV_VSRD(mtvsrd, cpu_vsrh(xT(ctx->opcode)), cpu_gpr[rA(ctx->opcode)])
7772
7773#endif
7774
cd73f2c9
TM
7775static void gen_xxpermdi(DisasContext *ctx)
7776{
7777 if (unlikely(!ctx->vsx_enabled)) {
7778 gen_exception(ctx, POWERPC_EXCP_VSXU);
7779 return;
7780 }
7781
f5bc1bfa
TM
7782 if (unlikely((xT(ctx->opcode) == xA(ctx->opcode)) ||
7783 (xT(ctx->opcode) == xB(ctx->opcode)))) {
7784 TCGv_i64 xh, xl;
7785
7786 xh = tcg_temp_new_i64();
7787 xl = tcg_temp_new_i64();
7788
7789 if ((DM(ctx->opcode) & 2) == 0) {
7790 tcg_gen_mov_i64(xh, cpu_vsrh(xA(ctx->opcode)));
7791 } else {
7792 tcg_gen_mov_i64(xh, cpu_vsrl(xA(ctx->opcode)));
7793 }
7794 if ((DM(ctx->opcode) & 1) == 0) {
7795 tcg_gen_mov_i64(xl, cpu_vsrh(xB(ctx->opcode)));
7796 } else {
7797 tcg_gen_mov_i64(xl, cpu_vsrl(xB(ctx->opcode)));
7798 }
7799
7800 tcg_gen_mov_i64(cpu_vsrh(xT(ctx->opcode)), xh);
7801 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), xl);
7802
7803 tcg_temp_free_i64(xh);
7804 tcg_temp_free_i64(xl);
cd73f2c9 7805 } else {
f5bc1bfa
TM
7806 if ((DM(ctx->opcode) & 2) == 0) {
7807 tcg_gen_mov_i64(cpu_vsrh(xT(ctx->opcode)), cpu_vsrh(xA(ctx->opcode)));
7808 } else {
7809 tcg_gen_mov_i64(cpu_vsrh(xT(ctx->opcode)), cpu_vsrl(xA(ctx->opcode)));
7810 }
7811 if ((DM(ctx->opcode) & 1) == 0) {
7812 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), cpu_vsrh(xB(ctx->opcode)));
7813 } else {
7814 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), cpu_vsrl(xB(ctx->opcode)));
7815 }
cd73f2c9
TM
7816 }
7817}
7818
df020ce0
TM
7819#define OP_ABS 1
7820#define OP_NABS 2
7821#define OP_NEG 3
7822#define OP_CPSGN 4
e5d7d2b0
PM
7823#define SGN_MASK_DP 0x8000000000000000ull
7824#define SGN_MASK_SP 0x8000000080000000ull
df020ce0
TM
7825
7826#define VSX_SCALAR_MOVE(name, op, sgn_mask) \
7827static void glue(gen_, name)(DisasContext * ctx) \
7828 { \
7829 TCGv_i64 xb, sgm; \
7830 if (unlikely(!ctx->vsx_enabled)) { \
7831 gen_exception(ctx, POWERPC_EXCP_VSXU); \
7832 return; \
7833 } \
f976b09e
AG
7834 xb = tcg_temp_new_i64(); \
7835 sgm = tcg_temp_new_i64(); \
df020ce0
TM
7836 tcg_gen_mov_i64(xb, cpu_vsrh(xB(ctx->opcode))); \
7837 tcg_gen_movi_i64(sgm, sgn_mask); \
7838 switch (op) { \
7839 case OP_ABS: { \
7840 tcg_gen_andc_i64(xb, xb, sgm); \
7841 break; \
7842 } \
7843 case OP_NABS: { \
7844 tcg_gen_or_i64(xb, xb, sgm); \
7845 break; \
7846 } \
7847 case OP_NEG: { \
7848 tcg_gen_xor_i64(xb, xb, sgm); \
7849 break; \
7850 } \
7851 case OP_CPSGN: { \
f976b09e 7852 TCGv_i64 xa = tcg_temp_new_i64(); \
df020ce0
TM
7853 tcg_gen_mov_i64(xa, cpu_vsrh(xA(ctx->opcode))); \
7854 tcg_gen_and_i64(xa, xa, sgm); \
7855 tcg_gen_andc_i64(xb, xb, sgm); \
7856 tcg_gen_or_i64(xb, xb, xa); \
f976b09e 7857 tcg_temp_free_i64(xa); \
df020ce0
TM
7858 break; \
7859 } \
7860 } \
7861 tcg_gen_mov_i64(cpu_vsrh(xT(ctx->opcode)), xb); \
f976b09e
AG
7862 tcg_temp_free_i64(xb); \
7863 tcg_temp_free_i64(sgm); \
df020ce0
TM
7864 }
7865
7866VSX_SCALAR_MOVE(xsabsdp, OP_ABS, SGN_MASK_DP)
7867VSX_SCALAR_MOVE(xsnabsdp, OP_NABS, SGN_MASK_DP)
7868VSX_SCALAR_MOVE(xsnegdp, OP_NEG, SGN_MASK_DP)
7869VSX_SCALAR_MOVE(xscpsgndp, OP_CPSGN, SGN_MASK_DP)
7870
be574920
TM
7871#define VSX_VECTOR_MOVE(name, op, sgn_mask) \
7872static void glue(gen_, name)(DisasContext * ctx) \
7873 { \
7874 TCGv_i64 xbh, xbl, sgm; \
7875 if (unlikely(!ctx->vsx_enabled)) { \
7876 gen_exception(ctx, POWERPC_EXCP_VSXU); \
7877 return; \
7878 } \
f976b09e
AG
7879 xbh = tcg_temp_new_i64(); \
7880 xbl = tcg_temp_new_i64(); \
7881 sgm = tcg_temp_new_i64(); \
be574920
TM
7882 tcg_gen_mov_i64(xbh, cpu_vsrh(xB(ctx->opcode))); \
7883 tcg_gen_mov_i64(xbl, cpu_vsrl(xB(ctx->opcode))); \
7884 tcg_gen_movi_i64(sgm, sgn_mask); \
7885 switch (op) { \
7886 case OP_ABS: { \
7887 tcg_gen_andc_i64(xbh, xbh, sgm); \
7888 tcg_gen_andc_i64(xbl, xbl, sgm); \
7889 break; \
7890 } \
7891 case OP_NABS: { \
7892 tcg_gen_or_i64(xbh, xbh, sgm); \
7893 tcg_gen_or_i64(xbl, xbl, sgm); \
7894 break; \
7895 } \
7896 case OP_NEG: { \
7897 tcg_gen_xor_i64(xbh, xbh, sgm); \
7898 tcg_gen_xor_i64(xbl, xbl, sgm); \
7899 break; \
7900 } \
7901 case OP_CPSGN: { \
f976b09e
AG
7902 TCGv_i64 xah = tcg_temp_new_i64(); \
7903 TCGv_i64 xal = tcg_temp_new_i64(); \
be574920
TM
7904 tcg_gen_mov_i64(xah, cpu_vsrh(xA(ctx->opcode))); \
7905 tcg_gen_mov_i64(xal, cpu_vsrl(xA(ctx->opcode))); \
7906 tcg_gen_and_i64(xah, xah, sgm); \
7907 tcg_gen_and_i64(xal, xal, sgm); \
7908 tcg_gen_andc_i64(xbh, xbh, sgm); \
7909 tcg_gen_andc_i64(xbl, xbl, sgm); \
7910 tcg_gen_or_i64(xbh, xbh, xah); \
7911 tcg_gen_or_i64(xbl, xbl, xal); \
f976b09e
AG
7912 tcg_temp_free_i64(xah); \
7913 tcg_temp_free_i64(xal); \
be574920
TM
7914 break; \
7915 } \
7916 } \
7917 tcg_gen_mov_i64(cpu_vsrh(xT(ctx->opcode)), xbh); \
7918 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), xbl); \
f976b09e
AG
7919 tcg_temp_free_i64(xbh); \
7920 tcg_temp_free_i64(xbl); \
7921 tcg_temp_free_i64(sgm); \
be574920
TM
7922 }
7923
7924VSX_VECTOR_MOVE(xvabsdp, OP_ABS, SGN_MASK_DP)
7925VSX_VECTOR_MOVE(xvnabsdp, OP_NABS, SGN_MASK_DP)
7926VSX_VECTOR_MOVE(xvnegdp, OP_NEG, SGN_MASK_DP)
7927VSX_VECTOR_MOVE(xvcpsgndp, OP_CPSGN, SGN_MASK_DP)
7928VSX_VECTOR_MOVE(xvabssp, OP_ABS, SGN_MASK_SP)
7929VSX_VECTOR_MOVE(xvnabssp, OP_NABS, SGN_MASK_SP)
7930VSX_VECTOR_MOVE(xvnegsp, OP_NEG, SGN_MASK_SP)
7931VSX_VECTOR_MOVE(xvcpsgnsp, OP_CPSGN, SGN_MASK_SP)
7932
3c3cbbdc
TM
7933#define GEN_VSX_HELPER_2(name, op1, op2, inval, type) \
7934static void gen_##name(DisasContext * ctx) \
7935{ \
7936 TCGv_i32 opc; \
7937 if (unlikely(!ctx->vsx_enabled)) { \
7938 gen_exception(ctx, POWERPC_EXCP_VSXU); \
7939 return; \
7940 } \
7941 /* NIP cannot be restored if the memory exception comes from an helper */ \
7942 gen_update_nip(ctx, ctx->nip - 4); \
7943 opc = tcg_const_i32(ctx->opcode); \
7944 gen_helper_##name(cpu_env, opc); \
7945 tcg_temp_free_i32(opc); \
7946}
be574920 7947
3d1140bf
TM
7948#define GEN_VSX_HELPER_XT_XB_ENV(name, op1, op2, inval, type) \
7949static void gen_##name(DisasContext * ctx) \
7950{ \
7951 if (unlikely(!ctx->vsx_enabled)) { \
7952 gen_exception(ctx, POWERPC_EXCP_VSXU); \
7953 return; \
7954 } \
7955 /* NIP cannot be restored if the exception comes */ \
7956 /* from a helper. */ \
7957 gen_update_nip(ctx, ctx->nip - 4); \
7958 \
7959 gen_helper_##name(cpu_vsrh(xT(ctx->opcode)), cpu_env, \
7960 cpu_vsrh(xB(ctx->opcode))); \
7961}
7962
ee6e02c0
TM
7963GEN_VSX_HELPER_2(xsadddp, 0x00, 0x04, 0, PPC2_VSX)
7964GEN_VSX_HELPER_2(xssubdp, 0x00, 0x05, 0, PPC2_VSX)
5e591d88 7965GEN_VSX_HELPER_2(xsmuldp, 0x00, 0x06, 0, PPC2_VSX)
4b98eeef 7966GEN_VSX_HELPER_2(xsdivdp, 0x00, 0x07, 0, PPC2_VSX)
2009227f 7967GEN_VSX_HELPER_2(xsredp, 0x14, 0x05, 0, PPC2_VSX)
d32404fe 7968GEN_VSX_HELPER_2(xssqrtdp, 0x16, 0x04, 0, PPC2_VSX)
d3f9df8f 7969GEN_VSX_HELPER_2(xsrsqrtedp, 0x14, 0x04, 0, PPC2_VSX)
bc80838f 7970GEN_VSX_HELPER_2(xstdivdp, 0x14, 0x07, 0, PPC2_VSX)
5cb151ac 7971GEN_VSX_HELPER_2(xstsqrtdp, 0x14, 0x06, 0, PPC2_VSX)
595c6eef
TM
7972GEN_VSX_HELPER_2(xsmaddadp, 0x04, 0x04, 0, PPC2_VSX)
7973GEN_VSX_HELPER_2(xsmaddmdp, 0x04, 0x05, 0, PPC2_VSX)
7974GEN_VSX_HELPER_2(xsmsubadp, 0x04, 0x06, 0, PPC2_VSX)
7975GEN_VSX_HELPER_2(xsmsubmdp, 0x04, 0x07, 0, PPC2_VSX)
7976GEN_VSX_HELPER_2(xsnmaddadp, 0x04, 0x14, 0, PPC2_VSX)
7977GEN_VSX_HELPER_2(xsnmaddmdp, 0x04, 0x15, 0, PPC2_VSX)
7978GEN_VSX_HELPER_2(xsnmsubadp, 0x04, 0x16, 0, PPC2_VSX)
7979GEN_VSX_HELPER_2(xsnmsubmdp, 0x04, 0x17, 0, PPC2_VSX)
4f17e9c7
TM
7980GEN_VSX_HELPER_2(xscmpodp, 0x0C, 0x05, 0, PPC2_VSX)
7981GEN_VSX_HELPER_2(xscmpudp, 0x0C, 0x04, 0, PPC2_VSX)
959e9c9d
TM
7982GEN_VSX_HELPER_2(xsmaxdp, 0x00, 0x14, 0, PPC2_VSX)
7983GEN_VSX_HELPER_2(xsmindp, 0x00, 0x15, 0, PPC2_VSX)
ed8ac568 7984GEN_VSX_HELPER_2(xscvdpsp, 0x12, 0x10, 0, PPC2_VSX)
7ee19fb9 7985GEN_VSX_HELPER_XT_XB_ENV(xscvdpspn, 0x16, 0x10, 0, PPC2_VSX207)
ed8ac568 7986GEN_VSX_HELPER_2(xscvspdp, 0x12, 0x14, 0, PPC2_VSX)
7ee19fb9 7987GEN_VSX_HELPER_XT_XB_ENV(xscvspdpn, 0x16, 0x14, 0, PPC2_VSX207)
5177d2ca
TM
7988GEN_VSX_HELPER_2(xscvdpsxds, 0x10, 0x15, 0, PPC2_VSX)
7989GEN_VSX_HELPER_2(xscvdpsxws, 0x10, 0x05, 0, PPC2_VSX)
7990GEN_VSX_HELPER_2(xscvdpuxds, 0x10, 0x14, 0, PPC2_VSX)
7991GEN_VSX_HELPER_2(xscvdpuxws, 0x10, 0x04, 0, PPC2_VSX)
7992GEN_VSX_HELPER_2(xscvsxddp, 0x10, 0x17, 0, PPC2_VSX)
7993GEN_VSX_HELPER_2(xscvuxddp, 0x10, 0x16, 0, PPC2_VSX)
88e33d08
TM
7994GEN_VSX_HELPER_2(xsrdpi, 0x12, 0x04, 0, PPC2_VSX)
7995GEN_VSX_HELPER_2(xsrdpic, 0x16, 0x06, 0, PPC2_VSX)
7996GEN_VSX_HELPER_2(xsrdpim, 0x12, 0x07, 0, PPC2_VSX)
7997GEN_VSX_HELPER_2(xsrdpip, 0x12, 0x06, 0, PPC2_VSX)
7998GEN_VSX_HELPER_2(xsrdpiz, 0x12, 0x05, 0, PPC2_VSX)
3d1140bf 7999GEN_VSX_HELPER_XT_XB_ENV(xsrsp, 0x12, 0x11, 0, PPC2_VSX207)
ee6e02c0 8000
3fd0aadf
TM
8001GEN_VSX_HELPER_2(xsaddsp, 0x00, 0x00, 0, PPC2_VSX207)
8002GEN_VSX_HELPER_2(xssubsp, 0x00, 0x01, 0, PPC2_VSX207)
ab9408a2 8003GEN_VSX_HELPER_2(xsmulsp, 0x00, 0x02, 0, PPC2_VSX207)
b24d0b47 8004GEN_VSX_HELPER_2(xsdivsp, 0x00, 0x03, 0, PPC2_VSX207)
2c0c52ae 8005GEN_VSX_HELPER_2(xsresp, 0x14, 0x01, 0, PPC2_VSX207)
cea4e574 8006GEN_VSX_HELPER_2(xssqrtsp, 0x16, 0x00, 0, PPC2_VSX207)
968e76bc 8007GEN_VSX_HELPER_2(xsrsqrtesp, 0x14, 0x00, 0, PPC2_VSX207)
f53f81e0
TM
8008GEN_VSX_HELPER_2(xsmaddasp, 0x04, 0x00, 0, PPC2_VSX207)
8009GEN_VSX_HELPER_2(xsmaddmsp, 0x04, 0x01, 0, PPC2_VSX207)
8010GEN_VSX_HELPER_2(xsmsubasp, 0x04, 0x02, 0, PPC2_VSX207)
8011GEN_VSX_HELPER_2(xsmsubmsp, 0x04, 0x03, 0, PPC2_VSX207)
8012GEN_VSX_HELPER_2(xsnmaddasp, 0x04, 0x10, 0, PPC2_VSX207)
8013GEN_VSX_HELPER_2(xsnmaddmsp, 0x04, 0x11, 0, PPC2_VSX207)
8014GEN_VSX_HELPER_2(xsnmsubasp, 0x04, 0x12, 0, PPC2_VSX207)
8015GEN_VSX_HELPER_2(xsnmsubmsp, 0x04, 0x13, 0, PPC2_VSX207)
74698350
TM
8016GEN_VSX_HELPER_2(xscvsxdsp, 0x10, 0x13, 0, PPC2_VSX207)
8017GEN_VSX_HELPER_2(xscvuxdsp, 0x10, 0x12, 0, PPC2_VSX207)
3fd0aadf 8018
ee6e02c0
TM
8019GEN_VSX_HELPER_2(xvadddp, 0x00, 0x0C, 0, PPC2_VSX)
8020GEN_VSX_HELPER_2(xvsubdp, 0x00, 0x0D, 0, PPC2_VSX)
5e591d88 8021GEN_VSX_HELPER_2(xvmuldp, 0x00, 0x0E, 0, PPC2_VSX)
4b98eeef 8022GEN_VSX_HELPER_2(xvdivdp, 0x00, 0x0F, 0, PPC2_VSX)
2009227f 8023GEN_VSX_HELPER_2(xvredp, 0x14, 0x0D, 0, PPC2_VSX)
d32404fe 8024GEN_VSX_HELPER_2(xvsqrtdp, 0x16, 0x0C, 0, PPC2_VSX)
d3f9df8f 8025GEN_VSX_HELPER_2(xvrsqrtedp, 0x14, 0x0C, 0, PPC2_VSX)
bc80838f 8026GEN_VSX_HELPER_2(xvtdivdp, 0x14, 0x0F, 0, PPC2_VSX)
5cb151ac 8027GEN_VSX_HELPER_2(xvtsqrtdp, 0x14, 0x0E, 0, PPC2_VSX)
595c6eef
TM
8028GEN_VSX_HELPER_2(xvmaddadp, 0x04, 0x0C, 0, PPC2_VSX)
8029GEN_VSX_HELPER_2(xvmaddmdp, 0x04, 0x0D, 0, PPC2_VSX)
8030GEN_VSX_HELPER_2(xvmsubadp, 0x04, 0x0E, 0, PPC2_VSX)
8031GEN_VSX_HELPER_2(xvmsubmdp, 0x04, 0x0F, 0, PPC2_VSX)
8032GEN_VSX_HELPER_2(xvnmaddadp, 0x04, 0x1C, 0, PPC2_VSX)
8033GEN_VSX_HELPER_2(xvnmaddmdp, 0x04, 0x1D, 0, PPC2_VSX)
8034GEN_VSX_HELPER_2(xvnmsubadp, 0x04, 0x1E, 0, PPC2_VSX)
8035GEN_VSX_HELPER_2(xvnmsubmdp, 0x04, 0x1F, 0, PPC2_VSX)
959e9c9d
TM
8036GEN_VSX_HELPER_2(xvmaxdp, 0x00, 0x1C, 0, PPC2_VSX)
8037GEN_VSX_HELPER_2(xvmindp, 0x00, 0x1D, 0, PPC2_VSX)
354a6dec
TM
8038GEN_VSX_HELPER_2(xvcmpeqdp, 0x0C, 0x0C, 0, PPC2_VSX)
8039GEN_VSX_HELPER_2(xvcmpgtdp, 0x0C, 0x0D, 0, PPC2_VSX)
8040GEN_VSX_HELPER_2(xvcmpgedp, 0x0C, 0x0E, 0, PPC2_VSX)
ed8ac568 8041GEN_VSX_HELPER_2(xvcvdpsp, 0x12, 0x18, 0, PPC2_VSX)
5177d2ca
TM
8042GEN_VSX_HELPER_2(xvcvdpsxds, 0x10, 0x1D, 0, PPC2_VSX)
8043GEN_VSX_HELPER_2(xvcvdpsxws, 0x10, 0x0D, 0, PPC2_VSX)
8044GEN_VSX_HELPER_2(xvcvdpuxds, 0x10, 0x1C, 0, PPC2_VSX)
8045GEN_VSX_HELPER_2(xvcvdpuxws, 0x10, 0x0C, 0, PPC2_VSX)
8046GEN_VSX_HELPER_2(xvcvsxddp, 0x10, 0x1F, 0, PPC2_VSX)
8047GEN_VSX_HELPER_2(xvcvuxddp, 0x10, 0x1E, 0, PPC2_VSX)
8048GEN_VSX_HELPER_2(xvcvsxwdp, 0x10, 0x0F, 0, PPC2_VSX)
8049GEN_VSX_HELPER_2(xvcvuxwdp, 0x10, 0x0E, 0, PPC2_VSX)
88e33d08
TM
8050GEN_VSX_HELPER_2(xvrdpi, 0x12, 0x0C, 0, PPC2_VSX)
8051GEN_VSX_HELPER_2(xvrdpic, 0x16, 0x0E, 0, PPC2_VSX)
8052GEN_VSX_HELPER_2(xvrdpim, 0x12, 0x0F, 0, PPC2_VSX)
8053GEN_VSX_HELPER_2(xvrdpip, 0x12, 0x0E, 0, PPC2_VSX)
8054GEN_VSX_HELPER_2(xvrdpiz, 0x12, 0x0D, 0, PPC2_VSX)
ee6e02c0
TM
8055
8056GEN_VSX_HELPER_2(xvaddsp, 0x00, 0x08, 0, PPC2_VSX)
8057GEN_VSX_HELPER_2(xvsubsp, 0x00, 0x09, 0, PPC2_VSX)
5e591d88 8058GEN_VSX_HELPER_2(xvmulsp, 0x00, 0x0A, 0, PPC2_VSX)
4b98eeef 8059GEN_VSX_HELPER_2(xvdivsp, 0x00, 0x0B, 0, PPC2_VSX)
2009227f 8060GEN_VSX_HELPER_2(xvresp, 0x14, 0x09, 0, PPC2_VSX)
d32404fe 8061GEN_VSX_HELPER_2(xvsqrtsp, 0x16, 0x08, 0, PPC2_VSX)
d3f9df8f 8062GEN_VSX_HELPER_2(xvrsqrtesp, 0x14, 0x08, 0, PPC2_VSX)
bc80838f 8063GEN_VSX_HELPER_2(xvtdivsp, 0x14, 0x0B, 0, PPC2_VSX)
5cb151ac 8064GEN_VSX_HELPER_2(xvtsqrtsp, 0x14, 0x0A, 0, PPC2_VSX)
595c6eef
TM
8065GEN_VSX_HELPER_2(xvmaddasp, 0x04, 0x08, 0, PPC2_VSX)
8066GEN_VSX_HELPER_2(xvmaddmsp, 0x04, 0x09, 0, PPC2_VSX)
8067GEN_VSX_HELPER_2(xvmsubasp, 0x04, 0x0A, 0, PPC2_VSX)
8068GEN_VSX_HELPER_2(xvmsubmsp, 0x04, 0x0B, 0, PPC2_VSX)
8069GEN_VSX_HELPER_2(xvnmaddasp, 0x04, 0x18, 0, PPC2_VSX)
8070GEN_VSX_HELPER_2(xvnmaddmsp, 0x04, 0x19, 0, PPC2_VSX)
8071GEN_VSX_HELPER_2(xvnmsubasp, 0x04, 0x1A, 0, PPC2_VSX)
8072GEN_VSX_HELPER_2(xvnmsubmsp, 0x04, 0x1B, 0, PPC2_VSX)
959e9c9d
TM
8073GEN_VSX_HELPER_2(xvmaxsp, 0x00, 0x18, 0, PPC2_VSX)
8074GEN_VSX_HELPER_2(xvminsp, 0x00, 0x19, 0, PPC2_VSX)
354a6dec
TM
8075GEN_VSX_HELPER_2(xvcmpeqsp, 0x0C, 0x08, 0, PPC2_VSX)
8076GEN_VSX_HELPER_2(xvcmpgtsp, 0x0C, 0x09, 0, PPC2_VSX)
8077GEN_VSX_HELPER_2(xvcmpgesp, 0x0C, 0x0A, 0, PPC2_VSX)
ed8ac568 8078GEN_VSX_HELPER_2(xvcvspdp, 0x12, 0x1C, 0, PPC2_VSX)
5177d2ca
TM
8079GEN_VSX_HELPER_2(xvcvspsxds, 0x10, 0x19, 0, PPC2_VSX)
8080GEN_VSX_HELPER_2(xvcvspsxws, 0x10, 0x09, 0, PPC2_VSX)
8081GEN_VSX_HELPER_2(xvcvspuxds, 0x10, 0x18, 0, PPC2_VSX)
8082GEN_VSX_HELPER_2(xvcvspuxws, 0x10, 0x08, 0, PPC2_VSX)
8083GEN_VSX_HELPER_2(xvcvsxdsp, 0x10, 0x1B, 0, PPC2_VSX)
8084GEN_VSX_HELPER_2(xvcvuxdsp, 0x10, 0x1A, 0, PPC2_VSX)
8085GEN_VSX_HELPER_2(xvcvsxwsp, 0x10, 0x0B, 0, PPC2_VSX)
8086GEN_VSX_HELPER_2(xvcvuxwsp, 0x10, 0x0A, 0, PPC2_VSX)
88e33d08
TM
8087GEN_VSX_HELPER_2(xvrspi, 0x12, 0x08, 0, PPC2_VSX)
8088GEN_VSX_HELPER_2(xvrspic, 0x16, 0x0A, 0, PPC2_VSX)
8089GEN_VSX_HELPER_2(xvrspim, 0x12, 0x0B, 0, PPC2_VSX)
8090GEN_VSX_HELPER_2(xvrspip, 0x12, 0x0A, 0, PPC2_VSX)
8091GEN_VSX_HELPER_2(xvrspiz, 0x12, 0x09, 0, PPC2_VSX)
ee6e02c0 8092
79ca8a6a
TM
8093#define VSX_LOGICAL(name, tcg_op) \
8094static void glue(gen_, name)(DisasContext * ctx) \
8095 { \
8096 if (unlikely(!ctx->vsx_enabled)) { \
8097 gen_exception(ctx, POWERPC_EXCP_VSXU); \
8098 return; \
8099 } \
8100 tcg_op(cpu_vsrh(xT(ctx->opcode)), cpu_vsrh(xA(ctx->opcode)), \
8101 cpu_vsrh(xB(ctx->opcode))); \
8102 tcg_op(cpu_vsrl(xT(ctx->opcode)), cpu_vsrl(xA(ctx->opcode)), \
8103 cpu_vsrl(xB(ctx->opcode))); \
8104 }
8105
f976b09e
AG
8106VSX_LOGICAL(xxland, tcg_gen_and_i64)
8107VSX_LOGICAL(xxlandc, tcg_gen_andc_i64)
8108VSX_LOGICAL(xxlor, tcg_gen_or_i64)
8109VSX_LOGICAL(xxlxor, tcg_gen_xor_i64)
8110VSX_LOGICAL(xxlnor, tcg_gen_nor_i64)
67a33f37
TM
8111VSX_LOGICAL(xxleqv, tcg_gen_eqv_i64)
8112VSX_LOGICAL(xxlnand, tcg_gen_nand_i64)
8113VSX_LOGICAL(xxlorc, tcg_gen_orc_i64)
df020ce0 8114
ce577d2e
TM
8115#define VSX_XXMRG(name, high) \
8116static void glue(gen_, name)(DisasContext * ctx) \
8117 { \
8118 TCGv_i64 a0, a1, b0, b1; \
8119 if (unlikely(!ctx->vsx_enabled)) { \
8120 gen_exception(ctx, POWERPC_EXCP_VSXU); \
8121 return; \
8122 } \
f976b09e
AG
8123 a0 = tcg_temp_new_i64(); \
8124 a1 = tcg_temp_new_i64(); \
8125 b0 = tcg_temp_new_i64(); \
8126 b1 = tcg_temp_new_i64(); \
ce577d2e
TM
8127 if (high) { \
8128 tcg_gen_mov_i64(a0, cpu_vsrh(xA(ctx->opcode))); \
8129 tcg_gen_mov_i64(a1, cpu_vsrh(xA(ctx->opcode))); \
8130 tcg_gen_mov_i64(b0, cpu_vsrh(xB(ctx->opcode))); \
8131 tcg_gen_mov_i64(b1, cpu_vsrh(xB(ctx->opcode))); \
8132 } else { \
8133 tcg_gen_mov_i64(a0, cpu_vsrl(xA(ctx->opcode))); \
8134 tcg_gen_mov_i64(a1, cpu_vsrl(xA(ctx->opcode))); \
8135 tcg_gen_mov_i64(b0, cpu_vsrl(xB(ctx->opcode))); \
8136 tcg_gen_mov_i64(b1, cpu_vsrl(xB(ctx->opcode))); \
8137 } \
8138 tcg_gen_shri_i64(a0, a0, 32); \
8139 tcg_gen_shri_i64(b0, b0, 32); \
8140 tcg_gen_deposit_i64(cpu_vsrh(xT(ctx->opcode)), \
8141 b0, a0, 32, 32); \
8142 tcg_gen_deposit_i64(cpu_vsrl(xT(ctx->opcode)), \
8143 b1, a1, 32, 32); \
f976b09e
AG
8144 tcg_temp_free_i64(a0); \
8145 tcg_temp_free_i64(a1); \
8146 tcg_temp_free_i64(b0); \
8147 tcg_temp_free_i64(b1); \
ce577d2e
TM
8148 }
8149
8150VSX_XXMRG(xxmrghw, 1)
8151VSX_XXMRG(xxmrglw, 0)
8152
551e3ef7
TM
8153static void gen_xxsel(DisasContext * ctx)
8154{
8155 TCGv_i64 a, b, c;
8156 if (unlikely(!ctx->vsx_enabled)) {
8157 gen_exception(ctx, POWERPC_EXCP_VSXU);
8158 return;
8159 }
f976b09e
AG
8160 a = tcg_temp_new_i64();
8161 b = tcg_temp_new_i64();
8162 c = tcg_temp_new_i64();
551e3ef7
TM
8163
8164 tcg_gen_mov_i64(a, cpu_vsrh(xA(ctx->opcode)));
8165 tcg_gen_mov_i64(b, cpu_vsrh(xB(ctx->opcode)));
8166 tcg_gen_mov_i64(c, cpu_vsrh(xC(ctx->opcode)));
8167
8168 tcg_gen_and_i64(b, b, c);
8169 tcg_gen_andc_i64(a, a, c);
8170 tcg_gen_or_i64(cpu_vsrh(xT(ctx->opcode)), a, b);
8171
8172 tcg_gen_mov_i64(a, cpu_vsrl(xA(ctx->opcode)));
8173 tcg_gen_mov_i64(b, cpu_vsrl(xB(ctx->opcode)));
8174 tcg_gen_mov_i64(c, cpu_vsrl(xC(ctx->opcode)));
8175
8176 tcg_gen_and_i64(b, b, c);
8177 tcg_gen_andc_i64(a, a, c);
8178 tcg_gen_or_i64(cpu_vsrl(xT(ctx->opcode)), a, b);
8179
f976b09e
AG
8180 tcg_temp_free_i64(a);
8181 tcg_temp_free_i64(b);
8182 tcg_temp_free_i64(c);
551e3ef7
TM
8183}
8184
76c15fe0
TM
8185static void gen_xxspltw(DisasContext *ctx)
8186{
8187 TCGv_i64 b, b2;
8188 TCGv_i64 vsr = (UIM(ctx->opcode) & 2) ?
8189 cpu_vsrl(xB(ctx->opcode)) :
8190 cpu_vsrh(xB(ctx->opcode));
8191
8192 if (unlikely(!ctx->vsx_enabled)) {
8193 gen_exception(ctx, POWERPC_EXCP_VSXU);
8194 return;
8195 }
8196
f976b09e
AG
8197 b = tcg_temp_new_i64();
8198 b2 = tcg_temp_new_i64();
76c15fe0
TM
8199
8200 if (UIM(ctx->opcode) & 1) {
8201 tcg_gen_ext32u_i64(b, vsr);
8202 } else {
8203 tcg_gen_shri_i64(b, vsr, 32);
8204 }
8205
8206 tcg_gen_shli_i64(b2, b, 32);
8207 tcg_gen_or_i64(cpu_vsrh(xT(ctx->opcode)), b, b2);
8208 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), cpu_vsrh(xT(ctx->opcode)));
8209
f976b09e
AG
8210 tcg_temp_free_i64(b);
8211 tcg_temp_free_i64(b2);
76c15fe0
TM
8212}
8213
acc42968
TM
8214static void gen_xxsldwi(DisasContext *ctx)
8215{
8216 TCGv_i64 xth, xtl;
8217 if (unlikely(!ctx->vsx_enabled)) {
8218 gen_exception(ctx, POWERPC_EXCP_VSXU);
8219 return;
8220 }
f976b09e
AG
8221 xth = tcg_temp_new_i64();
8222 xtl = tcg_temp_new_i64();
acc42968
TM
8223
8224 switch (SHW(ctx->opcode)) {
8225 case 0: {
8226 tcg_gen_mov_i64(xth, cpu_vsrh(xA(ctx->opcode)));
8227 tcg_gen_mov_i64(xtl, cpu_vsrl(xA(ctx->opcode)));
8228 break;
8229 }
8230 case 1: {
f976b09e 8231 TCGv_i64 t0 = tcg_temp_new_i64();
acc42968
TM
8232 tcg_gen_mov_i64(xth, cpu_vsrh(xA(ctx->opcode)));
8233 tcg_gen_shli_i64(xth, xth, 32);
8234 tcg_gen_mov_i64(t0, cpu_vsrl(xA(ctx->opcode)));
8235 tcg_gen_shri_i64(t0, t0, 32);
8236 tcg_gen_or_i64(xth, xth, t0);
8237 tcg_gen_mov_i64(xtl, cpu_vsrl(xA(ctx->opcode)));
8238 tcg_gen_shli_i64(xtl, xtl, 32);
8239 tcg_gen_mov_i64(t0, cpu_vsrh(xB(ctx->opcode)));
8240 tcg_gen_shri_i64(t0, t0, 32);
8241 tcg_gen_or_i64(xtl, xtl, t0);
f976b09e 8242 tcg_temp_free_i64(t0);
acc42968
TM
8243 break;
8244 }
8245 case 2: {
8246 tcg_gen_mov_i64(xth, cpu_vsrl(xA(ctx->opcode)));
8247 tcg_gen_mov_i64(xtl, cpu_vsrh(xB(ctx->opcode)));
8248 break;
8249 }
8250 case 3: {
f976b09e 8251 TCGv_i64 t0 = tcg_temp_new_i64();
acc42968
TM
8252 tcg_gen_mov_i64(xth, cpu_vsrl(xA(ctx->opcode)));
8253 tcg_gen_shli_i64(xth, xth, 32);
8254 tcg_gen_mov_i64(t0, cpu_vsrh(xB(ctx->opcode)));
8255 tcg_gen_shri_i64(t0, t0, 32);
8256 tcg_gen_or_i64(xth, xth, t0);
8257 tcg_gen_mov_i64(xtl, cpu_vsrh(xB(ctx->opcode)));
8258 tcg_gen_shli_i64(xtl, xtl, 32);
8259 tcg_gen_mov_i64(t0, cpu_vsrl(xB(ctx->opcode)));
8260 tcg_gen_shri_i64(t0, t0, 32);
8261 tcg_gen_or_i64(xtl, xtl, t0);
f976b09e 8262 tcg_temp_free_i64(t0);
acc42968
TM
8263 break;
8264 }
8265 }
8266
8267 tcg_gen_mov_i64(cpu_vsrh(xT(ctx->opcode)), xth);
8268 tcg_gen_mov_i64(cpu_vsrl(xT(ctx->opcode)), xtl);
8269
f976b09e
AG
8270 tcg_temp_free_i64(xth);
8271 tcg_temp_free_i64(xtl);
acc42968
TM
8272}
8273
f0b01f02
TM
8274/*** Decimal Floating Point ***/
8275
8276static inline TCGv_ptr gen_fprp_ptr(int reg)
8277{
8278 TCGv_ptr r = tcg_temp_new_ptr();
8279 tcg_gen_addi_ptr(r, cpu_env, offsetof(CPUPPCState, fpr[reg]));
8280 return r;
8281}
8282
f0b01f02
TM
8283#define GEN_DFP_T_A_B_Rc(name) \
8284static void gen_##name(DisasContext *ctx) \
8285{ \
8286 TCGv_ptr rd, ra, rb; \
8287 if (unlikely(!ctx->fpu_enabled)) { \
8288 gen_exception(ctx, POWERPC_EXCP_FPU); \
8289 return; \
8290 } \
8291 gen_update_nip(ctx, ctx->nip - 4); \
8292 rd = gen_fprp_ptr(rD(ctx->opcode)); \
8293 ra = gen_fprp_ptr(rA(ctx->opcode)); \
8294 rb = gen_fprp_ptr(rB(ctx->opcode)); \
8295 gen_helper_##name(cpu_env, rd, ra, rb); \
8296 if (unlikely(Rc(ctx->opcode) != 0)) { \
e57d0202 8297 gen_set_cr1_from_fpscr(ctx); \
f0b01f02
TM
8298 } \
8299 tcg_temp_free_ptr(rd); \
8300 tcg_temp_free_ptr(ra); \
8301 tcg_temp_free_ptr(rb); \
8302}
8303
8304#define GEN_DFP_BF_A_B(name) \
8305static void gen_##name(DisasContext *ctx) \
8306{ \
8307 TCGv_ptr ra, rb; \
8308 if (unlikely(!ctx->fpu_enabled)) { \
8309 gen_exception(ctx, POWERPC_EXCP_FPU); \
8310 return; \
8311 } \
8312 gen_update_nip(ctx, ctx->nip - 4); \
8313 ra = gen_fprp_ptr(rA(ctx->opcode)); \
8314 rb = gen_fprp_ptr(rB(ctx->opcode)); \
8315 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
8316 cpu_env, ra, rb); \
8317 tcg_temp_free_ptr(ra); \
8318 tcg_temp_free_ptr(rb); \
8319}
8320
8321#define GEN_DFP_BF_A_DCM(name) \
8322static void gen_##name(DisasContext *ctx) \
8323{ \
8324 TCGv_ptr ra; \
8325 TCGv_i32 dcm; \
8326 if (unlikely(!ctx->fpu_enabled)) { \
8327 gen_exception(ctx, POWERPC_EXCP_FPU); \
8328 return; \
8329 } \
8330 gen_update_nip(ctx, ctx->nip - 4); \
8331 ra = gen_fprp_ptr(rA(ctx->opcode)); \
8332 dcm = tcg_const_i32(DCM(ctx->opcode)); \
8333 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
8334 cpu_env, ra, dcm); \
8335 tcg_temp_free_ptr(ra); \
8336 tcg_temp_free_i32(dcm); \
8337}
8338
8339#define GEN_DFP_T_B_U32_U32_Rc(name, u32f1, u32f2) \
8340static void gen_##name(DisasContext *ctx) \
8341{ \
8342 TCGv_ptr rt, rb; \
8343 TCGv_i32 u32_1, u32_2; \
8344 if (unlikely(!ctx->fpu_enabled)) { \
8345 gen_exception(ctx, POWERPC_EXCP_FPU); \
8346 return; \
8347 } \
8348 gen_update_nip(ctx, ctx->nip - 4); \
8349 rt = gen_fprp_ptr(rD(ctx->opcode)); \
8350 rb = gen_fprp_ptr(rB(ctx->opcode)); \
8351 u32_1 = tcg_const_i32(u32f1(ctx->opcode)); \
8352 u32_2 = tcg_const_i32(u32f2(ctx->opcode)); \
8353 gen_helper_##name(cpu_env, rt, rb, u32_1, u32_2); \
8354 if (unlikely(Rc(ctx->opcode) != 0)) { \
e57d0202 8355 gen_set_cr1_from_fpscr(ctx); \
f0b01f02
TM
8356 } \
8357 tcg_temp_free_ptr(rt); \
8358 tcg_temp_free_ptr(rb); \
8359 tcg_temp_free_i32(u32_1); \
8360 tcg_temp_free_i32(u32_2); \
8361}
8362
8363#define GEN_DFP_T_A_B_I32_Rc(name, i32fld) \
8364static void gen_##name(DisasContext *ctx) \
8365{ \
8366 TCGv_ptr rt, ra, rb; \
8367 TCGv_i32 i32; \
8368 if (unlikely(!ctx->fpu_enabled)) { \
8369 gen_exception(ctx, POWERPC_EXCP_FPU); \
8370 return; \
8371 } \
8372 gen_update_nip(ctx, ctx->nip - 4); \
8373 rt = gen_fprp_ptr(rD(ctx->opcode)); \
8374 ra = gen_fprp_ptr(rA(ctx->opcode)); \
8375 rb = gen_fprp_ptr(rB(ctx->opcode)); \
8376 i32 = tcg_const_i32(i32fld(ctx->opcode)); \
8377 gen_helper_##name(cpu_env, rt, ra, rb, i32); \
8378 if (unlikely(Rc(ctx->opcode) != 0)) { \
e57d0202 8379 gen_set_cr1_from_fpscr(ctx); \
f0b01f02
TM
8380 } \
8381 tcg_temp_free_ptr(rt); \
8382 tcg_temp_free_ptr(rb); \
8383 tcg_temp_free_ptr(ra); \
8384 tcg_temp_free_i32(i32); \
8385 }
8386
8387#define GEN_DFP_T_B_Rc(name) \
8388static void gen_##name(DisasContext *ctx) \
8389{ \
8390 TCGv_ptr rt, rb; \
8391 if (unlikely(!ctx->fpu_enabled)) { \
8392 gen_exception(ctx, POWERPC_EXCP_FPU); \
8393 return; \
8394 } \
8395 gen_update_nip(ctx, ctx->nip - 4); \
8396 rt = gen_fprp_ptr(rD(ctx->opcode)); \
8397 rb = gen_fprp_ptr(rB(ctx->opcode)); \
8398 gen_helper_##name(cpu_env, rt, rb); \
8399 if (unlikely(Rc(ctx->opcode) != 0)) { \
e57d0202 8400 gen_set_cr1_from_fpscr(ctx); \
f0b01f02
TM
8401 } \
8402 tcg_temp_free_ptr(rt); \
8403 tcg_temp_free_ptr(rb); \
8404 }
8405
8406#define GEN_DFP_T_FPR_I32_Rc(name, fprfld, i32fld) \
8407static void gen_##name(DisasContext *ctx) \
8408{ \
8409 TCGv_ptr rt, rs; \
8410 TCGv_i32 i32; \
8411 if (unlikely(!ctx->fpu_enabled)) { \
8412 gen_exception(ctx, POWERPC_EXCP_FPU); \
8413 return; \
8414 } \
8415 gen_update_nip(ctx, ctx->nip - 4); \
8416 rt = gen_fprp_ptr(rD(ctx->opcode)); \
8417 rs = gen_fprp_ptr(fprfld(ctx->opcode)); \
8418 i32 = tcg_const_i32(i32fld(ctx->opcode)); \
8419 gen_helper_##name(cpu_env, rt, rs, i32); \
8420 if (unlikely(Rc(ctx->opcode) != 0)) { \
e57d0202 8421 gen_set_cr1_from_fpscr(ctx); \
f0b01f02
TM
8422 } \
8423 tcg_temp_free_ptr(rt); \
8424 tcg_temp_free_ptr(rs); \
8425 tcg_temp_free_i32(i32); \
8426}
ce577d2e 8427
a9d7ba03
TM
8428GEN_DFP_T_A_B_Rc(dadd)
8429GEN_DFP_T_A_B_Rc(daddq)
2128f8a5
TM
8430GEN_DFP_T_A_B_Rc(dsub)
8431GEN_DFP_T_A_B_Rc(dsubq)
8de6a1cc
TM
8432GEN_DFP_T_A_B_Rc(dmul)
8433GEN_DFP_T_A_B_Rc(dmulq)
9024ff40
TM
8434GEN_DFP_T_A_B_Rc(ddiv)
8435GEN_DFP_T_A_B_Rc(ddivq)
5833505b
TM
8436GEN_DFP_BF_A_B(dcmpu)
8437GEN_DFP_BF_A_B(dcmpuq)
8438GEN_DFP_BF_A_B(dcmpo)
8439GEN_DFP_BF_A_B(dcmpoq)
e601c1ee
TM
8440GEN_DFP_BF_A_DCM(dtstdc)
8441GEN_DFP_BF_A_DCM(dtstdcq)
1bf9c0e1
TM
8442GEN_DFP_BF_A_DCM(dtstdg)
8443GEN_DFP_BF_A_DCM(dtstdgq)
f3d2b0bc
TM
8444GEN_DFP_BF_A_B(dtstex)
8445GEN_DFP_BF_A_B(dtstexq)
f6022a76
TM
8446GEN_DFP_BF_A_B(dtstsf)
8447GEN_DFP_BF_A_B(dtstsfq)
5826ebe2
TM
8448GEN_DFP_T_B_U32_U32_Rc(dquai, SIMM5, RMC)
8449GEN_DFP_T_B_U32_U32_Rc(dquaiq, SIMM5, RMC)
8450GEN_DFP_T_A_B_I32_Rc(dqua, RMC)
8451GEN_DFP_T_A_B_I32_Rc(dquaq, RMC)
512918aa
TM
8452GEN_DFP_T_A_B_I32_Rc(drrnd, RMC)
8453GEN_DFP_T_A_B_I32_Rc(drrndq, RMC)
97c0d930
TM
8454GEN_DFP_T_B_U32_U32_Rc(drintx, FPW, RMC)
8455GEN_DFP_T_B_U32_U32_Rc(drintxq, FPW, RMC)
8456GEN_DFP_T_B_U32_U32_Rc(drintn, FPW, RMC)
8457GEN_DFP_T_B_U32_U32_Rc(drintnq, FPW, RMC)
290d9ee5
TM
8458GEN_DFP_T_B_Rc(dctdp)
8459GEN_DFP_T_B_Rc(dctqpq)
ca603eb4
TM
8460GEN_DFP_T_B_Rc(drsp)
8461GEN_DFP_T_B_Rc(drdpq)
f1214193
TM
8462GEN_DFP_T_B_Rc(dcffix)
8463GEN_DFP_T_B_Rc(dcffixq)
bea0dd79
TM
8464GEN_DFP_T_B_Rc(dctfix)
8465GEN_DFP_T_B_Rc(dctfixq)
7796676f
TM
8466GEN_DFP_T_FPR_I32_Rc(ddedpd, rB, SP)
8467GEN_DFP_T_FPR_I32_Rc(ddedpdq, rB, SP)
013c3ac0
TM
8468GEN_DFP_T_FPR_I32_Rc(denbcd, rB, SP)
8469GEN_DFP_T_FPR_I32_Rc(denbcdq, rB, SP)
e8a48460
TM
8470GEN_DFP_T_B_Rc(dxex)
8471GEN_DFP_T_B_Rc(dxexq)
297666eb
TM
8472GEN_DFP_T_A_B_Rc(diex)
8473GEN_DFP_T_A_B_Rc(diexq)
804e654a
TM
8474GEN_DFP_T_FPR_I32_Rc(dscli, rA, DCM)
8475GEN_DFP_T_FPR_I32_Rc(dscliq, rA, DCM)
8476GEN_DFP_T_FPR_I32_Rc(dscri, rA, DCM)
8477GEN_DFP_T_FPR_I32_Rc(dscriq, rA, DCM)
8478
0487d6a8 8479/*** SPE extension ***/
0487d6a8 8480/* Register moves */
3cd7d1dd 8481
a0e13900
FC
8482static inline void gen_evmra(DisasContext *ctx)
8483{
8484
8485 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8486 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
8487 return;
8488 }
8489
a0e13900
FC
8490 TCGv_i64 tmp = tcg_temp_new_i64();
8491
8492 /* tmp := rA_lo + rA_hi << 32 */
13b6a455 8493 tcg_gen_concat_tl_i64(tmp, cpu_gpr[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
a0e13900
FC
8494
8495 /* spe_acc := tmp */
1328c2bf 8496 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
8497 tcg_temp_free_i64(tmp);
8498
8499 /* rD := rA */
13b6a455
AG
8500 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8501 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
a0e13900
FC
8502}
8503
636aa200
BS
8504static inline void gen_load_gpr64(TCGv_i64 t, int reg)
8505{
13b6a455 8506 tcg_gen_concat_tl_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
f78fb44e 8507}
3cd7d1dd 8508
636aa200
BS
8509static inline void gen_store_gpr64(int reg, TCGv_i64 t)
8510{
13b6a455 8511 tcg_gen_extr_i64_tl(cpu_gpr[reg], cpu_gprh[reg], t);
f78fb44e 8512}
3cd7d1dd 8513
70560da7 8514#define GEN_SPE(name0, name1, opc2, opc3, inval0, inval1, type) \
99e300ef 8515static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
0487d6a8
JM
8516{ \
8517 if (Rc(ctx->opcode)) \
8518 gen_##name1(ctx); \
8519 else \
8520 gen_##name0(ctx); \
8521}
8522
8523/* Handler for undefined SPE opcodes */
636aa200 8524static inline void gen_speundef(DisasContext *ctx)
0487d6a8 8525{
e06fcd75 8526 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
0487d6a8
JM
8527}
8528
57951c27 8529/* SPE logic */
57951c27 8530#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 8531static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
8532{ \
8533 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8534 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8535 return; \
8536 } \
8537 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
8538 cpu_gpr[rB(ctx->opcode)]); \
8539 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
8540 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 8541}
57951c27
AJ
8542
8543GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
8544GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
8545GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
8546GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
8547GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
8548GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
8549GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
8550GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
0487d6a8 8551
57951c27 8552/* SPE logic immediate */
57951c27 8553#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 8554static inline void gen_##name(DisasContext *ctx) \
3d3a6a0a 8555{ \
13b6a455 8556 TCGv_i32 t0; \
3d3a6a0a 8557 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8558 gen_exception(ctx, POWERPC_EXCP_SPEU); \
3d3a6a0a
AJ
8559 return; \
8560 } \
13b6a455
AG
8561 t0 = tcg_temp_new_i32(); \
8562 \
8563 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
8564 tcg_opi(t0, t0, rB(ctx->opcode)); \
8565 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); \
8566 \
8567 tcg_gen_trunc_tl_i32(t0, cpu_gprh[rA(ctx->opcode)]); \
57951c27 8568 tcg_opi(t0, t0, rB(ctx->opcode)); \
13b6a455
AG
8569 tcg_gen_extu_i32_tl(cpu_gprh[rD(ctx->opcode)], t0); \
8570 \
a7812ae4 8571 tcg_temp_free_i32(t0); \
3d3a6a0a 8572}
57951c27
AJ
8573GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
8574GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
8575GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
8576GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
0487d6a8 8577
57951c27 8578/* SPE arithmetic */
57951c27 8579#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 8580static inline void gen_##name(DisasContext *ctx) \
0487d6a8 8581{ \
13b6a455 8582 TCGv_i32 t0; \
0487d6a8 8583 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8584 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
8585 return; \
8586 } \
13b6a455
AG
8587 t0 = tcg_temp_new_i32(); \
8588 \
8589 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
57951c27 8590 tcg_op(t0, t0); \
13b6a455
AG
8591 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); \
8592 \
8593 tcg_gen_trunc_tl_i32(t0, cpu_gprh[rA(ctx->opcode)]); \
8594 tcg_op(t0, t0); \
8595 tcg_gen_extu_i32_tl(cpu_gprh[rD(ctx->opcode)], t0); \
8596 \
a7812ae4 8597 tcg_temp_free_i32(t0); \
57951c27 8598}
0487d6a8 8599
636aa200 8600static inline void gen_op_evabs(TCGv_i32 ret, TCGv_i32 arg1)
57951c27 8601{
42a268c2
RH
8602 TCGLabel *l1 = gen_new_label();
8603 TCGLabel *l2 = gen_new_label();
0487d6a8 8604
57951c27
AJ
8605 tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
8606 tcg_gen_neg_i32(ret, arg1);
8607 tcg_gen_br(l2);
8608 gen_set_label(l1);
a7812ae4 8609 tcg_gen_mov_i32(ret, arg1);
57951c27
AJ
8610 gen_set_label(l2);
8611}
8612GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
8613GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
8614GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
8615GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
636aa200 8616static inline void gen_op_evrndw(TCGv_i32 ret, TCGv_i32 arg1)
0487d6a8 8617{
57951c27
AJ
8618 tcg_gen_addi_i32(ret, arg1, 0x8000);
8619 tcg_gen_ext16u_i32(ret, ret);
8620}
8621GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
a7812ae4
PB
8622GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
8623GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
0487d6a8 8624
57951c27 8625#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 8626static inline void gen_##name(DisasContext *ctx) \
0487d6a8 8627{ \
13b6a455 8628 TCGv_i32 t0, t1; \
0487d6a8 8629 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8630 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
8631 return; \
8632 } \
13b6a455
AG
8633 t0 = tcg_temp_new_i32(); \
8634 t1 = tcg_temp_new_i32(); \
8635 \
8636 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
8637 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
8638 tcg_op(t0, t0, t1); \
8639 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); \
8640 \
8641 tcg_gen_trunc_tl_i32(t0, cpu_gprh[rA(ctx->opcode)]); \
8642 tcg_gen_trunc_tl_i32(t1, cpu_gprh[rB(ctx->opcode)]); \
8643 tcg_op(t0, t0, t1); \
8644 tcg_gen_extu_i32_tl(cpu_gprh[rD(ctx->opcode)], t0); \
8645 \
a7812ae4
PB
8646 tcg_temp_free_i32(t0); \
8647 tcg_temp_free_i32(t1); \
0487d6a8 8648}
0487d6a8 8649
636aa200 8650static inline void gen_op_evsrwu(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 8651{
42a268c2
RH
8652 TCGLabel *l1 = gen_new_label();
8653 TCGLabel *l2 = gen_new_label();
8654 TCGv_i32 t0 = tcg_temp_local_new_i32();
0487d6a8 8655
57951c27
AJ
8656 /* No error here: 6 bits are used */
8657 tcg_gen_andi_i32(t0, arg2, 0x3F);
8658 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
8659 tcg_gen_shr_i32(ret, arg1, t0);
8660 tcg_gen_br(l2);
8661 gen_set_label(l1);
8662 tcg_gen_movi_i32(ret, 0);
0aef4261 8663 gen_set_label(l2);
a7812ae4 8664 tcg_temp_free_i32(t0);
57951c27
AJ
8665}
8666GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
636aa200 8667static inline void gen_op_evsrws(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 8668{
42a268c2
RH
8669 TCGLabel *l1 = gen_new_label();
8670 TCGLabel *l2 = gen_new_label();
8671 TCGv_i32 t0 = tcg_temp_local_new_i32();
57951c27 8672
57951c27
AJ
8673 /* No error here: 6 bits are used */
8674 tcg_gen_andi_i32(t0, arg2, 0x3F);
8675 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
8676 tcg_gen_sar_i32(ret, arg1, t0);
8677 tcg_gen_br(l2);
8678 gen_set_label(l1);
8679 tcg_gen_movi_i32(ret, 0);
0aef4261 8680 gen_set_label(l2);
a7812ae4 8681 tcg_temp_free_i32(t0);
57951c27
AJ
8682}
8683GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
636aa200 8684static inline void gen_op_evslw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 8685{
42a268c2
RH
8686 TCGLabel *l1 = gen_new_label();
8687 TCGLabel *l2 = gen_new_label();
8688 TCGv_i32 t0 = tcg_temp_local_new_i32();
57951c27 8689
57951c27
AJ
8690 /* No error here: 6 bits are used */
8691 tcg_gen_andi_i32(t0, arg2, 0x3F);
8692 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
8693 tcg_gen_shl_i32(ret, arg1, t0);
8694 tcg_gen_br(l2);
8695 gen_set_label(l1);
8696 tcg_gen_movi_i32(ret, 0);
e29ef9fa 8697 gen_set_label(l2);
a7812ae4 8698 tcg_temp_free_i32(t0);
57951c27
AJ
8699}
8700GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
636aa200 8701static inline void gen_op_evrlw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 8702{
a7812ae4 8703 TCGv_i32 t0 = tcg_temp_new_i32();
57951c27
AJ
8704 tcg_gen_andi_i32(t0, arg2, 0x1F);
8705 tcg_gen_rotl_i32(ret, arg1, t0);
a7812ae4 8706 tcg_temp_free_i32(t0);
57951c27
AJ
8707}
8708GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
636aa200 8709static inline void gen_evmergehi(DisasContext *ctx)
57951c27
AJ
8710{
8711 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8712 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
8713 return;
8714 }
13b6a455
AG
8715 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
8716 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
57951c27
AJ
8717}
8718GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
636aa200 8719static inline void gen_op_evsubf(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
0487d6a8 8720{
57951c27
AJ
8721 tcg_gen_sub_i32(ret, arg2, arg1);
8722}
8723GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
0487d6a8 8724
57951c27 8725/* SPE arithmetic immediate */
57951c27 8726#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 8727static inline void gen_##name(DisasContext *ctx) \
57951c27 8728{ \
13b6a455 8729 TCGv_i32 t0; \
57951c27 8730 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8731 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8732 return; \
8733 } \
13b6a455
AG
8734 t0 = tcg_temp_new_i32(); \
8735 \
8736 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
57951c27 8737 tcg_op(t0, t0, rA(ctx->opcode)); \
13b6a455
AG
8738 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); \
8739 \
8740 tcg_gen_trunc_tl_i32(t0, cpu_gprh[rB(ctx->opcode)]); \
8741 tcg_op(t0, t0, rA(ctx->opcode)); \
8742 tcg_gen_extu_i32_tl(cpu_gprh[rD(ctx->opcode)], t0); \
8743 \
a7812ae4 8744 tcg_temp_free_i32(t0); \
57951c27 8745}
57951c27
AJ
8746GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
8747GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);
8748
8749/* SPE comparison */
57951c27 8750#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 8751static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
8752{ \
8753 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8754 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8755 return; \
8756 } \
42a268c2
RH
8757 TCGLabel *l1 = gen_new_label(); \
8758 TCGLabel *l2 = gen_new_label(); \
8759 TCGLabel *l3 = gen_new_label(); \
8760 TCGLabel *l4 = gen_new_label(); \
57951c27 8761 \
13b6a455
AG
8762 tcg_gen_ext32s_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); \
8763 tcg_gen_ext32s_tl(cpu_gpr[rB(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8764 tcg_gen_ext32s_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]); \
8765 tcg_gen_ext32s_tl(cpu_gprh[rB(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]); \
8766 \
8767 tcg_gen_brcond_tl(tcg_cond, cpu_gpr[rA(ctx->opcode)], \
57951c27 8768 cpu_gpr[rB(ctx->opcode)], l1); \
13b6a455 8769 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0); \
57951c27
AJ
8770 tcg_gen_br(l2); \
8771 gen_set_label(l1); \
8772 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
8773 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
8774 gen_set_label(l2); \
13b6a455 8775 tcg_gen_brcond_tl(tcg_cond, cpu_gprh[rA(ctx->opcode)], \
57951c27
AJ
8776 cpu_gprh[rB(ctx->opcode)], l3); \
8777 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
8778 ~(CRF_CH | CRF_CH_AND_CL)); \
8779 tcg_gen_br(l4); \
8780 gen_set_label(l3); \
8781 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
8782 CRF_CH | CRF_CH_OR_CL); \
8783 gen_set_label(l4); \
8784}
57951c27
AJ
8785GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
8786GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
8787GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
8788GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
8789GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);
8790
8791/* SPE misc */
636aa200 8792static inline void gen_brinc(DisasContext *ctx)
57951c27
AJ
8793{
8794 /* Note: brinc is usable even if SPE is disabled */
a7812ae4
PB
8795 gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
8796 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
0487d6a8 8797}
636aa200 8798static inline void gen_evmergelo(DisasContext *ctx)
57951c27
AJ
8799{
8800 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8801 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
8802 return;
8803 }
13b6a455
AG
8804 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8805 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
57951c27 8806}
636aa200 8807static inline void gen_evmergehilo(DisasContext *ctx)
57951c27
AJ
8808{
8809 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8810 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
8811 return;
8812 }
13b6a455
AG
8813 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
8814 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
57951c27 8815}
636aa200 8816static inline void gen_evmergelohi(DisasContext *ctx)
57951c27
AJ
8817{
8818 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8819 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
8820 return;
8821 }
33890b3e 8822 if (rD(ctx->opcode) == rA(ctx->opcode)) {
13b6a455
AG
8823 TCGv tmp = tcg_temp_new();
8824 tcg_gen_mov_tl(tmp, cpu_gpr[rA(ctx->opcode)]);
8825 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
8826 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], tmp);
8827 tcg_temp_free(tmp);
33890b3e 8828 } else {
13b6a455
AG
8829 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
8830 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
33890b3e 8831 }
57951c27 8832}
636aa200 8833static inline void gen_evsplati(DisasContext *ctx)
57951c27 8834{
ae01847f 8835 uint64_t imm = ((int32_t)(rA(ctx->opcode) << 27)) >> 27;
0487d6a8 8836
13b6a455
AG
8837 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], imm);
8838 tcg_gen_movi_tl(cpu_gprh[rD(ctx->opcode)], imm);
57951c27 8839}
636aa200 8840static inline void gen_evsplatfi(DisasContext *ctx)
0487d6a8 8841{
ae01847f 8842 uint64_t imm = rA(ctx->opcode) << 27;
0487d6a8 8843
13b6a455
AG
8844 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], imm);
8845 tcg_gen_movi_tl(cpu_gprh[rD(ctx->opcode)], imm);
0487d6a8
JM
8846}
8847
636aa200 8848static inline void gen_evsel(DisasContext *ctx)
57951c27 8849{
42a268c2
RH
8850 TCGLabel *l1 = gen_new_label();
8851 TCGLabel *l2 = gen_new_label();
8852 TCGLabel *l3 = gen_new_label();
8853 TCGLabel *l4 = gen_new_label();
a7812ae4 8854 TCGv_i32 t0 = tcg_temp_local_new_i32();
42a268c2 8855
57951c27
AJ
8856 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
8857 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
57951c27 8858 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
57951c27
AJ
8859 tcg_gen_br(l2);
8860 gen_set_label(l1);
57951c27 8861 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
57951c27
AJ
8862 gen_set_label(l2);
8863 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
8864 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
57951c27 8865 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
57951c27
AJ
8866 tcg_gen_br(l4);
8867 gen_set_label(l3);
57951c27 8868 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
57951c27 8869 gen_set_label(l4);
a7812ae4 8870 tcg_temp_free_i32(t0);
57951c27 8871}
e8eaa2c0
BS
8872
8873static void gen_evsel0(DisasContext *ctx)
57951c27
AJ
8874{
8875 gen_evsel(ctx);
8876}
e8eaa2c0
BS
8877
8878static void gen_evsel1(DisasContext *ctx)
57951c27
AJ
8879{
8880 gen_evsel(ctx);
8881}
e8eaa2c0
BS
8882
8883static void gen_evsel2(DisasContext *ctx)
57951c27
AJ
8884{
8885 gen_evsel(ctx);
8886}
e8eaa2c0
BS
8887
8888static void gen_evsel3(DisasContext *ctx)
57951c27
AJ
8889{
8890 gen_evsel(ctx);
8891}
0487d6a8 8892
a0e13900
FC
8893/* Multiply */
8894
8895static inline void gen_evmwumi(DisasContext *ctx)
8896{
8897 TCGv_i64 t0, t1;
8898
8899 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8900 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
8901 return;
8902 }
8903
8904 t0 = tcg_temp_new_i64();
8905 t1 = tcg_temp_new_i64();
8906
8907 /* t0 := rA; t1 := rB */
a0e13900 8908 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
13b6a455 8909 tcg_gen_ext32u_i64(t0, t0);
a0e13900 8910 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
13b6a455 8911 tcg_gen_ext32u_i64(t1, t1);
a0e13900
FC
8912
8913 tcg_gen_mul_i64(t0, t0, t1); /* t0 := rA * rB */
8914
8915 gen_store_gpr64(rD(ctx->opcode), t0); /* rD := t0 */
8916
8917 tcg_temp_free_i64(t0);
8918 tcg_temp_free_i64(t1);
8919}
8920
8921static inline void gen_evmwumia(DisasContext *ctx)
8922{
8923 TCGv_i64 tmp;
8924
8925 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8926 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
8927 return;
8928 }
8929
8930 gen_evmwumi(ctx); /* rD := rA * rB */
8931
8932 tmp = tcg_temp_new_i64();
8933
8934 /* acc := rD */
8935 gen_load_gpr64(tmp, rD(ctx->opcode));
1328c2bf 8936 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
8937 tcg_temp_free_i64(tmp);
8938}
8939
8940static inline void gen_evmwumiaa(DisasContext *ctx)
8941{
8942 TCGv_i64 acc;
8943 TCGv_i64 tmp;
8944
8945 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8946 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
8947 return;
8948 }
8949
8950 gen_evmwumi(ctx); /* rD := rA * rB */
8951
8952 acc = tcg_temp_new_i64();
8953 tmp = tcg_temp_new_i64();
8954
8955 /* tmp := rD */
8956 gen_load_gpr64(tmp, rD(ctx->opcode));
8957
8958 /* Load acc */
1328c2bf 8959 tcg_gen_ld_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
8960
8961 /* acc := tmp + acc */
8962 tcg_gen_add_i64(acc, acc, tmp);
8963
8964 /* Store acc */
1328c2bf 8965 tcg_gen_st_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
8966
8967 /* rD := acc */
8968 gen_store_gpr64(rD(ctx->opcode), acc);
8969
8970 tcg_temp_free_i64(acc);
8971 tcg_temp_free_i64(tmp);
8972}
8973
8974static inline void gen_evmwsmi(DisasContext *ctx)
8975{
8976 TCGv_i64 t0, t1;
8977
8978 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8979 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
8980 return;
8981 }
8982
8983 t0 = tcg_temp_new_i64();
8984 t1 = tcg_temp_new_i64();
8985
8986 /* t0 := rA; t1 := rB */
13b6a455
AG
8987 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
8988 tcg_gen_ext32s_i64(t0, t0);
8989 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
8990 tcg_gen_ext32s_i64(t1, t1);
a0e13900
FC
8991
8992 tcg_gen_mul_i64(t0, t0, t1); /* t0 := rA * rB */
8993
8994 gen_store_gpr64(rD(ctx->opcode), t0); /* rD := t0 */
8995
8996 tcg_temp_free_i64(t0);
8997 tcg_temp_free_i64(t1);
8998}
8999
9000static inline void gen_evmwsmia(DisasContext *ctx)
9001{
9002 TCGv_i64 tmp;
9003
9004 gen_evmwsmi(ctx); /* rD := rA * rB */
9005
9006 tmp = tcg_temp_new_i64();
9007
9008 /* acc := rD */
9009 gen_load_gpr64(tmp, rD(ctx->opcode));
1328c2bf 9010 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
9011
9012 tcg_temp_free_i64(tmp);
9013}
9014
9015static inline void gen_evmwsmiaa(DisasContext *ctx)
9016{
9017 TCGv_i64 acc = tcg_temp_new_i64();
9018 TCGv_i64 tmp = tcg_temp_new_i64();
9019
9020 gen_evmwsmi(ctx); /* rD := rA * rB */
9021
9022 acc = tcg_temp_new_i64();
9023 tmp = tcg_temp_new_i64();
9024
9025 /* tmp := rD */
9026 gen_load_gpr64(tmp, rD(ctx->opcode));
9027
9028 /* Load acc */
1328c2bf 9029 tcg_gen_ld_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
9030
9031 /* acc := tmp + acc */
9032 tcg_gen_add_i64(acc, acc, tmp);
9033
9034 /* Store acc */
1328c2bf 9035 tcg_gen_st_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
9036
9037 /* rD := acc */
9038 gen_store_gpr64(rD(ctx->opcode), acc);
9039
9040 tcg_temp_free_i64(acc);
9041 tcg_temp_free_i64(tmp);
9042}
9043
70560da7
FC
9044GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
9045GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
9046GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
9047GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
9048GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
9049GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
9050GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
9051GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x0000F800, 0x00000000, PPC_SPE); //
9052GEN_SPE(evmra, speundef, 0x02, 0x13, 0x0000F800, 0xFFFFFFFF, PPC_SPE);
9053GEN_SPE(speundef, evand, 0x08, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE); ////
9054GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
9055GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
9056GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
9057GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, 0x00000000, PPC_SPE);
9058GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, 0x00000000, PPC_SPE);
9059GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, 0x00000000, PPC_SPE);
9060GEN_SPE(speundef, evorc, 0x0D, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE); ////
9061GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
9062GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
9063GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, 0x00000000, PPC_SPE);
9064GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
9065GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
9066GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, 0x0000F800, PPC_SPE); //
9067GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, 0x0000F800, PPC_SPE);
9068GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
9069GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
9070GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, 0x00600000, PPC_SPE); ////
9071GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, 0x00600000, PPC_SPE); ////
9072GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, 0xFFFFFFFF, PPC_SPE); ////
0487d6a8 9073
6a6ae23f 9074/* SPE load and stores */
636aa200 9075static inline void gen_addr_spe_imm_index(DisasContext *ctx, TCGv EA, int sh)
6a6ae23f
AJ
9076{
9077 target_ulong uimm = rB(ctx->opcode);
9078
76db3ba4 9079 if (rA(ctx->opcode) == 0) {
6a6ae23f 9080 tcg_gen_movi_tl(EA, uimm << sh);
76db3ba4 9081 } else {
6a6ae23f 9082 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
c791fe84 9083 if (NARROW_MODE(ctx)) {
76db3ba4
AJ
9084 tcg_gen_ext32u_tl(EA, EA);
9085 }
76db3ba4 9086 }
0487d6a8 9087}
6a6ae23f 9088
636aa200 9089static inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
6a6ae23f 9090{
6a6ae23f 9091 TCGv_i64 t0 = tcg_temp_new_i64();
76db3ba4 9092 gen_qemu_ld64(ctx, t0, addr);
13b6a455 9093 gen_store_gpr64(rD(ctx->opcode), t0);
6a6ae23f 9094 tcg_temp_free_i64(t0);
0487d6a8 9095}
6a6ae23f 9096
636aa200 9097static inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
6a6ae23f 9098{
76db3ba4
AJ
9099 gen_qemu_ld32u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
9100 gen_addr_add(ctx, addr, addr, 4);
9101 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
0487d6a8 9102}
6a6ae23f 9103
636aa200 9104static inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9105{
9106 TCGv t0 = tcg_temp_new();
76db3ba4 9107 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 9108 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
9109 gen_addr_add(ctx, addr, addr, 2);
9110 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 9111 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
9112 gen_addr_add(ctx, addr, addr, 2);
9113 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 9114 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
9115 gen_addr_add(ctx, addr, addr, 2);
9116 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 9117 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
6a6ae23f 9118 tcg_temp_free(t0);
0487d6a8
JM
9119}
9120
636aa200 9121static inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9122{
9123 TCGv t0 = tcg_temp_new();
76db3ba4 9124 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
9125 tcg_gen_shli_tl(t0, t0, 16);
9126 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
9127 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
6a6ae23f 9128 tcg_temp_free(t0);
0487d6a8
JM
9129}
9130
636aa200 9131static inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9132{
9133 TCGv t0 = tcg_temp_new();
76db3ba4 9134 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
9135 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
9136 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
6a6ae23f 9137 tcg_temp_free(t0);
0487d6a8
JM
9138}
9139
636aa200 9140static inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9141{
9142 TCGv t0 = tcg_temp_new();
76db3ba4 9143 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
9144 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
9145 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
6a6ae23f
AJ
9146 tcg_temp_free(t0);
9147}
9148
636aa200 9149static inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9150{
9151 TCGv t0 = tcg_temp_new();
76db3ba4 9152 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 9153 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
9154 gen_addr_add(ctx, addr, addr, 2);
9155 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 9156 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
6a6ae23f
AJ
9157 tcg_temp_free(t0);
9158}
9159
636aa200 9160static inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
6a6ae23f 9161{
76db3ba4
AJ
9162 gen_qemu_ld16u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
9163 gen_addr_add(ctx, addr, addr, 2);
9164 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
9165}
9166
636aa200 9167static inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
6a6ae23f 9168{
76db3ba4
AJ
9169 gen_qemu_ld16s(ctx, cpu_gprh[rD(ctx->opcode)], addr);
9170 gen_addr_add(ctx, addr, addr, 2);
9171 gen_qemu_ld16s(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
9172}
9173
636aa200 9174static inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9175{
9176 TCGv t0 = tcg_temp_new();
76db3ba4 9177 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f
AJ
9178 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
9179 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
6a6ae23f
AJ
9180 tcg_temp_free(t0);
9181}
9182
636aa200 9183static inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9184{
9185 TCGv t0 = tcg_temp_new();
76db3ba4 9186 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
9187 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
9188 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
9189 gen_addr_add(ctx, addr, addr, 2);
9190 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
9191 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
9192 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
6a6ae23f
AJ
9193 tcg_temp_free(t0);
9194}
9195
636aa200 9196static inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
6a6ae23f 9197{
6a6ae23f 9198 TCGv_i64 t0 = tcg_temp_new_i64();
13b6a455 9199 gen_load_gpr64(t0, rS(ctx->opcode));
76db3ba4 9200 gen_qemu_st64(ctx, t0, addr);
6a6ae23f 9201 tcg_temp_free_i64(t0);
6a6ae23f
AJ
9202}
9203
636aa200 9204static inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
6a6ae23f 9205{
76db3ba4 9206 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
76db3ba4
AJ
9207 gen_addr_add(ctx, addr, addr, 4);
9208 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
9209}
9210
636aa200 9211static inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9212{
9213 TCGv t0 = tcg_temp_new();
6a6ae23f 9214 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
76db3ba4
AJ
9215 gen_qemu_st16(ctx, t0, addr);
9216 gen_addr_add(ctx, addr, addr, 2);
76db3ba4 9217 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
76db3ba4 9218 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 9219 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 9220 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 9221 tcg_temp_free(t0);
76db3ba4
AJ
9222 gen_addr_add(ctx, addr, addr, 2);
9223 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
9224}
9225
636aa200 9226static inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
9227{
9228 TCGv t0 = tcg_temp_new();
6a6ae23f 9229 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
76db3ba4
AJ
9230 gen_qemu_st16(ctx, t0, addr);
9231 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 9232 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 9233 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
9234 tcg_temp_free(t0);
9235}
9236
636aa200 9237static inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
6a6ae23f 9238{
76db3ba4 9239 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
76db3ba4
AJ
9240 gen_addr_add(ctx, addr, addr, 2);
9241 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
9242}
9243
636aa200 9244static inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
6a6ae23f 9245{
76db3ba4 9246 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f
AJ
9247}
9248
636aa200 9249static inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
6a6ae23f 9250{
76db3ba4 9251 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
9252}
9253
9254#define GEN_SPEOP_LDST(name, opc2, sh) \
99e300ef 9255static void glue(gen_, name)(DisasContext *ctx) \
6a6ae23f
AJ
9256{ \
9257 TCGv t0; \
9258 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 9259 gen_exception(ctx, POWERPC_EXCP_SPEU); \
6a6ae23f
AJ
9260 return; \
9261 } \
76db3ba4 9262 gen_set_access_type(ctx, ACCESS_INT); \
6a6ae23f
AJ
9263 t0 = tcg_temp_new(); \
9264 if (Rc(ctx->opcode)) { \
76db3ba4 9265 gen_addr_spe_imm_index(ctx, t0, sh); \
6a6ae23f 9266 } else { \
76db3ba4 9267 gen_addr_reg_index(ctx, t0); \
6a6ae23f
AJ
9268 } \
9269 gen_op_##name(ctx, t0); \
9270 tcg_temp_free(t0); \
9271}
9272
9273GEN_SPEOP_LDST(evldd, 0x00, 3);
9274GEN_SPEOP_LDST(evldw, 0x01, 3);
9275GEN_SPEOP_LDST(evldh, 0x02, 3);
9276GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
9277GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
9278GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
9279GEN_SPEOP_LDST(evlwhe, 0x08, 2);
9280GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
9281GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
9282GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
9283GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);
9284
9285GEN_SPEOP_LDST(evstdd, 0x10, 3);
9286GEN_SPEOP_LDST(evstdw, 0x11, 3);
9287GEN_SPEOP_LDST(evstdh, 0x12, 3);
9288GEN_SPEOP_LDST(evstwhe, 0x18, 2);
9289GEN_SPEOP_LDST(evstwho, 0x1A, 2);
9290GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
9291GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
0487d6a8
JM
9292
9293/* Multiply and add - TODO */
9294#if 0
70560da7
FC
9295GEN_SPE(speundef, evmhessf, 0x01, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);//
9296GEN_SPE(speundef, evmhossf, 0x03, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9297GEN_SPE(evmheumi, evmhesmi, 0x04, 0x10, 0x00000000, 0x00000000, PPC_SPE);
9298GEN_SPE(speundef, evmhesmf, 0x05, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9299GEN_SPE(evmhoumi, evmhosmi, 0x06, 0x10, 0x00000000, 0x00000000, PPC_SPE);
9300GEN_SPE(speundef, evmhosmf, 0x07, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9301GEN_SPE(speundef, evmhessfa, 0x11, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9302GEN_SPE(speundef, evmhossfa, 0x13, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9303GEN_SPE(evmheumia, evmhesmia, 0x14, 0x10, 0x00000000, 0x00000000, PPC_SPE);
9304GEN_SPE(speundef, evmhesmfa, 0x15, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9305GEN_SPE(evmhoumia, evmhosmia, 0x16, 0x10, 0x00000000, 0x00000000, PPC_SPE);
9306GEN_SPE(speundef, evmhosmfa, 0x17, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9307
9308GEN_SPE(speundef, evmwhssf, 0x03, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9309GEN_SPE(evmwlumi, speundef, 0x04, 0x11, 0x00000000, 0xFFFFFFFF, PPC_SPE);
9310GEN_SPE(evmwhumi, evmwhsmi, 0x06, 0x11, 0x00000000, 0x00000000, PPC_SPE);
9311GEN_SPE(speundef, evmwhsmf, 0x07, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9312GEN_SPE(speundef, evmwssf, 0x09, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9313GEN_SPE(speundef, evmwsmf, 0x0D, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9314GEN_SPE(speundef, evmwhssfa, 0x13, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9315GEN_SPE(evmwlumia, speundef, 0x14, 0x11, 0x00000000, 0xFFFFFFFF, PPC_SPE);
9316GEN_SPE(evmwhumia, evmwhsmia, 0x16, 0x11, 0x00000000, 0x00000000, PPC_SPE);
9317GEN_SPE(speundef, evmwhsmfa, 0x17, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9318GEN_SPE(speundef, evmwssfa, 0x19, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9319GEN_SPE(speundef, evmwsmfa, 0x1D, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9320
9321GEN_SPE(evadduiaaw, evaddsiaaw, 0x00, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
9322GEN_SPE(evsubfusiaaw, evsubfssiaaw, 0x01, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
9323GEN_SPE(evaddumiaaw, evaddsmiaaw, 0x04, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
9324GEN_SPE(evsubfumiaaw, evsubfsmiaaw, 0x05, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
9325GEN_SPE(evdivws, evdivwu, 0x06, 0x13, 0x00000000, 0x00000000, PPC_SPE);
9326
9327GEN_SPE(evmheusiaaw, evmhessiaaw, 0x00, 0x14, 0x00000000, 0x00000000, PPC_SPE);
9328GEN_SPE(speundef, evmhessfaaw, 0x01, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9329GEN_SPE(evmhousiaaw, evmhossiaaw, 0x02, 0x14, 0x00000000, 0x00000000, PPC_SPE);
9330GEN_SPE(speundef, evmhossfaaw, 0x03, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9331GEN_SPE(evmheumiaaw, evmhesmiaaw, 0x04, 0x14, 0x00000000, 0x00000000, PPC_SPE);
9332GEN_SPE(speundef, evmhesmfaaw, 0x05, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9333GEN_SPE(evmhoumiaaw, evmhosmiaaw, 0x06, 0x14, 0x00000000, 0x00000000, PPC_SPE);
9334GEN_SPE(speundef, evmhosmfaaw, 0x07, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9335GEN_SPE(evmhegumiaa, evmhegsmiaa, 0x14, 0x14, 0x00000000, 0x00000000, PPC_SPE);
9336GEN_SPE(speundef, evmhegsmfaa, 0x15, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9337GEN_SPE(evmhogumiaa, evmhogsmiaa, 0x16, 0x14, 0x00000000, 0x00000000, PPC_SPE);
9338GEN_SPE(speundef, evmhogsmfaa, 0x17, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9339
9340GEN_SPE(evmwlusiaaw, evmwlssiaaw, 0x00, 0x15, 0x00000000, 0x00000000, PPC_SPE);
9341GEN_SPE(evmwlumiaaw, evmwlsmiaaw, 0x04, 0x15, 0x00000000, 0x00000000, PPC_SPE);
9342GEN_SPE(speundef, evmwssfaa, 0x09, 0x15, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9343GEN_SPE(speundef, evmwsmfaa, 0x0D, 0x15, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9344
9345GEN_SPE(evmheusianw, evmhessianw, 0x00, 0x16, 0x00000000, 0x00000000, PPC_SPE);
9346GEN_SPE(speundef, evmhessfanw, 0x01, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9347GEN_SPE(evmhousianw, evmhossianw, 0x02, 0x16, 0x00000000, 0x00000000, PPC_SPE);
9348GEN_SPE(speundef, evmhossfanw, 0x03, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9349GEN_SPE(evmheumianw, evmhesmianw, 0x04, 0x16, 0x00000000, 0x00000000, PPC_SPE);
9350GEN_SPE(speundef, evmhesmfanw, 0x05, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9351GEN_SPE(evmhoumianw, evmhosmianw, 0x06, 0x16, 0x00000000, 0x00000000, PPC_SPE);
9352GEN_SPE(speundef, evmhosmfanw, 0x07, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9353GEN_SPE(evmhegumian, evmhegsmian, 0x14, 0x16, 0x00000000, 0x00000000, PPC_SPE);
9354GEN_SPE(speundef, evmhegsmfan, 0x15, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9355GEN_SPE(evmhigumian, evmhigsmian, 0x16, 0x16, 0x00000000, 0x00000000, PPC_SPE);
9356GEN_SPE(speundef, evmhogsmfan, 0x17, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9357
9358GEN_SPE(evmwlusianw, evmwlssianw, 0x00, 0x17, 0x00000000, 0x00000000, PPC_SPE);
9359GEN_SPE(evmwlumianw, evmwlsmianw, 0x04, 0x17, 0x00000000, 0x00000000, PPC_SPE);
9360GEN_SPE(speundef, evmwssfan, 0x09, 0x17, 0xFFFFFFFF, 0x00000000, PPC_SPE);
9361GEN_SPE(evmwumian, evmwsmian, 0x0C, 0x17, 0x00000000, 0x00000000, PPC_SPE);
9362GEN_SPE(speundef, evmwsmfan, 0x0D, 0x17, 0xFFFFFFFF, 0x00000000, PPC_SPE);
0487d6a8
JM
9363#endif
9364
9365/*** SPE floating-point extension ***/
1c97856d 9366#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 9367static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
9368{ \
9369 TCGv_i32 t0 = tcg_temp_new_i32(); \
9370 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
13b6a455
AG
9371 gen_helper_##name(t0, cpu_env, t0); \
9372 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); \
1c97856d 9373 tcg_temp_free_i32(t0); \
57951c27 9374}
1c97856d 9375#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 9376static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
9377{ \
9378 TCGv_i64 t0 = tcg_temp_new_i64(); \
13b6a455 9379 TCGv_i32 t1 = tcg_temp_new_i32(); \
1c97856d 9380 gen_load_gpr64(t0, rB(ctx->opcode)); \
13b6a455
AG
9381 gen_helper_##name(t1, cpu_env, t0); \
9382 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1); \
1c97856d 9383 tcg_temp_free_i64(t0); \
13b6a455 9384 tcg_temp_free_i32(t1); \
1c97856d
AJ
9385}
9386#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 9387static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
9388{ \
9389 TCGv_i64 t0 = tcg_temp_new_i64(); \
13b6a455
AG
9390 TCGv_i32 t1 = tcg_temp_new_i32(); \
9391 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
9392 gen_helper_##name(t0, cpu_env, t1); \
1c97856d
AJ
9393 gen_store_gpr64(rD(ctx->opcode), t0); \
9394 tcg_temp_free_i64(t0); \
13b6a455 9395 tcg_temp_free_i32(t1); \
1c97856d
AJ
9396}
9397#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 9398static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
9399{ \
9400 TCGv_i64 t0 = tcg_temp_new_i64(); \
9401 gen_load_gpr64(t0, rB(ctx->opcode)); \
8e703949 9402 gen_helper_##name(t0, cpu_env, t0); \
1c97856d
AJ
9403 gen_store_gpr64(rD(ctx->opcode), t0); \
9404 tcg_temp_free_i64(t0); \
9405}
9406#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 9407static inline void gen_##name(DisasContext *ctx) \
1c97856d 9408{ \
13b6a455 9409 TCGv_i32 t0, t1; \
1c97856d 9410 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 9411 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
9412 return; \
9413 } \
13b6a455
AG
9414 t0 = tcg_temp_new_i32(); \
9415 t1 = tcg_temp_new_i32(); \
9416 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
9417 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
9418 gen_helper_##name(t0, cpu_env, t0, t1); \
9419 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); \
9420 \
9421 tcg_temp_free_i32(t0); \
9422 tcg_temp_free_i32(t1); \
1c97856d
AJ
9423}
9424#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 9425static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
9426{ \
9427 TCGv_i64 t0, t1; \
9428 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 9429 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
9430 return; \
9431 } \
9432 t0 = tcg_temp_new_i64(); \
9433 t1 = tcg_temp_new_i64(); \
9434 gen_load_gpr64(t0, rA(ctx->opcode)); \
9435 gen_load_gpr64(t1, rB(ctx->opcode)); \
8e703949 9436 gen_helper_##name(t0, cpu_env, t0, t1); \
1c97856d
AJ
9437 gen_store_gpr64(rD(ctx->opcode), t0); \
9438 tcg_temp_free_i64(t0); \
9439 tcg_temp_free_i64(t1); \
9440}
9441#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 9442static inline void gen_##name(DisasContext *ctx) \
1c97856d 9443{ \
13b6a455 9444 TCGv_i32 t0, t1; \
1c97856d 9445 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 9446 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
9447 return; \
9448 } \
13b6a455
AG
9449 t0 = tcg_temp_new_i32(); \
9450 t1 = tcg_temp_new_i32(); \
9451 \
9452 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
9453 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
9454 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], cpu_env, t0, t1); \
9455 \
9456 tcg_temp_free_i32(t0); \
9457 tcg_temp_free_i32(t1); \
1c97856d
AJ
9458}
9459#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 9460static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
9461{ \
9462 TCGv_i64 t0, t1; \
9463 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 9464 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
9465 return; \
9466 } \
9467 t0 = tcg_temp_new_i64(); \
9468 t1 = tcg_temp_new_i64(); \
9469 gen_load_gpr64(t0, rA(ctx->opcode)); \
9470 gen_load_gpr64(t1, rB(ctx->opcode)); \
8e703949 9471 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], cpu_env, t0, t1); \
1c97856d
AJ
9472 tcg_temp_free_i64(t0); \
9473 tcg_temp_free_i64(t1); \
9474}
57951c27 9475
0487d6a8
JM
9476/* Single precision floating-point vectors operations */
9477/* Arithmetic */
1c97856d
AJ
9478GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
9479GEN_SPEFPUOP_ARITH2_64_64(evfssub);
9480GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
9481GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
636aa200 9482static inline void gen_evfsabs(DisasContext *ctx)
1c97856d
AJ
9483{
9484 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9485 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9486 return;
9487 }
13b6a455
AG
9488 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
9489 ~0x80000000);
9490 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],
9491 ~0x80000000);
1c97856d 9492}
636aa200 9493static inline void gen_evfsnabs(DisasContext *ctx)
1c97856d
AJ
9494{
9495 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9496 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9497 return;
9498 }
13b6a455
AG
9499 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
9500 0x80000000);
9501 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],
9502 0x80000000);
1c97856d 9503}
636aa200 9504static inline void gen_evfsneg(DisasContext *ctx)
1c97856d
AJ
9505{
9506 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9507 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9508 return;
9509 }
13b6a455
AG
9510 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
9511 0x80000000);
9512 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],
9513 0x80000000);
1c97856d
AJ
9514}
9515
0487d6a8 9516/* Conversion */
1c97856d
AJ
9517GEN_SPEFPUOP_CONV_64_64(evfscfui);
9518GEN_SPEFPUOP_CONV_64_64(evfscfsi);
9519GEN_SPEFPUOP_CONV_64_64(evfscfuf);
9520GEN_SPEFPUOP_CONV_64_64(evfscfsf);
9521GEN_SPEFPUOP_CONV_64_64(evfsctui);
9522GEN_SPEFPUOP_CONV_64_64(evfsctsi);
9523GEN_SPEFPUOP_CONV_64_64(evfsctuf);
9524GEN_SPEFPUOP_CONV_64_64(evfsctsf);
9525GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
9526GEN_SPEFPUOP_CONV_64_64(evfsctsiz);
9527
0487d6a8 9528/* Comparison */
1c97856d
AJ
9529GEN_SPEFPUOP_COMP_64(evfscmpgt);
9530GEN_SPEFPUOP_COMP_64(evfscmplt);
9531GEN_SPEFPUOP_COMP_64(evfscmpeq);
9532GEN_SPEFPUOP_COMP_64(evfststgt);
9533GEN_SPEFPUOP_COMP_64(evfststlt);
9534GEN_SPEFPUOP_COMP_64(evfststeq);
0487d6a8
JM
9535
9536/* Opcodes definitions */
70560da7
FC
9537GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
9538GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE); //
9539GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9540GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
9541GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
9542GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9543GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9544GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9545GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9546GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9547GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9548GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9549GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
9550GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
0487d6a8
JM
9551
9552/* Single precision floating-point operations */
9553/* Arithmetic */
1c97856d
AJ
9554GEN_SPEFPUOP_ARITH2_32_32(efsadd);
9555GEN_SPEFPUOP_ARITH2_32_32(efssub);
9556GEN_SPEFPUOP_ARITH2_32_32(efsmul);
9557GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
636aa200 9558static inline void gen_efsabs(DisasContext *ctx)
1c97856d
AJ
9559{
9560 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9561 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9562 return;
9563 }
6d5c34fa 9564 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
1c97856d 9565}
636aa200 9566static inline void gen_efsnabs(DisasContext *ctx)
1c97856d
AJ
9567{
9568 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9569 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9570 return;
9571 }
6d5c34fa 9572 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d 9573}
636aa200 9574static inline void gen_efsneg(DisasContext *ctx)
1c97856d
AJ
9575{
9576 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9577 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9578 return;
9579 }
6d5c34fa 9580 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
9581}
9582
0487d6a8 9583/* Conversion */
1c97856d
AJ
9584GEN_SPEFPUOP_CONV_32_32(efscfui);
9585GEN_SPEFPUOP_CONV_32_32(efscfsi);
9586GEN_SPEFPUOP_CONV_32_32(efscfuf);
9587GEN_SPEFPUOP_CONV_32_32(efscfsf);
9588GEN_SPEFPUOP_CONV_32_32(efsctui);
9589GEN_SPEFPUOP_CONV_32_32(efsctsi);
9590GEN_SPEFPUOP_CONV_32_32(efsctuf);
9591GEN_SPEFPUOP_CONV_32_32(efsctsf);
9592GEN_SPEFPUOP_CONV_32_32(efsctuiz);
9593GEN_SPEFPUOP_CONV_32_32(efsctsiz);
9594GEN_SPEFPUOP_CONV_32_64(efscfd);
9595
0487d6a8 9596/* Comparison */
1c97856d
AJ
9597GEN_SPEFPUOP_COMP_32(efscmpgt);
9598GEN_SPEFPUOP_COMP_32(efscmplt);
9599GEN_SPEFPUOP_COMP_32(efscmpeq);
9600GEN_SPEFPUOP_COMP_32(efststgt);
9601GEN_SPEFPUOP_COMP_32(efststlt);
9602GEN_SPEFPUOP_COMP_32(efststeq);
0487d6a8
JM
9603
9604/* Opcodes definitions */
70560da7
FC
9605GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
9606GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE); //
9607GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9608GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
9609GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
9610GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, 0x00180000, PPC_SPE_SINGLE); //
9611GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9612GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9613GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9614GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
9615GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9616GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
9617GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
9618GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
0487d6a8
JM
9619
9620/* Double precision floating-point operations */
9621/* Arithmetic */
1c97856d
AJ
9622GEN_SPEFPUOP_ARITH2_64_64(efdadd);
9623GEN_SPEFPUOP_ARITH2_64_64(efdsub);
9624GEN_SPEFPUOP_ARITH2_64_64(efdmul);
9625GEN_SPEFPUOP_ARITH2_64_64(efddiv);
636aa200 9626static inline void gen_efdabs(DisasContext *ctx)
1c97856d
AJ
9627{
9628 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9629 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9630 return;
9631 }
6d5c34fa 9632 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
13b6a455
AG
9633 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],
9634 ~0x80000000);
1c97856d 9635}
636aa200 9636static inline void gen_efdnabs(DisasContext *ctx)
1c97856d
AJ
9637{
9638 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9639 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9640 return;
9641 }
6d5c34fa 9642 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
13b6a455
AG
9643 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],
9644 0x80000000);
1c97856d 9645}
636aa200 9646static inline void gen_efdneg(DisasContext *ctx)
1c97856d
AJ
9647{
9648 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 9649 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
9650 return;
9651 }
6d5c34fa 9652 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
13b6a455
AG
9653 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],
9654 0x80000000);
1c97856d
AJ
9655}
9656
0487d6a8 9657/* Conversion */
1c97856d
AJ
9658GEN_SPEFPUOP_CONV_64_32(efdcfui);
9659GEN_SPEFPUOP_CONV_64_32(efdcfsi);
9660GEN_SPEFPUOP_CONV_64_32(efdcfuf);
9661GEN_SPEFPUOP_CONV_64_32(efdcfsf);
9662GEN_SPEFPUOP_CONV_32_64(efdctui);
9663GEN_SPEFPUOP_CONV_32_64(efdctsi);
9664GEN_SPEFPUOP_CONV_32_64(efdctuf);
9665GEN_SPEFPUOP_CONV_32_64(efdctsf);
9666GEN_SPEFPUOP_CONV_32_64(efdctuiz);
9667GEN_SPEFPUOP_CONV_32_64(efdctsiz);
9668GEN_SPEFPUOP_CONV_64_32(efdcfs);
9669GEN_SPEFPUOP_CONV_64_64(efdcfuid);
9670GEN_SPEFPUOP_CONV_64_64(efdcfsid);
9671GEN_SPEFPUOP_CONV_64_64(efdctuidz);
9672GEN_SPEFPUOP_CONV_64_64(efdctsidz);
0487d6a8 9673
0487d6a8 9674/* Comparison */
1c97856d
AJ
9675GEN_SPEFPUOP_COMP_64(efdcmpgt);
9676GEN_SPEFPUOP_COMP_64(efdcmplt);
9677GEN_SPEFPUOP_COMP_64(efdcmpeq);
9678GEN_SPEFPUOP_COMP_64(efdtstgt);
9679GEN_SPEFPUOP_COMP_64(efdtstlt);
9680GEN_SPEFPUOP_COMP_64(efdtsteq);
0487d6a8
JM
9681
9682/* Opcodes definitions */
70560da7
FC
9683GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE); //
9684GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
9685GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_DOUBLE); //
9686GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
9687GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE); //
9688GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
9689GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE); //
9690GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, 0x00180000, PPC_SPE_DOUBLE); //
9691GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
9692GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
9693GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
9694GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
9695GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
9696GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
9697GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE); //
9698GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
0487d6a8 9699
0ff93d11
TM
9700static void gen_tbegin(DisasContext *ctx)
9701{
9702 if (unlikely(!ctx->tm_enabled)) {
9703 gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
9704 return;
9705 }
9706 gen_helper_tbegin(cpu_env);
9707}
9708
56a84615
TM
9709#define GEN_TM_NOOP(name) \
9710static inline void gen_##name(DisasContext *ctx) \
9711{ \
9712 if (unlikely(!ctx->tm_enabled)) { \
9713 gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); \
9714 return; \
9715 } \
9716 /* Because tbegin always fails in QEMU, these user \
9717 * space instructions all have a simple implementation: \
9718 * \
9719 * CR[0] = 0b0 || MSR[TS] || 0b0 \
9720 * = 0b0 || 0b00 || 0b0 \
9721 */ \
9722 tcg_gen_movi_i32(cpu_crf[0], 0); \
9723}
9724
9725GEN_TM_NOOP(tend);
9726GEN_TM_NOOP(tabort);
9727GEN_TM_NOOP(tabortwc);
9728GEN_TM_NOOP(tabortwci);
9729GEN_TM_NOOP(tabortdc);
9730GEN_TM_NOOP(tabortdci);
9731GEN_TM_NOOP(tsr);
9732
aeedd582
TM
9733static void gen_tcheck(DisasContext *ctx)
9734{
9735 if (unlikely(!ctx->tm_enabled)) {
9736 gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
9737 return;
9738 }
9739 /* Because tbegin always fails, the tcheck implementation
9740 * is simple:
9741 *
9742 * CR[CRF] = TDOOMED || MSR[TS] || 0b0
9743 * = 0b1 || 0b00 || 0b0
9744 */
9745 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0x8);
9746}
9747
f83c2378
TM
9748#if defined(CONFIG_USER_ONLY)
9749#define GEN_TM_PRIV_NOOP(name) \
9750static inline void gen_##name(DisasContext *ctx) \
9751{ \
9752 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC); \
9753}
9754
9755#else
9756
9757#define GEN_TM_PRIV_NOOP(name) \
9758static inline void gen_##name(DisasContext *ctx) \
9759{ \
9760 if (unlikely(ctx->pr)) { \
9761 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC); \
9762 return; \
9763 } \
9764 if (unlikely(!ctx->tm_enabled)) { \
9765 gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); \
9766 return; \
9767 } \
9768 /* Because tbegin always fails, the implementation is \
9769 * simple: \
9770 * \
9771 * CR[0] = 0b0 || MSR[TS] || 0b0 \
9772 * = 0b0 || 0b00 | 0b0 \
9773 */ \
9774 tcg_gen_movi_i32(cpu_crf[0], 0); \
9775}
9776
9777#endif
9778
9779GEN_TM_PRIV_NOOP(treclaim);
9780GEN_TM_PRIV_NOOP(trechkpt);
9781
c227f099 9782static opcode_t opcodes[] = {
5c55ff99
BS
9783GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
9784GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER),
9785GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
9786GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER),
9787GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
fcfda20f 9788GEN_HANDLER_E(cmpb, 0x1F, 0x1C, 0x0F, 0x00000001, PPC_NONE, PPC2_ISA205),
5c55ff99
BS
9789GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
9790GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9791GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9792GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9793GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9794GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
9795GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
9796GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
9797GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
9798GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9799#if defined(TARGET_PPC64)
9800GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
9801#endif
9802GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
9803GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
9804GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9805GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9806GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9807GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
9808GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
9809GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
9810GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9811GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9812GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9813GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6ab39b1b 9814GEN_HANDLER(popcntb, 0x1F, 0x1A, 0x03, 0x0000F801, PPC_POPCNTB),
eaabeef2 9815GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD),
725bcec2 9816GEN_HANDLER_E(prtyw, 0x1F, 0x1A, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA205),
5c55ff99 9817#if defined(TARGET_PPC64)
eaabeef2 9818GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD),
5c55ff99 9819GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
725bcec2 9820GEN_HANDLER_E(prtyd, 0x1F, 0x1A, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA205),
86ba37ed 9821GEN_HANDLER_E(bpermd, 0x1F, 0x1C, 0x07, 0x00000001, PPC_NONE, PPC2_PERM_ISA206),
5c55ff99
BS
9822#endif
9823GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9824GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9825GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9826GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
9827GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
9828GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
9829GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
9830#if defined(TARGET_PPC64)
9831GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
9832GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
9833GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
9834GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
9835GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
9836#endif
9837GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES),
9838GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
9839GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
9840GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT),
9841GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT),
bf45a2e6 9842GEN_HANDLER(fabs, 0x3F, 0x08, 0x08, 0x001F0000, PPC_FLOAT),
5c55ff99 9843GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT),
bf45a2e6
AJ
9844GEN_HANDLER(fnabs, 0x3F, 0x08, 0x04, 0x001F0000, PPC_FLOAT),
9845GEN_HANDLER(fneg, 0x3F, 0x08, 0x01, 0x001F0000, PPC_FLOAT),
f0332888 9846GEN_HANDLER_E(fcpsgn, 0x3F, 0x08, 0x00, 0x00000000, PPC_NONE, PPC2_ISA205),
097ec5d8
TM
9847GEN_HANDLER_E(fmrgew, 0x3F, 0x06, 0x1E, 0x00000001, PPC_NONE, PPC2_VSX207),
9848GEN_HANDLER_E(fmrgow, 0x3F, 0x06, 0x1A, 0x00000001, PPC_NONE, PPC2_VSX207),
5c55ff99
BS
9849GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT),
9850GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT),
9851GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT),
9852GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT),
7d08d856
AJ
9853GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x00000000, PPC_FLOAT),
9854GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006e0800, PPC_FLOAT),
5c55ff99
BS
9855#if defined(TARGET_PPC64)
9856GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B),
9857GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX),
9858GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B),
9859#endif
9860GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9861GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
9862GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
9863GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
9864GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
9865GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
9866GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO),
9867GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
5c77a786
TM
9868GEN_HANDLER_E(lbarx, 0x1F, 0x14, 0x01, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
9869GEN_HANDLER_E(lharx, 0x1F, 0x14, 0x03, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
f844c817 9870GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
587c51f7
TM
9871GEN_HANDLER_E(stbcx_, 0x1F, 0x16, 0x15, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
9872GEN_HANDLER_E(sthcx_, 0x1F, 0x16, 0x16, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
5c55ff99
BS
9873GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
9874#if defined(TARGET_PPC64)
f844c817 9875GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
9c294d5a 9876GEN_HANDLER_E(lqarx, 0x1F, 0x14, 0x08, 0, PPC_NONE, PPC2_LSQ_ISA207),
5c55ff99 9877GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
27b95bfe 9878GEN_HANDLER_E(stqcx_, 0x1F, 0x16, 0x05, 0, PPC_NONE, PPC2_LSQ_ISA207),
5c55ff99
BS
9879#endif
9880GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
9881GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT),
9882GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
9883GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
9884GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
9885GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
52a4984d 9886GEN_HANDLER_E(bctar, 0x13, 0x10, 0x11, 0, PPC_NONE, PPC2_BCTAR_ISA207),
5c55ff99
BS
9887GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
9888GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
9889#if defined(TARGET_PPC64)
9890GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
9891GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
9892#endif
9893GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW),
9894GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
9895GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
9896#if defined(TARGET_PPC64)
9897GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
9898GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
9899#endif
9900GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
9901GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
9902GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
9903GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
9904GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
9905GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
9906#if defined(TARGET_PPC64)
9907GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
9908#endif
9909GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC),
4248b336 9910GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000000, PPC_MISC),
5c55ff99
BS
9911GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
9912GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
9913GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
3f34cf91
CLG
9914GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x00000001, PPC_CACHE),
9915GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x00000001, PPC_CACHE),
4d09d529 9916GEN_HANDLER_E(dcbtls, 0x1F, 0x06, 0x05, 0x02000001, PPC_BOOKE, PPC2_BOOKE206),
8e33944f 9917GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZ),
5c55ff99
BS
9918GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
9919GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x02000001, PPC_ALTIVEC),
9920GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
9921GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
9922GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
9923GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
9924GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
9925GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
9926GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
9927#if defined(TARGET_PPC64)
9928GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
9929GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
9930 PPC_SEGMENT_64B),
9931GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
9932GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
9933 PPC_SEGMENT_64B),
efdef95f
DG
9934GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x001F0001, PPC_SEGMENT_64B),
9935GEN_HANDLER2(slbmfee, "slbmfee", 0x1F, 0x13, 0x1C, 0x001F0001, PPC_SEGMENT_64B),
9936GEN_HANDLER2(slbmfev, "slbmfev", 0x1F, 0x13, 0x1A, 0x001F0001, PPC_SEGMENT_64B),
5c55ff99
BS
9937#endif
9938GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
9939GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x03FF0001, PPC_MEM_TLBIE),
9940GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE),
9941GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
9942#if defined(TARGET_PPC64)
9943GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI),
9944GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI),
9945#endif
9946GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
9947GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
9948GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR),
9949GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR),
9950GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR),
9951GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR),
9952GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR),
9953GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR),
9954GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR),
9955GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR),
9956GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR),
9957GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
9958GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR),
9959GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR),
9960GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR),
9961GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR),
9962GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR),
9963GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR),
9964GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR),
9965GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
9966GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR),
9967GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR),
9968GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR),
9969GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR),
9970GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR),
9971GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR),
9972GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR),
9973GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR),
9974GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR),
9975GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR),
9976GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR),
9977GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR),
9978GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR),
9979GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR),
9980GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR),
9981GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR),
9982GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC),
9983GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC),
9984GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC),
9985GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
9986GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
9987GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB),
9988GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB),
9989GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER),
9990GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER),
9991GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER),
9992GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER),
9993GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER),
9994GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER),
9995GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
9996GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
9997GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2),
9998GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2),
9999GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
10000GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
10001GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2),
10002GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2),
10003GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
10004GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
10005GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
10006GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
10007GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
10008GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
10009GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX),
10010GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX),
10011GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
10012GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
10013GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
10014GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
10015GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
10016GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
01662f3e 10017GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206),
5c55ff99
BS
10018GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
10019GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
10020GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
10021GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
10022GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
10023GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
10024GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
10025GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
01662f3e
AG
10026GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001,
10027 PPC_NONE, PPC2_BOOKE206),
10028GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000,
10029 PPC_NONE, PPC2_BOOKE206),
10030GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001,
10031 PPC_NONE, PPC2_BOOKE206),
10032GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001,
10033 PPC_NONE, PPC2_BOOKE206),
6d3db821
AG
10034GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001,
10035 PPC_NONE, PPC2_BOOKE206),
d5d11a39
AG
10036GEN_HANDLER2_E(msgsnd, "msgsnd", 0x1F, 0x0E, 0x06, 0x03ff0001,
10037 PPC_NONE, PPC2_PRCNTL),
9e0b5cb1
AG
10038GEN_HANDLER2_E(msgclr, "msgclr", 0x1F, 0x0E, 0x07, 0x03ff0001,
10039 PPC_NONE, PPC2_PRCNTL),
5c55ff99 10040GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
fbe73008 10041GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
5c55ff99 10042GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
01662f3e
AG
10043GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801,
10044 PPC_BOOKE, PPC2_BOOKE206),
dcb2b9e1 10045GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE),
01662f3e
AG
10046GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001,
10047 PPC_BOOKE, PPC2_BOOKE206),
5c55ff99
BS
10048GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
10049GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
10050GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
10051GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
5c55ff99
BS
10052GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC),
10053GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE),
10054GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE),
10055GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE),
10056GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE),
10057
10058#undef GEN_INT_ARITH_ADD
10059#undef GEN_INT_ARITH_ADD_CONST
10060#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
10061GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
10062#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
10063 add_ca, compute_ca, compute_ov) \
10064GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
10065GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
10066GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
10067GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
10068GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
10069GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
10070GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
10071GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
10072GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
10073GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
10074GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
10075
10076#undef GEN_INT_ARITH_DIVW
10077#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
10078GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
10079GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
10080GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
10081GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
10082GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
a98eb9e9
TM
10083GEN_HANDLER_E(divwe, 0x1F, 0x0B, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
10084GEN_HANDLER_E(divweo, 0x1F, 0x0B, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6a4fda33
TM
10085GEN_HANDLER_E(divweu, 0x1F, 0x0B, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
10086GEN_HANDLER_E(divweuo, 0x1F, 0x0B, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
5c55ff99
BS
10087
10088#if defined(TARGET_PPC64)
10089#undef GEN_INT_ARITH_DIVD
10090#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
10091GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
10092GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
10093GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
10094GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
10095GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
10096
98d1eb27
TM
10097GEN_HANDLER_E(divdeu, 0x1F, 0x09, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
10098GEN_HANDLER_E(divdeuo, 0x1F, 0x09, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
e44259b6
TM
10099GEN_HANDLER_E(divde, 0x1F, 0x09, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
10100GEN_HANDLER_E(divdeo, 0x1F, 0x09, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
98d1eb27 10101
5c55ff99
BS
10102#undef GEN_INT_ARITH_MUL_HELPER
10103#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
10104GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
10105GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
10106GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
10107GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
10108#endif
10109
10110#undef GEN_INT_ARITH_SUBF
10111#undef GEN_INT_ARITH_SUBF_CONST
10112#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
10113GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
10114#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
10115 add_ca, compute_ca, compute_ov) \
10116GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
10117GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
10118GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
10119GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
10120GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
10121GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
10122GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
10123GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
10124GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
10125GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
10126GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
10127
10128#undef GEN_LOGICAL1
10129#undef GEN_LOGICAL2
10130#define GEN_LOGICAL2(name, tcg_op, opc, type) \
10131GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
10132#define GEN_LOGICAL1(name, tcg_op, opc, type) \
10133GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
10134GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
10135GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
10136GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
10137GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
10138GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
10139GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
10140GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
10141GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
10142#if defined(TARGET_PPC64)
10143GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
10144#endif
10145
10146#if defined(TARGET_PPC64)
10147#undef GEN_PPC64_R2
10148#undef GEN_PPC64_R4
10149#define GEN_PPC64_R2(name, opc1, opc2) \
10150GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
10151GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
10152 PPC_64B)
10153#define GEN_PPC64_R4(name, opc1, opc2) \
10154GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
10155GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000, \
10156 PPC_64B), \
10157GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
10158 PPC_64B), \
10159GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000, \
10160 PPC_64B)
10161GEN_PPC64_R4(rldicl, 0x1E, 0x00),
10162GEN_PPC64_R4(rldicr, 0x1E, 0x02),
10163GEN_PPC64_R4(rldic, 0x1E, 0x04),
10164GEN_PPC64_R2(rldcl, 0x1E, 0x08),
10165GEN_PPC64_R2(rldcr, 0x1E, 0x09),
10166GEN_PPC64_R4(rldimi, 0x1E, 0x06),
10167#endif
10168
10169#undef _GEN_FLOAT_ACB
10170#undef GEN_FLOAT_ACB
10171#undef _GEN_FLOAT_AB
10172#undef GEN_FLOAT_AB
10173#undef _GEN_FLOAT_AC
10174#undef GEN_FLOAT_AC
10175#undef GEN_FLOAT_B
10176#undef GEN_FLOAT_BS
10177#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
10178GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)
10179#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
10180_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type), \
10181_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type)
10182#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
10183GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
10184#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
10185_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
10186_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
10187#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
10188GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
10189#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
10190_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
10191_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
10192#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
10193GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)
10194#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
10195GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)
10196
10197GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT),
10198GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT),
10199GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT),
10200GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT),
10201GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES),
10202GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE),
10203_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL),
10204GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT),
10205GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT),
10206GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT),
10207GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT),
10208GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT),
da29cb7b 10209GEN_HANDLER_E(ftdiv, 0x3F, 0x00, 0x04, 1, PPC_NONE, PPC2_FP_TST_ISA206),
6d41d146 10210GEN_HANDLER_E(ftsqrt, 0x3F, 0x00, 0x05, 1, PPC_NONE, PPC2_FP_TST_ISA206),
5c55ff99 10211GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT),
fab7fe42 10212GEN_HANDLER_E(fctiwu, 0x3F, 0x0E, 0x04, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
5c55ff99 10213GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT),
fab7fe42 10214GEN_HANDLER_E(fctiwuz, 0x3F, 0x0F, 0x04, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
5c55ff99 10215GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT),
4171853c 10216GEN_HANDLER_E(fcfid, 0x3F, 0x0E, 0x1A, 0x001F0000, PPC_NONE, PPC2_FP_CVT_S64),
28288b48
TM
10217GEN_HANDLER_E(fcfids, 0x3B, 0x0E, 0x1A, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
10218GEN_HANDLER_E(fcfidu, 0x3F, 0x0E, 0x1E, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
10219GEN_HANDLER_E(fcfidus, 0x3B, 0x0E, 0x1E, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
4171853c 10220GEN_HANDLER_E(fctid, 0x3F, 0x0E, 0x19, 0x001F0000, PPC_NONE, PPC2_FP_CVT_S64),
fab7fe42 10221GEN_HANDLER_E(fctidu, 0x3F, 0x0E, 0x1D, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
4171853c 10222GEN_HANDLER_E(fctidz, 0x3F, 0x0F, 0x19, 0x001F0000, PPC_NONE, PPC2_FP_CVT_S64),
fab7fe42 10223GEN_HANDLER_E(fctiduz, 0x3F, 0x0F, 0x1D, 0, PPC_NONE, PPC2_FP_CVT_ISA206),
5c55ff99
BS
10224GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT),
10225GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT),
10226GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT),
10227GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT),
5c55ff99
BS
10228
10229#undef GEN_LD
10230#undef GEN_LDU
10231#undef GEN_LDUX
cd6e9320 10232#undef GEN_LDX_E
5c55ff99
BS
10233#undef GEN_LDS
10234#define GEN_LD(name, ldop, opc, type) \
10235GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
10236#define GEN_LDU(name, ldop, opc, type) \
10237GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
10238#define GEN_LDUX(name, ldop, opc2, opc3, type) \
10239GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
cd6e9320
TH
10240#define GEN_LDX_E(name, ldop, opc2, opc3, type, type2) \
10241GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
5c55ff99
BS
10242#define GEN_LDS(name, ldop, op, type) \
10243GEN_LD(name, ldop, op | 0x20, type) \
10244GEN_LDU(name, ldop, op | 0x21, type) \
10245GEN_LDUX(name, ldop, 0x17, op | 0x01, type) \
10246GEN_LDX(name, ldop, 0x17, op | 0x00, type)
10247
10248GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER)
10249GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER)
10250GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER)
10251GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER)
10252#if defined(TARGET_PPC64)
10253GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B)
10254GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B)
10255GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B)
10256GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B)
cd6e9320 10257GEN_LDX_E(ldbr, ld64ur, 0x14, 0x10, PPC_NONE, PPC2_DBRX)
5c55ff99
BS
10258#endif
10259GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
10260GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
10261
10262#undef GEN_ST
10263#undef GEN_STU
10264#undef GEN_STUX
cd6e9320 10265#undef GEN_STX_E
5c55ff99
BS
10266#undef GEN_STS
10267#define GEN_ST(name, stop, opc, type) \
10268GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
10269#define GEN_STU(name, stop, opc, type) \
10270GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type),
10271#define GEN_STUX(name, stop, opc2, opc3, type) \
10272GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
cd6e9320
TH
10273#define GEN_STX_E(name, stop, opc2, opc3, type, type2) \
10274GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
5c55ff99
BS
10275#define GEN_STS(name, stop, op, type) \
10276GEN_ST(name, stop, op | 0x20, type) \
10277GEN_STU(name, stop, op | 0x21, type) \
10278GEN_STUX(name, stop, 0x17, op | 0x01, type) \
10279GEN_STX(name, stop, 0x17, op | 0x00, type)
10280
10281GEN_STS(stb, st8, 0x06, PPC_INTEGER)
10282GEN_STS(sth, st16, 0x0C, PPC_INTEGER)
10283GEN_STS(stw, st32, 0x04, PPC_INTEGER)
10284#if defined(TARGET_PPC64)
10285GEN_STUX(std, st64, 0x15, 0x05, PPC_64B)
10286GEN_STX(std, st64, 0x15, 0x04, PPC_64B)
cd6e9320 10287GEN_STX_E(stdbr, st64r, 0x14, 0x14, PPC_NONE, PPC2_DBRX)
5c55ff99
BS
10288#endif
10289GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
10290GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
10291
10292#undef GEN_LDF
10293#undef GEN_LDUF
10294#undef GEN_LDUXF
10295#undef GEN_LDXF
10296#undef GEN_LDFS
10297#define GEN_LDF(name, ldop, opc, type) \
10298GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
10299#define GEN_LDUF(name, ldop, opc, type) \
10300GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
10301#define GEN_LDUXF(name, ldop, opc, type) \
10302GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
10303#define GEN_LDXF(name, ldop, opc2, opc3, type) \
10304GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
10305#define GEN_LDFS(name, ldop, op, type) \
10306GEN_LDF(name, ldop, op | 0x20, type) \
10307GEN_LDUF(name, ldop, op | 0x21, type) \
10308GEN_LDUXF(name, ldop, op | 0x01, type) \
10309GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
10310
10311GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT)
10312GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT)
199f830d 10313GEN_HANDLER_E(lfiwax, 0x1f, 0x17, 0x1a, 0x00000001, PPC_NONE, PPC2_ISA205),
66c3e328 10314GEN_HANDLER_E(lfiwzx, 0x1f, 0x17, 0x1b, 0x1, PPC_NONE, PPC2_FP_CVT_ISA206),
05050ee8
AJ
10315GEN_HANDLER_E(lfdp, 0x39, 0xFF, 0xFF, 0x00200003, PPC_NONE, PPC2_ISA205),
10316GEN_HANDLER_E(lfdpx, 0x1F, 0x17, 0x18, 0x00200001, PPC_NONE, PPC2_ISA205),
5c55ff99
BS
10317
10318#undef GEN_STF
10319#undef GEN_STUF
10320#undef GEN_STUXF
10321#undef GEN_STXF
10322#undef GEN_STFS
10323#define GEN_STF(name, stop, opc, type) \
10324GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
10325#define GEN_STUF(name, stop, opc, type) \
10326GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
10327#define GEN_STUXF(name, stop, opc, type) \
10328GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
10329#define GEN_STXF(name, stop, opc2, opc3, type) \
10330GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
10331#define GEN_STFS(name, stop, op, type) \
10332GEN_STF(name, stop, op | 0x20, type) \
10333GEN_STUF(name, stop, op | 0x21, type) \
10334GEN_STUXF(name, stop, op | 0x01, type) \
10335GEN_STXF(name, stop, 0x17, op | 0x00, type)
10336
10337GEN_STFS(stfd, st64, 0x16, PPC_FLOAT)
10338GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT)
10339GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX)
44bc0c4d
AJ
10340GEN_HANDLER_E(stfdp, 0x3D, 0xFF, 0xFF, 0x00200003, PPC_NONE, PPC2_ISA205),
10341GEN_HANDLER_E(stfdpx, 0x1F, 0x17, 0x1C, 0x00200001, PPC_NONE, PPC2_ISA205),
5c55ff99
BS
10342
10343#undef GEN_CRLOGIC
10344#define GEN_CRLOGIC(name, tcg_op, opc) \
10345GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
10346GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
10347GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
10348GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
10349GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
10350GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
10351GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
10352GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
10353GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
10354
10355#undef GEN_MAC_HANDLER
10356#define GEN_MAC_HANDLER(name, opc2, opc3) \
10357GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
10358GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
10359GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
10360GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
10361GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
10362GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
10363GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
10364GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
10365GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
10366GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
10367GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
10368GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
10369GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
10370GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
10371GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
10372GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
10373GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
10374GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
10375GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
10376GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
10377GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
10378GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
10379GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
10380GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
10381GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
10382GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
10383GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
10384GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
10385GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
10386GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
10387GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
10388GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
10389GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
10390GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
10391GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
10392GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
10393GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
10394GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
10395GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
10396GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
10397GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
10398GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
10399GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
10400
10401#undef GEN_VR_LDX
10402#undef GEN_VR_STX
10403#undef GEN_VR_LVE
10404#undef GEN_VR_STVE
10405#define GEN_VR_LDX(name, opc2, opc3) \
10406GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
10407#define GEN_VR_STX(name, opc2, opc3) \
10408GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
10409#define GEN_VR_LVE(name, opc2, opc3) \
10410 GEN_HANDLER(lve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
10411#define GEN_VR_STVE(name, opc2, opc3) \
10412 GEN_HANDLER(stve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
10413GEN_VR_LDX(lvx, 0x07, 0x03),
10414GEN_VR_LDX(lvxl, 0x07, 0x0B),
10415GEN_VR_LVE(bx, 0x07, 0x00),
10416GEN_VR_LVE(hx, 0x07, 0x01),
10417GEN_VR_LVE(wx, 0x07, 0x02),
10418GEN_VR_STX(svx, 0x07, 0x07),
10419GEN_VR_STX(svxl, 0x07, 0x0F),
10420GEN_VR_STVE(bx, 0x07, 0x04),
10421GEN_VR_STVE(hx, 0x07, 0x05),
10422GEN_VR_STVE(wx, 0x07, 0x06),
10423
10424#undef GEN_VX_LOGICAL
10425#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
10426GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
111c5f54
TM
10427
10428#undef GEN_VX_LOGICAL_207
10429#define GEN_VX_LOGICAL_207(name, tcg_op, opc2, opc3) \
10430GEN_HANDLER_E(name, 0x04, opc2, opc3, 0x00000000, PPC_NONE, PPC2_ALTIVEC_207)
10431
5c55ff99
BS
10432GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16),
10433GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17),
10434GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18),
10435GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19),
10436GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20),
111c5f54
TM
10437GEN_VX_LOGICAL_207(veqv, tcg_gen_eqv_i64, 2, 26),
10438GEN_VX_LOGICAL_207(vnand, tcg_gen_nand_i64, 2, 22),
10439GEN_VX_LOGICAL_207(vorc, tcg_gen_orc_i64, 2, 21),
5c55ff99
BS
10440
10441#undef GEN_VXFORM
10442#define GEN_VXFORM(name, opc2, opc3) \
10443GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
50f5fc0c
TM
10444
10445#undef GEN_VXFORM_207
10446#define GEN_VXFORM_207(name, opc2, opc3) \
10447GEN_HANDLER_E(name, 0x04, opc2, opc3, 0x00000000, PPC_NONE, PPC2_ALTIVEC_207)
10448
5dffff5a
TM
10449#undef GEN_VXFORM_DUAL
10450#define GEN_VXFORM_DUAL(name0, name1, opc2, opc3, type0, type1) \
10451GEN_HANDLER_E(name0##_##name1, 0x4, opc2, opc3, 0x00000000, type0, type1)
10452
a737d3eb
TM
10453#undef GEN_VXRFORM_DUAL
10454#define GEN_VXRFORM_DUAL(name0, name1, opc2, opc3, tp0, tp1) \
10455GEN_HANDLER_E(name0##_##name1, 0x4, opc2, opc3, 0x00000000, tp0, tp1), \
10456GEN_HANDLER_E(name0##_##name1, 0x4, opc2, (opc3 | 0x10), 0x00000000, tp0, tp1),
10457
5c55ff99
BS
10458GEN_VXFORM(vaddubm, 0, 0),
10459GEN_VXFORM(vadduhm, 0, 1),
10460GEN_VXFORM(vadduwm, 0, 2),
56eabc75 10461GEN_VXFORM_207(vaddudm, 0, 3),
e8f7b27b
TM
10462GEN_VXFORM_DUAL(vsububm, bcdadd, 0, 16, PPC_ALTIVEC, PPC_NONE),
10463GEN_VXFORM_DUAL(vsubuhm, bcdsub, 0, 17, PPC_ALTIVEC, PPC_NONE),
5c55ff99 10464GEN_VXFORM(vsubuwm, 0, 18),
56eabc75 10465GEN_VXFORM_207(vsubudm, 0, 19),
5c55ff99
BS
10466GEN_VXFORM(vmaxub, 1, 0),
10467GEN_VXFORM(vmaxuh, 1, 1),
10468GEN_VXFORM(vmaxuw, 1, 2),
8203e31b 10469GEN_VXFORM_207(vmaxud, 1, 3),
5c55ff99
BS
10470GEN_VXFORM(vmaxsb, 1, 4),
10471GEN_VXFORM(vmaxsh, 1, 5),
10472GEN_VXFORM(vmaxsw, 1, 6),
8203e31b 10473GEN_VXFORM_207(vmaxsd, 1, 7),
5c55ff99
BS
10474GEN_VXFORM(vminub, 1, 8),
10475GEN_VXFORM(vminuh, 1, 9),
10476GEN_VXFORM(vminuw, 1, 10),
8203e31b 10477GEN_VXFORM_207(vminud, 1, 11),
5c55ff99
BS
10478GEN_VXFORM(vminsb, 1, 12),
10479GEN_VXFORM(vminsh, 1, 13),
10480GEN_VXFORM(vminsw, 1, 14),
8203e31b 10481GEN_VXFORM_207(vminsd, 1, 15),
5c55ff99
BS
10482GEN_VXFORM(vavgub, 1, 16),
10483GEN_VXFORM(vavguh, 1, 17),
10484GEN_VXFORM(vavguw, 1, 18),
10485GEN_VXFORM(vavgsb, 1, 20),
10486GEN_VXFORM(vavgsh, 1, 21),
10487GEN_VXFORM(vavgsw, 1, 22),
10488GEN_VXFORM(vmrghb, 6, 0),
10489GEN_VXFORM(vmrghh, 6, 1),
10490GEN_VXFORM(vmrghw, 6, 2),
10491GEN_VXFORM(vmrglb, 6, 4),
10492GEN_VXFORM(vmrglh, 6, 5),
10493GEN_VXFORM(vmrglw, 6, 6),
e0ffe77f
TM
10494GEN_VXFORM_207(vmrgew, 6, 30),
10495GEN_VXFORM_207(vmrgow, 6, 26),
5c55ff99
BS
10496GEN_VXFORM(vmuloub, 4, 0),
10497GEN_VXFORM(vmulouh, 4, 1),
953f0f58 10498GEN_VXFORM_DUAL(vmulouw, vmuluwm, 4, 2, PPC_ALTIVEC, PPC_NONE),
5c55ff99
BS
10499GEN_VXFORM(vmulosb, 4, 4),
10500GEN_VXFORM(vmulosh, 4, 5),
63be0936 10501GEN_VXFORM_207(vmulosw, 4, 6),
5c55ff99
BS
10502GEN_VXFORM(vmuleub, 4, 8),
10503GEN_VXFORM(vmuleuh, 4, 9),
63be0936 10504GEN_VXFORM_207(vmuleuw, 4, 10),
5c55ff99
BS
10505GEN_VXFORM(vmulesb, 4, 12),
10506GEN_VXFORM(vmulesh, 4, 13),
63be0936 10507GEN_VXFORM_207(vmulesw, 4, 14),
5c55ff99
BS
10508GEN_VXFORM(vslb, 2, 4),
10509GEN_VXFORM(vslh, 2, 5),
10510GEN_VXFORM(vslw, 2, 6),
2fdf78e6 10511GEN_VXFORM_207(vsld, 2, 23),
5c55ff99
BS
10512GEN_VXFORM(vsrb, 2, 8),
10513GEN_VXFORM(vsrh, 2, 9),
10514GEN_VXFORM(vsrw, 2, 10),
2fdf78e6 10515GEN_VXFORM_207(vsrd, 2, 27),
5c55ff99
BS
10516GEN_VXFORM(vsrab, 2, 12),
10517GEN_VXFORM(vsrah, 2, 13),
10518GEN_VXFORM(vsraw, 2, 14),
2fdf78e6 10519GEN_VXFORM_207(vsrad, 2, 15),
5c55ff99
BS
10520GEN_VXFORM(vslo, 6, 16),
10521GEN_VXFORM(vsro, 6, 17),
10522GEN_VXFORM(vaddcuw, 0, 6),
10523GEN_VXFORM(vsubcuw, 0, 22),
10524GEN_VXFORM(vaddubs, 0, 8),
10525GEN_VXFORM(vadduhs, 0, 9),
10526GEN_VXFORM(vadduws, 0, 10),
10527GEN_VXFORM(vaddsbs, 0, 12),
10528GEN_VXFORM(vaddshs, 0, 13),
10529GEN_VXFORM(vaddsws, 0, 14),
e8f7b27b
TM
10530GEN_VXFORM_DUAL(vsububs, bcdadd, 0, 24, PPC_ALTIVEC, PPC_NONE),
10531GEN_VXFORM_DUAL(vsubuhs, bcdsub, 0, 25, PPC_ALTIVEC, PPC_NONE),
5c55ff99
BS
10532GEN_VXFORM(vsubuws, 0, 26),
10533GEN_VXFORM(vsubsbs, 0, 28),
10534GEN_VXFORM(vsubshs, 0, 29),
10535GEN_VXFORM(vsubsws, 0, 30),
b41da4eb
TM
10536GEN_VXFORM_207(vadduqm, 0, 4),
10537GEN_VXFORM_207(vaddcuq, 0, 5),
10538GEN_VXFORM_DUAL(vaddeuqm, vaddecuq, 30, 0xFF, PPC_NONE, PPC2_ALTIVEC_207),
10539GEN_VXFORM_207(vsubuqm, 0, 20),
10540GEN_VXFORM_207(vsubcuq, 0, 21),
10541GEN_VXFORM_DUAL(vsubeuqm, vsubecuq, 31, 0xFF, PPC_NONE, PPC2_ALTIVEC_207),
5c55ff99
BS
10542GEN_VXFORM(vrlb, 2, 0),
10543GEN_VXFORM(vrlh, 2, 1),
10544GEN_VXFORM(vrlw, 2, 2),
2fdf78e6 10545GEN_VXFORM_207(vrld, 2, 3),
5c55ff99
BS
10546GEN_VXFORM(vsl, 2, 7),
10547GEN_VXFORM(vsr, 2, 11),
10548GEN_VXFORM(vpkuhum, 7, 0),
10549GEN_VXFORM(vpkuwum, 7, 1),
024215b2 10550GEN_VXFORM_207(vpkudum, 7, 17),
5c55ff99
BS
10551GEN_VXFORM(vpkuhus, 7, 2),
10552GEN_VXFORM(vpkuwus, 7, 3),
024215b2 10553GEN_VXFORM_207(vpkudus, 7, 19),
5c55ff99
BS
10554GEN_VXFORM(vpkshus, 7, 4),
10555GEN_VXFORM(vpkswus, 7, 5),
024215b2 10556GEN_VXFORM_207(vpksdus, 7, 21),
5c55ff99
BS
10557GEN_VXFORM(vpkshss, 7, 6),
10558GEN_VXFORM(vpkswss, 7, 7),
024215b2 10559GEN_VXFORM_207(vpksdss, 7, 23),
5c55ff99
BS
10560GEN_VXFORM(vpkpx, 7, 12),
10561GEN_VXFORM(vsum4ubs, 4, 24),
10562GEN_VXFORM(vsum4sbs, 4, 28),
10563GEN_VXFORM(vsum4shs, 4, 25),
10564GEN_VXFORM(vsum2sws, 4, 26),
10565GEN_VXFORM(vsumsws, 4, 30),
10566GEN_VXFORM(vaddfp, 5, 0),
10567GEN_VXFORM(vsubfp, 5, 1),
10568GEN_VXFORM(vmaxfp, 5, 16),
10569GEN_VXFORM(vminfp, 5, 17),
10570
10571#undef GEN_VXRFORM1
10572#undef GEN_VXRFORM
10573#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
10574 GEN_HANDLER2(name, str, 0x4, opc2, opc3, 0x00000000, PPC_ALTIVEC),
10575#define GEN_VXRFORM(name, opc2, opc3) \
10576 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
10577 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
10578GEN_VXRFORM(vcmpequb, 3, 0)
10579GEN_VXRFORM(vcmpequh, 3, 1)
10580GEN_VXRFORM(vcmpequw, 3, 2)
10581GEN_VXRFORM(vcmpgtsb, 3, 12)
10582GEN_VXRFORM(vcmpgtsh, 3, 13)
10583GEN_VXRFORM(vcmpgtsw, 3, 14)
10584GEN_VXRFORM(vcmpgtub, 3, 8)
10585GEN_VXRFORM(vcmpgtuh, 3, 9)
10586GEN_VXRFORM(vcmpgtuw, 3, 10)
6f3dab41 10587GEN_VXRFORM_DUAL(vcmpeqfp, vcmpequd, 3, 3, PPC_ALTIVEC, PPC_NONE)
5c55ff99 10588GEN_VXRFORM(vcmpgefp, 3, 7)
6f3dab41
TM
10589GEN_VXRFORM_DUAL(vcmpgtfp, vcmpgtud, 3, 11, PPC_ALTIVEC, PPC_NONE)
10590GEN_VXRFORM_DUAL(vcmpbfp, vcmpgtsd, 3, 15, PPC_ALTIVEC, PPC_NONE)
5c55ff99
BS
10591
10592#undef GEN_VXFORM_SIMM
10593#define GEN_VXFORM_SIMM(name, opc2, opc3) \
10594 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
10595GEN_VXFORM_SIMM(vspltisb, 6, 12),
10596GEN_VXFORM_SIMM(vspltish, 6, 13),
10597GEN_VXFORM_SIMM(vspltisw, 6, 14),
10598
10599#undef GEN_VXFORM_NOA
10600#define GEN_VXFORM_NOA(name, opc2, opc3) \
10601 GEN_HANDLER(name, 0x04, opc2, opc3, 0x001f0000, PPC_ALTIVEC)
10602GEN_VXFORM_NOA(vupkhsb, 7, 8),
10603GEN_VXFORM_NOA(vupkhsh, 7, 9),
4430e076 10604GEN_VXFORM_207(vupkhsw, 7, 25),
5c55ff99
BS
10605GEN_VXFORM_NOA(vupklsb, 7, 10),
10606GEN_VXFORM_NOA(vupklsh, 7, 11),
4430e076 10607GEN_VXFORM_207(vupklsw, 7, 27),
5c55ff99
BS
10608GEN_VXFORM_NOA(vupkhpx, 7, 13),
10609GEN_VXFORM_NOA(vupklpx, 7, 15),
10610GEN_VXFORM_NOA(vrefp, 5, 4),
10611GEN_VXFORM_NOA(vrsqrtefp, 5, 5),
0bffbc6c 10612GEN_VXFORM_NOA(vexptefp, 5, 6),
5c55ff99 10613GEN_VXFORM_NOA(vlogefp, 5, 7),
abe60a43
TM
10614GEN_VXFORM_NOA(vrfim, 5, 11),
10615GEN_VXFORM_NOA(vrfin, 5, 8),
5c55ff99 10616GEN_VXFORM_NOA(vrfip, 5, 10),
abe60a43 10617GEN_VXFORM_NOA(vrfiz, 5, 9),
5c55ff99
BS
10618
10619#undef GEN_VXFORM_UIMM
10620#define GEN_VXFORM_UIMM(name, opc2, opc3) \
10621 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
10622GEN_VXFORM_UIMM(vspltb, 6, 8),
10623GEN_VXFORM_UIMM(vsplth, 6, 9),
10624GEN_VXFORM_UIMM(vspltw, 6, 10),
10625GEN_VXFORM_UIMM(vcfux, 5, 12),
10626GEN_VXFORM_UIMM(vcfsx, 5, 13),
10627GEN_VXFORM_UIMM(vctuxs, 5, 14),
10628GEN_VXFORM_UIMM(vctsxs, 5, 15),
10629
10630#undef GEN_VAFORM_PAIRED
10631#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
10632 GEN_HANDLER(name0##_##name1, 0x04, opc2, 0xFF, 0x00000000, PPC_ALTIVEC)
10633GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16),
10634GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18),
10635GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19),
10636GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20),
10637GEN_VAFORM_PAIRED(vsel, vperm, 21),
10638GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23),
10639
e13500b3
TM
10640GEN_VXFORM_DUAL(vclzb, vpopcntb, 1, 28, PPC_NONE, PPC2_ALTIVEC_207),
10641GEN_VXFORM_DUAL(vclzh, vpopcnth, 1, 29, PPC_NONE, PPC2_ALTIVEC_207),
10642GEN_VXFORM_DUAL(vclzw, vpopcntw, 1, 30, PPC_NONE, PPC2_ALTIVEC_207),
10643GEN_VXFORM_DUAL(vclzd, vpopcntd, 1, 31, PPC_NONE, PPC2_ALTIVEC_207),
10644
4d82038e 10645GEN_VXFORM_207(vbpermq, 6, 21),
f1064f61 10646GEN_VXFORM_207(vgbbd, 6, 20),
b8476fc7
TM
10647GEN_VXFORM_207(vpmsumb, 4, 16),
10648GEN_VXFORM_207(vpmsumh, 4, 17),
10649GEN_VXFORM_207(vpmsumw, 4, 18),
10650GEN_VXFORM_207(vpmsumd, 4, 19),
f293f04a 10651
557d52fa
TM
10652GEN_VXFORM_207(vsbox, 4, 23),
10653
10654GEN_VXFORM_DUAL(vcipher, vcipherlast, 4, 20, PPC_NONE, PPC2_ALTIVEC_207),
10655GEN_VXFORM_DUAL(vncipher, vncipherlast, 4, 21, PPC_NONE, PPC2_ALTIVEC_207),
10656
57354f8f
TM
10657GEN_VXFORM_207(vshasigmaw, 1, 26),
10658GEN_VXFORM_207(vshasigmad, 1, 27),
10659
ac174549
TM
10660GEN_VXFORM_DUAL(vsldoi, vpermxor, 22, 0xFF, PPC_ALTIVEC, PPC_NONE),
10661
fa1832d7 10662GEN_HANDLER_E(lxsdx, 0x1F, 0x0C, 0x12, 0, PPC_NONE, PPC2_VSX),
cac7f0ba
TM
10663GEN_HANDLER_E(lxsiwax, 0x1F, 0x0C, 0x02, 0, PPC_NONE, PPC2_VSX207),
10664GEN_HANDLER_E(lxsiwzx, 0x1F, 0x0C, 0x00, 0, PPC_NONE, PPC2_VSX207),
10665GEN_HANDLER_E(lxsspx, 0x1F, 0x0C, 0x10, 0, PPC_NONE, PPC2_VSX207),
304af367 10666GEN_HANDLER_E(lxvd2x, 0x1F, 0x0C, 0x1A, 0, PPC_NONE, PPC2_VSX),
ca03b467 10667GEN_HANDLER_E(lxvdsx, 0x1F, 0x0C, 0x0A, 0, PPC_NONE, PPC2_VSX),
897e61d1 10668GEN_HANDLER_E(lxvw4x, 0x1F, 0x0C, 0x18, 0, PPC_NONE, PPC2_VSX),
304af367 10669
9231ba9e 10670GEN_HANDLER_E(stxsdx, 0x1F, 0xC, 0x16, 0, PPC_NONE, PPC2_VSX),
e16a626b
TM
10671GEN_HANDLER_E(stxsiwx, 0x1F, 0xC, 0x04, 0, PPC_NONE, PPC2_VSX207),
10672GEN_HANDLER_E(stxsspx, 0x1F, 0xC, 0x14, 0, PPC_NONE, PPC2_VSX207),
fbed2478 10673GEN_HANDLER_E(stxvd2x, 0x1F, 0xC, 0x1E, 0, PPC_NONE, PPC2_VSX),
86e61ce3 10674GEN_HANDLER_E(stxvw4x, 0x1F, 0xC, 0x1C, 0, PPC_NONE, PPC2_VSX),
fbed2478 10675
f5c0f7f9
TM
10676GEN_HANDLER_E(mfvsrwz, 0x1F, 0x13, 0x03, 0x0000F800, PPC_NONE, PPC2_VSX207),
10677GEN_HANDLER_E(mtvsrwa, 0x1F, 0x13, 0x06, 0x0000F800, PPC_NONE, PPC2_VSX207),
10678GEN_HANDLER_E(mtvsrwz, 0x1F, 0x13, 0x07, 0x0000F800, PPC_NONE, PPC2_VSX207),
10679#if defined(TARGET_PPC64)
10680GEN_HANDLER_E(mfvsrd, 0x1F, 0x13, 0x01, 0x0000F800, PPC_NONE, PPC2_VSX207),
10681GEN_HANDLER_E(mtvsrd, 0x1F, 0x13, 0x05, 0x0000F800, PPC_NONE, PPC2_VSX207),
10682#endif
10683
df020ce0
TM
10684#undef GEN_XX2FORM
10685#define GEN_XX2FORM(name, opc2, opc3, fl2) \
10686GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0, opc3, 0, PPC_NONE, fl2), \
10687GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 1, opc3, 0, PPC_NONE, fl2)
10688
10689#undef GEN_XX3FORM
10690#define GEN_XX3FORM(name, opc2, opc3, fl2) \
10691GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0, opc3, 0, PPC_NONE, fl2), \
10692GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 1, opc3, 0, PPC_NONE, fl2), \
10693GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 2, opc3, 0, PPC_NONE, fl2), \
10694GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 3, opc3, 0, PPC_NONE, fl2)
10695
8f60f8e2
AJ
10696#undef GEN_XX2IFORM
10697#define GEN_XX2IFORM(name, opc2, opc3, fl2) \
10698GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0, opc3, 1, PPC_NONE, fl2), \
10699GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 1, opc3, 1, PPC_NONE, fl2), \
10700GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 2, opc3, 1, PPC_NONE, fl2), \
10701GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 3, opc3, 1, PPC_NONE, fl2)
10702
354a6dec
TM
10703#undef GEN_XX3_RC_FORM
10704#define GEN_XX3_RC_FORM(name, opc2, opc3, fl2) \
10705GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x00, opc3 | 0x00, 0, PPC_NONE, fl2), \
10706GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x01, opc3 | 0x00, 0, PPC_NONE, fl2), \
10707GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x02, opc3 | 0x00, 0, PPC_NONE, fl2), \
10708GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x03, opc3 | 0x00, 0, PPC_NONE, fl2), \
10709GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x00, opc3 | 0x10, 0, PPC_NONE, fl2), \
10710GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x01, opc3 | 0x10, 0, PPC_NONE, fl2), \
10711GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x02, opc3 | 0x10, 0, PPC_NONE, fl2), \
10712GEN_HANDLER2_E(name, #name, 0x3C, opc2 | 0x03, opc3 | 0x10, 0, PPC_NONE, fl2)
10713
cd73f2c9
TM
10714#undef GEN_XX3FORM_DM
10715#define GEN_XX3FORM_DM(name, opc2, opc3) \
10716GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x00, opc3|0x00, 0, PPC_NONE, PPC2_VSX),\
10717GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x01, opc3|0x00, 0, PPC_NONE, PPC2_VSX),\
10718GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x02, opc3|0x00, 0, PPC_NONE, PPC2_VSX),\
10719GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x03, opc3|0x00, 0, PPC_NONE, PPC2_VSX),\
10720GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x00, opc3|0x04, 0, PPC_NONE, PPC2_VSX),\
10721GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x01, opc3|0x04, 0, PPC_NONE, PPC2_VSX),\
10722GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x02, opc3|0x04, 0, PPC_NONE, PPC2_VSX),\
10723GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x03, opc3|0x04, 0, PPC_NONE, PPC2_VSX),\
10724GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x00, opc3|0x08, 0, PPC_NONE, PPC2_VSX),\
10725GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x01, opc3|0x08, 0, PPC_NONE, PPC2_VSX),\
10726GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x02, opc3|0x08, 0, PPC_NONE, PPC2_VSX),\
10727GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x03, opc3|0x08, 0, PPC_NONE, PPC2_VSX),\
10728GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x00, opc3|0x0C, 0, PPC_NONE, PPC2_VSX),\
10729GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x01, opc3|0x0C, 0, PPC_NONE, PPC2_VSX),\
10730GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x02, opc3|0x0C, 0, PPC_NONE, PPC2_VSX),\
10731GEN_HANDLER2_E(name, #name, 0x3C, opc2|0x03, opc3|0x0C, 0, PPC_NONE, PPC2_VSX)
10732
df020ce0
TM
10733GEN_XX2FORM(xsabsdp, 0x12, 0x15, PPC2_VSX),
10734GEN_XX2FORM(xsnabsdp, 0x12, 0x16, PPC2_VSX),
10735GEN_XX2FORM(xsnegdp, 0x12, 0x17, PPC2_VSX),
10736GEN_XX3FORM(xscpsgndp, 0x00, 0x16, PPC2_VSX),
10737
be574920
TM
10738GEN_XX2FORM(xvabsdp, 0x12, 0x1D, PPC2_VSX),
10739GEN_XX2FORM(xvnabsdp, 0x12, 0x1E, PPC2_VSX),
10740GEN_XX2FORM(xvnegdp, 0x12, 0x1F, PPC2_VSX),
10741GEN_XX3FORM(xvcpsgndp, 0x00, 0x1E, PPC2_VSX),
10742GEN_XX2FORM(xvabssp, 0x12, 0x19, PPC2_VSX),
10743GEN_XX2FORM(xvnabssp, 0x12, 0x1A, PPC2_VSX),
10744GEN_XX2FORM(xvnegsp, 0x12, 0x1B, PPC2_VSX),
10745GEN_XX3FORM(xvcpsgnsp, 0x00, 0x1A, PPC2_VSX),
79ca8a6a 10746
ee6e02c0
TM
10747GEN_XX3FORM(xsadddp, 0x00, 0x04, PPC2_VSX),
10748GEN_XX3FORM(xssubdp, 0x00, 0x05, PPC2_VSX),
5e591d88 10749GEN_XX3FORM(xsmuldp, 0x00, 0x06, PPC2_VSX),
4b98eeef 10750GEN_XX3FORM(xsdivdp, 0x00, 0x07, PPC2_VSX),
2009227f 10751GEN_XX2FORM(xsredp, 0x14, 0x05, PPC2_VSX),
d32404fe 10752GEN_XX2FORM(xssqrtdp, 0x16, 0x04, PPC2_VSX),
d3f9df8f 10753GEN_XX2FORM(xsrsqrtedp, 0x14, 0x04, PPC2_VSX),
bc80838f 10754GEN_XX3FORM(xstdivdp, 0x14, 0x07, PPC2_VSX),
5cb151ac 10755GEN_XX2FORM(xstsqrtdp, 0x14, 0x06, PPC2_VSX),
595c6eef
TM
10756GEN_XX3FORM(xsmaddadp, 0x04, 0x04, PPC2_VSX),
10757GEN_XX3FORM(xsmaddmdp, 0x04, 0x05, PPC2_VSX),
10758GEN_XX3FORM(xsmsubadp, 0x04, 0x06, PPC2_VSX),
10759GEN_XX3FORM(xsmsubmdp, 0x04, 0x07, PPC2_VSX),
10760GEN_XX3FORM(xsnmaddadp, 0x04, 0x14, PPC2_VSX),
10761GEN_XX3FORM(xsnmaddmdp, 0x04, 0x15, PPC2_VSX),
10762GEN_XX3FORM(xsnmsubadp, 0x04, 0x16, PPC2_VSX),
10763GEN_XX3FORM(xsnmsubmdp, 0x04, 0x17, PPC2_VSX),
8f60f8e2
AJ
10764GEN_XX2IFORM(xscmpodp, 0x0C, 0x05, PPC2_VSX),
10765GEN_XX2IFORM(xscmpudp, 0x0C, 0x04, PPC2_VSX),
959e9c9d
TM
10766GEN_XX3FORM(xsmaxdp, 0x00, 0x14, PPC2_VSX),
10767GEN_XX3FORM(xsmindp, 0x00, 0x15, PPC2_VSX),
ed8ac568 10768GEN_XX2FORM(xscvdpsp, 0x12, 0x10, PPC2_VSX),
7ee19fb9 10769GEN_XX2FORM(xscvdpspn, 0x16, 0x10, PPC2_VSX207),
ed8ac568 10770GEN_XX2FORM(xscvspdp, 0x12, 0x14, PPC2_VSX),
7ee19fb9 10771GEN_XX2FORM(xscvspdpn, 0x16, 0x14, PPC2_VSX207),
5177d2ca
TM
10772GEN_XX2FORM(xscvdpsxds, 0x10, 0x15, PPC2_VSX),
10773GEN_XX2FORM(xscvdpsxws, 0x10, 0x05, PPC2_VSX),
10774GEN_XX2FORM(xscvdpuxds, 0x10, 0x14, PPC2_VSX),
10775GEN_XX2FORM(xscvdpuxws, 0x10, 0x04, PPC2_VSX),
10776GEN_XX2FORM(xscvsxddp, 0x10, 0x17, PPC2_VSX),
10777GEN_XX2FORM(xscvuxddp, 0x10, 0x16, PPC2_VSX),
88e33d08
TM
10778GEN_XX2FORM(xsrdpi, 0x12, 0x04, PPC2_VSX),
10779GEN_XX2FORM(xsrdpic, 0x16, 0x06, PPC2_VSX),
10780GEN_XX2FORM(xsrdpim, 0x12, 0x07, PPC2_VSX),
10781GEN_XX2FORM(xsrdpip, 0x12, 0x06, PPC2_VSX),
10782GEN_XX2FORM(xsrdpiz, 0x12, 0x05, PPC2_VSX),
ee6e02c0 10783
3fd0aadf
TM
10784GEN_XX3FORM(xsaddsp, 0x00, 0x00, PPC2_VSX207),
10785GEN_XX3FORM(xssubsp, 0x00, 0x01, PPC2_VSX207),
ab9408a2 10786GEN_XX3FORM(xsmulsp, 0x00, 0x02, PPC2_VSX207),
b24d0b47 10787GEN_XX3FORM(xsdivsp, 0x00, 0x03, PPC2_VSX207),
2c0c52ae 10788GEN_XX2FORM(xsresp, 0x14, 0x01, PPC2_VSX207),
3d1140bf 10789GEN_XX2FORM(xsrsp, 0x12, 0x11, PPC2_VSX207),
cea4e574 10790GEN_XX2FORM(xssqrtsp, 0x16, 0x00, PPC2_VSX207),
968e76bc 10791GEN_XX2FORM(xsrsqrtesp, 0x14, 0x00, PPC2_VSX207),
f53f81e0
TM
10792GEN_XX3FORM(xsmaddasp, 0x04, 0x00, PPC2_VSX207),
10793GEN_XX3FORM(xsmaddmsp, 0x04, 0x01, PPC2_VSX207),
10794GEN_XX3FORM(xsmsubasp, 0x04, 0x02, PPC2_VSX207),
10795GEN_XX3FORM(xsmsubmsp, 0x04, 0x03, PPC2_VSX207),
10796GEN_XX3FORM(xsnmaddasp, 0x04, 0x10, PPC2_VSX207),
10797GEN_XX3FORM(xsnmaddmsp, 0x04, 0x11, PPC2_VSX207),
10798GEN_XX3FORM(xsnmsubasp, 0x04, 0x12, PPC2_VSX207),
10799GEN_XX3FORM(xsnmsubmsp, 0x04, 0x13, PPC2_VSX207),
74698350
TM
10800GEN_XX2FORM(xscvsxdsp, 0x10, 0x13, PPC2_VSX207),
10801GEN_XX2FORM(xscvuxdsp, 0x10, 0x12, PPC2_VSX207),
3fd0aadf 10802
ee6e02c0
TM
10803GEN_XX3FORM(xvadddp, 0x00, 0x0C, PPC2_VSX),
10804GEN_XX3FORM(xvsubdp, 0x00, 0x0D, PPC2_VSX),
5e591d88 10805GEN_XX3FORM(xvmuldp, 0x00, 0x0E, PPC2_VSX),
4b98eeef 10806GEN_XX3FORM(xvdivdp, 0x00, 0x0F, PPC2_VSX),
2009227f 10807GEN_XX2FORM(xvredp, 0x14, 0x0D, PPC2_VSX),
d32404fe 10808GEN_XX2FORM(xvsqrtdp, 0x16, 0x0C, PPC2_VSX),
d3f9df8f 10809GEN_XX2FORM(xvrsqrtedp, 0x14, 0x0C, PPC2_VSX),
bc80838f 10810GEN_XX3FORM(xvtdivdp, 0x14, 0x0F, PPC2_VSX),
5cb151ac 10811GEN_XX2FORM(xvtsqrtdp, 0x14, 0x0E, PPC2_VSX),
595c6eef
TM
10812GEN_XX3FORM(xvmaddadp, 0x04, 0x0C, PPC2_VSX),
10813GEN_XX3FORM(xvmaddmdp, 0x04, 0x0D, PPC2_VSX),
10814GEN_XX3FORM(xvmsubadp, 0x04, 0x0E, PPC2_VSX),
10815GEN_XX3FORM(xvmsubmdp, 0x04, 0x0F, PPC2_VSX),
10816GEN_XX3FORM(xvnmaddadp, 0x04, 0x1C, PPC2_VSX),
10817GEN_XX3FORM(xvnmaddmdp, 0x04, 0x1D, PPC2_VSX),
10818GEN_XX3FORM(xvnmsubadp, 0x04, 0x1E, PPC2_VSX),
10819GEN_XX3FORM(xvnmsubmdp, 0x04, 0x1F, PPC2_VSX),
959e9c9d
TM
10820GEN_XX3FORM(xvmaxdp, 0x00, 0x1C, PPC2_VSX),
10821GEN_XX3FORM(xvmindp, 0x00, 0x1D, PPC2_VSX),
354a6dec
TM
10822GEN_XX3_RC_FORM(xvcmpeqdp, 0x0C, 0x0C, PPC2_VSX),
10823GEN_XX3_RC_FORM(xvcmpgtdp, 0x0C, 0x0D, PPC2_VSX),
10824GEN_XX3_RC_FORM(xvcmpgedp, 0x0C, 0x0E, PPC2_VSX),
ed8ac568 10825GEN_XX2FORM(xvcvdpsp, 0x12, 0x18, PPC2_VSX),
5177d2ca
TM
10826GEN_XX2FORM(xvcvdpsxds, 0x10, 0x1D, PPC2_VSX),
10827GEN_XX2FORM(xvcvdpsxws, 0x10, 0x0D, PPC2_VSX),
10828GEN_XX2FORM(xvcvdpuxds, 0x10, 0x1C, PPC2_VSX),
10829GEN_XX2FORM(xvcvdpuxws, 0x10, 0x0C, PPC2_VSX),
10830GEN_XX2FORM(xvcvsxddp, 0x10, 0x1F, PPC2_VSX),
10831GEN_XX2FORM(xvcvuxddp, 0x10, 0x1E, PPC2_VSX),
10832GEN_XX2FORM(xvcvsxwdp, 0x10, 0x0F, PPC2_VSX),
10833GEN_XX2FORM(xvcvuxwdp, 0x10, 0x0E, PPC2_VSX),
88e33d08
TM
10834GEN_XX2FORM(xvrdpi, 0x12, 0x0C, PPC2_VSX),
10835GEN_XX2FORM(xvrdpic, 0x16, 0x0E, PPC2_VSX),
10836GEN_XX2FORM(xvrdpim, 0x12, 0x0F, PPC2_VSX),
10837GEN_XX2FORM(xvrdpip, 0x12, 0x0E, PPC2_VSX),
10838GEN_XX2FORM(xvrdpiz, 0x12, 0x0D, PPC2_VSX),
ee6e02c0
TM
10839
10840GEN_XX3FORM(xvaddsp, 0x00, 0x08, PPC2_VSX),
10841GEN_XX3FORM(xvsubsp, 0x00, 0x09, PPC2_VSX),
5e591d88 10842GEN_XX3FORM(xvmulsp, 0x00, 0x0A, PPC2_VSX),
4b98eeef 10843GEN_XX3FORM(xvdivsp, 0x00, 0x0B, PPC2_VSX),
2009227f 10844GEN_XX2FORM(xvresp, 0x14, 0x09, PPC2_VSX),
d32404fe 10845GEN_XX2FORM(xvsqrtsp, 0x16, 0x08, PPC2_VSX),
d3f9df8f 10846GEN_XX2FORM(xvrsqrtesp, 0x14, 0x08, PPC2_VSX),
bc80838f 10847GEN_XX3FORM(xvtdivsp, 0x14, 0x0B, PPC2_VSX),
5cb151ac 10848GEN_XX2FORM(xvtsqrtsp, 0x14, 0x0A, PPC2_VSX),
595c6eef
TM
10849GEN_XX3FORM(xvmaddasp, 0x04, 0x08, PPC2_VSX),
10850GEN_XX3FORM(xvmaddmsp, 0x04, 0x09, PPC2_VSX),
10851GEN_XX3FORM(xvmsubasp, 0x04, 0x0A, PPC2_VSX),
10852GEN_XX3FORM(xvmsubmsp, 0x04, 0x0B, PPC2_VSX),
10853GEN_XX3FORM(xvnmaddasp, 0x04, 0x18, PPC2_VSX),
10854GEN_XX3FORM(xvnmaddmsp, 0x04, 0x19, PPC2_VSX),
10855GEN_XX3FORM(xvnmsubasp, 0x04, 0x1A, PPC2_VSX),
10856GEN_XX3FORM(xvnmsubmsp, 0x04, 0x1B, PPC2_VSX),
959e9c9d
TM
10857GEN_XX3FORM(xvmaxsp, 0x00, 0x18, PPC2_VSX),
10858GEN_XX3FORM(xvminsp, 0x00, 0x19, PPC2_VSX),
354a6dec
TM
10859GEN_XX3_RC_FORM(xvcmpeqsp, 0x0C, 0x08, PPC2_VSX),
10860GEN_XX3_RC_FORM(xvcmpgtsp, 0x0C, 0x09, PPC2_VSX),
10861GEN_XX3_RC_FORM(xvcmpgesp, 0x0C, 0x0A, PPC2_VSX),
ed8ac568 10862GEN_XX2FORM(xvcvspdp, 0x12, 0x1C, PPC2_VSX),
5177d2ca
TM
10863GEN_XX2FORM(xvcvspsxds, 0x10, 0x19, PPC2_VSX),
10864GEN_XX2FORM(xvcvspsxws, 0x10, 0x09, PPC2_VSX),
10865GEN_XX2FORM(xvcvspuxds, 0x10, 0x18, PPC2_VSX),
10866GEN_XX2FORM(xvcvspuxws, 0x10, 0x08, PPC2_VSX),
10867GEN_XX2FORM(xvcvsxdsp, 0x10, 0x1B, PPC2_VSX),
10868GEN_XX2FORM(xvcvuxdsp, 0x10, 0x1A, PPC2_VSX),
10869GEN_XX2FORM(xvcvsxwsp, 0x10, 0x0B, PPC2_VSX),
10870GEN_XX2FORM(xvcvuxwsp, 0x10, 0x0A, PPC2_VSX),
88e33d08
TM
10871GEN_XX2FORM(xvrspi, 0x12, 0x08, PPC2_VSX),
10872GEN_XX2FORM(xvrspic, 0x16, 0x0A, PPC2_VSX),
10873GEN_XX2FORM(xvrspim, 0x12, 0x0B, PPC2_VSX),
10874GEN_XX2FORM(xvrspip, 0x12, 0x0A, PPC2_VSX),
10875GEN_XX2FORM(xvrspiz, 0x12, 0x09, PPC2_VSX),
ee6e02c0 10876
79ca8a6a
TM
10877#undef VSX_LOGICAL
10878#define VSX_LOGICAL(name, opc2, opc3, fl2) \
10879GEN_XX3FORM(name, opc2, opc3, fl2)
10880
10881VSX_LOGICAL(xxland, 0x8, 0x10, PPC2_VSX),
10882VSX_LOGICAL(xxlandc, 0x8, 0x11, PPC2_VSX),
10883VSX_LOGICAL(xxlor, 0x8, 0x12, PPC2_VSX),
10884VSX_LOGICAL(xxlxor, 0x8, 0x13, PPC2_VSX),
10885VSX_LOGICAL(xxlnor, 0x8, 0x14, PPC2_VSX),
67a33f37
TM
10886VSX_LOGICAL(xxleqv, 0x8, 0x17, PPC2_VSX207),
10887VSX_LOGICAL(xxlnand, 0x8, 0x16, PPC2_VSX207),
10888VSX_LOGICAL(xxlorc, 0x8, 0x15, PPC2_VSX207),
ce577d2e
TM
10889GEN_XX3FORM(xxmrghw, 0x08, 0x02, PPC2_VSX),
10890GEN_XX3FORM(xxmrglw, 0x08, 0x06, PPC2_VSX),
76c15fe0 10891GEN_XX2FORM(xxspltw, 0x08, 0x0A, PPC2_VSX),
acc42968 10892GEN_XX3FORM_DM(xxsldwi, 0x08, 0x00),
79ca8a6a 10893
551e3ef7
TM
10894#define GEN_XXSEL_ROW(opc3) \
10895GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x18, opc3, 0, PPC_NONE, PPC2_VSX), \
10896GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x19, opc3, 0, PPC_NONE, PPC2_VSX), \
10897GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x1A, opc3, 0, PPC_NONE, PPC2_VSX), \
10898GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x1B, opc3, 0, PPC_NONE, PPC2_VSX), \
10899GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x1C, opc3, 0, PPC_NONE, PPC2_VSX), \
10900GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x1D, opc3, 0, PPC_NONE, PPC2_VSX), \
10901GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x1E, opc3, 0, PPC_NONE, PPC2_VSX), \
10902GEN_HANDLER2_E(xxsel, "xxsel", 0x3C, 0x1F, opc3, 0, PPC_NONE, PPC2_VSX), \
10903
10904GEN_XXSEL_ROW(0x00)
10905GEN_XXSEL_ROW(0x01)
10906GEN_XXSEL_ROW(0x02)
10907GEN_XXSEL_ROW(0x03)
10908GEN_XXSEL_ROW(0x04)
10909GEN_XXSEL_ROW(0x05)
10910GEN_XXSEL_ROW(0x06)
10911GEN_XXSEL_ROW(0x07)
10912GEN_XXSEL_ROW(0x08)
10913GEN_XXSEL_ROW(0x09)
10914GEN_XXSEL_ROW(0x0A)
10915GEN_XXSEL_ROW(0x0B)
10916GEN_XXSEL_ROW(0x0C)
10917GEN_XXSEL_ROW(0x0D)
10918GEN_XXSEL_ROW(0x0E)
10919GEN_XXSEL_ROW(0x0F)
10920GEN_XXSEL_ROW(0x10)
10921GEN_XXSEL_ROW(0x11)
10922GEN_XXSEL_ROW(0x12)
10923GEN_XXSEL_ROW(0x13)
10924GEN_XXSEL_ROW(0x14)
10925GEN_XXSEL_ROW(0x15)
10926GEN_XXSEL_ROW(0x16)
10927GEN_XXSEL_ROW(0x17)
10928GEN_XXSEL_ROW(0x18)
10929GEN_XXSEL_ROW(0x19)
10930GEN_XXSEL_ROW(0x1A)
10931GEN_XXSEL_ROW(0x1B)
10932GEN_XXSEL_ROW(0x1C)
10933GEN_XXSEL_ROW(0x1D)
10934GEN_XXSEL_ROW(0x1E)
10935GEN_XXSEL_ROW(0x1F)
10936
cd73f2c9
TM
10937GEN_XX3FORM_DM(xxpermdi, 0x08, 0x01),
10938
275e35c6
TM
10939#undef GEN_DFP_T_A_B_Rc
10940#undef GEN_DFP_BF_A_B
10941#undef GEN_DFP_BF_A_DCM
10942#undef GEN_DFP_T_B_U32_U32_Rc
10943#undef GEN_DFP_T_A_B_I32_Rc
10944#undef GEN_DFP_T_B_Rc
10945#undef GEN_DFP_T_FPR_I32_Rc
10946
10947#define _GEN_DFP_LONG(name, op1, op2, mask) \
10948GEN_HANDLER_E(name, 0x3B, op1, op2, mask, PPC_NONE, PPC2_DFP)
10949
10950#define _GEN_DFP_LONGx2(name, op1, op2, mask) \
10951GEN_HANDLER_E(name, 0x3B, op1, 0x00 | op2, mask, PPC_NONE, PPC2_DFP), \
10952GEN_HANDLER_E(name, 0x3B, op1, 0x10 | op2, mask, PPC_NONE, PPC2_DFP)
10953
10954#define _GEN_DFP_LONGx4(name, op1, op2, mask) \
10955GEN_HANDLER_E(name, 0x3B, op1, 0x00 | op2, mask, PPC_NONE, PPC2_DFP), \
10956GEN_HANDLER_E(name, 0x3B, op1, 0x08 | op2, mask, PPC_NONE, PPC2_DFP), \
10957GEN_HANDLER_E(name, 0x3B, op1, 0x10 | op2, mask, PPC_NONE, PPC2_DFP), \
10958GEN_HANDLER_E(name, 0x3B, op1, 0x18 | op2, mask, PPC_NONE, PPC2_DFP)
10959
10960#define _GEN_DFP_QUAD(name, op1, op2, mask) \
10961GEN_HANDLER_E(name, 0x3F, op1, op2, mask, PPC_NONE, PPC2_DFP)
10962
10963#define _GEN_DFP_QUADx2(name, op1, op2, mask) \
10964GEN_HANDLER_E(name, 0x3F, op1, 0x00 | op2, mask, PPC_NONE, PPC2_DFP), \
10965GEN_HANDLER_E(name, 0x3F, op1, 0x10 | op2, mask, PPC_NONE, PPC2_DFP)
10966
10967#define _GEN_DFP_QUADx4(name, op1, op2, mask) \
10968GEN_HANDLER_E(name, 0x3F, op1, 0x00 | op2, mask, PPC_NONE, PPC2_DFP), \
10969GEN_HANDLER_E(name, 0x3F, op1, 0x08 | op2, mask, PPC_NONE, PPC2_DFP), \
10970GEN_HANDLER_E(name, 0x3F, op1, 0x10 | op2, mask, PPC_NONE, PPC2_DFP), \
10971GEN_HANDLER_E(name, 0x3F, op1, 0x18 | op2, mask, PPC_NONE, PPC2_DFP)
10972
10973#define GEN_DFP_T_A_B_Rc(name, op1, op2) \
10974_GEN_DFP_LONG(name, op1, op2, 0x00000000)
10975
10976#define GEN_DFP_Tp_Ap_Bp_Rc(name, op1, op2) \
10977_GEN_DFP_QUAD(name, op1, op2, 0x00210800)
10978
10979#define GEN_DFP_Tp_A_Bp_Rc(name, op1, op2) \
10980_GEN_DFP_QUAD(name, op1, op2, 0x00200800)
10981
10982#define GEN_DFP_T_B_Rc(name, op1, op2) \
10983_GEN_DFP_LONG(name, op1, op2, 0x001F0000)
10984
10985#define GEN_DFP_Tp_Bp_Rc(name, op1, op2) \
10986_GEN_DFP_QUAD(name, op1, op2, 0x003F0800)
10987
10988#define GEN_DFP_Tp_B_Rc(name, op1, op2) \
10989_GEN_DFP_QUAD(name, op1, op2, 0x003F0000)
10990
10991#define GEN_DFP_T_Bp_Rc(name, op1, op2) \
10992_GEN_DFP_QUAD(name, op1, op2, 0x001F0800)
10993
10994#define GEN_DFP_BF_A_B(name, op1, op2) \
10995_GEN_DFP_LONG(name, op1, op2, 0x00000001)
10996
10997#define GEN_DFP_BF_Ap_Bp(name, op1, op2) \
10998_GEN_DFP_QUAD(name, op1, op2, 0x00610801)
10999
11000#define GEN_DFP_BF_A_Bp(name, op1, op2) \
11001_GEN_DFP_QUAD(name, op1, op2, 0x00600801)
11002
11003#define GEN_DFP_BF_A_DCM(name, op1, op2) \
11004_GEN_DFP_LONGx2(name, op1, op2, 0x00600001)
11005
11006#define GEN_DFP_BF_Ap_DCM(name, op1, op2) \
11007_GEN_DFP_QUADx2(name, op1, op2, 0x00610001)
11008
11009#define GEN_DFP_T_A_B_RMC_Rc(name, op1, op2) \
11010_GEN_DFP_LONGx4(name, op1, op2, 0x00000000)
11011
11012#define GEN_DFP_Tp_Ap_Bp_RMC_Rc(name, op1, op2) \
11013_GEN_DFP_QUADx4(name, op1, op2, 0x02010800)
11014
11015#define GEN_DFP_Tp_A_Bp_RMC_Rc(name, op1, op2) \
11016_GEN_DFP_QUADx4(name, op1, op2, 0x02000800)
11017
11018#define GEN_DFP_TE_T_B_RMC_Rc(name, op1, op2) \
11019_GEN_DFP_LONGx4(name, op1, op2, 0x00000000)
11020
11021#define GEN_DFP_TE_Tp_Bp_RMC_Rc(name, op1, op2) \
11022_GEN_DFP_QUADx4(name, op1, op2, 0x00200800)
11023
11024#define GEN_DFP_R_T_B_RMC_Rc(name, op1, op2) \
11025_GEN_DFP_LONGx4(name, op1, op2, 0x001E0000)
11026
11027#define GEN_DFP_R_Tp_Bp_RMC_Rc(name, op1, op2) \
11028_GEN_DFP_QUADx4(name, op1, op2, 0x003E0800)
11029
11030#define GEN_DFP_SP_T_B_Rc(name, op1, op2) \
11031_GEN_DFP_LONG(name, op1, op2, 0x00070000)
11032
11033#define GEN_DFP_SP_Tp_Bp_Rc(name, op1, op2) \
11034_GEN_DFP_QUAD(name, op1, op2, 0x00270800)
11035
11036#define GEN_DFP_S_T_B_Rc(name, op1, op2) \
11037_GEN_DFP_LONG(name, op1, op2, 0x000F0000)
11038
11039#define GEN_DFP_S_Tp_Bp_Rc(name, op1, op2) \
11040_GEN_DFP_QUAD(name, op1, op2, 0x002F0800)
11041
11042#define GEN_DFP_T_A_SH_Rc(name, op1, op2) \
11043_GEN_DFP_LONGx2(name, op1, op2, 0x00000000)
11044
11045#define GEN_DFP_Tp_Ap_SH_Rc(name, op1, op2) \
11046_GEN_DFP_QUADx2(name, op1, op2, 0x00210000)
11047
a9d7ba03
TM
11048GEN_DFP_T_A_B_Rc(dadd, 0x02, 0x00),
11049GEN_DFP_Tp_Ap_Bp_Rc(daddq, 0x02, 0x00),
2128f8a5
TM
11050GEN_DFP_T_A_B_Rc(dsub, 0x02, 0x10),
11051GEN_DFP_Tp_Ap_Bp_Rc(dsubq, 0x02, 0x10),
8de6a1cc
TM
11052GEN_DFP_T_A_B_Rc(dmul, 0x02, 0x01),
11053GEN_DFP_Tp_Ap_Bp_Rc(dmulq, 0x02, 0x01),
9024ff40
TM
11054GEN_DFP_T_A_B_Rc(ddiv, 0x02, 0x11),
11055GEN_DFP_Tp_Ap_Bp_Rc(ddivq, 0x02, 0x11),
5833505b
TM
11056GEN_DFP_BF_A_B(dcmpu, 0x02, 0x14),
11057GEN_DFP_BF_Ap_Bp(dcmpuq, 0x02, 0x14),
11058GEN_DFP_BF_A_B(dcmpo, 0x02, 0x04),
11059GEN_DFP_BF_Ap_Bp(dcmpoq, 0x02, 0x04),
e601c1ee
TM
11060GEN_DFP_BF_A_DCM(dtstdc, 0x02, 0x06),
11061GEN_DFP_BF_Ap_DCM(dtstdcq, 0x02, 0x06),
1bf9c0e1
TM
11062GEN_DFP_BF_A_DCM(dtstdg, 0x02, 0x07),
11063GEN_DFP_BF_Ap_DCM(dtstdgq, 0x02, 0x07),
f3d2b0bc
TM
11064GEN_DFP_BF_A_B(dtstex, 0x02, 0x05),
11065GEN_DFP_BF_Ap_Bp(dtstexq, 0x02, 0x05),
f6022a76
TM
11066GEN_DFP_BF_A_B(dtstsf, 0x02, 0x15),
11067GEN_DFP_BF_A_Bp(dtstsfq, 0x02, 0x15),
5826ebe2
TM
11068GEN_DFP_TE_T_B_RMC_Rc(dquai, 0x03, 0x02),
11069GEN_DFP_TE_Tp_Bp_RMC_Rc(dquaiq, 0x03, 0x02),
11070GEN_DFP_T_A_B_RMC_Rc(dqua, 0x03, 0x00),
11071GEN_DFP_Tp_Ap_Bp_RMC_Rc(dquaq, 0x03, 0x00),
512918aa
TM
11072GEN_DFP_T_A_B_RMC_Rc(drrnd, 0x03, 0x01),
11073GEN_DFP_Tp_A_Bp_RMC_Rc(drrndq, 0x03, 0x01),
97c0d930
TM
11074GEN_DFP_R_T_B_RMC_Rc(drintx, 0x03, 0x03),
11075GEN_DFP_R_Tp_Bp_RMC_Rc(drintxq, 0x03, 0x03),
11076GEN_DFP_R_T_B_RMC_Rc(drintn, 0x03, 0x07),
11077GEN_DFP_R_Tp_Bp_RMC_Rc(drintnq, 0x03, 0x07),
290d9ee5
TM
11078GEN_DFP_T_B_Rc(dctdp, 0x02, 0x08),
11079GEN_DFP_Tp_B_Rc(dctqpq, 0x02, 0x08),
ca603eb4
TM
11080GEN_DFP_T_B_Rc(drsp, 0x02, 0x18),
11081GEN_DFP_Tp_Bp_Rc(drdpq, 0x02, 0x18),
f1214193
TM
11082GEN_DFP_T_B_Rc(dcffix, 0x02, 0x19),
11083GEN_DFP_Tp_B_Rc(dcffixq, 0x02, 0x19),
bea0dd79
TM
11084GEN_DFP_T_B_Rc(dctfix, 0x02, 0x09),
11085GEN_DFP_T_Bp_Rc(dctfixq, 0x02, 0x09),
7796676f
TM
11086GEN_DFP_SP_T_B_Rc(ddedpd, 0x02, 0x0a),
11087GEN_DFP_SP_Tp_Bp_Rc(ddedpdq, 0x02, 0x0a),
013c3ac0
TM
11088GEN_DFP_S_T_B_Rc(denbcd, 0x02, 0x1a),
11089GEN_DFP_S_Tp_Bp_Rc(denbcdq, 0x02, 0x1a),
e8a48460
TM
11090GEN_DFP_T_B_Rc(dxex, 0x02, 0x0b),
11091GEN_DFP_T_Bp_Rc(dxexq, 0x02, 0x0b),
297666eb
TM
11092GEN_DFP_T_A_B_Rc(diex, 0x02, 0x1b),
11093GEN_DFP_Tp_A_Bp_Rc(diexq, 0x02, 0x1b),
804e654a
TM
11094GEN_DFP_T_A_SH_Rc(dscli, 0x02, 0x02),
11095GEN_DFP_Tp_Ap_SH_Rc(dscliq, 0x02, 0x02),
11096GEN_DFP_T_A_SH_Rc(dscri, 0x02, 0x03),
11097GEN_DFP_Tp_Ap_SH_Rc(dscriq, 0x02, 0x03),
11098
5c55ff99 11099#undef GEN_SPE
70560da7
FC
11100#define GEN_SPE(name0, name1, opc2, opc3, inval0, inval1, type) \
11101 GEN_OPCODE_DUAL(name0##_##name1, 0x04, opc2, opc3, inval0, inval1, type, PPC_NONE)
11102GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11103GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11104GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11105GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11106GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
11107GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
11108GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
11109GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x0000F800, 0x00000000, PPC_SPE),
11110GEN_SPE(evmra, speundef, 0x02, 0x13, 0x0000F800, 0xFFFFFFFF, PPC_SPE),
11111GEN_SPE(speundef, evand, 0x08, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE),
11112GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11113GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, 0x00000000, PPC_SPE),
11114GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, 0x00000000, PPC_SPE),
11115GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, 0x00000000, PPC_SPE),
11116GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, 0x00000000, PPC_SPE),
11117GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, 0x00000000, PPC_SPE),
11118GEN_SPE(speundef, evorc, 0x0D, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE),
11119GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11120GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, 0x00000000, PPC_SPE),
11121GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, 0x00000000, PPC_SPE),
11122GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11123GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
11124GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, 0x0000F800, PPC_SPE),
11125GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, 0x0000F800, PPC_SPE),
11126GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, 0x00000000, PPC_SPE),
11127GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, 0x00000000, PPC_SPE),
11128GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, 0x00600000, PPC_SPE),
11129GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, 0x00600000, PPC_SPE),
11130GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, 0xFFFFFFFF, PPC_SPE),
11131
11132GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
11133GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE),
11134GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE),
11135GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
11136GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
11137GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11138GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11139GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11140GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11141GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11142GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11143GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11144GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
11145GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11146
11147GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
11148GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE),
11149GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE),
11150GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
11151GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
11152GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, 0x00180000, PPC_SPE_SINGLE),
11153GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11154GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11155GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11156GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
11157GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11158GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11159GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
11160GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
11161
11162GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE),
11163GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
11164GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_DOUBLE),
11165GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_DOUBLE),
11166GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE),
11167GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
11168GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE),
11169GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, 0x00180000, PPC_SPE_DOUBLE),
11170GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
11171GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
11172GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
11173GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
11174GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
11175GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
11176GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE),
11177GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
5c55ff99
BS
11178
11179#undef GEN_SPEOP_LDST
11180#define GEN_SPEOP_LDST(name, opc2, sh) \
11181GEN_HANDLER(name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)
11182GEN_SPEOP_LDST(evldd, 0x00, 3),
11183GEN_SPEOP_LDST(evldw, 0x01, 3),
11184GEN_SPEOP_LDST(evldh, 0x02, 3),
11185GEN_SPEOP_LDST(evlhhesplat, 0x04, 1),
11186GEN_SPEOP_LDST(evlhhousplat, 0x06, 1),
11187GEN_SPEOP_LDST(evlhhossplat, 0x07, 1),
11188GEN_SPEOP_LDST(evlwhe, 0x08, 2),
11189GEN_SPEOP_LDST(evlwhou, 0x0A, 2),
11190GEN_SPEOP_LDST(evlwhos, 0x0B, 2),
11191GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2),
11192GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2),
11193
11194GEN_SPEOP_LDST(evstdd, 0x10, 3),
11195GEN_SPEOP_LDST(evstdw, 0x11, 3),
11196GEN_SPEOP_LDST(evstdh, 0x12, 3),
11197GEN_SPEOP_LDST(evstwhe, 0x18, 2),
11198GEN_SPEOP_LDST(evstwho, 0x1A, 2),
11199GEN_SPEOP_LDST(evstwwe, 0x1C, 2),
11200GEN_SPEOP_LDST(evstwwo, 0x1E, 2),
0ff93d11
TM
11201
11202GEN_HANDLER2_E(tbegin, "tbegin", 0x1F, 0x0E, 0x14, 0x01DFF800, \
11203 PPC_NONE, PPC2_TM),
56a84615
TM
11204GEN_HANDLER2_E(tend, "tend", 0x1F, 0x0E, 0x15, 0x01FFF800, \
11205 PPC_NONE, PPC2_TM),
11206GEN_HANDLER2_E(tabort, "tabort", 0x1F, 0x0E, 0x1C, 0x03E0F800, \
11207 PPC_NONE, PPC2_TM),
11208GEN_HANDLER2_E(tabortwc, "tabortwc", 0x1F, 0x0E, 0x18, 0x00000000, \
11209 PPC_NONE, PPC2_TM),
11210GEN_HANDLER2_E(tabortwci, "tabortwci", 0x1F, 0x0E, 0x1A, 0x00000000, \
11211 PPC_NONE, PPC2_TM),
11212GEN_HANDLER2_E(tabortdc, "tabortdc", 0x1F, 0x0E, 0x19, 0x00000000, \
11213 PPC_NONE, PPC2_TM),
11214GEN_HANDLER2_E(tabortdci, "tabortdci", 0x1F, 0x0E, 0x1B, 0x00000000, \
11215 PPC_NONE, PPC2_TM),
11216GEN_HANDLER2_E(tsr, "tsr", 0x1F, 0x0E, 0x17, 0x03DFF800, \
11217 PPC_NONE, PPC2_TM),
aeedd582
TM
11218GEN_HANDLER2_E(tcheck, "tcheck", 0x1F, 0x0E, 0x16, 0x007FF800, \
11219 PPC_NONE, PPC2_TM),
f83c2378
TM
11220GEN_HANDLER2_E(treclaim, "treclaim", 0x1F, 0x0E, 0x1D, 0x03E0F800, \
11221 PPC_NONE, PPC2_TM),
11222GEN_HANDLER2_E(trechkpt, "trechkpt", 0x1F, 0x0E, 0x1F, 0x03FFF800, \
11223 PPC_NONE, PPC2_TM),
5c55ff99
BS
11224};
11225
0411a972 11226#include "helper_regs.h"
a1389542 11227#include "translate_init.c"
79aceca5 11228
9a64fbe4 11229/*****************************************************************************/
3fc6c082 11230/* Misc PowerPC helpers */
878096ee
AF
11231void ppc_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
11232 int flags)
79aceca5 11233{
3fc6c082
FB
11234#define RGPL 4
11235#define RFPL 4
3fc6c082 11236
878096ee
AF
11237 PowerPCCPU *cpu = POWERPC_CPU(cs);
11238 CPUPPCState *env = &cpu->env;
79aceca5
FB
11239 int i;
11240
90e189ec 11241 cpu_fprintf(f, "NIP " TARGET_FMT_lx " LR " TARGET_FMT_lx " CTR "
21e5d28a
TG
11242 TARGET_FMT_lx " XER " TARGET_FMT_lx " CPU#%d\n",
11243 env->nip, env->lr, env->ctr, cpu_read_xer(env),
11244 cs->cpu_index);
90e189ec
BS
11245 cpu_fprintf(f, "MSR " TARGET_FMT_lx " HID0 " TARGET_FMT_lx " HF "
11246 TARGET_FMT_lx " idx %d\n", env->msr, env->spr[SPR_HID0],
11247 env->hflags, env->mmu_idx);
d9bce9d9 11248#if !defined(NO_TIMER_DUMP)
9a78eead 11249 cpu_fprintf(f, "TB %08" PRIu32 " %08" PRIu64
76a66253 11250#if !defined(CONFIG_USER_ONLY)
9a78eead 11251 " DECR %08" PRIu32
76a66253
JM
11252#endif
11253 "\n",
077fc206 11254 cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
76a66253
JM
11255#if !defined(CONFIG_USER_ONLY)
11256 , cpu_ppc_load_decr(env)
11257#endif
11258 );
077fc206 11259#endif
76a66253 11260 for (i = 0; i < 32; i++) {
3fc6c082
FB
11261 if ((i & (RGPL - 1)) == 0)
11262 cpu_fprintf(f, "GPR%02d", i);
b11ebf64 11263 cpu_fprintf(f, " %016" PRIx64, ppc_dump_gpr(env, i));
3fc6c082 11264 if ((i & (RGPL - 1)) == (RGPL - 1))
7fe48483 11265 cpu_fprintf(f, "\n");
76a66253 11266 }
3fc6c082 11267 cpu_fprintf(f, "CR ");
76a66253 11268 for (i = 0; i < 8; i++)
7fe48483
FB
11269 cpu_fprintf(f, "%01x", env->crf[i]);
11270 cpu_fprintf(f, " [");
76a66253
JM
11271 for (i = 0; i < 8; i++) {
11272 char a = '-';
11273 if (env->crf[i] & 0x08)
11274 a = 'L';
11275 else if (env->crf[i] & 0x04)
11276 a = 'G';
11277 else if (env->crf[i] & 0x02)
11278 a = 'E';
7fe48483 11279 cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
76a66253 11280 }
90e189ec
BS
11281 cpu_fprintf(f, " ] RES " TARGET_FMT_lx "\n",
11282 env->reserve_addr);
3fc6c082
FB
11283 for (i = 0; i < 32; i++) {
11284 if ((i & (RFPL - 1)) == 0)
11285 cpu_fprintf(f, "FPR%02d", i);
26a76461 11286 cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
3fc6c082 11287 if ((i & (RFPL - 1)) == (RFPL - 1))
7fe48483 11288 cpu_fprintf(f, "\n");
79aceca5 11289 }
30304420 11290 cpu_fprintf(f, "FPSCR " TARGET_FMT_lx "\n", env->fpscr);
f2e63a42 11291#if !defined(CONFIG_USER_ONLY)
90dc8812
SW
11292 cpu_fprintf(f, " SRR0 " TARGET_FMT_lx " SRR1 " TARGET_FMT_lx
11293 " PVR " TARGET_FMT_lx " VRSAVE " TARGET_FMT_lx "\n",
11294 env->spr[SPR_SRR0], env->spr[SPR_SRR1],
11295 env->spr[SPR_PVR], env->spr[SPR_VRSAVE]);
11296
11297 cpu_fprintf(f, "SPRG0 " TARGET_FMT_lx " SPRG1 " TARGET_FMT_lx
11298 " SPRG2 " TARGET_FMT_lx " SPRG3 " TARGET_FMT_lx "\n",
11299 env->spr[SPR_SPRG0], env->spr[SPR_SPRG1],
11300 env->spr[SPR_SPRG2], env->spr[SPR_SPRG3]);
11301
11302 cpu_fprintf(f, "SPRG4 " TARGET_FMT_lx " SPRG5 " TARGET_FMT_lx
11303 " SPRG6 " TARGET_FMT_lx " SPRG7 " TARGET_FMT_lx "\n",
11304 env->spr[SPR_SPRG4], env->spr[SPR_SPRG5],
11305 env->spr[SPR_SPRG6], env->spr[SPR_SPRG7]);
11306
11307 if (env->excp_model == POWERPC_EXCP_BOOKE) {
11308 cpu_fprintf(f, "CSRR0 " TARGET_FMT_lx " CSRR1 " TARGET_FMT_lx
11309 " MCSRR0 " TARGET_FMT_lx " MCSRR1 " TARGET_FMT_lx "\n",
11310 env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1],
11311 env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
11312
11313 cpu_fprintf(f, " TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx
11314 " ESR " TARGET_FMT_lx " DEAR " TARGET_FMT_lx "\n",
11315 env->spr[SPR_BOOKE_TCR], env->spr[SPR_BOOKE_TSR],
11316 env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]);
11317
11318 cpu_fprintf(f, " PIR " TARGET_FMT_lx " DECAR " TARGET_FMT_lx
11319 " IVPR " TARGET_FMT_lx " EPCR " TARGET_FMT_lx "\n",
11320 env->spr[SPR_BOOKE_PIR], env->spr[SPR_BOOKE_DECAR],
11321 env->spr[SPR_BOOKE_IVPR], env->spr[SPR_BOOKE_EPCR]);
11322
11323 cpu_fprintf(f, " MCSR " TARGET_FMT_lx " SPRG8 " TARGET_FMT_lx
11324 " EPR " TARGET_FMT_lx "\n",
11325 env->spr[SPR_BOOKE_MCSR], env->spr[SPR_BOOKE_SPRG8],
11326 env->spr[SPR_BOOKE_EPR]);
11327
11328 /* FSL-specific */
11329 cpu_fprintf(f, " MCAR " TARGET_FMT_lx " PID1 " TARGET_FMT_lx
11330 " PID2 " TARGET_FMT_lx " SVR " TARGET_FMT_lx "\n",
11331 env->spr[SPR_Exxx_MCAR], env->spr[SPR_BOOKE_PID1],
11332 env->spr[SPR_BOOKE_PID2], env->spr[SPR_E500_SVR]);
11333
11334 /*
11335 * IVORs are left out as they are large and do not change often --
11336 * they can be read with "p $ivor0", "p $ivor1", etc.
11337 */
11338 }
11339
697ab892
DG
11340#if defined(TARGET_PPC64)
11341 if (env->flags & POWERPC_FLAG_CFAR) {
11342 cpu_fprintf(f, " CFAR " TARGET_FMT_lx"\n", env->cfar);
11343 }
11344#endif
11345
90dc8812
SW
11346 switch (env->mmu_model) {
11347 case POWERPC_MMU_32B:
11348 case POWERPC_MMU_601:
11349 case POWERPC_MMU_SOFT_6xx:
11350 case POWERPC_MMU_SOFT_74xx:
11351#if defined(TARGET_PPC64)
90dc8812 11352 case POWERPC_MMU_64B:
aa4bb587 11353 case POWERPC_MMU_2_03:
ca480de6 11354 case POWERPC_MMU_2_06:
808bc3b0 11355 case POWERPC_MMU_2_06a:
aa4bb587 11356 case POWERPC_MMU_2_07:
808bc3b0 11357 case POWERPC_MMU_2_07a:
90dc8812 11358#endif
ca480de6
AB
11359 cpu_fprintf(f, " SDR1 " TARGET_FMT_lx " DAR " TARGET_FMT_lx
11360 " DSISR " TARGET_FMT_lx "\n", env->spr[SPR_SDR1],
11361 env->spr[SPR_DAR], env->spr[SPR_DSISR]);
90dc8812 11362 break;
01662f3e 11363 case POWERPC_MMU_BOOKE206:
90dc8812
SW
11364 cpu_fprintf(f, " MAS0 " TARGET_FMT_lx " MAS1 " TARGET_FMT_lx
11365 " MAS2 " TARGET_FMT_lx " MAS3 " TARGET_FMT_lx "\n",
11366 env->spr[SPR_BOOKE_MAS0], env->spr[SPR_BOOKE_MAS1],
11367 env->spr[SPR_BOOKE_MAS2], env->spr[SPR_BOOKE_MAS3]);
11368
11369 cpu_fprintf(f, " MAS4 " TARGET_FMT_lx " MAS6 " TARGET_FMT_lx
11370 " MAS7 " TARGET_FMT_lx " PID " TARGET_FMT_lx "\n",
11371 env->spr[SPR_BOOKE_MAS4], env->spr[SPR_BOOKE_MAS6],
11372 env->spr[SPR_BOOKE_MAS7], env->spr[SPR_BOOKE_PID]);
11373
11374 cpu_fprintf(f, "MMUCFG " TARGET_FMT_lx " TLB0CFG " TARGET_FMT_lx
11375 " TLB1CFG " TARGET_FMT_lx "\n",
11376 env->spr[SPR_MMUCFG], env->spr[SPR_BOOKE_TLB0CFG],
11377 env->spr[SPR_BOOKE_TLB1CFG]);
11378 break;
11379 default:
11380 break;
11381 }
f2e63a42 11382#endif
79aceca5 11383
3fc6c082
FB
11384#undef RGPL
11385#undef RFPL
79aceca5
FB
11386}
11387
878096ee
AF
11388void ppc_cpu_dump_statistics(CPUState *cs, FILE*f,
11389 fprintf_function cpu_fprintf, int flags)
76a66253
JM
11390{
11391#if defined(DO_PPC_STATISTICS)
878096ee 11392 PowerPCCPU *cpu = POWERPC_CPU(cs);
c227f099 11393 opc_handler_t **t1, **t2, **t3, *handler;
76a66253
JM
11394 int op1, op2, op3;
11395
878096ee 11396 t1 = cpu->env.opcodes;
76a66253
JM
11397 for (op1 = 0; op1 < 64; op1++) {
11398 handler = t1[op1];
11399 if (is_indirect_opcode(handler)) {
11400 t2 = ind_table(handler);
11401 for (op2 = 0; op2 < 32; op2++) {
11402 handler = t2[op2];
11403 if (is_indirect_opcode(handler)) {
11404 t3 = ind_table(handler);
11405 for (op3 = 0; op3 < 32; op3++) {
11406 handler = t3[op3];
11407 if (handler->count == 0)
11408 continue;
11409 cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
0bfcd599 11410 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
11411 op1, op2, op3, op1, (op3 << 5) | op2,
11412 handler->oname,
11413 handler->count, handler->count);
11414 }
11415 } else {
11416 if (handler->count == 0)
11417 continue;
11418 cpu_fprintf(f, "%02x %02x (%02x %04d) %16s: "
0bfcd599 11419 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
11420 op1, op2, op1, op2, handler->oname,
11421 handler->count, handler->count);
11422 }
11423 }
11424 } else {
11425 if (handler->count == 0)
11426 continue;
0bfcd599
BS
11427 cpu_fprintf(f, "%02x (%02x ) %16s: %016" PRIx64
11428 " %" PRId64 "\n",
76a66253
JM
11429 op1, op1, handler->oname,
11430 handler->count, handler->count);
11431 }
11432 }
11433#endif
11434}
11435
9a64fbe4 11436/*****************************************************************************/
4e5e1215 11437void gen_intermediate_code(CPUPPCState *env, struct TranslationBlock *tb)
79aceca5 11438{
4e5e1215 11439 PowerPCCPU *cpu = ppc_env_get_cpu(env);
ed2803da 11440 CPUState *cs = CPU(cpu);
9fddaa0c 11441 DisasContext ctx, *ctxp = &ctx;
c227f099 11442 opc_handler_t **table, *handler;
0fa85d43 11443 target_ulong pc_start;
2e70f6ef
PB
11444 int num_insns;
11445 int max_insns;
79aceca5
FB
11446
11447 pc_start = tb->pc;
046d6672 11448 ctx.nip = pc_start;
79aceca5 11449 ctx.tb = tb;
e1833e1f 11450 ctx.exception = POWERPC_EXCP_NONE;
3fc6c082 11451 ctx.spr_cb = env->spr_cb;
c47493f2
PB
11452 ctx.pr = msr_pr;
11453 ctx.hv = !msr_pr && msr_hv;
76db3ba4 11454 ctx.mem_idx = env->mmu_idx;
7d08d856
AJ
11455 ctx.insns_flags = env->insns_flags;
11456 ctx.insns_flags2 = env->insns_flags2;
76db3ba4
AJ
11457 ctx.access_type = -1;
11458 ctx.le_mode = env->hflags & (1 << MSR_LE) ? 1 : 0;
e22c357b 11459 ctx.default_tcg_memop_mask = ctx.le_mode ? MO_LE : MO_BE;
d9bce9d9 11460#if defined(TARGET_PPC64)
e42a61f1 11461 ctx.sf_mode = msr_is_64bit(env, env->msr);
697ab892 11462 ctx.has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
9a64fbe4 11463#endif
3cc62370 11464 ctx.fpu_enabled = msr_fp;
a9d9eb8f 11465 if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
d26bfc9a
JM
11466 ctx.spe_enabled = msr_spe;
11467 else
11468 ctx.spe_enabled = 0;
a9d9eb8f
JM
11469 if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
11470 ctx.altivec_enabled = msr_vr;
11471 else
11472 ctx.altivec_enabled = 0;
1f29871c
TM
11473 if ((env->flags & POWERPC_FLAG_VSX) && msr_vsx) {
11474 ctx.vsx_enabled = msr_vsx;
11475 } else {
11476 ctx.vsx_enabled = 0;
11477 }
69d1a937
TM
11478#if defined(TARGET_PPC64)
11479 if ((env->flags & POWERPC_FLAG_TM) && msr_tm) {
11480 ctx.tm_enabled = msr_tm;
11481 } else {
11482 ctx.tm_enabled = 0;
11483 }
11484#endif
d26bfc9a 11485 if ((env->flags & POWERPC_FLAG_SE) && msr_se)
8cbcb4fa 11486 ctx.singlestep_enabled = CPU_SINGLE_STEP;
d26bfc9a 11487 else
8cbcb4fa 11488 ctx.singlestep_enabled = 0;
d26bfc9a 11489 if ((env->flags & POWERPC_FLAG_BE) && msr_be)
8cbcb4fa 11490 ctx.singlestep_enabled |= CPU_BRANCH_STEP;
ed2803da 11491 if (unlikely(cs->singlestep_enabled)) {
8cbcb4fa 11492 ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
ed2803da 11493 }
3fc6c082 11494#if defined (DO_SINGLE_STEP) && 0
9a64fbe4
FB
11495 /* Single step trace mode */
11496 msr_se = 1;
11497#endif
2e70f6ef
PB
11498 num_insns = 0;
11499 max_insns = tb->cflags & CF_COUNT_MASK;
190ce7fb 11500 if (max_insns == 0) {
2e70f6ef 11501 max_insns = CF_COUNT_MASK;
190ce7fb
RH
11502 }
11503 if (max_insns > TCG_MAX_INSNS) {
11504 max_insns = TCG_MAX_INSNS;
11505 }
2e70f6ef 11506
cd42d5b2 11507 gen_tb_start(tb);
3de31797 11508 tcg_clear_temp_count();
9a64fbe4 11509 /* Set env in case of segfault during code fetch */
fe700adb 11510 while (ctx.exception == POWERPC_EXCP_NONE && !tcg_op_buf_full()) {
667b8e29 11511 tcg_gen_insn_start(ctx.nip);
959082fc 11512 num_insns++;
667b8e29 11513
b933066a
RH
11514 if (unlikely(cpu_breakpoint_test(cs, ctx.nip, BP_ANY))) {
11515 gen_debug_exception(ctxp);
522a0d4e
RH
11516 /* The address covered by the breakpoint must be included in
11517 [tb->pc, tb->pc + tb->size) in order to for it to be
11518 properly cleared -- thus we increment the PC here so that
11519 the logic setting tb->size below does the right thing. */
11520 ctx.nip += 4;
b933066a
RH
11521 break;
11522 }
11523
d12d51d5 11524 LOG_DISAS("----------------\n");
90e189ec 11525 LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
d12d51d5 11526 ctx.nip, ctx.mem_idx, (int)msr_ir);
959082fc 11527 if (num_insns == max_insns && (tb->cflags & CF_LAST_IO))
2e70f6ef 11528 gen_io_start();
e22c357b 11529 if (unlikely(need_byteswap(&ctx))) {
2f5a189c 11530 ctx.opcode = bswap32(cpu_ldl_code(env, ctx.nip));
056401ea 11531 } else {
2f5a189c 11532 ctx.opcode = cpu_ldl_code(env, ctx.nip);
111bfab3 11533 }
d12d51d5 11534 LOG_DISAS("translate opcode %08x (%02x %02x %02x) (%s)\n",
9a64fbe4 11535 ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
476b6d16 11536 opc3(ctx.opcode), ctx.le_mode ? "little" : "big");
046d6672 11537 ctx.nip += 4;
3fc6c082 11538 table = env->opcodes;
79aceca5
FB
11539 handler = table[opc1(ctx.opcode)];
11540 if (is_indirect_opcode(handler)) {
11541 table = ind_table(handler);
11542 handler = table[opc2(ctx.opcode)];
11543 if (is_indirect_opcode(handler)) {
11544 table = ind_table(handler);
11545 handler = table[opc3(ctx.opcode)];
11546 }
11547 }
11548 /* Is opcode *REALLY* valid ? */
76a66253 11549 if (unlikely(handler->handler == &gen_invalid)) {
48880da6
PB
11550 qemu_log_mask(LOG_GUEST_ERROR, "invalid/unsupported opcode: "
11551 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx " %d\n",
11552 opc1(ctx.opcode), opc2(ctx.opcode),
11553 opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
76a66253 11554 } else {
70560da7
FC
11555 uint32_t inval;
11556
11557 if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE) && Rc(ctx.opcode))) {
11558 inval = handler->inval2;
11559 } else {
11560 inval = handler->inval1;
11561 }
11562
11563 if (unlikely((ctx.opcode & inval) != 0)) {
48880da6
PB
11564 qemu_log_mask(LOG_GUEST_ERROR, "invalid bits: %08x for opcode: "
11565 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx "\n",
11566 ctx.opcode & inval, opc1(ctx.opcode),
11567 opc2(ctx.opcode), opc3(ctx.opcode),
11568 ctx.opcode, ctx.nip - 4);
e06fcd75 11569 gen_inval_exception(ctxp, POWERPC_EXCP_INVAL_INVAL);
4b3686fa 11570 break;
79aceca5 11571 }
79aceca5 11572 }
4b3686fa 11573 (*(handler->handler))(&ctx);
76a66253
JM
11574#if defined(DO_PPC_STATISTICS)
11575 handler->count++;
11576#endif
9a64fbe4 11577 /* Check trace mode exceptions */
8cbcb4fa
AJ
11578 if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
11579 (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
11580 ctx.exception != POWERPC_SYSCALL &&
11581 ctx.exception != POWERPC_EXCP_TRAP &&
11582 ctx.exception != POWERPC_EXCP_BRANCH)) {
e06fcd75 11583 gen_exception(ctxp, POWERPC_EXCP_TRACE);
d26bfc9a 11584 } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
ed2803da 11585 (cs->singlestep_enabled) ||
1b530a6d 11586 singlestep ||
2e70f6ef 11587 num_insns >= max_insns)) {
d26bfc9a
JM
11588 /* if we reach a page boundary or are single stepping, stop
11589 * generation
11590 */
8dd4983c 11591 break;
76a66253 11592 }
3de31797
AG
11593 if (tcg_check_temp_count()) {
11594 fprintf(stderr, "Opcode %02x %02x %02x (%08x) leaked temporaries\n",
11595 opc1(ctx.opcode), opc2(ctx.opcode), opc3(ctx.opcode),
11596 ctx.opcode);
11597 exit(1);
11598 }
3fc6c082 11599 }
2e70f6ef
PB
11600 if (tb->cflags & CF_LAST_IO)
11601 gen_io_end();
e1833e1f 11602 if (ctx.exception == POWERPC_EXCP_NONE) {
c1942362 11603 gen_goto_tb(&ctx, 0, ctx.nip);
e1833e1f 11604 } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
ed2803da 11605 if (unlikely(cs->singlestep_enabled)) {
e06fcd75 11606 gen_debug_exception(ctxp);
8cbcb4fa 11607 }
76a66253 11608 /* Generate the return instruction */
57fec1fe 11609 tcg_gen_exit_tb(0);
9a64fbe4 11610 }
806f352d 11611 gen_tb_end(tb, num_insns);
0a7df5da 11612
4e5e1215
RH
11613 tb->size = ctx.nip - pc_start;
11614 tb->icount = num_insns;
11615
d9bce9d9 11616#if defined(DEBUG_DISAS)
8fec2b8c 11617 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
76a66253 11618 int flags;
237c0af0 11619 flags = env->bfd_mach;
76db3ba4 11620 flags |= ctx.le_mode << 16;
93fcfe39 11621 qemu_log("IN: %s\n", lookup_symbol(pc_start));
d49190c4 11622 log_target_disas(cs, pc_start, ctx.nip - pc_start, flags);
93fcfe39 11623 qemu_log("\n");
9fddaa0c 11624 }
79aceca5 11625#endif
79aceca5
FB
11626}
11627
bad729e2
RH
11628void restore_state_to_opc(CPUPPCState *env, TranslationBlock *tb,
11629 target_ulong *data)
d2856f1a 11630{
bad729e2 11631 env->nip = data[0];
d2856f1a 11632}