]> git.proxmox.com Git - mirror_qemu.git/blame - target-ppc/translate.c
pseries: Don't try to munmap() a malloc()ed TCE table
[mirror_qemu.git] / target-ppc / translate.c
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation for qemu: main translation routines.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
90dc8812 5 * Copyright (C) 2011 Freescale Semiconductor, Inc.
79aceca5
FB
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
79aceca5 19 */
c6a1c22b 20
79aceca5 21#include "cpu.h"
79aceca5 22#include "disas.h"
57fec1fe 23#include "tcg-op.h"
0cfe11ea 24#include "host-utils.h"
79aceca5 25
a7812ae4
PB
26#include "helper.h"
27#define GEN_HELPER 1
28#include "helper.h"
29
8cbcb4fa
AJ
30#define CPU_SINGLE_STEP 0x1
31#define CPU_BRANCH_STEP 0x2
32#define GDBSTUB_SINGLE_STEP 0x4
33
a750fc0b 34/* Include definitions for instructions classes and implementations flags */
9fddaa0c 35//#define PPC_DEBUG_DISAS
76a66253 36//#define DO_PPC_STATISTICS
79aceca5 37
d12d51d5 38#ifdef PPC_DEBUG_DISAS
93fcfe39 39# define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
d12d51d5
AL
40#else
41# define LOG_DISAS(...) do { } while (0)
42#endif
a750fc0b
JM
43/*****************************************************************************/
44/* Code translation helpers */
c53be334 45
f78fb44e 46/* global register indexes */
a7812ae4 47static TCGv_ptr cpu_env;
1d542695 48static char cpu_reg_names[10*3 + 22*4 /* GPR */
f78fb44e 49#if !defined(TARGET_PPC64)
1d542695 50 + 10*4 + 22*5 /* SPE GPRh */
f78fb44e 51#endif
a5e26afa 52 + 10*4 + 22*5 /* FPR */
47e4661c
AJ
53 + 2*(10*6 + 22*7) /* AVRh, AVRl */
54 + 8*5 /* CRF */];
f78fb44e
AJ
55static TCGv cpu_gpr[32];
56#if !defined(TARGET_PPC64)
57static TCGv cpu_gprh[32];
58#endif
a7812ae4
PB
59static TCGv_i64 cpu_fpr[32];
60static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
61static TCGv_i32 cpu_crf[8];
bd568f18 62static TCGv cpu_nip;
6527f6ea 63static TCGv cpu_msr;
cfdcd37a
AJ
64static TCGv cpu_ctr;
65static TCGv cpu_lr;
697ab892
DG
66#if defined(TARGET_PPC64)
67static TCGv cpu_cfar;
68#endif
3d7b417e 69static TCGv cpu_xer;
cf360a32 70static TCGv cpu_reserve;
a7812ae4 71static TCGv_i32 cpu_fpscr;
a7859e89 72static TCGv_i32 cpu_access_type;
f78fb44e 73
2e70f6ef
PB
74#include "gen-icount.h"
75
76void ppc_translate_init(void)
77{
f78fb44e
AJ
78 int i;
79 char* p;
2dc766da 80 size_t cpu_reg_names_size;
b2437bf2 81 static int done_init = 0;
f78fb44e 82
2e70f6ef
PB
83 if (done_init)
84 return;
f78fb44e 85
a7812ae4 86 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
a7812ae4 87
f78fb44e 88 p = cpu_reg_names;
2dc766da 89 cpu_reg_names_size = sizeof(cpu_reg_names);
47e4661c
AJ
90
91 for (i = 0; i < 8; i++) {
2dc766da 92 snprintf(p, cpu_reg_names_size, "crf%d", i);
a7812ae4 93 cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 94 offsetof(CPUPPCState, crf[i]), p);
47e4661c 95 p += 5;
2dc766da 96 cpu_reg_names_size -= 5;
47e4661c
AJ
97 }
98
f78fb44e 99 for (i = 0; i < 32; i++) {
2dc766da 100 snprintf(p, cpu_reg_names_size, "r%d", i);
a7812ae4 101 cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
1328c2bf 102 offsetof(CPUPPCState, gpr[i]), p);
f78fb44e 103 p += (i < 10) ? 3 : 4;
2dc766da 104 cpu_reg_names_size -= (i < 10) ? 3 : 4;
f78fb44e 105#if !defined(TARGET_PPC64)
2dc766da 106 snprintf(p, cpu_reg_names_size, "r%dH", i);
a7812ae4 107 cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 108 offsetof(CPUPPCState, gprh[i]), p);
f78fb44e 109 p += (i < 10) ? 4 : 5;
2dc766da 110 cpu_reg_names_size -= (i < 10) ? 4 : 5;
f78fb44e 111#endif
1d542695 112
2dc766da 113 snprintf(p, cpu_reg_names_size, "fp%d", i);
a7812ae4 114 cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 115 offsetof(CPUPPCState, fpr[i]), p);
ec1ac72d 116 p += (i < 10) ? 4 : 5;
2dc766da 117 cpu_reg_names_size -= (i < 10) ? 4 : 5;
a5e26afa 118
2dc766da 119 snprintf(p, cpu_reg_names_size, "avr%dH", i);
e2542fe2 120#ifdef HOST_WORDS_BIGENDIAN
fe1e5c53 121 cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 122 offsetof(CPUPPCState, avr[i].u64[0]), p);
fe1e5c53 123#else
a7812ae4 124 cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 125 offsetof(CPUPPCState, avr[i].u64[1]), p);
fe1e5c53 126#endif
1d542695 127 p += (i < 10) ? 6 : 7;
2dc766da 128 cpu_reg_names_size -= (i < 10) ? 6 : 7;
ec1ac72d 129
2dc766da 130 snprintf(p, cpu_reg_names_size, "avr%dL", i);
e2542fe2 131#ifdef HOST_WORDS_BIGENDIAN
fe1e5c53 132 cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 133 offsetof(CPUPPCState, avr[i].u64[1]), p);
fe1e5c53 134#else
a7812ae4 135 cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 136 offsetof(CPUPPCState, avr[i].u64[0]), p);
fe1e5c53 137#endif
1d542695 138 p += (i < 10) ? 6 : 7;
2dc766da 139 cpu_reg_names_size -= (i < 10) ? 6 : 7;
f78fb44e 140 }
f10dc08e 141
a7812ae4 142 cpu_nip = tcg_global_mem_new(TCG_AREG0,
1328c2bf 143 offsetof(CPUPPCState, nip), "nip");
bd568f18 144
6527f6ea 145 cpu_msr = tcg_global_mem_new(TCG_AREG0,
1328c2bf 146 offsetof(CPUPPCState, msr), "msr");
6527f6ea 147
a7812ae4 148 cpu_ctr = tcg_global_mem_new(TCG_AREG0,
1328c2bf 149 offsetof(CPUPPCState, ctr), "ctr");
cfdcd37a 150
a7812ae4 151 cpu_lr = tcg_global_mem_new(TCG_AREG0,
1328c2bf 152 offsetof(CPUPPCState, lr), "lr");
cfdcd37a 153
697ab892
DG
154#if defined(TARGET_PPC64)
155 cpu_cfar = tcg_global_mem_new(TCG_AREG0,
1328c2bf 156 offsetof(CPUPPCState, cfar), "cfar");
697ab892
DG
157#endif
158
a7812ae4 159 cpu_xer = tcg_global_mem_new(TCG_AREG0,
1328c2bf 160 offsetof(CPUPPCState, xer), "xer");
3d7b417e 161
cf360a32 162 cpu_reserve = tcg_global_mem_new(TCG_AREG0,
1328c2bf 163 offsetof(CPUPPCState, reserve_addr),
18b21a2f 164 "reserve_addr");
cf360a32 165
a7812ae4 166 cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 167 offsetof(CPUPPCState, fpscr), "fpscr");
e1571908 168
a7859e89 169 cpu_access_type = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 170 offsetof(CPUPPCState, access_type), "access_type");
a7859e89 171
f10dc08e 172 /* register helpers */
a7812ae4 173#define GEN_HELPER 2
f10dc08e
AJ
174#include "helper.h"
175
2e70f6ef
PB
176 done_init = 1;
177}
178
79aceca5
FB
179/* internal defines */
180typedef struct DisasContext {
181 struct TranslationBlock *tb;
0fa85d43 182 target_ulong nip;
79aceca5 183 uint32_t opcode;
9a64fbe4 184 uint32_t exception;
3cc62370
FB
185 /* Routine used to access memory */
186 int mem_idx;
76db3ba4 187 int access_type;
3cc62370 188 /* Translation flags */
76db3ba4 189 int le_mode;
d9bce9d9
JM
190#if defined(TARGET_PPC64)
191 int sf_mode;
697ab892 192 int has_cfar;
9a64fbe4 193#endif
3cc62370 194 int fpu_enabled;
a9d9eb8f 195 int altivec_enabled;
0487d6a8 196 int spe_enabled;
c227f099 197 ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
ea4e754f 198 int singlestep_enabled;
79aceca5
FB
199} DisasContext;
200
c227f099 201struct opc_handler_t {
70560da7
FC
202 /* invalid bits for instruction 1 (Rc(opcode) == 0) */
203 uint32_t inval1;
204 /* invalid bits for instruction 2 (Rc(opcode) == 1) */
205 uint32_t inval2;
9a64fbe4 206 /* instruction type */
0487d6a8 207 uint64_t type;
a5858d7a
AG
208 /* extended instruction type */
209 uint64_t type2;
79aceca5
FB
210 /* handler */
211 void (*handler)(DisasContext *ctx);
a750fc0b 212#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
b55266b5 213 const char *oname;
a750fc0b
JM
214#endif
215#if defined(DO_PPC_STATISTICS)
76a66253
JM
216 uint64_t count;
217#endif
3fc6c082 218};
79aceca5 219
636aa200 220static inline void gen_reset_fpstatus(void)
7c58044c 221{
a44d2ce1 222 gen_helper_reset_fpstatus();
7c58044c
JM
223}
224
636aa200 225static inline void gen_compute_fprf(TCGv_i64 arg, int set_fprf, int set_rc)
7c58044c 226{
0f2f39c2 227 TCGv_i32 t0 = tcg_temp_new_i32();
af12906f 228
7c58044c
JM
229 if (set_fprf != 0) {
230 /* This case might be optimized later */
0f2f39c2 231 tcg_gen_movi_i32(t0, 1);
af12906f 232 gen_helper_compute_fprf(t0, arg, t0);
a7812ae4 233 if (unlikely(set_rc)) {
0f2f39c2 234 tcg_gen_mov_i32(cpu_crf[1], t0);
a7812ae4 235 }
af12906f 236 gen_helper_float_check_status();
7c58044c
JM
237 } else if (unlikely(set_rc)) {
238 /* We always need to compute fpcc */
0f2f39c2 239 tcg_gen_movi_i32(t0, 0);
af12906f 240 gen_helper_compute_fprf(t0, arg, t0);
0f2f39c2 241 tcg_gen_mov_i32(cpu_crf[1], t0);
7c58044c 242 }
af12906f 243
0f2f39c2 244 tcg_temp_free_i32(t0);
7c58044c
JM
245}
246
636aa200 247static inline void gen_set_access_type(DisasContext *ctx, int access_type)
a7859e89 248{
76db3ba4
AJ
249 if (ctx->access_type != access_type) {
250 tcg_gen_movi_i32(cpu_access_type, access_type);
251 ctx->access_type = access_type;
252 }
a7859e89
AJ
253}
254
636aa200 255static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
d9bce9d9
JM
256{
257#if defined(TARGET_PPC64)
258 if (ctx->sf_mode)
bd568f18 259 tcg_gen_movi_tl(cpu_nip, nip);
d9bce9d9
JM
260 else
261#endif
bd568f18 262 tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
d9bce9d9
JM
263}
264
636aa200 265static inline void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
e06fcd75
AJ
266{
267 TCGv_i32 t0, t1;
268 if (ctx->exception == POWERPC_EXCP_NONE) {
269 gen_update_nip(ctx, ctx->nip);
270 }
271 t0 = tcg_const_i32(excp);
272 t1 = tcg_const_i32(error);
273 gen_helper_raise_exception_err(t0, t1);
274 tcg_temp_free_i32(t0);
275 tcg_temp_free_i32(t1);
276 ctx->exception = (excp);
277}
e1833e1f 278
636aa200 279static inline void gen_exception(DisasContext *ctx, uint32_t excp)
e06fcd75
AJ
280{
281 TCGv_i32 t0;
282 if (ctx->exception == POWERPC_EXCP_NONE) {
283 gen_update_nip(ctx, ctx->nip);
284 }
285 t0 = tcg_const_i32(excp);
286 gen_helper_raise_exception(t0);
287 tcg_temp_free_i32(t0);
288 ctx->exception = (excp);
289}
e1833e1f 290
636aa200 291static inline void gen_debug_exception(DisasContext *ctx)
e06fcd75
AJ
292{
293 TCGv_i32 t0;
5518f3a6 294
ee2b3994
SB
295 if ((ctx->exception != POWERPC_EXCP_BRANCH) &&
296 (ctx->exception != POWERPC_EXCP_SYNC)) {
5518f3a6 297 gen_update_nip(ctx, ctx->nip);
ee2b3994 298 }
e06fcd75
AJ
299 t0 = tcg_const_i32(EXCP_DEBUG);
300 gen_helper_raise_exception(t0);
301 tcg_temp_free_i32(t0);
302}
9a64fbe4 303
636aa200 304static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
e06fcd75
AJ
305{
306 gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_INVAL | error);
307}
a9d9eb8f 308
f24e5695 309/* Stop translation */
636aa200 310static inline void gen_stop_exception(DisasContext *ctx)
3fc6c082 311{
d9bce9d9 312 gen_update_nip(ctx, ctx->nip);
e1833e1f 313 ctx->exception = POWERPC_EXCP_STOP;
3fc6c082
FB
314}
315
f24e5695 316/* No need to update nip here, as execution flow will change */
636aa200 317static inline void gen_sync_exception(DisasContext *ctx)
2be0071f 318{
e1833e1f 319 ctx->exception = POWERPC_EXCP_SYNC;
2be0071f
FB
320}
321
79aceca5 322#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type) \
a5858d7a
AG
323GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE)
324
325#define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2) \
326GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2)
79aceca5 327
c7697e1f 328#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type) \
a5858d7a
AG
329GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE)
330
331#define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2) \
332GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2)
c7697e1f 333
c227f099 334typedef struct opcode_t {
79aceca5 335 unsigned char opc1, opc2, opc3;
1235fc06 336#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
18fba28c
FB
337 unsigned char pad[5];
338#else
339 unsigned char pad[1];
340#endif
c227f099 341 opc_handler_t handler;
b55266b5 342 const char *oname;
c227f099 343} opcode_t;
79aceca5 344
a750fc0b 345/*****************************************************************************/
79aceca5
FB
346/*** Instruction decoding ***/
347#define EXTRACT_HELPER(name, shift, nb) \
636aa200 348static inline uint32_t name(uint32_t opcode) \
79aceca5
FB
349{ \
350 return (opcode >> (shift)) & ((1 << (nb)) - 1); \
351}
352
353#define EXTRACT_SHELPER(name, shift, nb) \
636aa200 354static inline int32_t name(uint32_t opcode) \
79aceca5 355{ \
18fba28c 356 return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1)); \
79aceca5
FB
357}
358
359/* Opcode part 1 */
360EXTRACT_HELPER(opc1, 26, 6);
361/* Opcode part 2 */
362EXTRACT_HELPER(opc2, 1, 5);
363/* Opcode part 3 */
364EXTRACT_HELPER(opc3, 6, 5);
365/* Update Cr0 flags */
366EXTRACT_HELPER(Rc, 0, 1);
367/* Destination */
368EXTRACT_HELPER(rD, 21, 5);
369/* Source */
370EXTRACT_HELPER(rS, 21, 5);
371/* First operand */
372EXTRACT_HELPER(rA, 16, 5);
373/* Second operand */
374EXTRACT_HELPER(rB, 11, 5);
375/* Third operand */
376EXTRACT_HELPER(rC, 6, 5);
377/*** Get CRn ***/
378EXTRACT_HELPER(crfD, 23, 3);
379EXTRACT_HELPER(crfS, 18, 3);
380EXTRACT_HELPER(crbD, 21, 5);
381EXTRACT_HELPER(crbA, 16, 5);
382EXTRACT_HELPER(crbB, 11, 5);
383/* SPR / TBL */
3fc6c082 384EXTRACT_HELPER(_SPR, 11, 10);
636aa200 385static inline uint32_t SPR(uint32_t opcode)
3fc6c082
FB
386{
387 uint32_t sprn = _SPR(opcode);
388
389 return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
390}
79aceca5
FB
391/*** Get constants ***/
392EXTRACT_HELPER(IMM, 12, 8);
393/* 16 bits signed immediate value */
394EXTRACT_SHELPER(SIMM, 0, 16);
395/* 16 bits unsigned immediate value */
396EXTRACT_HELPER(UIMM, 0, 16);
21d21583
AJ
397/* 5 bits signed immediate value */
398EXTRACT_HELPER(SIMM5, 16, 5);
27a4edb3
AJ
399/* 5 bits signed immediate value */
400EXTRACT_HELPER(UIMM5, 16, 5);
79aceca5
FB
401/* Bit count */
402EXTRACT_HELPER(NB, 11, 5);
403/* Shift count */
404EXTRACT_HELPER(SH, 11, 5);
cd633b10
AJ
405/* Vector shift count */
406EXTRACT_HELPER(VSH, 6, 4);
79aceca5
FB
407/* Mask start */
408EXTRACT_HELPER(MB, 6, 5);
409/* Mask end */
410EXTRACT_HELPER(ME, 1, 5);
fb0eaffc
FB
411/* Trap operand */
412EXTRACT_HELPER(TO, 21, 5);
79aceca5
FB
413
414EXTRACT_HELPER(CRM, 12, 8);
415EXTRACT_HELPER(FM, 17, 8);
416EXTRACT_HELPER(SR, 16, 4);
e4bb997e 417EXTRACT_HELPER(FPIMM, 12, 4);
fb0eaffc 418
79aceca5
FB
419/*** Jump target decoding ***/
420/* Displacement */
421EXTRACT_SHELPER(d, 0, 16);
422/* Immediate address */
636aa200 423static inline target_ulong LI(uint32_t opcode)
79aceca5
FB
424{
425 return (opcode >> 0) & 0x03FFFFFC;
426}
427
636aa200 428static inline uint32_t BD(uint32_t opcode)
79aceca5
FB
429{
430 return (opcode >> 0) & 0xFFFC;
431}
432
433EXTRACT_HELPER(BO, 21, 5);
434EXTRACT_HELPER(BI, 16, 5);
435/* Absolute/relative address */
436EXTRACT_HELPER(AA, 1, 1);
437/* Link */
438EXTRACT_HELPER(LK, 0, 1);
439
440/* Create a mask between <start> and <end> bits */
636aa200 441static inline target_ulong MASK(uint32_t start, uint32_t end)
79aceca5 442{
76a66253 443 target_ulong ret;
79aceca5 444
76a66253
JM
445#if defined(TARGET_PPC64)
446 if (likely(start == 0)) {
6f2d8978 447 ret = UINT64_MAX << (63 - end);
76a66253 448 } else if (likely(end == 63)) {
6f2d8978 449 ret = UINT64_MAX >> start;
76a66253
JM
450 }
451#else
452 if (likely(start == 0)) {
6f2d8978 453 ret = UINT32_MAX << (31 - end);
76a66253 454 } else if (likely(end == 31)) {
6f2d8978 455 ret = UINT32_MAX >> start;
76a66253
JM
456 }
457#endif
458 else {
459 ret = (((target_ulong)(-1ULL)) >> (start)) ^
460 (((target_ulong)(-1ULL) >> (end)) >> 1);
461 if (unlikely(start > end))
462 return ~ret;
463 }
79aceca5
FB
464
465 return ret;
466}
467
a750fc0b 468/*****************************************************************************/
a750fc0b 469/* PowerPC instructions table */
933dc6eb 470
76a66253 471#if defined(DO_PPC_STATISTICS)
a5858d7a 472#define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 473{ \
79aceca5
FB
474 .opc1 = op1, \
475 .opc2 = op2, \
476 .opc3 = op3, \
18fba28c 477 .pad = { 0, }, \
79aceca5 478 .handler = { \
70560da7
FC
479 .inval1 = invl, \
480 .type = _typ, \
481 .type2 = _typ2, \
482 .handler = &gen_##name, \
483 .oname = stringify(name), \
484 }, \
485 .oname = stringify(name), \
486}
487#define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \
488{ \
489 .opc1 = op1, \
490 .opc2 = op2, \
491 .opc3 = op3, \
492 .pad = { 0, }, \
493 .handler = { \
494 .inval1 = invl1, \
495 .inval2 = invl2, \
9a64fbe4 496 .type = _typ, \
a5858d7a 497 .type2 = _typ2, \
79aceca5 498 .handler = &gen_##name, \
76a66253 499 .oname = stringify(name), \
79aceca5 500 }, \
3fc6c082 501 .oname = stringify(name), \
79aceca5 502}
a5858d7a 503#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 504{ \
c7697e1f
JM
505 .opc1 = op1, \
506 .opc2 = op2, \
507 .opc3 = op3, \
508 .pad = { 0, }, \
509 .handler = { \
70560da7 510 .inval1 = invl, \
c7697e1f 511 .type = _typ, \
a5858d7a 512 .type2 = _typ2, \
c7697e1f
JM
513 .handler = &gen_##name, \
514 .oname = onam, \
515 }, \
516 .oname = onam, \
517}
76a66253 518#else
a5858d7a 519#define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 520{ \
c7697e1f
JM
521 .opc1 = op1, \
522 .opc2 = op2, \
523 .opc3 = op3, \
524 .pad = { 0, }, \
525 .handler = { \
70560da7
FC
526 .inval1 = invl, \
527 .type = _typ, \
528 .type2 = _typ2, \
529 .handler = &gen_##name, \
530 }, \
531 .oname = stringify(name), \
532}
533#define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \
534{ \
535 .opc1 = op1, \
536 .opc2 = op2, \
537 .opc3 = op3, \
538 .pad = { 0, }, \
539 .handler = { \
540 .inval1 = invl1, \
541 .inval2 = invl2, \
c7697e1f 542 .type = _typ, \
a5858d7a 543 .type2 = _typ2, \
c7697e1f 544 .handler = &gen_##name, \
5c55ff99
BS
545 }, \
546 .oname = stringify(name), \
547}
a5858d7a 548#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99
BS
549{ \
550 .opc1 = op1, \
551 .opc2 = op2, \
552 .opc3 = op3, \
553 .pad = { 0, }, \
554 .handler = { \
70560da7 555 .inval1 = invl, \
5c55ff99 556 .type = _typ, \
a5858d7a 557 .type2 = _typ2, \
5c55ff99
BS
558 .handler = &gen_##name, \
559 }, \
560 .oname = onam, \
561}
562#endif
2e610050 563
5c55ff99 564/* SPR load/store helpers */
636aa200 565static inline void gen_load_spr(TCGv t, int reg)
5c55ff99 566{
1328c2bf 567 tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
5c55ff99 568}
2e610050 569
636aa200 570static inline void gen_store_spr(int reg, TCGv t)
5c55ff99 571{
1328c2bf 572 tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
5c55ff99 573}
2e610050 574
54623277 575/* Invalid instruction */
99e300ef 576static void gen_invalid(DisasContext *ctx)
9a64fbe4 577{
e06fcd75 578 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
9a64fbe4
FB
579}
580
c227f099 581static opc_handler_t invalid_handler = {
70560da7
FC
582 .inval1 = 0xFFFFFFFF,
583 .inval2 = 0xFFFFFFFF,
9a64fbe4 584 .type = PPC_NONE,
a5858d7a 585 .type2 = PPC_NONE,
79aceca5
FB
586 .handler = gen_invalid,
587};
588
e1571908
AJ
589/*** Integer comparison ***/
590
636aa200 591static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
e1571908
AJ
592{
593 int l1, l2, l3;
594
269f3e95
AJ
595 tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
596 tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
e1571908
AJ
597 tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);
598
599 l1 = gen_new_label();
600 l2 = gen_new_label();
601 l3 = gen_new_label();
602 if (s) {
ea363694
AJ
603 tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
604 tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
e1571908 605 } else {
ea363694
AJ
606 tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
607 tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
e1571908
AJ
608 }
609 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
610 tcg_gen_br(l3);
611 gen_set_label(l1);
612 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
613 tcg_gen_br(l3);
614 gen_set_label(l2);
615 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
616 gen_set_label(l3);
617}
618
636aa200 619static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 620{
ea363694
AJ
621 TCGv t0 = tcg_const_local_tl(arg1);
622 gen_op_cmp(arg0, t0, s, crf);
623 tcg_temp_free(t0);
e1571908
AJ
624}
625
626#if defined(TARGET_PPC64)
636aa200 627static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
e1571908 628{
ea363694 629 TCGv t0, t1;
a7812ae4
PB
630 t0 = tcg_temp_local_new();
631 t1 = tcg_temp_local_new();
e1571908 632 if (s) {
ea363694
AJ
633 tcg_gen_ext32s_tl(t0, arg0);
634 tcg_gen_ext32s_tl(t1, arg1);
e1571908 635 } else {
ea363694
AJ
636 tcg_gen_ext32u_tl(t0, arg0);
637 tcg_gen_ext32u_tl(t1, arg1);
e1571908 638 }
ea363694
AJ
639 gen_op_cmp(t0, t1, s, crf);
640 tcg_temp_free(t1);
641 tcg_temp_free(t0);
e1571908
AJ
642}
643
636aa200 644static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 645{
ea363694
AJ
646 TCGv t0 = tcg_const_local_tl(arg1);
647 gen_op_cmp32(arg0, t0, s, crf);
648 tcg_temp_free(t0);
e1571908
AJ
649}
650#endif
651
636aa200 652static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
e1571908
AJ
653{
654#if defined(TARGET_PPC64)
655 if (!(ctx->sf_mode))
656 gen_op_cmpi32(reg, 0, 1, 0);
657 else
658#endif
659 gen_op_cmpi(reg, 0, 1, 0);
660}
661
662/* cmp */
99e300ef 663static void gen_cmp(DisasContext *ctx)
e1571908
AJ
664{
665#if defined(TARGET_PPC64)
666 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
667 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
668 1, crfD(ctx->opcode));
669 else
670#endif
671 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
672 1, crfD(ctx->opcode));
673}
674
675/* cmpi */
99e300ef 676static void gen_cmpi(DisasContext *ctx)
e1571908
AJ
677{
678#if defined(TARGET_PPC64)
679 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
680 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
681 1, crfD(ctx->opcode));
682 else
683#endif
684 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
685 1, crfD(ctx->opcode));
686}
687
688/* cmpl */
99e300ef 689static void gen_cmpl(DisasContext *ctx)
e1571908
AJ
690{
691#if defined(TARGET_PPC64)
692 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
693 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
694 0, crfD(ctx->opcode));
695 else
696#endif
697 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
698 0, crfD(ctx->opcode));
699}
700
701/* cmpli */
99e300ef 702static void gen_cmpli(DisasContext *ctx)
e1571908
AJ
703{
704#if defined(TARGET_PPC64)
705 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
706 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
707 0, crfD(ctx->opcode));
708 else
709#endif
710 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
711 0, crfD(ctx->opcode));
712}
713
714/* isel (PowerPC 2.03 specification) */
99e300ef 715static void gen_isel(DisasContext *ctx)
e1571908
AJ
716{
717 int l1, l2;
718 uint32_t bi = rC(ctx->opcode);
719 uint32_t mask;
a7812ae4 720 TCGv_i32 t0;
e1571908
AJ
721
722 l1 = gen_new_label();
723 l2 = gen_new_label();
724
725 mask = 1 << (3 - (bi & 0x03));
a7812ae4 726 t0 = tcg_temp_new_i32();
fea0c503
AJ
727 tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
728 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
e1571908
AJ
729 if (rA(ctx->opcode) == 0)
730 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
731 else
732 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
733 tcg_gen_br(l2);
734 gen_set_label(l1);
735 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
736 gen_set_label(l2);
a7812ae4 737 tcg_temp_free_i32(t0);
e1571908
AJ
738}
739
79aceca5 740/*** Integer arithmetic ***/
79aceca5 741
636aa200
BS
742static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
743 TCGv arg1, TCGv arg2, int sub)
74637406
AJ
744{
745 int l1;
746 TCGv t0;
79aceca5 747
74637406
AJ
748 l1 = gen_new_label();
749 /* Start with XER OV disabled, the most likely case */
750 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
a7812ae4 751 t0 = tcg_temp_local_new();
74637406
AJ
752 tcg_gen_xor_tl(t0, arg0, arg1);
753#if defined(TARGET_PPC64)
754 if (!ctx->sf_mode)
755 tcg_gen_ext32s_tl(t0, t0);
756#endif
757 if (sub)
758 tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
759 else
760 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
761 tcg_gen_xor_tl(t0, arg1, arg2);
762#if defined(TARGET_PPC64)
763 if (!ctx->sf_mode)
764 tcg_gen_ext32s_tl(t0, t0);
765#endif
766 if (sub)
767 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
768 else
769 tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
770 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
771 gen_set_label(l1);
772 tcg_temp_free(t0);
79aceca5
FB
773}
774
636aa200
BS
775static inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1,
776 TCGv arg2, int sub)
74637406
AJ
777{
778 int l1 = gen_new_label();
d9bce9d9
JM
779
780#if defined(TARGET_PPC64)
74637406
AJ
781 if (!(ctx->sf_mode)) {
782 TCGv t0, t1;
a7812ae4
PB
783 t0 = tcg_temp_new();
784 t1 = tcg_temp_new();
d9bce9d9 785
74637406
AJ
786 tcg_gen_ext32u_tl(t0, arg1);
787 tcg_gen_ext32u_tl(t1, arg2);
788 if (sub) {
789 tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
bdc4e053 790 } else {
74637406
AJ
791 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
792 }
a9730017
AJ
793 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
794 gen_set_label(l1);
795 tcg_temp_free(t0);
796 tcg_temp_free(t1);
74637406
AJ
797 } else
798#endif
a9730017
AJ
799 {
800 if (sub) {
801 tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
802 } else {
803 tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
804 }
805 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
806 gen_set_label(l1);
74637406 807 }
d9bce9d9
JM
808}
809
74637406 810/* Common add function */
636aa200
BS
811static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
812 TCGv arg2, int add_ca, int compute_ca,
813 int compute_ov)
74637406
AJ
814{
815 TCGv t0, t1;
d9bce9d9 816
74637406 817 if ((!compute_ca && !compute_ov) ||
a7812ae4 818 (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2))) {
74637406
AJ
819 t0 = ret;
820 } else {
a7812ae4 821 t0 = tcg_temp_local_new();
74637406 822 }
79aceca5 823
74637406 824 if (add_ca) {
a7812ae4 825 t1 = tcg_temp_local_new();
74637406
AJ
826 tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
827 tcg_gen_shri_tl(t1, t1, XER_CA);
d2e9fd8f 828 } else {
829 TCGV_UNUSED(t1);
74637406 830 }
79aceca5 831
74637406
AJ
832 if (compute_ca && compute_ov) {
833 /* Start with XER CA and OV disabled, the most likely case */
834 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
835 } else if (compute_ca) {
836 /* Start with XER CA disabled, the most likely case */
837 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
838 } else if (compute_ov) {
839 /* Start with XER OV disabled, the most likely case */
840 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
841 }
79aceca5 842
74637406
AJ
843 tcg_gen_add_tl(t0, arg1, arg2);
844
845 if (compute_ca) {
846 gen_op_arith_compute_ca(ctx, t0, arg1, 0);
847 }
848 if (add_ca) {
849 tcg_gen_add_tl(t0, t0, t1);
850 gen_op_arith_compute_ca(ctx, t0, t1, 0);
851 tcg_temp_free(t1);
852 }
853 if (compute_ov) {
854 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
855 }
856
857 if (unlikely(Rc(ctx->opcode) != 0))
858 gen_set_Rc0(ctx, t0);
859
a7812ae4 860 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
861 tcg_gen_mov_tl(ret, t0);
862 tcg_temp_free(t0);
863 }
39dd32ee 864}
74637406
AJ
865/* Add functions with two operands */
866#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
99e300ef 867static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
868{ \
869 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
870 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
871 add_ca, compute_ca, compute_ov); \
872}
873/* Add functions with one operand and one immediate */
874#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
875 add_ca, compute_ca, compute_ov) \
99e300ef 876static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
877{ \
878 TCGv t0 = tcg_const_local_tl(const_val); \
879 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
880 cpu_gpr[rA(ctx->opcode)], t0, \
881 add_ca, compute_ca, compute_ov); \
882 tcg_temp_free(t0); \
883}
884
885/* add add. addo addo. */
886GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
887GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
888/* addc addc. addco addco. */
889GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
890GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
891/* adde adde. addeo addeo. */
892GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
893GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
894/* addme addme. addmeo addmeo. */
895GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
896GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
897/* addze addze. addzeo addzeo.*/
898GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
899GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
900/* addi */
99e300ef 901static void gen_addi(DisasContext *ctx)
d9bce9d9 902{
74637406
AJ
903 target_long simm = SIMM(ctx->opcode);
904
905 if (rA(ctx->opcode) == 0) {
906 /* li case */
907 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
908 } else {
909 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
910 }
d9bce9d9 911}
74637406 912/* addic addic.*/
636aa200
BS
913static inline void gen_op_addic(DisasContext *ctx, TCGv ret, TCGv arg1,
914 int compute_Rc0)
d9bce9d9 915{
74637406
AJ
916 target_long simm = SIMM(ctx->opcode);
917
918 /* Start with XER CA and OV disabled, the most likely case */
919 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
920
921 if (likely(simm != 0)) {
a7812ae4 922 TCGv t0 = tcg_temp_local_new();
74637406
AJ
923 tcg_gen_addi_tl(t0, arg1, simm);
924 gen_op_arith_compute_ca(ctx, t0, arg1, 0);
925 tcg_gen_mov_tl(ret, t0);
926 tcg_temp_free(t0);
927 } else {
928 tcg_gen_mov_tl(ret, arg1);
929 }
930 if (compute_Rc0) {
931 gen_set_Rc0(ctx, ret);
932 }
d9bce9d9 933}
99e300ef
BS
934
935static void gen_addic(DisasContext *ctx)
d9bce9d9 936{
74637406 937 gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
d9bce9d9 938}
e8eaa2c0
BS
939
940static void gen_addic_(DisasContext *ctx)
d9bce9d9 941{
74637406 942 gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
d9bce9d9 943}
99e300ef 944
54623277 945/* addis */
99e300ef 946static void gen_addis(DisasContext *ctx)
d9bce9d9 947{
74637406
AJ
948 target_long simm = SIMM(ctx->opcode);
949
950 if (rA(ctx->opcode) == 0) {
951 /* lis case */
952 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
953 } else {
954 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
955 }
d9bce9d9 956}
74637406 957
636aa200
BS
958static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
959 TCGv arg2, int sign, int compute_ov)
d9bce9d9 960{
2ef1b120
AJ
961 int l1 = gen_new_label();
962 int l2 = gen_new_label();
a7812ae4
PB
963 TCGv_i32 t0 = tcg_temp_local_new_i32();
964 TCGv_i32 t1 = tcg_temp_local_new_i32();
74637406 965
2ef1b120
AJ
966 tcg_gen_trunc_tl_i32(t0, arg1);
967 tcg_gen_trunc_tl_i32(t1, arg2);
968 tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
74637406 969 if (sign) {
2ef1b120
AJ
970 int l3 = gen_new_label();
971 tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
972 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
74637406 973 gen_set_label(l3);
2ef1b120 974 tcg_gen_div_i32(t0, t0, t1);
74637406 975 } else {
2ef1b120 976 tcg_gen_divu_i32(t0, t0, t1);
74637406
AJ
977 }
978 if (compute_ov) {
979 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
980 }
981 tcg_gen_br(l2);
982 gen_set_label(l1);
983 if (sign) {
2ef1b120 984 tcg_gen_sari_i32(t0, t0, 31);
74637406
AJ
985 } else {
986 tcg_gen_movi_i32(t0, 0);
987 }
988 if (compute_ov) {
989 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
990 }
991 gen_set_label(l2);
2ef1b120 992 tcg_gen_extu_i32_tl(ret, t0);
a7812ae4
PB
993 tcg_temp_free_i32(t0);
994 tcg_temp_free_i32(t1);
74637406
AJ
995 if (unlikely(Rc(ctx->opcode) != 0))
996 gen_set_Rc0(ctx, ret);
d9bce9d9 997}
74637406
AJ
998/* Div functions */
999#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
99e300ef 1000static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1001{ \
1002 gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)], \
1003 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1004 sign, compute_ov); \
1005}
1006/* divwu divwu. divwuo divwuo. */
1007GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
1008GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
1009/* divw divw. divwo divwo. */
1010GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
1011GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
d9bce9d9 1012#if defined(TARGET_PPC64)
636aa200
BS
1013static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
1014 TCGv arg2, int sign, int compute_ov)
d9bce9d9 1015{
2ef1b120
AJ
1016 int l1 = gen_new_label();
1017 int l2 = gen_new_label();
74637406
AJ
1018
1019 tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
1020 if (sign) {
2ef1b120 1021 int l3 = gen_new_label();
74637406
AJ
1022 tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
1023 tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
1024 gen_set_label(l3);
74637406
AJ
1025 tcg_gen_div_i64(ret, arg1, arg2);
1026 } else {
1027 tcg_gen_divu_i64(ret, arg1, arg2);
1028 }
1029 if (compute_ov) {
1030 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1031 }
1032 tcg_gen_br(l2);
1033 gen_set_label(l1);
1034 if (sign) {
1035 tcg_gen_sari_i64(ret, arg1, 63);
1036 } else {
1037 tcg_gen_movi_i64(ret, 0);
1038 }
1039 if (compute_ov) {
1040 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1041 }
1042 gen_set_label(l2);
1043 if (unlikely(Rc(ctx->opcode) != 0))
1044 gen_set_Rc0(ctx, ret);
d9bce9d9 1045}
74637406 1046#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
99e300ef 1047static void glue(gen_, name)(DisasContext *ctx) \
74637406 1048{ \
2ef1b120
AJ
1049 gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)], \
1050 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1051 sign, compute_ov); \
74637406
AJ
1052}
1053/* divwu divwu. divwuo divwuo. */
1054GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1055GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1056/* divw divw. divwo divwo. */
1057GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1058GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
d9bce9d9 1059#endif
74637406
AJ
1060
1061/* mulhw mulhw. */
99e300ef 1062static void gen_mulhw(DisasContext *ctx)
d9bce9d9 1063{
a7812ae4 1064 TCGv_i64 t0, t1;
74637406 1065
a7812ae4
PB
1066 t0 = tcg_temp_new_i64();
1067 t1 = tcg_temp_new_i64();
74637406
AJ
1068#if defined(TARGET_PPC64)
1069 tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
1070 tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
1071 tcg_gen_mul_i64(t0, t0, t1);
1072 tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
1073#else
1074 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1075 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1076 tcg_gen_mul_i64(t0, t0, t1);
1077 tcg_gen_shri_i64(t0, t0, 32);
1078 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1079#endif
a7812ae4
PB
1080 tcg_temp_free_i64(t0);
1081 tcg_temp_free_i64(t1);
74637406
AJ
1082 if (unlikely(Rc(ctx->opcode) != 0))
1083 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1084}
99e300ef 1085
54623277 1086/* mulhwu mulhwu. */
99e300ef 1087static void gen_mulhwu(DisasContext *ctx)
d9bce9d9 1088{
a7812ae4 1089 TCGv_i64 t0, t1;
74637406 1090
a7812ae4
PB
1091 t0 = tcg_temp_new_i64();
1092 t1 = tcg_temp_new_i64();
d9bce9d9 1093#if defined(TARGET_PPC64)
74637406
AJ
1094 tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1095 tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1096 tcg_gen_mul_i64(t0, t0, t1);
1097 tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
1098#else
1099 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1100 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1101 tcg_gen_mul_i64(t0, t0, t1);
1102 tcg_gen_shri_i64(t0, t0, 32);
1103 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1104#endif
a7812ae4
PB
1105 tcg_temp_free_i64(t0);
1106 tcg_temp_free_i64(t1);
74637406
AJ
1107 if (unlikely(Rc(ctx->opcode) != 0))
1108 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1109}
99e300ef 1110
54623277 1111/* mullw mullw. */
99e300ef 1112static void gen_mullw(DisasContext *ctx)
d9bce9d9 1113{
74637406
AJ
1114 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1115 cpu_gpr[rB(ctx->opcode)]);
1e4c090f 1116 tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
74637406
AJ
1117 if (unlikely(Rc(ctx->opcode) != 0))
1118 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1119}
99e300ef 1120
54623277 1121/* mullwo mullwo. */
99e300ef 1122static void gen_mullwo(DisasContext *ctx)
d9bce9d9 1123{
74637406 1124 int l1;
a7812ae4 1125 TCGv_i64 t0, t1;
74637406 1126
a7812ae4
PB
1127 t0 = tcg_temp_new_i64();
1128 t1 = tcg_temp_new_i64();
74637406
AJ
1129 l1 = gen_new_label();
1130 /* Start with XER OV disabled, the most likely case */
1131 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1132#if defined(TARGET_PPC64)
1133 tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1134 tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1135#else
1136 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1137 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
d9bce9d9 1138#endif
74637406
AJ
1139 tcg_gen_mul_i64(t0, t0, t1);
1140#if defined(TARGET_PPC64)
1141 tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
1142 tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
1143#else
1144 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1145 tcg_gen_ext32s_i64(t1, t0);
1146 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
1147#endif
1148 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1149 gen_set_label(l1);
a7812ae4
PB
1150 tcg_temp_free_i64(t0);
1151 tcg_temp_free_i64(t1);
74637406
AJ
1152 if (unlikely(Rc(ctx->opcode) != 0))
1153 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1154}
99e300ef 1155
54623277 1156/* mulli */
99e300ef 1157static void gen_mulli(DisasContext *ctx)
d9bce9d9 1158{
74637406
AJ
1159 tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1160 SIMM(ctx->opcode));
d9bce9d9
JM
1161}
1162#if defined(TARGET_PPC64)
74637406 1163#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
99e300ef 1164static void glue(gen_, name)(DisasContext *ctx) \
74637406 1165{ \
a7812ae4 1166 gen_helper_##name (cpu_gpr[rD(ctx->opcode)], \
74637406
AJ
1167 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
1168 if (unlikely(Rc(ctx->opcode) != 0)) \
1169 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); \
d9bce9d9 1170}
74637406
AJ
1171/* mulhd mulhd. */
1172GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
1173/* mulhdu mulhdu. */
1174GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
99e300ef 1175
54623277 1176/* mulld mulld. */
99e300ef 1177static void gen_mulld(DisasContext *ctx)
d9bce9d9 1178{
74637406
AJ
1179 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1180 cpu_gpr[rB(ctx->opcode)]);
1181 if (unlikely(Rc(ctx->opcode) != 0))
1182 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1183}
74637406
AJ
1184/* mulldo mulldo. */
1185GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
d9bce9d9 1186#endif
74637406
AJ
1187
1188/* neg neg. nego nego. */
636aa200
BS
1189static inline void gen_op_arith_neg(DisasContext *ctx, TCGv ret, TCGv arg1,
1190 int ov_check)
d9bce9d9 1191{
ec6469a3
AJ
1192 int l1 = gen_new_label();
1193 int l2 = gen_new_label();
a7812ae4 1194 TCGv t0 = tcg_temp_local_new();
d9bce9d9 1195#if defined(TARGET_PPC64)
74637406 1196 if (ctx->sf_mode) {
741a7444 1197 tcg_gen_mov_tl(t0, arg1);
ec6469a3
AJ
1198 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
1199 } else
1200#endif
1201 {
1202 tcg_gen_ext32s_tl(t0, arg1);
74637406
AJ
1203 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
1204 }
74637406
AJ
1205 tcg_gen_neg_tl(ret, arg1);
1206 if (ov_check) {
1207 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1208 }
1209 tcg_gen_br(l2);
1210 gen_set_label(l1);
ec6469a3 1211 tcg_gen_mov_tl(ret, t0);
74637406
AJ
1212 if (ov_check) {
1213 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1214 }
1215 gen_set_label(l2);
ec6469a3 1216 tcg_temp_free(t0);
74637406
AJ
1217 if (unlikely(Rc(ctx->opcode) != 0))
1218 gen_set_Rc0(ctx, ret);
1219}
99e300ef
BS
1220
1221static void gen_neg(DisasContext *ctx)
d9bce9d9 1222{
ec6469a3 1223 gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
d9bce9d9 1224}
99e300ef
BS
1225
1226static void gen_nego(DisasContext *ctx)
79aceca5 1227{
ec6469a3 1228 gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
79aceca5 1229}
74637406
AJ
1230
1231/* Common subf function */
636aa200
BS
1232static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
1233 TCGv arg2, int add_ca, int compute_ca,
1234 int compute_ov)
79aceca5 1235{
74637406 1236 TCGv t0, t1;
76a66253 1237
74637406 1238 if ((!compute_ca && !compute_ov) ||
a7812ae4 1239 (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2))) {
74637406 1240 t0 = ret;
e864cabd 1241 } else {
a7812ae4 1242 t0 = tcg_temp_local_new();
d9bce9d9 1243 }
76a66253 1244
74637406 1245 if (add_ca) {
a7812ae4 1246 t1 = tcg_temp_local_new();
74637406
AJ
1247 tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
1248 tcg_gen_shri_tl(t1, t1, XER_CA);
d2e9fd8f 1249 } else {
1250 TCGV_UNUSED(t1);
d9bce9d9 1251 }
79aceca5 1252
74637406
AJ
1253 if (compute_ca && compute_ov) {
1254 /* Start with XER CA and OV disabled, the most likely case */
1255 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
1256 } else if (compute_ca) {
1257 /* Start with XER CA disabled, the most likely case */
1258 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1259 } else if (compute_ov) {
1260 /* Start with XER OV disabled, the most likely case */
1261 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1262 }
1263
1264 if (add_ca) {
1265 tcg_gen_not_tl(t0, arg1);
1266 tcg_gen_add_tl(t0, t0, arg2);
1267 gen_op_arith_compute_ca(ctx, t0, arg2, 0);
1268 tcg_gen_add_tl(t0, t0, t1);
1269 gen_op_arith_compute_ca(ctx, t0, t1, 0);
1270 tcg_temp_free(t1);
79aceca5 1271 } else {
74637406
AJ
1272 tcg_gen_sub_tl(t0, arg2, arg1);
1273 if (compute_ca) {
1274 gen_op_arith_compute_ca(ctx, t0, arg2, 1);
1275 }
1276 }
1277 if (compute_ov) {
1278 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
1279 }
1280
1281 if (unlikely(Rc(ctx->opcode) != 0))
1282 gen_set_Rc0(ctx, t0);
1283
a7812ae4 1284 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
1285 tcg_gen_mov_tl(ret, t0);
1286 tcg_temp_free(t0);
79aceca5 1287 }
79aceca5 1288}
74637406
AJ
1289/* Sub functions with Two operands functions */
1290#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
99e300ef 1291static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1292{ \
1293 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1294 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1295 add_ca, compute_ca, compute_ov); \
1296}
1297/* Sub functions with one operand and one immediate */
1298#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
1299 add_ca, compute_ca, compute_ov) \
99e300ef 1300static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1301{ \
1302 TCGv t0 = tcg_const_local_tl(const_val); \
1303 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1304 cpu_gpr[rA(ctx->opcode)], t0, \
1305 add_ca, compute_ca, compute_ov); \
1306 tcg_temp_free(t0); \
1307}
1308/* subf subf. subfo subfo. */
1309GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
1310GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
1311/* subfc subfc. subfco subfco. */
1312GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
1313GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
1314/* subfe subfe. subfeo subfo. */
1315GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
1316GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
1317/* subfme subfme. subfmeo subfmeo. */
1318GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
1319GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
1320/* subfze subfze. subfzeo subfzeo.*/
1321GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
1322GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
99e300ef 1323
54623277 1324/* subfic */
99e300ef 1325static void gen_subfic(DisasContext *ctx)
79aceca5 1326{
74637406
AJ
1327 /* Start with XER CA and OV disabled, the most likely case */
1328 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
a7812ae4 1329 TCGv t0 = tcg_temp_local_new();
74637406
AJ
1330 TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
1331 tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
1332 gen_op_arith_compute_ca(ctx, t0, t1, 1);
1333 tcg_temp_free(t1);
1334 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
1335 tcg_temp_free(t0);
79aceca5
FB
1336}
1337
79aceca5 1338/*** Integer logical ***/
26d67362 1339#define GEN_LOGICAL2(name, tcg_op, opc, type) \
99e300ef 1340static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1341{ \
26d67362
AJ
1342 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], \
1343 cpu_gpr[rB(ctx->opcode)]); \
76a66253 1344 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1345 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5 1346}
79aceca5 1347
26d67362 1348#define GEN_LOGICAL1(name, tcg_op, opc, type) \
99e300ef 1349static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1350{ \
26d67362 1351 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); \
76a66253 1352 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1353 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5
FB
1354}
1355
1356/* and & and. */
26d67362 1357GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
79aceca5 1358/* andc & andc. */
26d67362 1359GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
e8eaa2c0 1360
54623277 1361/* andi. */
e8eaa2c0 1362static void gen_andi_(DisasContext *ctx)
79aceca5 1363{
26d67362
AJ
1364 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
1365 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1366}
e8eaa2c0 1367
54623277 1368/* andis. */
e8eaa2c0 1369static void gen_andis_(DisasContext *ctx)
79aceca5 1370{
26d67362
AJ
1371 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
1372 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1373}
99e300ef 1374
54623277 1375/* cntlzw */
99e300ef 1376static void gen_cntlzw(DisasContext *ctx)
26d67362 1377{
a7812ae4 1378 gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362 1379 if (unlikely(Rc(ctx->opcode) != 0))
2e31f5d3 1380 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
26d67362 1381}
79aceca5 1382/* eqv & eqv. */
26d67362 1383GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
79aceca5 1384/* extsb & extsb. */
26d67362 1385GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
79aceca5 1386/* extsh & extsh. */
26d67362 1387GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
79aceca5 1388/* nand & nand. */
26d67362 1389GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
79aceca5 1390/* nor & nor. */
26d67362 1391GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
99e300ef 1392
54623277 1393/* or & or. */
99e300ef 1394static void gen_or(DisasContext *ctx)
9a64fbe4 1395{
76a66253
JM
1396 int rs, ra, rb;
1397
1398 rs = rS(ctx->opcode);
1399 ra = rA(ctx->opcode);
1400 rb = rB(ctx->opcode);
1401 /* Optimisation for mr. ri case */
1402 if (rs != ra || rs != rb) {
26d67362
AJ
1403 if (rs != rb)
1404 tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
1405 else
1406 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
76a66253 1407 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1408 gen_set_Rc0(ctx, cpu_gpr[ra]);
76a66253 1409 } else if (unlikely(Rc(ctx->opcode) != 0)) {
26d67362 1410 gen_set_Rc0(ctx, cpu_gpr[rs]);
c80f84e3
JM
1411#if defined(TARGET_PPC64)
1412 } else {
26d67362
AJ
1413 int prio = 0;
1414
c80f84e3
JM
1415 switch (rs) {
1416 case 1:
1417 /* Set process priority to low */
26d67362 1418 prio = 2;
c80f84e3
JM
1419 break;
1420 case 6:
1421 /* Set process priority to medium-low */
26d67362 1422 prio = 3;
c80f84e3
JM
1423 break;
1424 case 2:
1425 /* Set process priority to normal */
26d67362 1426 prio = 4;
c80f84e3 1427 break;
be147d08
JM
1428#if !defined(CONFIG_USER_ONLY)
1429 case 31:
76db3ba4 1430 if (ctx->mem_idx > 0) {
be147d08 1431 /* Set process priority to very low */
26d67362 1432 prio = 1;
be147d08
JM
1433 }
1434 break;
1435 case 5:
76db3ba4 1436 if (ctx->mem_idx > 0) {
be147d08 1437 /* Set process priority to medium-hight */
26d67362 1438 prio = 5;
be147d08
JM
1439 }
1440 break;
1441 case 3:
76db3ba4 1442 if (ctx->mem_idx > 0) {
be147d08 1443 /* Set process priority to high */
26d67362 1444 prio = 6;
be147d08
JM
1445 }
1446 break;
be147d08 1447 case 7:
76db3ba4 1448 if (ctx->mem_idx > 1) {
be147d08 1449 /* Set process priority to very high */
26d67362 1450 prio = 7;
be147d08
JM
1451 }
1452 break;
be147d08 1453#endif
c80f84e3
JM
1454 default:
1455 /* nop */
1456 break;
1457 }
26d67362 1458 if (prio) {
a7812ae4 1459 TCGv t0 = tcg_temp_new();
54cdcae6 1460 gen_load_spr(t0, SPR_PPR);
ea363694
AJ
1461 tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
1462 tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
54cdcae6 1463 gen_store_spr(SPR_PPR, t0);
ea363694 1464 tcg_temp_free(t0);
26d67362 1465 }
c80f84e3 1466#endif
9a64fbe4 1467 }
9a64fbe4 1468}
79aceca5 1469/* orc & orc. */
26d67362 1470GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
99e300ef 1471
54623277 1472/* xor & xor. */
99e300ef 1473static void gen_xor(DisasContext *ctx)
9a64fbe4 1474{
9a64fbe4 1475 /* Optimisation for "set to zero" case */
26d67362 1476 if (rS(ctx->opcode) != rB(ctx->opcode))
312179c4 1477 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1478 else
1479 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
76a66253 1480 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1481 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
9a64fbe4 1482}
99e300ef 1483
54623277 1484/* ori */
99e300ef 1485static void gen_ori(DisasContext *ctx)
79aceca5 1486{
76a66253 1487 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1488
9a64fbe4
FB
1489 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1490 /* NOP */
76a66253 1491 /* XXX: should handle special NOPs for POWER series */
9a64fbe4 1492 return;
76a66253 1493 }
26d67362 1494 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1495}
99e300ef 1496
54623277 1497/* oris */
99e300ef 1498static void gen_oris(DisasContext *ctx)
79aceca5 1499{
76a66253 1500 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1501
9a64fbe4
FB
1502 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1503 /* NOP */
1504 return;
76a66253 1505 }
26d67362 1506 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1507}
99e300ef 1508
54623277 1509/* xori */
99e300ef 1510static void gen_xori(DisasContext *ctx)
79aceca5 1511{
76a66253 1512 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1513
1514 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1515 /* NOP */
1516 return;
1517 }
26d67362 1518 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1519}
99e300ef 1520
54623277 1521/* xoris */
99e300ef 1522static void gen_xoris(DisasContext *ctx)
79aceca5 1523{
76a66253 1524 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1525
1526 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1527 /* NOP */
1528 return;
1529 }
26d67362 1530 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1531}
99e300ef 1532
54623277 1533/* popcntb : PowerPC 2.03 specification */
99e300ef 1534static void gen_popcntb(DisasContext *ctx)
d9bce9d9 1535{
eaabeef2
DG
1536 gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1537}
1538
1539static void gen_popcntw(DisasContext *ctx)
1540{
1541 gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1542}
1543
d9bce9d9 1544#if defined(TARGET_PPC64)
eaabeef2
DG
1545/* popcntd: PowerPC 2.06 specification */
1546static void gen_popcntd(DisasContext *ctx)
1547{
1548 gen_helper_popcntd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
d9bce9d9 1549}
eaabeef2 1550#endif
d9bce9d9
JM
1551
1552#if defined(TARGET_PPC64)
1553/* extsw & extsw. */
26d67362 1554GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
99e300ef 1555
54623277 1556/* cntlzd */
99e300ef 1557static void gen_cntlzd(DisasContext *ctx)
26d67362 1558{
a7812ae4 1559 gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362
AJ
1560 if (unlikely(Rc(ctx->opcode) != 0))
1561 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1562}
d9bce9d9
JM
1563#endif
1564
79aceca5 1565/*** Integer rotate ***/
99e300ef 1566
54623277 1567/* rlwimi & rlwimi. */
99e300ef 1568static void gen_rlwimi(DisasContext *ctx)
79aceca5 1569{
76a66253 1570 uint32_t mb, me, sh;
79aceca5
FB
1571
1572 mb = MB(ctx->opcode);
1573 me = ME(ctx->opcode);
76a66253 1574 sh = SH(ctx->opcode);
d03ef511
AJ
1575 if (likely(sh == 0 && mb == 0 && me == 31)) {
1576 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1577 } else {
d03ef511 1578 target_ulong mask;
a7812ae4
PB
1579 TCGv t1;
1580 TCGv t0 = tcg_temp_new();
54843a58 1581#if defined(TARGET_PPC64)
a7812ae4
PB
1582 TCGv_i32 t2 = tcg_temp_new_i32();
1583 tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
1584 tcg_gen_rotli_i32(t2, t2, sh);
1585 tcg_gen_extu_i32_i64(t0, t2);
1586 tcg_temp_free_i32(t2);
54843a58
AJ
1587#else
1588 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1589#endif
76a66253 1590#if defined(TARGET_PPC64)
d03ef511
AJ
1591 mb += 32;
1592 me += 32;
76a66253 1593#endif
d03ef511 1594 mask = MASK(mb, me);
a7812ae4 1595 t1 = tcg_temp_new();
d03ef511
AJ
1596 tcg_gen_andi_tl(t0, t0, mask);
1597 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1598 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1599 tcg_temp_free(t0);
1600 tcg_temp_free(t1);
1601 }
76a66253 1602 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1603 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1604}
99e300ef 1605
54623277 1606/* rlwinm & rlwinm. */
99e300ef 1607static void gen_rlwinm(DisasContext *ctx)
79aceca5
FB
1608{
1609 uint32_t mb, me, sh;
3b46e624 1610
79aceca5
FB
1611 sh = SH(ctx->opcode);
1612 mb = MB(ctx->opcode);
1613 me = ME(ctx->opcode);
d03ef511
AJ
1614
1615 if (likely(mb == 0 && me == (31 - sh))) {
1616 if (likely(sh == 0)) {
1617 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1618 } else {
a7812ae4 1619 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1620 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1621 tcg_gen_shli_tl(t0, t0, sh);
1622 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1623 tcg_temp_free(t0);
79aceca5 1624 }
d03ef511 1625 } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
a7812ae4 1626 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1627 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1628 tcg_gen_shri_tl(t0, t0, mb);
1629 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1630 tcg_temp_free(t0);
1631 } else {
a7812ae4 1632 TCGv t0 = tcg_temp_new();
54843a58 1633#if defined(TARGET_PPC64)
a7812ae4 1634 TCGv_i32 t1 = tcg_temp_new_i32();
54843a58
AJ
1635 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1636 tcg_gen_rotli_i32(t1, t1, sh);
1637 tcg_gen_extu_i32_i64(t0, t1);
a7812ae4 1638 tcg_temp_free_i32(t1);
54843a58
AJ
1639#else
1640 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1641#endif
76a66253 1642#if defined(TARGET_PPC64)
d03ef511
AJ
1643 mb += 32;
1644 me += 32;
76a66253 1645#endif
d03ef511
AJ
1646 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1647 tcg_temp_free(t0);
1648 }
76a66253 1649 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1650 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1651}
99e300ef 1652
54623277 1653/* rlwnm & rlwnm. */
99e300ef 1654static void gen_rlwnm(DisasContext *ctx)
79aceca5
FB
1655{
1656 uint32_t mb, me;
54843a58
AJ
1657 TCGv t0;
1658#if defined(TARGET_PPC64)
a7812ae4 1659 TCGv_i32 t1, t2;
54843a58 1660#endif
79aceca5
FB
1661
1662 mb = MB(ctx->opcode);
1663 me = ME(ctx->opcode);
a7812ae4 1664 t0 = tcg_temp_new();
d03ef511 1665 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
54843a58 1666#if defined(TARGET_PPC64)
a7812ae4
PB
1667 t1 = tcg_temp_new_i32();
1668 t2 = tcg_temp_new_i32();
54843a58
AJ
1669 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1670 tcg_gen_trunc_i64_i32(t2, t0);
1671 tcg_gen_rotl_i32(t1, t1, t2);
1672 tcg_gen_extu_i32_i64(t0, t1);
a7812ae4
PB
1673 tcg_temp_free_i32(t1);
1674 tcg_temp_free_i32(t2);
54843a58
AJ
1675#else
1676 tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
1677#endif
76a66253
JM
1678 if (unlikely(mb != 0 || me != 31)) {
1679#if defined(TARGET_PPC64)
1680 mb += 32;
1681 me += 32;
1682#endif
54843a58 1683 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
d03ef511 1684 } else {
54843a58 1685 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
79aceca5 1686 }
54843a58 1687 tcg_temp_free(t0);
76a66253 1688 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1689 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5
FB
1690}
1691
d9bce9d9
JM
1692#if defined(TARGET_PPC64)
1693#define GEN_PPC64_R2(name, opc1, opc2) \
e8eaa2c0 1694static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1695{ \
1696 gen_##name(ctx, 0); \
1697} \
e8eaa2c0
BS
1698 \
1699static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1700{ \
1701 gen_##name(ctx, 1); \
1702}
1703#define GEN_PPC64_R4(name, opc1, opc2) \
e8eaa2c0 1704static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1705{ \
1706 gen_##name(ctx, 0, 0); \
1707} \
e8eaa2c0
BS
1708 \
1709static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1710{ \
1711 gen_##name(ctx, 0, 1); \
1712} \
e8eaa2c0
BS
1713 \
1714static void glue(gen_, name##2)(DisasContext *ctx) \
d9bce9d9
JM
1715{ \
1716 gen_##name(ctx, 1, 0); \
1717} \
e8eaa2c0
BS
1718 \
1719static void glue(gen_, name##3)(DisasContext *ctx) \
d9bce9d9
JM
1720{ \
1721 gen_##name(ctx, 1, 1); \
1722}
51789c41 1723
636aa200
BS
1724static inline void gen_rldinm(DisasContext *ctx, uint32_t mb, uint32_t me,
1725 uint32_t sh)
51789c41 1726{
d03ef511
AJ
1727 if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
1728 tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1729 } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
1730 tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
1731 } else {
a7812ae4 1732 TCGv t0 = tcg_temp_new();
54843a58 1733 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
d03ef511 1734 if (likely(mb == 0 && me == 63)) {
54843a58 1735 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
d03ef511
AJ
1736 } else {
1737 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
51789c41 1738 }
d03ef511 1739 tcg_temp_free(t0);
51789c41 1740 }
51789c41 1741 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1742 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
51789c41 1743}
d9bce9d9 1744/* rldicl - rldicl. */
636aa200 1745static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1746{
51789c41 1747 uint32_t sh, mb;
d9bce9d9 1748
9d53c753
JM
1749 sh = SH(ctx->opcode) | (shn << 5);
1750 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1751 gen_rldinm(ctx, mb, 63, sh);
d9bce9d9 1752}
51789c41 1753GEN_PPC64_R4(rldicl, 0x1E, 0x00);
d9bce9d9 1754/* rldicr - rldicr. */
636aa200 1755static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
d9bce9d9 1756{
51789c41 1757 uint32_t sh, me;
d9bce9d9 1758
9d53c753
JM
1759 sh = SH(ctx->opcode) | (shn << 5);
1760 me = MB(ctx->opcode) | (men << 5);
51789c41 1761 gen_rldinm(ctx, 0, me, sh);
d9bce9d9 1762}
51789c41 1763GEN_PPC64_R4(rldicr, 0x1E, 0x02);
d9bce9d9 1764/* rldic - rldic. */
636aa200 1765static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1766{
51789c41 1767 uint32_t sh, mb;
d9bce9d9 1768
9d53c753
JM
1769 sh = SH(ctx->opcode) | (shn << 5);
1770 mb = MB(ctx->opcode) | (mbn << 5);
51789c41
JM
1771 gen_rldinm(ctx, mb, 63 - sh, sh);
1772}
1773GEN_PPC64_R4(rldic, 0x1E, 0x04);
1774
636aa200 1775static inline void gen_rldnm(DisasContext *ctx, uint32_t mb, uint32_t me)
51789c41 1776{
54843a58 1777 TCGv t0;
d03ef511
AJ
1778
1779 mb = MB(ctx->opcode);
1780 me = ME(ctx->opcode);
a7812ae4 1781 t0 = tcg_temp_new();
d03ef511 1782 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
54843a58 1783 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
51789c41 1784 if (unlikely(mb != 0 || me != 63)) {
54843a58
AJ
1785 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1786 } else {
1787 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1788 }
1789 tcg_temp_free(t0);
51789c41 1790 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1791 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1792}
51789c41 1793
d9bce9d9 1794/* rldcl - rldcl. */
636aa200 1795static inline void gen_rldcl(DisasContext *ctx, int mbn)
d9bce9d9 1796{
51789c41 1797 uint32_t mb;
d9bce9d9 1798
9d53c753 1799 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1800 gen_rldnm(ctx, mb, 63);
d9bce9d9 1801}
36081602 1802GEN_PPC64_R2(rldcl, 0x1E, 0x08);
d9bce9d9 1803/* rldcr - rldcr. */
636aa200 1804static inline void gen_rldcr(DisasContext *ctx, int men)
d9bce9d9 1805{
51789c41 1806 uint32_t me;
d9bce9d9 1807
9d53c753 1808 me = MB(ctx->opcode) | (men << 5);
51789c41 1809 gen_rldnm(ctx, 0, me);
d9bce9d9 1810}
36081602 1811GEN_PPC64_R2(rldcr, 0x1E, 0x09);
d9bce9d9 1812/* rldimi - rldimi. */
636aa200 1813static inline void gen_rldimi(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1814{
271a916e 1815 uint32_t sh, mb, me;
d9bce9d9 1816
9d53c753
JM
1817 sh = SH(ctx->opcode) | (shn << 5);
1818 mb = MB(ctx->opcode) | (mbn << 5);
271a916e 1819 me = 63 - sh;
d03ef511
AJ
1820 if (unlikely(sh == 0 && mb == 0)) {
1821 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1822 } else {
1823 TCGv t0, t1;
1824 target_ulong mask;
1825
a7812ae4 1826 t0 = tcg_temp_new();
54843a58 1827 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
a7812ae4 1828 t1 = tcg_temp_new();
d03ef511
AJ
1829 mask = MASK(mb, me);
1830 tcg_gen_andi_tl(t0, t0, mask);
1831 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1832 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1833 tcg_temp_free(t0);
1834 tcg_temp_free(t1);
51789c41 1835 }
51789c41 1836 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1837 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1838}
36081602 1839GEN_PPC64_R4(rldimi, 0x1E, 0x06);
d9bce9d9
JM
1840#endif
1841
79aceca5 1842/*** Integer shift ***/
99e300ef 1843
54623277 1844/* slw & slw. */
99e300ef 1845static void gen_slw(DisasContext *ctx)
26d67362 1846{
7fd6bf7d 1847 TCGv t0, t1;
26d67362 1848
7fd6bf7d
AJ
1849 t0 = tcg_temp_new();
1850 /* AND rS with a mask that is 0 when rB >= 0x20 */
1851#if defined(TARGET_PPC64)
1852 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1853 tcg_gen_sari_tl(t0, t0, 0x3f);
1854#else
1855 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1856 tcg_gen_sari_tl(t0, t0, 0x1f);
1857#endif
1858 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1859 t1 = tcg_temp_new();
1860 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1861 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1862 tcg_temp_free(t1);
fea0c503 1863 tcg_temp_free(t0);
7fd6bf7d 1864 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
26d67362
AJ
1865 if (unlikely(Rc(ctx->opcode) != 0))
1866 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1867}
99e300ef 1868
54623277 1869/* sraw & sraw. */
99e300ef 1870static void gen_sraw(DisasContext *ctx)
26d67362 1871{
a7812ae4
PB
1872 gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
1873 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1874 if (unlikely(Rc(ctx->opcode) != 0))
1875 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1876}
99e300ef 1877
54623277 1878/* srawi & srawi. */
99e300ef 1879static void gen_srawi(DisasContext *ctx)
79aceca5 1880{
26d67362
AJ
1881 int sh = SH(ctx->opcode);
1882 if (sh != 0) {
1883 int l1, l2;
fea0c503 1884 TCGv t0;
26d67362
AJ
1885 l1 = gen_new_label();
1886 l2 = gen_new_label();
a7812ae4 1887 t0 = tcg_temp_local_new();
fea0c503
AJ
1888 tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1889 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
1890 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
1891 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
269f3e95 1892 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
26d67362
AJ
1893 tcg_gen_br(l2);
1894 gen_set_label(l1);
269f3e95 1895 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
26d67362 1896 gen_set_label(l2);
fea0c503
AJ
1897 tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1898 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
1899 tcg_temp_free(t0);
26d67362
AJ
1900 } else {
1901 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
269f3e95 1902 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
d9bce9d9 1903 }
76a66253 1904 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1905 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1906}
99e300ef 1907
54623277 1908/* srw & srw. */
99e300ef 1909static void gen_srw(DisasContext *ctx)
26d67362 1910{
fea0c503 1911 TCGv t0, t1;
d9bce9d9 1912
7fd6bf7d
AJ
1913 t0 = tcg_temp_new();
1914 /* AND rS with a mask that is 0 when rB >= 0x20 */
1915#if defined(TARGET_PPC64)
1916 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1917 tcg_gen_sari_tl(t0, t0, 0x3f);
1918#else
1919 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1920 tcg_gen_sari_tl(t0, t0, 0x1f);
1921#endif
1922 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1923 tcg_gen_ext32u_tl(t0, t0);
a7812ae4 1924 t1 = tcg_temp_new();
7fd6bf7d
AJ
1925 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1926 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
fea0c503 1927 tcg_temp_free(t1);
fea0c503 1928 tcg_temp_free(t0);
26d67362
AJ
1929 if (unlikely(Rc(ctx->opcode) != 0))
1930 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1931}
54623277 1932
d9bce9d9
JM
1933#if defined(TARGET_PPC64)
1934/* sld & sld. */
99e300ef 1935static void gen_sld(DisasContext *ctx)
26d67362 1936{
7fd6bf7d 1937 TCGv t0, t1;
26d67362 1938
7fd6bf7d
AJ
1939 t0 = tcg_temp_new();
1940 /* AND rS with a mask that is 0 when rB >= 0x40 */
1941 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
1942 tcg_gen_sari_tl(t0, t0, 0x3f);
1943 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1944 t1 = tcg_temp_new();
1945 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
1946 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1947 tcg_temp_free(t1);
fea0c503 1948 tcg_temp_free(t0);
26d67362
AJ
1949 if (unlikely(Rc(ctx->opcode) != 0))
1950 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1951}
99e300ef 1952
54623277 1953/* srad & srad. */
99e300ef 1954static void gen_srad(DisasContext *ctx)
26d67362 1955{
a7812ae4
PB
1956 gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
1957 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1958 if (unlikely(Rc(ctx->opcode) != 0))
1959 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1960}
d9bce9d9 1961/* sradi & sradi. */
636aa200 1962static inline void gen_sradi(DisasContext *ctx, int n)
d9bce9d9 1963{
26d67362 1964 int sh = SH(ctx->opcode) + (n << 5);
d9bce9d9 1965 if (sh != 0) {
26d67362 1966 int l1, l2;
fea0c503 1967 TCGv t0;
26d67362
AJ
1968 l1 = gen_new_label();
1969 l2 = gen_new_label();
a7812ae4 1970 t0 = tcg_temp_local_new();
26d67362 1971 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
fea0c503
AJ
1972 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
1973 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
269f3e95 1974 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
26d67362
AJ
1975 tcg_gen_br(l2);
1976 gen_set_label(l1);
269f3e95 1977 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
26d67362 1978 gen_set_label(l2);
a9730017 1979 tcg_temp_free(t0);
26d67362
AJ
1980 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1981 } else {
1982 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
269f3e95 1983 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
d9bce9d9 1984 }
d9bce9d9 1985 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1986 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1987}
e8eaa2c0
BS
1988
1989static void gen_sradi0(DisasContext *ctx)
d9bce9d9
JM
1990{
1991 gen_sradi(ctx, 0);
1992}
e8eaa2c0
BS
1993
1994static void gen_sradi1(DisasContext *ctx)
d9bce9d9
JM
1995{
1996 gen_sradi(ctx, 1);
1997}
99e300ef 1998
54623277 1999/* srd & srd. */
99e300ef 2000static void gen_srd(DisasContext *ctx)
26d67362 2001{
7fd6bf7d 2002 TCGv t0, t1;
26d67362 2003
7fd6bf7d
AJ
2004 t0 = tcg_temp_new();
2005 /* AND rS with a mask that is 0 when rB >= 0x40 */
2006 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2007 tcg_gen_sari_tl(t0, t0, 0x3f);
2008 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2009 t1 = tcg_temp_new();
2010 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2011 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2012 tcg_temp_free(t1);
fea0c503 2013 tcg_temp_free(t0);
26d67362
AJ
2014 if (unlikely(Rc(ctx->opcode) != 0))
2015 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2016}
d9bce9d9 2017#endif
79aceca5
FB
2018
2019/*** Floating-Point arithmetic ***/
7c58044c 2020#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
99e300ef 2021static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2022{ \
76a66253 2023 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2024 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2025 return; \
2026 } \
eb44b959
AJ
2027 /* NIP cannot be restored if the memory exception comes from an helper */ \
2028 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2029 gen_reset_fpstatus(); \
af12906f
AJ
2030 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2031 cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 2032 if (isfloat) { \
af12906f 2033 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2034 } \
af12906f
AJ
2035 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], set_fprf, \
2036 Rc(ctx->opcode) != 0); \
9a64fbe4
FB
2037}
2038
7c58044c
JM
2039#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
2040_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type); \
2041_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
9a64fbe4 2042
7c58044c 2043#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2044static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2045{ \
76a66253 2046 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2047 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2048 return; \
2049 } \
eb44b959
AJ
2050 /* NIP cannot be restored if the memory exception comes from an helper */ \
2051 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2052 gen_reset_fpstatus(); \
af12906f
AJ
2053 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2054 cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 2055 if (isfloat) { \
af12906f 2056 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2057 } \
af12906f
AJ
2058 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2059 set_fprf, Rc(ctx->opcode) != 0); \
9a64fbe4 2060}
7c58044c
JM
2061#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
2062_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2063_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2064
7c58044c 2065#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2066static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2067{ \
76a66253 2068 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2069 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2070 return; \
2071 } \
eb44b959
AJ
2072 /* NIP cannot be restored if the memory exception comes from an helper */ \
2073 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2074 gen_reset_fpstatus(); \
af12906f
AJ
2075 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2076 cpu_fpr[rC(ctx->opcode)]); \
4ecc3190 2077 if (isfloat) { \
af12906f 2078 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2079 } \
af12906f
AJ
2080 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2081 set_fprf, Rc(ctx->opcode) != 0); \
9a64fbe4 2082}
7c58044c
JM
2083#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
2084_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2085_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2086
7c58044c 2087#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
99e300ef 2088static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2089{ \
76a66253 2090 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2091 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2092 return; \
2093 } \
eb44b959
AJ
2094 /* NIP cannot be restored if the memory exception comes from an helper */ \
2095 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2096 gen_reset_fpstatus(); \
af12906f
AJ
2097 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
2098 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2099 set_fprf, Rc(ctx->opcode) != 0); \
79aceca5
FB
2100}
2101
7c58044c 2102#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
99e300ef 2103static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2104{ \
76a66253 2105 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2106 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2107 return; \
2108 } \
eb44b959
AJ
2109 /* NIP cannot be restored if the memory exception comes from an helper */ \
2110 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2111 gen_reset_fpstatus(); \
af12906f
AJ
2112 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
2113 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2114 set_fprf, Rc(ctx->opcode) != 0); \
79aceca5
FB
2115}
2116
9a64fbe4 2117/* fadd - fadds */
7c58044c 2118GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2119/* fdiv - fdivs */
7c58044c 2120GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2121/* fmul - fmuls */
7c58044c 2122GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
79aceca5 2123
d7e4b87e 2124/* fre */
7c58044c 2125GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
d7e4b87e 2126
a750fc0b 2127/* fres */
7c58044c 2128GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
79aceca5 2129
a750fc0b 2130/* frsqrte */
7c58044c
JM
2131GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);
2132
2133/* frsqrtes */
99e300ef 2134static void gen_frsqrtes(DisasContext *ctx)
7c58044c 2135{
af12906f 2136 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2137 gen_exception(ctx, POWERPC_EXCP_FPU);
af12906f
AJ
2138 return;
2139 }
eb44b959
AJ
2140 /* NIP cannot be restored if the memory exception comes from an helper */
2141 gen_update_nip(ctx, ctx->nip - 4);
af12906f
AJ
2142 gen_reset_fpstatus();
2143 gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2144 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
2145 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
7c58044c 2146}
79aceca5 2147
a750fc0b 2148/* fsel */
7c58044c 2149_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
4ecc3190 2150/* fsub - fsubs */
7c58044c 2151GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
79aceca5 2152/* Optional: */
99e300ef 2153
54623277 2154/* fsqrt */
99e300ef 2155static void gen_fsqrt(DisasContext *ctx)
c7d344af 2156{
76a66253 2157 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2158 gen_exception(ctx, POWERPC_EXCP_FPU);
c7d344af
FB
2159 return;
2160 }
eb44b959
AJ
2161 /* NIP cannot be restored if the memory exception comes from an helper */
2162 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2163 gen_reset_fpstatus();
af12906f
AJ
2164 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2165 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
c7d344af 2166}
79aceca5 2167
99e300ef 2168static void gen_fsqrts(DisasContext *ctx)
79aceca5 2169{
76a66253 2170 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2171 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2172 return;
2173 }
eb44b959
AJ
2174 /* NIP cannot be restored if the memory exception comes from an helper */
2175 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2176 gen_reset_fpstatus();
af12906f
AJ
2177 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2178 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
2179 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
79aceca5
FB
2180}
2181
2182/*** Floating-Point multiply-and-add ***/
4ecc3190 2183/* fmadd - fmadds */
7c58044c 2184GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
4ecc3190 2185/* fmsub - fmsubs */
7c58044c 2186GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
4ecc3190 2187/* fnmadd - fnmadds */
7c58044c 2188GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
4ecc3190 2189/* fnmsub - fnmsubs */
7c58044c 2190GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
79aceca5
FB
2191
2192/*** Floating-Point round & convert ***/
2193/* fctiw */
7c58044c 2194GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
79aceca5 2195/* fctiwz */
7c58044c 2196GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
79aceca5 2197/* frsp */
7c58044c 2198GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
426613db
JM
2199#if defined(TARGET_PPC64)
2200/* fcfid */
7c58044c 2201GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
426613db 2202/* fctid */
7c58044c 2203GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
426613db 2204/* fctidz */
7c58044c 2205GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
426613db 2206#endif
79aceca5 2207
d7e4b87e 2208/* frin */
7c58044c 2209GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
d7e4b87e 2210/* friz */
7c58044c 2211GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
d7e4b87e 2212/* frip */
7c58044c 2213GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
d7e4b87e 2214/* frim */
7c58044c 2215GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
d7e4b87e 2216
79aceca5 2217/*** Floating-Point compare ***/
99e300ef 2218
54623277 2219/* fcmpo */
99e300ef 2220static void gen_fcmpo(DisasContext *ctx)
79aceca5 2221{
330c483b 2222 TCGv_i32 crf;
76a66253 2223 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2224 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2225 return;
2226 }
eb44b959
AJ
2227 /* NIP cannot be restored if the memory exception comes from an helper */
2228 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2229 gen_reset_fpstatus();
9a819377
AJ
2230 crf = tcg_const_i32(crfD(ctx->opcode));
2231 gen_helper_fcmpo(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2232 tcg_temp_free_i32(crf);
af12906f 2233 gen_helper_float_check_status();
79aceca5
FB
2234}
2235
2236/* fcmpu */
99e300ef 2237static void gen_fcmpu(DisasContext *ctx)
79aceca5 2238{
330c483b 2239 TCGv_i32 crf;
76a66253 2240 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2241 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2242 return;
2243 }
eb44b959
AJ
2244 /* NIP cannot be restored if the memory exception comes from an helper */
2245 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2246 gen_reset_fpstatus();
9a819377
AJ
2247 crf = tcg_const_i32(crfD(ctx->opcode));
2248 gen_helper_fcmpu(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2249 tcg_temp_free_i32(crf);
af12906f 2250 gen_helper_float_check_status();
79aceca5
FB
2251}
2252
9a64fbe4
FB
2253/*** Floating-point move ***/
2254/* fabs */
7c58044c
JM
2255/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
2256GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
9a64fbe4
FB
2257
2258/* fmr - fmr. */
7c58044c 2259/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
99e300ef 2260static void gen_fmr(DisasContext *ctx)
9a64fbe4 2261{
76a66253 2262 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2263 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2264 return;
2265 }
af12906f
AJ
2266 tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2267 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
9a64fbe4
FB
2268}
2269
2270/* fnabs */
7c58044c
JM
2271/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
2272GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
9a64fbe4 2273/* fneg */
7c58044c
JM
2274/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
2275GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
9a64fbe4 2276
79aceca5 2277/*** Floating-Point status & ctrl register ***/
99e300ef 2278
54623277 2279/* mcrfs */
99e300ef 2280static void gen_mcrfs(DisasContext *ctx)
79aceca5 2281{
7c58044c
JM
2282 int bfa;
2283
76a66253 2284 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2285 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2286 return;
2287 }
7c58044c 2288 bfa = 4 * (7 - crfS(ctx->opcode));
e1571908
AJ
2289 tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
2290 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
af12906f 2291 tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(0xF << bfa));
79aceca5
FB
2292}
2293
2294/* mffs */
99e300ef 2295static void gen_mffs(DisasContext *ctx)
79aceca5 2296{
76a66253 2297 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2298 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2299 return;
2300 }
7c58044c 2301 gen_reset_fpstatus();
af12906f
AJ
2302 tcg_gen_extu_i32_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
2303 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
79aceca5
FB
2304}
2305
2306/* mtfsb0 */
99e300ef 2307static void gen_mtfsb0(DisasContext *ctx)
79aceca5 2308{
fb0eaffc 2309 uint8_t crb;
3b46e624 2310
76a66253 2311 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2312 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2313 return;
2314 }
6e35d524 2315 crb = 31 - crbD(ctx->opcode);
7c58044c 2316 gen_reset_fpstatus();
6e35d524 2317 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX)) {
eb44b959
AJ
2318 TCGv_i32 t0;
2319 /* NIP cannot be restored if the memory exception comes from an helper */
2320 gen_update_nip(ctx, ctx->nip - 4);
2321 t0 = tcg_const_i32(crb);
6e35d524
AJ
2322 gen_helper_fpscr_clrbit(t0);
2323 tcg_temp_free_i32(t0);
2324 }
7c58044c 2325 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2326 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c 2327 }
79aceca5
FB
2328}
2329
2330/* mtfsb1 */
99e300ef 2331static void gen_mtfsb1(DisasContext *ctx)
79aceca5 2332{
fb0eaffc 2333 uint8_t crb;
3b46e624 2334
76a66253 2335 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2336 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2337 return;
2338 }
6e35d524 2339 crb = 31 - crbD(ctx->opcode);
7c58044c
JM
2340 gen_reset_fpstatus();
2341 /* XXX: we pretend we can only do IEEE floating-point computations */
af12906f 2342 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
eb44b959
AJ
2343 TCGv_i32 t0;
2344 /* NIP cannot be restored if the memory exception comes from an helper */
2345 gen_update_nip(ctx, ctx->nip - 4);
2346 t0 = tcg_const_i32(crb);
af12906f 2347 gen_helper_fpscr_setbit(t0);
0f2f39c2 2348 tcg_temp_free_i32(t0);
af12906f 2349 }
7c58044c 2350 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2351 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2352 }
2353 /* We can raise a differed exception */
af12906f 2354 gen_helper_float_check_status();
79aceca5
FB
2355}
2356
2357/* mtfsf */
99e300ef 2358static void gen_mtfsf(DisasContext *ctx)
79aceca5 2359{
0f2f39c2 2360 TCGv_i32 t0;
4911012d 2361 int L = ctx->opcode & 0x02000000;
af12906f 2362
76a66253 2363 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2364 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2365 return;
2366 }
eb44b959
AJ
2367 /* NIP cannot be restored if the memory exception comes from an helper */
2368 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2369 gen_reset_fpstatus();
4911012d
BS
2370 if (L)
2371 t0 = tcg_const_i32(0xff);
2372 else
2373 t0 = tcg_const_i32(FM(ctx->opcode));
af12906f 2374 gen_helper_store_fpscr(cpu_fpr[rB(ctx->opcode)], t0);
0f2f39c2 2375 tcg_temp_free_i32(t0);
7c58044c 2376 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2377 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2378 }
2379 /* We can raise a differed exception */
af12906f 2380 gen_helper_float_check_status();
79aceca5
FB
2381}
2382
2383/* mtfsfi */
99e300ef 2384static void gen_mtfsfi(DisasContext *ctx)
79aceca5 2385{
7c58044c 2386 int bf, sh;
0f2f39c2
AJ
2387 TCGv_i64 t0;
2388 TCGv_i32 t1;
7c58044c 2389
76a66253 2390 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2391 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2392 return;
2393 }
7c58044c
JM
2394 bf = crbD(ctx->opcode) >> 2;
2395 sh = 7 - bf;
eb44b959
AJ
2396 /* NIP cannot be restored if the memory exception comes from an helper */
2397 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2398 gen_reset_fpstatus();
0f2f39c2 2399 t0 = tcg_const_i64(FPIMM(ctx->opcode) << (4 * sh));
af12906f
AJ
2400 t1 = tcg_const_i32(1 << sh);
2401 gen_helper_store_fpscr(t0, t1);
0f2f39c2
AJ
2402 tcg_temp_free_i64(t0);
2403 tcg_temp_free_i32(t1);
7c58044c 2404 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2405 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2406 }
2407 /* We can raise a differed exception */
af12906f 2408 gen_helper_float_check_status();
79aceca5
FB
2409}
2410
76a66253
JM
2411/*** Addressing modes ***/
2412/* Register indirect with immediate index : EA = (rA|0) + SIMM */
636aa200
BS
2413static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
2414 target_long maskl)
76a66253
JM
2415{
2416 target_long simm = SIMM(ctx->opcode);
2417
be147d08 2418 simm &= ~maskl;
76db3ba4
AJ
2419 if (rA(ctx->opcode) == 0) {
2420#if defined(TARGET_PPC64)
2421 if (!ctx->sf_mode) {
2422 tcg_gen_movi_tl(EA, (uint32_t)simm);
2423 } else
2424#endif
e2be8d8d 2425 tcg_gen_movi_tl(EA, simm);
76db3ba4 2426 } else if (likely(simm != 0)) {
e2be8d8d 2427 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
76db3ba4
AJ
2428#if defined(TARGET_PPC64)
2429 if (!ctx->sf_mode) {
2430 tcg_gen_ext32u_tl(EA, EA);
2431 }
2432#endif
2433 } else {
2434#if defined(TARGET_PPC64)
2435 if (!ctx->sf_mode) {
2436 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2437 } else
2438#endif
e2be8d8d 2439 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
76db3ba4 2440 }
76a66253
JM
2441}
2442
636aa200 2443static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
76a66253 2444{
76db3ba4
AJ
2445 if (rA(ctx->opcode) == 0) {
2446#if defined(TARGET_PPC64)
2447 if (!ctx->sf_mode) {
2448 tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
2449 } else
2450#endif
e2be8d8d 2451 tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
76db3ba4 2452 } else {
e2be8d8d 2453 tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76db3ba4
AJ
2454#if defined(TARGET_PPC64)
2455 if (!ctx->sf_mode) {
2456 tcg_gen_ext32u_tl(EA, EA);
2457 }
2458#endif
2459 }
76a66253
JM
2460}
2461
636aa200 2462static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
76a66253 2463{
76db3ba4 2464 if (rA(ctx->opcode) == 0) {
e2be8d8d 2465 tcg_gen_movi_tl(EA, 0);
76db3ba4
AJ
2466 } else {
2467#if defined(TARGET_PPC64)
2468 if (!ctx->sf_mode) {
2469 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2470 } else
2471#endif
2472 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2473 }
2474}
2475
636aa200
BS
2476static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
2477 target_long val)
76db3ba4
AJ
2478{
2479 tcg_gen_addi_tl(ret, arg1, val);
2480#if defined(TARGET_PPC64)
2481 if (!ctx->sf_mode) {
2482 tcg_gen_ext32u_tl(ret, ret);
2483 }
2484#endif
76a66253
JM
2485}
2486
636aa200 2487static inline void gen_check_align(DisasContext *ctx, TCGv EA, int mask)
cf360a32
AJ
2488{
2489 int l1 = gen_new_label();
2490 TCGv t0 = tcg_temp_new();
2491 TCGv_i32 t1, t2;
2492 /* NIP cannot be restored if the memory exception comes from an helper */
2493 gen_update_nip(ctx, ctx->nip - 4);
2494 tcg_gen_andi_tl(t0, EA, mask);
2495 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2496 t1 = tcg_const_i32(POWERPC_EXCP_ALIGN);
2497 t2 = tcg_const_i32(0);
2498 gen_helper_raise_exception_err(t1, t2);
2499 tcg_temp_free_i32(t1);
2500 tcg_temp_free_i32(t2);
2501 gen_set_label(l1);
2502 tcg_temp_free(t0);
2503}
2504
7863667f 2505/*** Integer load ***/
636aa200 2506static inline void gen_qemu_ld8u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2507{
2508 tcg_gen_qemu_ld8u(arg1, arg2, ctx->mem_idx);
2509}
2510
636aa200 2511static inline void gen_qemu_ld8s(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2512{
2513 tcg_gen_qemu_ld8s(arg1, arg2, ctx->mem_idx);
2514}
2515
636aa200 2516static inline void gen_qemu_ld16u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2517{
2518 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
2519 if (unlikely(ctx->le_mode)) {
fa3966a3 2520 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2521 }
b61f2753
AJ
2522}
2523
636aa200 2524static inline void gen_qemu_ld16s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2525{
76db3ba4 2526 if (unlikely(ctx->le_mode)) {
76db3ba4 2527 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
fa3966a3 2528 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2529 tcg_gen_ext16s_tl(arg1, arg1);
76db3ba4
AJ
2530 } else {
2531 tcg_gen_qemu_ld16s(arg1, arg2, ctx->mem_idx);
2532 }
b61f2753
AJ
2533}
2534
636aa200 2535static inline void gen_qemu_ld32u(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2536{
76db3ba4
AJ
2537 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
2538 if (unlikely(ctx->le_mode)) {
fa3966a3 2539 tcg_gen_bswap32_tl(arg1, arg1);
76db3ba4 2540 }
b61f2753
AJ
2541}
2542
76db3ba4 2543#if defined(TARGET_PPC64)
636aa200 2544static inline void gen_qemu_ld32s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2545{
a457e7ee 2546 if (unlikely(ctx->le_mode)) {
76db3ba4 2547 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
fa3966a3
AJ
2548 tcg_gen_bswap32_tl(arg1, arg1);
2549 tcg_gen_ext32s_tl(arg1, arg1);
b61f2753 2550 } else
76db3ba4 2551 tcg_gen_qemu_ld32s(arg1, arg2, ctx->mem_idx);
b61f2753 2552}
76db3ba4 2553#endif
b61f2753 2554
636aa200 2555static inline void gen_qemu_ld64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2556{
76db3ba4
AJ
2557 tcg_gen_qemu_ld64(arg1, arg2, ctx->mem_idx);
2558 if (unlikely(ctx->le_mode)) {
66896cb8 2559 tcg_gen_bswap64_i64(arg1, arg1);
76db3ba4 2560 }
b61f2753
AJ
2561}
2562
636aa200 2563static inline void gen_qemu_st8(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2564{
76db3ba4 2565 tcg_gen_qemu_st8(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2566}
2567
636aa200 2568static inline void gen_qemu_st16(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2569{
76db3ba4 2570 if (unlikely(ctx->le_mode)) {
76db3ba4
AJ
2571 TCGv t0 = tcg_temp_new();
2572 tcg_gen_ext16u_tl(t0, arg1);
fa3966a3 2573 tcg_gen_bswap16_tl(t0, t0);
76db3ba4
AJ
2574 tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
2575 tcg_temp_free(t0);
76db3ba4
AJ
2576 } else {
2577 tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
2578 }
b61f2753
AJ
2579}
2580
636aa200 2581static inline void gen_qemu_st32(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2582{
76db3ba4 2583 if (unlikely(ctx->le_mode)) {
fa3966a3
AJ
2584 TCGv t0 = tcg_temp_new();
2585 tcg_gen_ext32u_tl(t0, arg1);
2586 tcg_gen_bswap32_tl(t0, t0);
76db3ba4
AJ
2587 tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
2588 tcg_temp_free(t0);
76db3ba4
AJ
2589 } else {
2590 tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
2591 }
b61f2753
AJ
2592}
2593
636aa200 2594static inline void gen_qemu_st64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2595{
76db3ba4 2596 if (unlikely(ctx->le_mode)) {
a7812ae4 2597 TCGv_i64 t0 = tcg_temp_new_i64();
66896cb8 2598 tcg_gen_bswap64_i64(t0, arg1);
76db3ba4 2599 tcg_gen_qemu_st64(t0, arg2, ctx->mem_idx);
a7812ae4 2600 tcg_temp_free_i64(t0);
b61f2753 2601 } else
76db3ba4 2602 tcg_gen_qemu_st64(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2603}
2604
0c8aacd4 2605#define GEN_LD(name, ldop, opc, type) \
99e300ef 2606static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2607{ \
76db3ba4
AJ
2608 TCGv EA; \
2609 gen_set_access_type(ctx, ACCESS_INT); \
2610 EA = tcg_temp_new(); \
2611 gen_addr_imm_index(ctx, EA, 0); \
2612 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2613 tcg_temp_free(EA); \
79aceca5
FB
2614}
2615
0c8aacd4 2616#define GEN_LDU(name, ldop, opc, type) \
99e300ef 2617static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 2618{ \
b61f2753 2619 TCGv EA; \
76a66253
JM
2620 if (unlikely(rA(ctx->opcode) == 0 || \
2621 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2622 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2623 return; \
9a64fbe4 2624 } \
76db3ba4 2625 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2626 EA = tcg_temp_new(); \
9d53c753 2627 if (type == PPC_64B) \
76db3ba4 2628 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2629 else \
76db3ba4
AJ
2630 gen_addr_imm_index(ctx, EA, 0); \
2631 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2632 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2633 tcg_temp_free(EA); \
79aceca5
FB
2634}
2635
0c8aacd4 2636#define GEN_LDUX(name, ldop, opc2, opc3, type) \
99e300ef 2637static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2638{ \
b61f2753 2639 TCGv EA; \
76a66253
JM
2640 if (unlikely(rA(ctx->opcode) == 0 || \
2641 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2642 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2643 return; \
9a64fbe4 2644 } \
76db3ba4 2645 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2646 EA = tcg_temp_new(); \
76db3ba4
AJ
2647 gen_addr_reg_index(ctx, EA); \
2648 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2649 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2650 tcg_temp_free(EA); \
79aceca5
FB
2651}
2652
0c8aacd4 2653#define GEN_LDX(name, ldop, opc2, opc3, type) \
99e300ef 2654static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2655{ \
76db3ba4
AJ
2656 TCGv EA; \
2657 gen_set_access_type(ctx, ACCESS_INT); \
2658 EA = tcg_temp_new(); \
2659 gen_addr_reg_index(ctx, EA); \
2660 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2661 tcg_temp_free(EA); \
79aceca5
FB
2662}
2663
0c8aacd4
AJ
2664#define GEN_LDS(name, ldop, op, type) \
2665GEN_LD(name, ldop, op | 0x20, type); \
2666GEN_LDU(name, ldop, op | 0x21, type); \
2667GEN_LDUX(name, ldop, 0x17, op | 0x01, type); \
2668GEN_LDX(name, ldop, 0x17, op | 0x00, type)
79aceca5
FB
2669
2670/* lbz lbzu lbzux lbzx */
0c8aacd4 2671GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
79aceca5 2672/* lha lhau lhaux lhax */
0c8aacd4 2673GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
79aceca5 2674/* lhz lhzu lhzux lhzx */
0c8aacd4 2675GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
79aceca5 2676/* lwz lwzu lwzux lwzx */
0c8aacd4 2677GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
d9bce9d9 2678#if defined(TARGET_PPC64)
d9bce9d9 2679/* lwaux */
0c8aacd4 2680GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
d9bce9d9 2681/* lwax */
0c8aacd4 2682GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
d9bce9d9 2683/* ldux */
0c8aacd4 2684GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
d9bce9d9 2685/* ldx */
0c8aacd4 2686GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
99e300ef
BS
2687
2688static void gen_ld(DisasContext *ctx)
d9bce9d9 2689{
b61f2753 2690 TCGv EA;
d9bce9d9
JM
2691 if (Rc(ctx->opcode)) {
2692 if (unlikely(rA(ctx->opcode) == 0 ||
2693 rA(ctx->opcode) == rD(ctx->opcode))) {
e06fcd75 2694 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2695 return;
2696 }
2697 }
76db3ba4 2698 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2699 EA = tcg_temp_new();
76db3ba4 2700 gen_addr_imm_index(ctx, EA, 0x03);
d9bce9d9
JM
2701 if (ctx->opcode & 0x02) {
2702 /* lwa (lwau is undefined) */
76db3ba4 2703 gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9
JM
2704 } else {
2705 /* ld - ldu */
76db3ba4 2706 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9 2707 }
d9bce9d9 2708 if (Rc(ctx->opcode))
b61f2753
AJ
2709 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2710 tcg_temp_free(EA);
d9bce9d9 2711}
99e300ef 2712
54623277 2713/* lq */
99e300ef 2714static void gen_lq(DisasContext *ctx)
be147d08
JM
2715{
2716#if defined(CONFIG_USER_ONLY)
e06fcd75 2717 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2718#else
2719 int ra, rd;
b61f2753 2720 TCGv EA;
be147d08
JM
2721
2722 /* Restore CPU state */
76db3ba4 2723 if (unlikely(ctx->mem_idx == 0)) {
e06fcd75 2724 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2725 return;
2726 }
2727 ra = rA(ctx->opcode);
2728 rd = rD(ctx->opcode);
2729 if (unlikely((rd & 1) || rd == ra)) {
e06fcd75 2730 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2731 return;
2732 }
76db3ba4 2733 if (unlikely(ctx->le_mode)) {
be147d08 2734 /* Little-endian mode is not handled */
e06fcd75 2735 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
be147d08
JM
2736 return;
2737 }
76db3ba4 2738 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2739 EA = tcg_temp_new();
76db3ba4
AJ
2740 gen_addr_imm_index(ctx, EA, 0x0F);
2741 gen_qemu_ld64(ctx, cpu_gpr[rd], EA);
2742 gen_addr_add(ctx, EA, EA, 8);
2743 gen_qemu_ld64(ctx, cpu_gpr[rd+1], EA);
b61f2753 2744 tcg_temp_free(EA);
be147d08
JM
2745#endif
2746}
d9bce9d9 2747#endif
79aceca5
FB
2748
2749/*** Integer store ***/
0c8aacd4 2750#define GEN_ST(name, stop, opc, type) \
99e300ef 2751static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2752{ \
76db3ba4
AJ
2753 TCGv EA; \
2754 gen_set_access_type(ctx, ACCESS_INT); \
2755 EA = tcg_temp_new(); \
2756 gen_addr_imm_index(ctx, EA, 0); \
2757 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2758 tcg_temp_free(EA); \
79aceca5
FB
2759}
2760
0c8aacd4 2761#define GEN_STU(name, stop, opc, type) \
99e300ef 2762static void glue(gen_, stop##u)(DisasContext *ctx) \
79aceca5 2763{ \
b61f2753 2764 TCGv EA; \
76a66253 2765 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 2766 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2767 return; \
9a64fbe4 2768 } \
76db3ba4 2769 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2770 EA = tcg_temp_new(); \
9d53c753 2771 if (type == PPC_64B) \
76db3ba4 2772 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2773 else \
76db3ba4
AJ
2774 gen_addr_imm_index(ctx, EA, 0); \
2775 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
2776 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2777 tcg_temp_free(EA); \
79aceca5
FB
2778}
2779
0c8aacd4 2780#define GEN_STUX(name, stop, opc2, opc3, type) \
99e300ef 2781static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2782{ \
b61f2753 2783 TCGv EA; \
76a66253 2784 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 2785 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2786 return; \
9a64fbe4 2787 } \
76db3ba4 2788 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2789 EA = tcg_temp_new(); \
76db3ba4
AJ
2790 gen_addr_reg_index(ctx, EA); \
2791 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
2792 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2793 tcg_temp_free(EA); \
79aceca5
FB
2794}
2795
0c8aacd4 2796#define GEN_STX(name, stop, opc2, opc3, type) \
99e300ef 2797static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2798{ \
76db3ba4
AJ
2799 TCGv EA; \
2800 gen_set_access_type(ctx, ACCESS_INT); \
2801 EA = tcg_temp_new(); \
2802 gen_addr_reg_index(ctx, EA); \
2803 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2804 tcg_temp_free(EA); \
79aceca5
FB
2805}
2806
0c8aacd4
AJ
2807#define GEN_STS(name, stop, op, type) \
2808GEN_ST(name, stop, op | 0x20, type); \
2809GEN_STU(name, stop, op | 0x21, type); \
2810GEN_STUX(name, stop, 0x17, op | 0x01, type); \
2811GEN_STX(name, stop, 0x17, op | 0x00, type)
79aceca5
FB
2812
2813/* stb stbu stbux stbx */
0c8aacd4 2814GEN_STS(stb, st8, 0x06, PPC_INTEGER);
79aceca5 2815/* sth sthu sthux sthx */
0c8aacd4 2816GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
79aceca5 2817/* stw stwu stwux stwx */
0c8aacd4 2818GEN_STS(stw, st32, 0x04, PPC_INTEGER);
d9bce9d9 2819#if defined(TARGET_PPC64)
0c8aacd4
AJ
2820GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
2821GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
99e300ef
BS
2822
2823static void gen_std(DisasContext *ctx)
d9bce9d9 2824{
be147d08 2825 int rs;
b61f2753 2826 TCGv EA;
be147d08
JM
2827
2828 rs = rS(ctx->opcode);
2829 if ((ctx->opcode & 0x3) == 0x2) {
2830#if defined(CONFIG_USER_ONLY)
e06fcd75 2831 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2832#else
2833 /* stq */
76db3ba4 2834 if (unlikely(ctx->mem_idx == 0)) {
e06fcd75 2835 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2836 return;
2837 }
2838 if (unlikely(rs & 1)) {
e06fcd75 2839 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2840 return;
2841 }
76db3ba4 2842 if (unlikely(ctx->le_mode)) {
be147d08 2843 /* Little-endian mode is not handled */
e06fcd75 2844 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
be147d08
JM
2845 return;
2846 }
76db3ba4 2847 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2848 EA = tcg_temp_new();
76db3ba4
AJ
2849 gen_addr_imm_index(ctx, EA, 0x03);
2850 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
2851 gen_addr_add(ctx, EA, EA, 8);
2852 gen_qemu_st64(ctx, cpu_gpr[rs+1], EA);
b61f2753 2853 tcg_temp_free(EA);
be147d08
JM
2854#endif
2855 } else {
2856 /* std / stdu */
2857 if (Rc(ctx->opcode)) {
2858 if (unlikely(rA(ctx->opcode) == 0)) {
e06fcd75 2859 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2860 return;
2861 }
2862 }
76db3ba4 2863 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2864 EA = tcg_temp_new();
76db3ba4
AJ
2865 gen_addr_imm_index(ctx, EA, 0x03);
2866 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
be147d08 2867 if (Rc(ctx->opcode))
b61f2753
AJ
2868 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2869 tcg_temp_free(EA);
d9bce9d9 2870 }
d9bce9d9
JM
2871}
2872#endif
79aceca5
FB
2873/*** Integer load and store with byte reverse ***/
2874/* lhbrx */
86178a57 2875static inline void gen_qemu_ld16ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2876{
76db3ba4
AJ
2877 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
2878 if (likely(!ctx->le_mode)) {
fa3966a3 2879 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2880 }
b61f2753 2881}
0c8aacd4 2882GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
b61f2753 2883
79aceca5 2884/* lwbrx */
86178a57 2885static inline void gen_qemu_ld32ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2886{
76db3ba4
AJ
2887 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
2888 if (likely(!ctx->le_mode)) {
fa3966a3 2889 tcg_gen_bswap32_tl(arg1, arg1);
76db3ba4 2890 }
b61f2753 2891}
0c8aacd4 2892GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
b61f2753 2893
79aceca5 2894/* sthbrx */
86178a57 2895static inline void gen_qemu_st16r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2896{
76db3ba4 2897 if (likely(!ctx->le_mode)) {
76db3ba4
AJ
2898 TCGv t0 = tcg_temp_new();
2899 tcg_gen_ext16u_tl(t0, arg1);
fa3966a3 2900 tcg_gen_bswap16_tl(t0, t0);
76db3ba4
AJ
2901 tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
2902 tcg_temp_free(t0);
76db3ba4
AJ
2903 } else {
2904 tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
2905 }
b61f2753 2906}
0c8aacd4 2907GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
b61f2753 2908
79aceca5 2909/* stwbrx */
86178a57 2910static inline void gen_qemu_st32r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2911{
76db3ba4 2912 if (likely(!ctx->le_mode)) {
fa3966a3
AJ
2913 TCGv t0 = tcg_temp_new();
2914 tcg_gen_ext32u_tl(t0, arg1);
2915 tcg_gen_bswap32_tl(t0, t0);
76db3ba4
AJ
2916 tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
2917 tcg_temp_free(t0);
76db3ba4
AJ
2918 } else {
2919 tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
2920 }
b61f2753 2921}
0c8aacd4 2922GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
79aceca5
FB
2923
2924/*** Integer load and store multiple ***/
99e300ef 2925
54623277 2926/* lmw */
99e300ef 2927static void gen_lmw(DisasContext *ctx)
79aceca5 2928{
76db3ba4
AJ
2929 TCGv t0;
2930 TCGv_i32 t1;
2931 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2932 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2933 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2934 t0 = tcg_temp_new();
2935 t1 = tcg_const_i32(rD(ctx->opcode));
2936 gen_addr_imm_index(ctx, t0, 0);
ff4a62cd
AJ
2937 gen_helper_lmw(t0, t1);
2938 tcg_temp_free(t0);
2939 tcg_temp_free_i32(t1);
79aceca5
FB
2940}
2941
2942/* stmw */
99e300ef 2943static void gen_stmw(DisasContext *ctx)
79aceca5 2944{
76db3ba4
AJ
2945 TCGv t0;
2946 TCGv_i32 t1;
2947 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2948 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2949 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2950 t0 = tcg_temp_new();
2951 t1 = tcg_const_i32(rS(ctx->opcode));
2952 gen_addr_imm_index(ctx, t0, 0);
ff4a62cd
AJ
2953 gen_helper_stmw(t0, t1);
2954 tcg_temp_free(t0);
2955 tcg_temp_free_i32(t1);
79aceca5
FB
2956}
2957
2958/*** Integer load and store strings ***/
54623277 2959
79aceca5 2960/* lswi */
3fc6c082 2961/* PowerPC32 specification says we must generate an exception if
9a64fbe4
FB
2962 * rA is in the range of registers to be loaded.
2963 * In an other hand, IBM says this is valid, but rA won't be loaded.
2964 * For now, I'll follow the spec...
2965 */
99e300ef 2966static void gen_lswi(DisasContext *ctx)
79aceca5 2967{
dfbc799d
AJ
2968 TCGv t0;
2969 TCGv_i32 t1, t2;
79aceca5
FB
2970 int nb = NB(ctx->opcode);
2971 int start = rD(ctx->opcode);
9a64fbe4 2972 int ra = rA(ctx->opcode);
79aceca5
FB
2973 int nr;
2974
2975 if (nb == 0)
2976 nb = 32;
2977 nr = nb / 4;
76a66253
JM
2978 if (unlikely(((start + nr) > 32 &&
2979 start <= ra && (start + nr - 32) > ra) ||
2980 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
e06fcd75 2981 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
9fddaa0c 2982 return;
297d8e62 2983 }
76db3ba4 2984 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 2985 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2986 gen_update_nip(ctx, ctx->nip - 4);
dfbc799d 2987 t0 = tcg_temp_new();
76db3ba4 2988 gen_addr_register(ctx, t0);
dfbc799d
AJ
2989 t1 = tcg_const_i32(nb);
2990 t2 = tcg_const_i32(start);
2991 gen_helper_lsw(t0, t1, t2);
2992 tcg_temp_free(t0);
2993 tcg_temp_free_i32(t1);
2994 tcg_temp_free_i32(t2);
79aceca5
FB
2995}
2996
2997/* lswx */
99e300ef 2998static void gen_lswx(DisasContext *ctx)
79aceca5 2999{
76db3ba4
AJ
3000 TCGv t0;
3001 TCGv_i32 t1, t2, t3;
3002 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3003 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3004 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3005 t0 = tcg_temp_new();
3006 gen_addr_reg_index(ctx, t0);
3007 t1 = tcg_const_i32(rD(ctx->opcode));
3008 t2 = tcg_const_i32(rA(ctx->opcode));
3009 t3 = tcg_const_i32(rB(ctx->opcode));
dfbc799d
AJ
3010 gen_helper_lswx(t0, t1, t2, t3);
3011 tcg_temp_free(t0);
3012 tcg_temp_free_i32(t1);
3013 tcg_temp_free_i32(t2);
3014 tcg_temp_free_i32(t3);
79aceca5
FB
3015}
3016
3017/* stswi */
99e300ef 3018static void gen_stswi(DisasContext *ctx)
79aceca5 3019{
76db3ba4
AJ
3020 TCGv t0;
3021 TCGv_i32 t1, t2;
4b3686fa 3022 int nb = NB(ctx->opcode);
76db3ba4 3023 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3024 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3025 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3026 t0 = tcg_temp_new();
3027 gen_addr_register(ctx, t0);
4b3686fa
FB
3028 if (nb == 0)
3029 nb = 32;
dfbc799d 3030 t1 = tcg_const_i32(nb);
76db3ba4 3031 t2 = tcg_const_i32(rS(ctx->opcode));
dfbc799d
AJ
3032 gen_helper_stsw(t0, t1, t2);
3033 tcg_temp_free(t0);
3034 tcg_temp_free_i32(t1);
3035 tcg_temp_free_i32(t2);
79aceca5
FB
3036}
3037
3038/* stswx */
99e300ef 3039static void gen_stswx(DisasContext *ctx)
79aceca5 3040{
76db3ba4
AJ
3041 TCGv t0;
3042 TCGv_i32 t1, t2;
3043 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 3044 /* NIP cannot be restored if the memory exception comes from an helper */
5fafdf24 3045 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3046 t0 = tcg_temp_new();
3047 gen_addr_reg_index(ctx, t0);
3048 t1 = tcg_temp_new_i32();
dfbc799d
AJ
3049 tcg_gen_trunc_tl_i32(t1, cpu_xer);
3050 tcg_gen_andi_i32(t1, t1, 0x7F);
76db3ba4 3051 t2 = tcg_const_i32(rS(ctx->opcode));
dfbc799d
AJ
3052 gen_helper_stsw(t0, t1, t2);
3053 tcg_temp_free(t0);
3054 tcg_temp_free_i32(t1);
3055 tcg_temp_free_i32(t2);
79aceca5
FB
3056}
3057
3058/*** Memory synchronisation ***/
3059/* eieio */
99e300ef 3060static void gen_eieio(DisasContext *ctx)
79aceca5 3061{
79aceca5
FB
3062}
3063
3064/* isync */
99e300ef 3065static void gen_isync(DisasContext *ctx)
79aceca5 3066{
e06fcd75 3067 gen_stop_exception(ctx);
79aceca5
FB
3068}
3069
111bfab3 3070/* lwarx */
99e300ef 3071static void gen_lwarx(DisasContext *ctx)
79aceca5 3072{
76db3ba4 3073 TCGv t0;
18b21a2f 3074 TCGv gpr = cpu_gpr[rD(ctx->opcode)];
76db3ba4
AJ
3075 gen_set_access_type(ctx, ACCESS_RES);
3076 t0 = tcg_temp_local_new();
3077 gen_addr_reg_index(ctx, t0);
cf360a32 3078 gen_check_align(ctx, t0, 0x03);
18b21a2f 3079 gen_qemu_ld32u(ctx, gpr, t0);
cf360a32 3080 tcg_gen_mov_tl(cpu_reserve, t0);
1328c2bf 3081 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUPPCState, reserve_val));
cf360a32 3082 tcg_temp_free(t0);
79aceca5
FB
3083}
3084
4425265b
NF
3085#if defined(CONFIG_USER_ONLY)
3086static void gen_conditional_store (DisasContext *ctx, TCGv EA,
3087 int reg, int size)
3088{
3089 TCGv t0 = tcg_temp_new();
3090 uint32_t save_exception = ctx->exception;
3091
1328c2bf 3092 tcg_gen_st_tl(EA, cpu_env, offsetof(CPUPPCState, reserve_ea));
4425265b 3093 tcg_gen_movi_tl(t0, (size << 5) | reg);
1328c2bf 3094 tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, reserve_info));
4425265b
NF
3095 tcg_temp_free(t0);
3096 gen_update_nip(ctx, ctx->nip-4);
3097 ctx->exception = POWERPC_EXCP_BRANCH;
3098 gen_exception(ctx, POWERPC_EXCP_STCX);
3099 ctx->exception = save_exception;
3100}
3101#endif
3102
79aceca5 3103/* stwcx. */
e8eaa2c0 3104static void gen_stwcx_(DisasContext *ctx)
79aceca5 3105{
76db3ba4
AJ
3106 TCGv t0;
3107 gen_set_access_type(ctx, ACCESS_RES);
3108 t0 = tcg_temp_local_new();
3109 gen_addr_reg_index(ctx, t0);
cf360a32 3110 gen_check_align(ctx, t0, 0x03);
4425265b
NF
3111#if defined(CONFIG_USER_ONLY)
3112 gen_conditional_store(ctx, t0, rS(ctx->opcode), 4);
3113#else
3114 {
3115 int l1;
3116
3117 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
3118 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
3119 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
3120 l1 = gen_new_label();
3121 tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3122 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3123 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3124 gen_set_label(l1);
3125 tcg_gen_movi_tl(cpu_reserve, -1);
3126 }
3127#endif
cf360a32 3128 tcg_temp_free(t0);
79aceca5
FB
3129}
3130
426613db 3131#if defined(TARGET_PPC64)
426613db 3132/* ldarx */
99e300ef 3133static void gen_ldarx(DisasContext *ctx)
426613db 3134{
76db3ba4 3135 TCGv t0;
18b21a2f 3136 TCGv gpr = cpu_gpr[rD(ctx->opcode)];
76db3ba4
AJ
3137 gen_set_access_type(ctx, ACCESS_RES);
3138 t0 = tcg_temp_local_new();
3139 gen_addr_reg_index(ctx, t0);
cf360a32 3140 gen_check_align(ctx, t0, 0x07);
18b21a2f 3141 gen_qemu_ld64(ctx, gpr, t0);
cf360a32 3142 tcg_gen_mov_tl(cpu_reserve, t0);
1328c2bf 3143 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUPPCState, reserve_val));
cf360a32 3144 tcg_temp_free(t0);
426613db
JM
3145}
3146
3147/* stdcx. */
e8eaa2c0 3148static void gen_stdcx_(DisasContext *ctx)
426613db 3149{
76db3ba4
AJ
3150 TCGv t0;
3151 gen_set_access_type(ctx, ACCESS_RES);
3152 t0 = tcg_temp_local_new();
3153 gen_addr_reg_index(ctx, t0);
cf360a32 3154 gen_check_align(ctx, t0, 0x07);
4425265b
NF
3155#if defined(CONFIG_USER_ONLY)
3156 gen_conditional_store(ctx, t0, rS(ctx->opcode), 8);
3157#else
3158 {
3159 int l1;
3160 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
3161 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
3162 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
3163 l1 = gen_new_label();
3164 tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3165 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3166 gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3167 gen_set_label(l1);
3168 tcg_gen_movi_tl(cpu_reserve, -1);
3169 }
3170#endif
cf360a32 3171 tcg_temp_free(t0);
426613db
JM
3172}
3173#endif /* defined(TARGET_PPC64) */
3174
79aceca5 3175/* sync */
99e300ef 3176static void gen_sync(DisasContext *ctx)
79aceca5 3177{
79aceca5
FB
3178}
3179
0db1b20e 3180/* wait */
99e300ef 3181static void gen_wait(DisasContext *ctx)
0db1b20e 3182{
931ff272 3183 TCGv_i32 t0 = tcg_temp_new_i32();
1328c2bf 3184 tcg_gen_st_i32(t0, cpu_env, offsetof(CPUPPCState, halted));
931ff272 3185 tcg_temp_free_i32(t0);
0db1b20e 3186 /* Stop translation, as the CPU is supposed to sleep from now */
e06fcd75 3187 gen_exception_err(ctx, EXCP_HLT, 1);
0db1b20e
JM
3188}
3189
79aceca5 3190/*** Floating-point load ***/
a0d7d5a7 3191#define GEN_LDF(name, ldop, opc, type) \
99e300ef 3192static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3193{ \
a0d7d5a7 3194 TCGv EA; \
76a66253 3195 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3196 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3197 return; \
3198 } \
76db3ba4 3199 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3200 EA = tcg_temp_new(); \
76db3ba4
AJ
3201 gen_addr_imm_index(ctx, EA, 0); \
3202 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3203 tcg_temp_free(EA); \
79aceca5
FB
3204}
3205
a0d7d5a7 3206#define GEN_LDUF(name, ldop, opc, type) \
99e300ef 3207static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3208{ \
a0d7d5a7 3209 TCGv EA; \
76a66253 3210 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3211 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3212 return; \
3213 } \
76a66253 3214 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3215 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3216 return; \
9a64fbe4 3217 } \
76db3ba4 3218 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3219 EA = tcg_temp_new(); \
76db3ba4
AJ
3220 gen_addr_imm_index(ctx, EA, 0); \
3221 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3222 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3223 tcg_temp_free(EA); \
79aceca5
FB
3224}
3225
a0d7d5a7 3226#define GEN_LDUXF(name, ldop, opc, type) \
99e300ef 3227static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3228{ \
a0d7d5a7 3229 TCGv EA; \
76a66253 3230 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3231 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3232 return; \
3233 } \
76a66253 3234 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3235 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3236 return; \
9a64fbe4 3237 } \
76db3ba4 3238 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3239 EA = tcg_temp_new(); \
76db3ba4
AJ
3240 gen_addr_reg_index(ctx, EA); \
3241 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3242 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3243 tcg_temp_free(EA); \
79aceca5
FB
3244}
3245
a0d7d5a7 3246#define GEN_LDXF(name, ldop, opc2, opc3, type) \
99e300ef 3247static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3248{ \
a0d7d5a7 3249 TCGv EA; \
76a66253 3250 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3251 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3252 return; \
3253 } \
76db3ba4 3254 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3255 EA = tcg_temp_new(); \
76db3ba4
AJ
3256 gen_addr_reg_index(ctx, EA); \
3257 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3258 tcg_temp_free(EA); \
79aceca5
FB
3259}
3260
a0d7d5a7
AJ
3261#define GEN_LDFS(name, ldop, op, type) \
3262GEN_LDF(name, ldop, op | 0x20, type); \
3263GEN_LDUF(name, ldop, op | 0x21, type); \
3264GEN_LDUXF(name, ldop, op | 0x01, type); \
3265GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
3266
636aa200 3267static inline void gen_qemu_ld32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3268{
3269 TCGv t0 = tcg_temp_new();
3270 TCGv_i32 t1 = tcg_temp_new_i32();
76db3ba4 3271 gen_qemu_ld32u(ctx, t0, arg2);
a0d7d5a7
AJ
3272 tcg_gen_trunc_tl_i32(t1, t0);
3273 tcg_temp_free(t0);
3274 gen_helper_float32_to_float64(arg1, t1);
3275 tcg_temp_free_i32(t1);
3276}
79aceca5 3277
a0d7d5a7
AJ
3278 /* lfd lfdu lfdux lfdx */
3279GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
3280 /* lfs lfsu lfsux lfsx */
3281GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
79aceca5
FB
3282
3283/*** Floating-point store ***/
a0d7d5a7 3284#define GEN_STF(name, stop, opc, type) \
99e300ef 3285static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3286{ \
a0d7d5a7 3287 TCGv EA; \
76a66253 3288 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3289 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3290 return; \
3291 } \
76db3ba4 3292 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3293 EA = tcg_temp_new(); \
76db3ba4
AJ
3294 gen_addr_imm_index(ctx, EA, 0); \
3295 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3296 tcg_temp_free(EA); \
79aceca5
FB
3297}
3298
a0d7d5a7 3299#define GEN_STUF(name, stop, opc, type) \
99e300ef 3300static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3301{ \
a0d7d5a7 3302 TCGv EA; \
76a66253 3303 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3304 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3305 return; \
3306 } \
76a66253 3307 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3308 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3309 return; \
9a64fbe4 3310 } \
76db3ba4 3311 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3312 EA = tcg_temp_new(); \
76db3ba4
AJ
3313 gen_addr_imm_index(ctx, EA, 0); \
3314 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3315 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3316 tcg_temp_free(EA); \
79aceca5
FB
3317}
3318
a0d7d5a7 3319#define GEN_STUXF(name, stop, opc, type) \
99e300ef 3320static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3321{ \
a0d7d5a7 3322 TCGv EA; \
76a66253 3323 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3324 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3325 return; \
3326 } \
76a66253 3327 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3328 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3329 return; \
9a64fbe4 3330 } \
76db3ba4 3331 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3332 EA = tcg_temp_new(); \
76db3ba4
AJ
3333 gen_addr_reg_index(ctx, EA); \
3334 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3335 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3336 tcg_temp_free(EA); \
79aceca5
FB
3337}
3338
a0d7d5a7 3339#define GEN_STXF(name, stop, opc2, opc3, type) \
99e300ef 3340static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3341{ \
a0d7d5a7 3342 TCGv EA; \
76a66253 3343 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3344 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3345 return; \
3346 } \
76db3ba4 3347 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3348 EA = tcg_temp_new(); \
76db3ba4
AJ
3349 gen_addr_reg_index(ctx, EA); \
3350 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3351 tcg_temp_free(EA); \
79aceca5
FB
3352}
3353
a0d7d5a7
AJ
3354#define GEN_STFS(name, stop, op, type) \
3355GEN_STF(name, stop, op | 0x20, type); \
3356GEN_STUF(name, stop, op | 0x21, type); \
3357GEN_STUXF(name, stop, op | 0x01, type); \
3358GEN_STXF(name, stop, 0x17, op | 0x00, type)
3359
636aa200 3360static inline void gen_qemu_st32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3361{
3362 TCGv_i32 t0 = tcg_temp_new_i32();
3363 TCGv t1 = tcg_temp_new();
3364 gen_helper_float64_to_float32(t0, arg1);
3365 tcg_gen_extu_i32_tl(t1, t0);
3366 tcg_temp_free_i32(t0);
76db3ba4 3367 gen_qemu_st32(ctx, t1, arg2);
a0d7d5a7
AJ
3368 tcg_temp_free(t1);
3369}
79aceca5
FB
3370
3371/* stfd stfdu stfdux stfdx */
a0d7d5a7 3372GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
79aceca5 3373/* stfs stfsu stfsux stfsx */
a0d7d5a7 3374GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
79aceca5
FB
3375
3376/* Optional: */
636aa200 3377static inline void gen_qemu_st32fiw(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3378{
3379 TCGv t0 = tcg_temp_new();
3380 tcg_gen_trunc_i64_tl(t0, arg1),
76db3ba4 3381 gen_qemu_st32(ctx, t0, arg2);
a0d7d5a7
AJ
3382 tcg_temp_free(t0);
3383}
79aceca5 3384/* stfiwx */
a0d7d5a7 3385GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
79aceca5 3386
697ab892
DG
3387static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip)
3388{
3389#if defined(TARGET_PPC64)
3390 if (ctx->has_cfar)
3391 tcg_gen_movi_tl(cpu_cfar, nip);
3392#endif
3393}
3394
79aceca5 3395/*** Branch ***/
636aa200 3396static inline void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
c1942362
FB
3397{
3398 TranslationBlock *tb;
3399 tb = ctx->tb;
a2ffb812
AJ
3400#if defined(TARGET_PPC64)
3401 if (!ctx->sf_mode)
3402 dest = (uint32_t) dest;
3403#endif
57fec1fe 3404 if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
8cbcb4fa 3405 likely(!ctx->singlestep_enabled)) {
57fec1fe 3406 tcg_gen_goto_tb(n);
a2ffb812 3407 tcg_gen_movi_tl(cpu_nip, dest & ~3);
4b4a72e5 3408 tcg_gen_exit_tb((tcg_target_long)tb + n);
c1942362 3409 } else {
a2ffb812 3410 tcg_gen_movi_tl(cpu_nip, dest & ~3);
8cbcb4fa
AJ
3411 if (unlikely(ctx->singlestep_enabled)) {
3412 if ((ctx->singlestep_enabled &
bdc4e053 3413 (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
8cbcb4fa
AJ
3414 ctx->exception == POWERPC_EXCP_BRANCH) {
3415 target_ulong tmp = ctx->nip;
3416 ctx->nip = dest;
e06fcd75 3417 gen_exception(ctx, POWERPC_EXCP_TRACE);
8cbcb4fa
AJ
3418 ctx->nip = tmp;
3419 }
3420 if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
e06fcd75 3421 gen_debug_exception(ctx);
8cbcb4fa
AJ
3422 }
3423 }
57fec1fe 3424 tcg_gen_exit_tb(0);
c1942362 3425 }
c53be334
FB
3426}
3427
636aa200 3428static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
e1833e1f
JM
3429{
3430#if defined(TARGET_PPC64)
a2ffb812
AJ
3431 if (ctx->sf_mode == 0)
3432 tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
e1833e1f
JM
3433 else
3434#endif
a2ffb812 3435 tcg_gen_movi_tl(cpu_lr, nip);
e1833e1f
JM
3436}
3437
79aceca5 3438/* b ba bl bla */
99e300ef 3439static void gen_b(DisasContext *ctx)
79aceca5 3440{
76a66253 3441 target_ulong li, target;
38a64f9d 3442
8cbcb4fa 3443 ctx->exception = POWERPC_EXCP_BRANCH;
38a64f9d 3444 /* sign extend LI */
76a66253 3445#if defined(TARGET_PPC64)
d9bce9d9
JM
3446 if (ctx->sf_mode)
3447 li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
3448 else
76a66253 3449#endif
d9bce9d9 3450 li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
76a66253 3451 if (likely(AA(ctx->opcode) == 0))
046d6672 3452 target = ctx->nip + li - 4;
79aceca5 3453 else
9a64fbe4 3454 target = li;
e1833e1f
JM
3455 if (LK(ctx->opcode))
3456 gen_setlr(ctx, ctx->nip);
697ab892 3457 gen_update_cfar(ctx, ctx->nip);
c1942362 3458 gen_goto_tb(ctx, 0, target);
79aceca5
FB
3459}
3460
e98a6e40
FB
3461#define BCOND_IM 0
3462#define BCOND_LR 1
3463#define BCOND_CTR 2
3464
636aa200 3465static inline void gen_bcond(DisasContext *ctx, int type)
d9bce9d9 3466{
d9bce9d9 3467 uint32_t bo = BO(ctx->opcode);
05f92404 3468 int l1;
a2ffb812 3469 TCGv target;
e98a6e40 3470
8cbcb4fa 3471 ctx->exception = POWERPC_EXCP_BRANCH;
a2ffb812 3472 if (type == BCOND_LR || type == BCOND_CTR) {
a7812ae4 3473 target = tcg_temp_local_new();
a2ffb812
AJ
3474 if (type == BCOND_CTR)
3475 tcg_gen_mov_tl(target, cpu_ctr);
3476 else
3477 tcg_gen_mov_tl(target, cpu_lr);
d2e9fd8f 3478 } else {
3479 TCGV_UNUSED(target);
e98a6e40 3480 }
e1833e1f
JM
3481 if (LK(ctx->opcode))
3482 gen_setlr(ctx, ctx->nip);
a2ffb812
AJ
3483 l1 = gen_new_label();
3484 if ((bo & 0x4) == 0) {
3485 /* Decrement and test CTR */
a7812ae4 3486 TCGv temp = tcg_temp_new();
a2ffb812 3487 if (unlikely(type == BCOND_CTR)) {
e06fcd75 3488 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
a2ffb812
AJ
3489 return;
3490 }
3491 tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
d9bce9d9 3492#if defined(TARGET_PPC64)
a2ffb812
AJ
3493 if (!ctx->sf_mode)
3494 tcg_gen_ext32u_tl(temp, cpu_ctr);
3495 else
d9bce9d9 3496#endif
a2ffb812
AJ
3497 tcg_gen_mov_tl(temp, cpu_ctr);
3498 if (bo & 0x2) {
3499 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
3500 } else {
3501 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
e98a6e40 3502 }
a7812ae4 3503 tcg_temp_free(temp);
a2ffb812
AJ
3504 }
3505 if ((bo & 0x10) == 0) {
3506 /* Test CR */
3507 uint32_t bi = BI(ctx->opcode);
3508 uint32_t mask = 1 << (3 - (bi & 0x03));
a7812ae4 3509 TCGv_i32 temp = tcg_temp_new_i32();
a2ffb812 3510
d9bce9d9 3511 if (bo & 0x8) {
a2ffb812
AJ
3512 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3513 tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
d9bce9d9 3514 } else {
a2ffb812
AJ
3515 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3516 tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
d9bce9d9 3517 }
a7812ae4 3518 tcg_temp_free_i32(temp);
d9bce9d9 3519 }
697ab892 3520 gen_update_cfar(ctx, ctx->nip);
e98a6e40 3521 if (type == BCOND_IM) {
a2ffb812
AJ
3522 target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
3523 if (likely(AA(ctx->opcode) == 0)) {
3524 gen_goto_tb(ctx, 0, ctx->nip + li - 4);
3525 } else {
3526 gen_goto_tb(ctx, 0, li);
3527 }
c53be334 3528 gen_set_label(l1);
c1942362 3529 gen_goto_tb(ctx, 1, ctx->nip);
e98a6e40 3530 } else {
d9bce9d9 3531#if defined(TARGET_PPC64)
a2ffb812
AJ
3532 if (!(ctx->sf_mode))
3533 tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
3534 else
3535#endif
3536 tcg_gen_andi_tl(cpu_nip, target, ~3);
3537 tcg_gen_exit_tb(0);
3538 gen_set_label(l1);
3539#if defined(TARGET_PPC64)
3540 if (!(ctx->sf_mode))
3541 tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
d9bce9d9
JM
3542 else
3543#endif
a2ffb812 3544 tcg_gen_movi_tl(cpu_nip, ctx->nip);
57fec1fe 3545 tcg_gen_exit_tb(0);
08e46e54 3546 }
e98a6e40
FB
3547}
3548
99e300ef 3549static void gen_bc(DisasContext *ctx)
3b46e624 3550{
e98a6e40
FB
3551 gen_bcond(ctx, BCOND_IM);
3552}
3553
99e300ef 3554static void gen_bcctr(DisasContext *ctx)
3b46e624 3555{
e98a6e40
FB
3556 gen_bcond(ctx, BCOND_CTR);
3557}
3558
99e300ef 3559static void gen_bclr(DisasContext *ctx)
3b46e624 3560{
e98a6e40
FB
3561 gen_bcond(ctx, BCOND_LR);
3562}
79aceca5
FB
3563
3564/*** Condition register logical ***/
e1571908 3565#define GEN_CRLOGIC(name, tcg_op, opc) \
99e300ef 3566static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3567{ \
fc0d441e
JM
3568 uint8_t bitmask; \
3569 int sh; \
a7812ae4 3570 TCGv_i32 t0, t1; \
fc0d441e 3571 sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03); \
a7812ae4 3572 t0 = tcg_temp_new_i32(); \
fc0d441e 3573 if (sh > 0) \
fea0c503 3574 tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh); \
fc0d441e 3575 else if (sh < 0) \
fea0c503 3576 tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh); \
e1571908 3577 else \
fea0c503 3578 tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]); \
a7812ae4 3579 t1 = tcg_temp_new_i32(); \
fc0d441e
JM
3580 sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03); \
3581 if (sh > 0) \
fea0c503 3582 tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh); \
fc0d441e 3583 else if (sh < 0) \
fea0c503 3584 tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh); \
e1571908 3585 else \
fea0c503
AJ
3586 tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]); \
3587 tcg_op(t0, t0, t1); \
fc0d441e 3588 bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03)); \
fea0c503
AJ
3589 tcg_gen_andi_i32(t0, t0, bitmask); \
3590 tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask); \
3591 tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1); \
a7812ae4
PB
3592 tcg_temp_free_i32(t0); \
3593 tcg_temp_free_i32(t1); \
79aceca5
FB
3594}
3595
3596/* crand */
e1571908 3597GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
79aceca5 3598/* crandc */
e1571908 3599GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
79aceca5 3600/* creqv */
e1571908 3601GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
79aceca5 3602/* crnand */
e1571908 3603GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
79aceca5 3604/* crnor */
e1571908 3605GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
79aceca5 3606/* cror */
e1571908 3607GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
79aceca5 3608/* crorc */
e1571908 3609GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
79aceca5 3610/* crxor */
e1571908 3611GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
99e300ef 3612
54623277 3613/* mcrf */
99e300ef 3614static void gen_mcrf(DisasContext *ctx)
79aceca5 3615{
47e4661c 3616 tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
79aceca5
FB
3617}
3618
3619/*** System linkage ***/
99e300ef 3620
54623277 3621/* rfi (mem_idx only) */
99e300ef 3622static void gen_rfi(DisasContext *ctx)
79aceca5 3623{
9a64fbe4 3624#if defined(CONFIG_USER_ONLY)
e06fcd75 3625 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4
FB
3626#else
3627 /* Restore CPU state */
76db3ba4 3628 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3629 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 3630 return;
9a64fbe4 3631 }
697ab892 3632 gen_update_cfar(ctx, ctx->nip);
d72a19f7 3633 gen_helper_rfi();
e06fcd75 3634 gen_sync_exception(ctx);
9a64fbe4 3635#endif
79aceca5
FB
3636}
3637
426613db 3638#if defined(TARGET_PPC64)
99e300ef 3639static void gen_rfid(DisasContext *ctx)
426613db
JM
3640{
3641#if defined(CONFIG_USER_ONLY)
e06fcd75 3642 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
3643#else
3644 /* Restore CPU state */
76db3ba4 3645 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3646 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
3647 return;
3648 }
697ab892 3649 gen_update_cfar(ctx, ctx->nip);
d72a19f7 3650 gen_helper_rfid();
e06fcd75 3651 gen_sync_exception(ctx);
426613db
JM
3652#endif
3653}
426613db 3654
99e300ef 3655static void gen_hrfid(DisasContext *ctx)
be147d08
JM
3656{
3657#if defined(CONFIG_USER_ONLY)
e06fcd75 3658 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3659#else
3660 /* Restore CPU state */
76db3ba4 3661 if (unlikely(ctx->mem_idx <= 1)) {
e06fcd75 3662 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3663 return;
3664 }
d72a19f7 3665 gen_helper_hrfid();
e06fcd75 3666 gen_sync_exception(ctx);
be147d08
JM
3667#endif
3668}
3669#endif
3670
79aceca5 3671/* sc */
417bf010
JM
3672#if defined(CONFIG_USER_ONLY)
3673#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
3674#else
3675#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
3676#endif
99e300ef 3677static void gen_sc(DisasContext *ctx)
79aceca5 3678{
e1833e1f
JM
3679 uint32_t lev;
3680
3681 lev = (ctx->opcode >> 5) & 0x7F;
e06fcd75 3682 gen_exception_err(ctx, POWERPC_SYSCALL, lev);
79aceca5
FB
3683}
3684
3685/*** Trap ***/
99e300ef 3686
54623277 3687/* tw */
99e300ef 3688static void gen_tw(DisasContext *ctx)
79aceca5 3689{
cab3bee2 3690 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3691 /* Update the nip since this might generate a trap exception */
3692 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3693 gen_helper_tw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
3694 tcg_temp_free_i32(t0);
79aceca5
FB
3695}
3696
3697/* twi */
99e300ef 3698static void gen_twi(DisasContext *ctx)
79aceca5 3699{
cab3bee2
AJ
3700 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
3701 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3702 /* Update the nip since this might generate a trap exception */
3703 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3704 gen_helper_tw(cpu_gpr[rA(ctx->opcode)], t0, t1);
3705 tcg_temp_free(t0);
3706 tcg_temp_free_i32(t1);
79aceca5
FB
3707}
3708
d9bce9d9
JM
3709#if defined(TARGET_PPC64)
3710/* td */
99e300ef 3711static void gen_td(DisasContext *ctx)
d9bce9d9 3712{
cab3bee2 3713 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3714 /* Update the nip since this might generate a trap exception */
3715 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3716 gen_helper_td(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
3717 tcg_temp_free_i32(t0);
d9bce9d9
JM
3718}
3719
3720/* tdi */
99e300ef 3721static void gen_tdi(DisasContext *ctx)
d9bce9d9 3722{
cab3bee2
AJ
3723 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
3724 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3725 /* Update the nip since this might generate a trap exception */
3726 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3727 gen_helper_td(cpu_gpr[rA(ctx->opcode)], t0, t1);
3728 tcg_temp_free(t0);
3729 tcg_temp_free_i32(t1);
d9bce9d9
JM
3730}
3731#endif
3732
79aceca5 3733/*** Processor control ***/
99e300ef 3734
54623277 3735/* mcrxr */
99e300ef 3736static void gen_mcrxr(DisasContext *ctx)
79aceca5 3737{
3d7b417e
AJ
3738 tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
3739 tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
269f3e95 3740 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
79aceca5
FB
3741}
3742
0cfe11ea 3743/* mfcr mfocrf */
99e300ef 3744static void gen_mfcr(DisasContext *ctx)
79aceca5 3745{
76a66253 3746 uint32_t crm, crn;
3b46e624 3747
76a66253
JM
3748 if (likely(ctx->opcode & 0x00100000)) {
3749 crm = CRM(ctx->opcode);
8dd640e4 3750 if (likely(crm && ((crm & (crm - 1)) == 0))) {
0cfe11ea 3751 crn = ctz32 (crm);
e1571908 3752 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
0497d2f4
AJ
3753 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
3754 cpu_gpr[rD(ctx->opcode)], crn * 4);
76a66253 3755 }
d9bce9d9 3756 } else {
651721b2
AJ
3757 TCGv_i32 t0 = tcg_temp_new_i32();
3758 tcg_gen_mov_i32(t0, cpu_crf[0]);
3759 tcg_gen_shli_i32(t0, t0, 4);
3760 tcg_gen_or_i32(t0, t0, cpu_crf[1]);
3761 tcg_gen_shli_i32(t0, t0, 4);
3762 tcg_gen_or_i32(t0, t0, cpu_crf[2]);
3763 tcg_gen_shli_i32(t0, t0, 4);
3764 tcg_gen_or_i32(t0, t0, cpu_crf[3]);
3765 tcg_gen_shli_i32(t0, t0, 4);
3766 tcg_gen_or_i32(t0, t0, cpu_crf[4]);
3767 tcg_gen_shli_i32(t0, t0, 4);
3768 tcg_gen_or_i32(t0, t0, cpu_crf[5]);
3769 tcg_gen_shli_i32(t0, t0, 4);
3770 tcg_gen_or_i32(t0, t0, cpu_crf[6]);
3771 tcg_gen_shli_i32(t0, t0, 4);
3772 tcg_gen_or_i32(t0, t0, cpu_crf[7]);
3773 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
3774 tcg_temp_free_i32(t0);
d9bce9d9 3775 }
79aceca5
FB
3776}
3777
3778/* mfmsr */
99e300ef 3779static void gen_mfmsr(DisasContext *ctx)
79aceca5 3780{
9a64fbe4 3781#if defined(CONFIG_USER_ONLY)
e06fcd75 3782 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 3783#else
76db3ba4 3784 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3785 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 3786 return;
9a64fbe4 3787 }
6527f6ea 3788 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
9a64fbe4 3789#endif
79aceca5
FB
3790}
3791
7b13448f 3792static void spr_noaccess(void *opaque, int gprn, int sprn)
3fc6c082 3793{
7b13448f 3794#if 0
3fc6c082
FB
3795 sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3796 printf("ERROR: try to access SPR %d !\n", sprn);
7b13448f 3797#endif
3fc6c082
FB
3798}
3799#define SPR_NOACCESS (&spr_noaccess)
3fc6c082 3800
79aceca5 3801/* mfspr */
636aa200 3802static inline void gen_op_mfspr(DisasContext *ctx)
79aceca5 3803{
45d827d2 3804 void (*read_cb)(void *opaque, int gprn, int sprn);
79aceca5
FB
3805 uint32_t sprn = SPR(ctx->opcode);
3806
3fc6c082 3807#if !defined(CONFIG_USER_ONLY)
76db3ba4 3808 if (ctx->mem_idx == 2)
be147d08 3809 read_cb = ctx->spr_cb[sprn].hea_read;
76db3ba4 3810 else if (ctx->mem_idx)
3fc6c082
FB
3811 read_cb = ctx->spr_cb[sprn].oea_read;
3812 else
9a64fbe4 3813#endif
3fc6c082 3814 read_cb = ctx->spr_cb[sprn].uea_read;
76a66253
JM
3815 if (likely(read_cb != NULL)) {
3816 if (likely(read_cb != SPR_NOACCESS)) {
45d827d2 3817 (*read_cb)(ctx, rD(ctx->opcode), sprn);
3fc6c082
FB
3818 } else {
3819 /* Privilege exception */
9fceefa7
JM
3820 /* This is a hack to avoid warnings when running Linux:
3821 * this OS breaks the PowerPC virtualisation model,
3822 * allowing userland application to read the PVR
3823 */
3824 if (sprn != SPR_PVR) {
93fcfe39 3825 qemu_log("Trying to read privileged spr %d %03x at "
90e189ec
BS
3826 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3827 printf("Trying to read privileged spr %d %03x at "
3828 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
f24e5695 3829 }
e06fcd75 3830 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
79aceca5 3831 }
3fc6c082
FB
3832 } else {
3833 /* Not defined */
93fcfe39 3834 qemu_log("Trying to read invalid spr %d %03x at "
90e189ec
BS
3835 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3836 printf("Trying to read invalid spr %d %03x at " TARGET_FMT_lx "\n",
077fc206 3837 sprn, sprn, ctx->nip);
e06fcd75 3838 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 3839 }
79aceca5
FB
3840}
3841
99e300ef 3842static void gen_mfspr(DisasContext *ctx)
79aceca5 3843{
3fc6c082 3844 gen_op_mfspr(ctx);
76a66253 3845}
3fc6c082
FB
3846
3847/* mftb */
99e300ef 3848static void gen_mftb(DisasContext *ctx)
3fc6c082
FB
3849{
3850 gen_op_mfspr(ctx);
79aceca5
FB
3851}
3852
0cfe11ea 3853/* mtcrf mtocrf*/
99e300ef 3854static void gen_mtcrf(DisasContext *ctx)
79aceca5 3855{
76a66253 3856 uint32_t crm, crn;
3b46e624 3857
76a66253 3858 crm = CRM(ctx->opcode);
8dd640e4 3859 if (likely((ctx->opcode & 0x00100000))) {
3860 if (crm && ((crm & (crm - 1)) == 0)) {
3861 TCGv_i32 temp = tcg_temp_new_i32();
0cfe11ea 3862 crn = ctz32 (crm);
8dd640e4 3863 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
0cfe11ea
AJ
3864 tcg_gen_shri_i32(temp, temp, crn * 4);
3865 tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
8dd640e4 3866 tcg_temp_free_i32(temp);
3867 }
76a66253 3868 } else {
651721b2
AJ
3869 TCGv_i32 temp = tcg_temp_new_i32();
3870 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
3871 for (crn = 0 ; crn < 8 ; crn++) {
3872 if (crm & (1 << crn)) {
3873 tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3874 tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
3875 }
3876 }
a7812ae4 3877 tcg_temp_free_i32(temp);
76a66253 3878 }
79aceca5
FB
3879}
3880
3881/* mtmsr */
426613db 3882#if defined(TARGET_PPC64)
99e300ef 3883static void gen_mtmsrd(DisasContext *ctx)
426613db
JM
3884{
3885#if defined(CONFIG_USER_ONLY)
e06fcd75 3886 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db 3887#else
76db3ba4 3888 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3889 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db
JM
3890 return;
3891 }
be147d08
JM
3892 if (ctx->opcode & 0x00010000) {
3893 /* Special form that does not need any synchronisation */
6527f6ea
AJ
3894 TCGv t0 = tcg_temp_new();
3895 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
3896 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
3897 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
3898 tcg_temp_free(t0);
be147d08 3899 } else {
056b05f8
JM
3900 /* XXX: we need to update nip before the store
3901 * if we enter power saving mode, we will exit the loop
3902 * directly from ppc_store_msr
3903 */
be147d08 3904 gen_update_nip(ctx, ctx->nip);
6527f6ea 3905 gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
be147d08
JM
3906 /* Must stop the translation as machine state (may have) changed */
3907 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 3908 gen_stop_exception(ctx);
be147d08 3909 }
426613db
JM
3910#endif
3911}
3912#endif
3913
99e300ef 3914static void gen_mtmsr(DisasContext *ctx)
79aceca5 3915{
9a64fbe4 3916#if defined(CONFIG_USER_ONLY)
e06fcd75 3917 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 3918#else
76db3ba4 3919 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3920 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 3921 return;
9a64fbe4 3922 }
be147d08
JM
3923 if (ctx->opcode & 0x00010000) {
3924 /* Special form that does not need any synchronisation */
6527f6ea
AJ
3925 TCGv t0 = tcg_temp_new();
3926 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
3927 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
3928 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
3929 tcg_temp_free(t0);
be147d08 3930 } else {
8018dc63
AG
3931 TCGv msr = tcg_temp_new();
3932
056b05f8
JM
3933 /* XXX: we need to update nip before the store
3934 * if we enter power saving mode, we will exit the loop
3935 * directly from ppc_store_msr
3936 */
be147d08 3937 gen_update_nip(ctx, ctx->nip);
d9bce9d9 3938#if defined(TARGET_PPC64)
8018dc63
AG
3939 tcg_gen_deposit_tl(msr, cpu_msr, cpu_gpr[rS(ctx->opcode)], 0, 32);
3940#else
3941 tcg_gen_mov_tl(msr, cpu_gpr[rS(ctx->opcode)]);
d9bce9d9 3942#endif
8018dc63 3943 gen_helper_store_msr(msr);
be147d08 3944 /* Must stop the translation as machine state (may have) changed */
6527f6ea 3945 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 3946 gen_stop_exception(ctx);
be147d08 3947 }
9a64fbe4 3948#endif
79aceca5
FB
3949}
3950
3951/* mtspr */
99e300ef 3952static void gen_mtspr(DisasContext *ctx)
79aceca5 3953{
45d827d2 3954 void (*write_cb)(void *opaque, int sprn, int gprn);
79aceca5
FB
3955 uint32_t sprn = SPR(ctx->opcode);
3956
3fc6c082 3957#if !defined(CONFIG_USER_ONLY)
76db3ba4 3958 if (ctx->mem_idx == 2)
be147d08 3959 write_cb = ctx->spr_cb[sprn].hea_write;
76db3ba4 3960 else if (ctx->mem_idx)
3fc6c082
FB
3961 write_cb = ctx->spr_cb[sprn].oea_write;
3962 else
9a64fbe4 3963#endif
3fc6c082 3964 write_cb = ctx->spr_cb[sprn].uea_write;
76a66253
JM
3965 if (likely(write_cb != NULL)) {
3966 if (likely(write_cb != SPR_NOACCESS)) {
45d827d2 3967 (*write_cb)(ctx, sprn, rS(ctx->opcode));
3fc6c082
FB
3968 } else {
3969 /* Privilege exception */
93fcfe39 3970 qemu_log("Trying to write privileged spr %d %03x at "
90e189ec
BS
3971 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3972 printf("Trying to write privileged spr %d %03x at " TARGET_FMT_lx
3973 "\n", sprn, sprn, ctx->nip);
e06fcd75 3974 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 3975 }
3fc6c082
FB
3976 } else {
3977 /* Not defined */
93fcfe39 3978 qemu_log("Trying to write invalid spr %d %03x at "
90e189ec
BS
3979 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3980 printf("Trying to write invalid spr %d %03x at " TARGET_FMT_lx "\n",
077fc206 3981 sprn, sprn, ctx->nip);
e06fcd75 3982 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 3983 }
79aceca5
FB
3984}
3985
3986/*** Cache management ***/
99e300ef 3987
54623277 3988/* dcbf */
99e300ef 3989static void gen_dcbf(DisasContext *ctx)
79aceca5 3990{
dac454af 3991 /* XXX: specification says this is treated as a load by the MMU */
76db3ba4
AJ
3992 TCGv t0;
3993 gen_set_access_type(ctx, ACCESS_CACHE);
3994 t0 = tcg_temp_new();
3995 gen_addr_reg_index(ctx, t0);
3996 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 3997 tcg_temp_free(t0);
79aceca5
FB
3998}
3999
4000/* dcbi (Supervisor only) */
99e300ef 4001static void gen_dcbi(DisasContext *ctx)
79aceca5 4002{
a541f297 4003#if defined(CONFIG_USER_ONLY)
e06fcd75 4004 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a541f297 4005#else
b61f2753 4006 TCGv EA, val;
76db3ba4 4007 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4008 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4009 return;
9a64fbe4 4010 }
a7812ae4 4011 EA = tcg_temp_new();
76db3ba4
AJ
4012 gen_set_access_type(ctx, ACCESS_CACHE);
4013 gen_addr_reg_index(ctx, EA);
a7812ae4 4014 val = tcg_temp_new();
76a66253 4015 /* XXX: specification says this should be treated as a store by the MMU */
76db3ba4
AJ
4016 gen_qemu_ld8u(ctx, val, EA);
4017 gen_qemu_st8(ctx, val, EA);
b61f2753
AJ
4018 tcg_temp_free(val);
4019 tcg_temp_free(EA);
a541f297 4020#endif
79aceca5
FB
4021}
4022
4023/* dcdst */
99e300ef 4024static void gen_dcbst(DisasContext *ctx)
79aceca5 4025{
76a66253 4026 /* XXX: specification say this is treated as a load by the MMU */
76db3ba4
AJ
4027 TCGv t0;
4028 gen_set_access_type(ctx, ACCESS_CACHE);
4029 t0 = tcg_temp_new();
4030 gen_addr_reg_index(ctx, t0);
4031 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 4032 tcg_temp_free(t0);
79aceca5
FB
4033}
4034
4035/* dcbt */
99e300ef 4036static void gen_dcbt(DisasContext *ctx)
79aceca5 4037{
0db1b20e 4038 /* interpreted as no-op */
76a66253
JM
4039 /* XXX: specification say this is treated as a load by the MMU
4040 * but does not generate any exception
4041 */
79aceca5
FB
4042}
4043
4044/* dcbtst */
99e300ef 4045static void gen_dcbtst(DisasContext *ctx)
79aceca5 4046{
0db1b20e 4047 /* interpreted as no-op */
76a66253
JM
4048 /* XXX: specification say this is treated as a load by the MMU
4049 * but does not generate any exception
4050 */
79aceca5
FB
4051}
4052
4053/* dcbz */
99e300ef 4054static void gen_dcbz(DisasContext *ctx)
79aceca5 4055{
76db3ba4
AJ
4056 TCGv t0;
4057 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
4058 /* NIP cannot be restored if the memory exception comes from an helper */
4059 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4060 t0 = tcg_temp_new();
4061 gen_addr_reg_index(ctx, t0);
799a8c8d
AJ
4062 gen_helper_dcbz(t0);
4063 tcg_temp_free(t0);
d63001d1
JM
4064}
4065
e8eaa2c0 4066static void gen_dcbz_970(DisasContext *ctx)
d63001d1 4067{
76db3ba4
AJ
4068 TCGv t0;
4069 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
4070 /* NIP cannot be restored if the memory exception comes from an helper */
4071 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4072 t0 = tcg_temp_new();
4073 gen_addr_reg_index(ctx, t0);
d63001d1 4074 if (ctx->opcode & 0x00200000)
799a8c8d 4075 gen_helper_dcbz(t0);
d63001d1 4076 else
799a8c8d
AJ
4077 gen_helper_dcbz_970(t0);
4078 tcg_temp_free(t0);
79aceca5
FB
4079}
4080
ae1c1a3d 4081/* dst / dstt */
99e300ef 4082static void gen_dst(DisasContext *ctx)
ae1c1a3d
AJ
4083{
4084 if (rA(ctx->opcode) == 0) {
4085 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4086 } else {
4087 /* interpreted as no-op */
4088 }
4089}
4090
4091/* dstst /dststt */
99e300ef 4092static void gen_dstst(DisasContext *ctx)
ae1c1a3d
AJ
4093{
4094 if (rA(ctx->opcode) == 0) {
4095 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4096 } else {
4097 /* interpreted as no-op */
4098 }
4099
4100}
4101
4102/* dss / dssall */
99e300ef 4103static void gen_dss(DisasContext *ctx)
ae1c1a3d
AJ
4104{
4105 /* interpreted as no-op */
4106}
4107
79aceca5 4108/* icbi */
99e300ef 4109static void gen_icbi(DisasContext *ctx)
79aceca5 4110{
76db3ba4
AJ
4111 TCGv t0;
4112 gen_set_access_type(ctx, ACCESS_CACHE);
30032c94
JM
4113 /* NIP cannot be restored if the memory exception comes from an helper */
4114 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4115 t0 = tcg_temp_new();
4116 gen_addr_reg_index(ctx, t0);
37d269df
AJ
4117 gen_helper_icbi(t0);
4118 tcg_temp_free(t0);
79aceca5
FB
4119}
4120
4121/* Optional: */
4122/* dcba */
99e300ef 4123static void gen_dcba(DisasContext *ctx)
79aceca5 4124{
0db1b20e
JM
4125 /* interpreted as no-op */
4126 /* XXX: specification say this is treated as a store by the MMU
4127 * but does not generate any exception
4128 */
79aceca5
FB
4129}
4130
4131/*** Segment register manipulation ***/
4132/* Supervisor only: */
99e300ef 4133
54623277 4134/* mfsr */
99e300ef 4135static void gen_mfsr(DisasContext *ctx)
79aceca5 4136{
9a64fbe4 4137#if defined(CONFIG_USER_ONLY)
e06fcd75 4138 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4139#else
74d37793 4140 TCGv t0;
76db3ba4 4141 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4142 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4143 return;
9a64fbe4 4144 }
74d37793
AJ
4145 t0 = tcg_const_tl(SR(ctx->opcode));
4146 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
4147 tcg_temp_free(t0);
9a64fbe4 4148#endif
79aceca5
FB
4149}
4150
4151/* mfsrin */
99e300ef 4152static void gen_mfsrin(DisasContext *ctx)
79aceca5 4153{
9a64fbe4 4154#if defined(CONFIG_USER_ONLY)
e06fcd75 4155 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4156#else
74d37793 4157 TCGv t0;
76db3ba4 4158 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4159 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4160 return;
9a64fbe4 4161 }
74d37793
AJ
4162 t0 = tcg_temp_new();
4163 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4164 tcg_gen_andi_tl(t0, t0, 0xF);
4165 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
4166 tcg_temp_free(t0);
9a64fbe4 4167#endif
79aceca5
FB
4168}
4169
4170/* mtsr */
99e300ef 4171static void gen_mtsr(DisasContext *ctx)
79aceca5 4172{
9a64fbe4 4173#if defined(CONFIG_USER_ONLY)
e06fcd75 4174 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4175#else
74d37793 4176 TCGv t0;
76db3ba4 4177 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4178 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4179 return;
9a64fbe4 4180 }
74d37793
AJ
4181 t0 = tcg_const_tl(SR(ctx->opcode));
4182 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
4183 tcg_temp_free(t0);
9a64fbe4 4184#endif
79aceca5
FB
4185}
4186
4187/* mtsrin */
99e300ef 4188static void gen_mtsrin(DisasContext *ctx)
79aceca5 4189{
9a64fbe4 4190#if defined(CONFIG_USER_ONLY)
e06fcd75 4191 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4192#else
74d37793 4193 TCGv t0;
76db3ba4 4194 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4195 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4196 return;
9a64fbe4 4197 }
74d37793
AJ
4198 t0 = tcg_temp_new();
4199 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4200 tcg_gen_andi_tl(t0, t0, 0xF);
4201 gen_helper_store_sr(t0, cpu_gpr[rD(ctx->opcode)]);
4202 tcg_temp_free(t0);
9a64fbe4 4203#endif
79aceca5
FB
4204}
4205
12de9a39
JM
4206#if defined(TARGET_PPC64)
4207/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
e8eaa2c0 4208
54623277 4209/* mfsr */
e8eaa2c0 4210static void gen_mfsr_64b(DisasContext *ctx)
12de9a39
JM
4211{
4212#if defined(CONFIG_USER_ONLY)
e06fcd75 4213 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4214#else
74d37793 4215 TCGv t0;
76db3ba4 4216 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4217 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4218 return;
4219 }
74d37793 4220 t0 = tcg_const_tl(SR(ctx->opcode));
f6b868fc 4221 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
74d37793 4222 tcg_temp_free(t0);
12de9a39
JM
4223#endif
4224}
4225
4226/* mfsrin */
e8eaa2c0 4227static void gen_mfsrin_64b(DisasContext *ctx)
12de9a39
JM
4228{
4229#if defined(CONFIG_USER_ONLY)
e06fcd75 4230 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4231#else
74d37793 4232 TCGv t0;
76db3ba4 4233 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4234 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4235 return;
4236 }
74d37793
AJ
4237 t0 = tcg_temp_new();
4238 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4239 tcg_gen_andi_tl(t0, t0, 0xF);
f6b868fc 4240 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
74d37793 4241 tcg_temp_free(t0);
12de9a39
JM
4242#endif
4243}
4244
4245/* mtsr */
e8eaa2c0 4246static void gen_mtsr_64b(DisasContext *ctx)
12de9a39
JM
4247{
4248#if defined(CONFIG_USER_ONLY)
e06fcd75 4249 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4250#else
74d37793 4251 TCGv t0;
76db3ba4 4252 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4253 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4254 return;
4255 }
74d37793 4256 t0 = tcg_const_tl(SR(ctx->opcode));
f6b868fc 4257 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4258 tcg_temp_free(t0);
12de9a39
JM
4259#endif
4260}
4261
4262/* mtsrin */
e8eaa2c0 4263static void gen_mtsrin_64b(DisasContext *ctx)
12de9a39
JM
4264{
4265#if defined(CONFIG_USER_ONLY)
e06fcd75 4266 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4267#else
74d37793 4268 TCGv t0;
76db3ba4 4269 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4270 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4271 return;
4272 }
74d37793
AJ
4273 t0 = tcg_temp_new();
4274 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4275 tcg_gen_andi_tl(t0, t0, 0xF);
f6b868fc 4276 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4277 tcg_temp_free(t0);
12de9a39
JM
4278#endif
4279}
f6b868fc
BS
4280
4281/* slbmte */
e8eaa2c0 4282static void gen_slbmte(DisasContext *ctx)
f6b868fc
BS
4283{
4284#if defined(CONFIG_USER_ONLY)
4285 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4286#else
4287 if (unlikely(!ctx->mem_idx)) {
4288 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4289 return;
4290 }
4291 gen_helper_store_slb(cpu_gpr[rB(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
4292#endif
4293}
4294
efdef95f
DG
4295static void gen_slbmfee(DisasContext *ctx)
4296{
4297#if defined(CONFIG_USER_ONLY)
4298 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4299#else
4300 if (unlikely(!ctx->mem_idx)) {
4301 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4302 return;
4303 }
4304 gen_helper_load_slb_esid(cpu_gpr[rS(ctx->opcode)],
4305 cpu_gpr[rB(ctx->opcode)]);
4306#endif
4307}
4308
4309static void gen_slbmfev(DisasContext *ctx)
4310{
4311#if defined(CONFIG_USER_ONLY)
4312 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4313#else
4314 if (unlikely(!ctx->mem_idx)) {
4315 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4316 return;
4317 }
4318 gen_helper_load_slb_vsid(cpu_gpr[rS(ctx->opcode)],
4319 cpu_gpr[rB(ctx->opcode)]);
4320#endif
4321}
12de9a39
JM
4322#endif /* defined(TARGET_PPC64) */
4323
79aceca5 4324/*** Lookaside buffer management ***/
76db3ba4 4325/* Optional & mem_idx only: */
99e300ef 4326
54623277 4327/* tlbia */
99e300ef 4328static void gen_tlbia(DisasContext *ctx)
79aceca5 4329{
9a64fbe4 4330#if defined(CONFIG_USER_ONLY)
e06fcd75 4331 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4332#else
76db3ba4 4333 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4334 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4335 return;
9a64fbe4 4336 }
74d37793 4337 gen_helper_tlbia();
9a64fbe4 4338#endif
79aceca5
FB
4339}
4340
bf14b1ce 4341/* tlbiel */
99e300ef 4342static void gen_tlbiel(DisasContext *ctx)
bf14b1ce
BS
4343{
4344#if defined(CONFIG_USER_ONLY)
4345 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4346#else
4347 if (unlikely(!ctx->mem_idx)) {
4348 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4349 return;
4350 }
4351 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
4352#endif
4353}
4354
79aceca5 4355/* tlbie */
99e300ef 4356static void gen_tlbie(DisasContext *ctx)
79aceca5 4357{
9a64fbe4 4358#if defined(CONFIG_USER_ONLY)
e06fcd75 4359 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4360#else
76db3ba4 4361 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4362 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4363 return;
9a64fbe4 4364 }
d9bce9d9 4365#if defined(TARGET_PPC64)
74d37793
AJ
4366 if (!ctx->sf_mode) {
4367 TCGv t0 = tcg_temp_new();
4368 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
4369 gen_helper_tlbie(t0);
4370 tcg_temp_free(t0);
4371 } else
d9bce9d9 4372#endif
74d37793 4373 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
9a64fbe4 4374#endif
79aceca5
FB
4375}
4376
4377/* tlbsync */
99e300ef 4378static void gen_tlbsync(DisasContext *ctx)
79aceca5 4379{
9a64fbe4 4380#if defined(CONFIG_USER_ONLY)
e06fcd75 4381 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4382#else
76db3ba4 4383 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4384 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4385 return;
9a64fbe4
FB
4386 }
4387 /* This has no effect: it should ensure that all previous
4388 * tlbie have completed
4389 */
e06fcd75 4390 gen_stop_exception(ctx);
9a64fbe4 4391#endif
79aceca5
FB
4392}
4393
426613db
JM
4394#if defined(TARGET_PPC64)
4395/* slbia */
99e300ef 4396static void gen_slbia(DisasContext *ctx)
426613db
JM
4397{
4398#if defined(CONFIG_USER_ONLY)
e06fcd75 4399 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4400#else
76db3ba4 4401 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4402 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4403 return;
4404 }
74d37793 4405 gen_helper_slbia();
426613db
JM
4406#endif
4407}
4408
4409/* slbie */
99e300ef 4410static void gen_slbie(DisasContext *ctx)
426613db
JM
4411{
4412#if defined(CONFIG_USER_ONLY)
e06fcd75 4413 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4414#else
76db3ba4 4415 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4416 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4417 return;
4418 }
74d37793 4419 gen_helper_slbie(cpu_gpr[rB(ctx->opcode)]);
426613db
JM
4420#endif
4421}
4422#endif
4423
79aceca5
FB
4424/*** External control ***/
4425/* Optional: */
99e300ef 4426
54623277 4427/* eciwx */
99e300ef 4428static void gen_eciwx(DisasContext *ctx)
79aceca5 4429{
76db3ba4 4430 TCGv t0;
fa407c03 4431 /* Should check EAR[E] ! */
76db3ba4
AJ
4432 gen_set_access_type(ctx, ACCESS_EXT);
4433 t0 = tcg_temp_new();
4434 gen_addr_reg_index(ctx, t0);
fa407c03 4435 gen_check_align(ctx, t0, 0x03);
76db3ba4 4436 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4437 tcg_temp_free(t0);
76a66253
JM
4438}
4439
4440/* ecowx */
99e300ef 4441static void gen_ecowx(DisasContext *ctx)
76a66253 4442{
76db3ba4 4443 TCGv t0;
fa407c03 4444 /* Should check EAR[E] ! */
76db3ba4
AJ
4445 gen_set_access_type(ctx, ACCESS_EXT);
4446 t0 = tcg_temp_new();
4447 gen_addr_reg_index(ctx, t0);
fa407c03 4448 gen_check_align(ctx, t0, 0x03);
76db3ba4 4449 gen_qemu_st32(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4450 tcg_temp_free(t0);
76a66253
JM
4451}
4452
4453/* PowerPC 601 specific instructions */
99e300ef 4454
54623277 4455/* abs - abs. */
99e300ef 4456static void gen_abs(DisasContext *ctx)
76a66253 4457{
22e0e173
AJ
4458 int l1 = gen_new_label();
4459 int l2 = gen_new_label();
4460 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1);
4461 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4462 tcg_gen_br(l2);
4463 gen_set_label(l1);
4464 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4465 gen_set_label(l2);
76a66253 4466 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4467 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4468}
4469
4470/* abso - abso. */
99e300ef 4471static void gen_abso(DisasContext *ctx)
76a66253 4472{
22e0e173
AJ
4473 int l1 = gen_new_label();
4474 int l2 = gen_new_label();
4475 int l3 = gen_new_label();
4476 /* Start with XER OV disabled, the most likely case */
4477 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4478 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2);
4479 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1);
4480 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4481 tcg_gen_br(l2);
4482 gen_set_label(l1);
4483 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4484 tcg_gen_br(l3);
4485 gen_set_label(l2);
4486 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4487 gen_set_label(l3);
76a66253 4488 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4489 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4490}
4491
4492/* clcs */
99e300ef 4493static void gen_clcs(DisasContext *ctx)
76a66253 4494{
22e0e173
AJ
4495 TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
4496 gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], t0);
4497 tcg_temp_free_i32(t0);
c7697e1f 4498 /* Rc=1 sets CR0 to an undefined state */
76a66253
JM
4499}
4500
4501/* div - div. */
99e300ef 4502static void gen_div(DisasContext *ctx)
76a66253 4503{
22e0e173 4504 gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4505 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4506 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4507}
4508
4509/* divo - divo. */
99e300ef 4510static void gen_divo(DisasContext *ctx)
76a66253 4511{
22e0e173 4512 gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4513 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4514 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4515}
4516
4517/* divs - divs. */
99e300ef 4518static void gen_divs(DisasContext *ctx)
76a66253 4519{
22e0e173 4520 gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4521 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4522 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4523}
4524
4525/* divso - divso. */
99e300ef 4526static void gen_divso(DisasContext *ctx)
76a66253 4527{
22e0e173 4528 gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4529 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4530 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4531}
4532
4533/* doz - doz. */
99e300ef 4534static void gen_doz(DisasContext *ctx)
76a66253 4535{
22e0e173
AJ
4536 int l1 = gen_new_label();
4537 int l2 = gen_new_label();
4538 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
4539 tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4540 tcg_gen_br(l2);
4541 gen_set_label(l1);
4542 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4543 gen_set_label(l2);
76a66253 4544 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4545 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4546}
4547
4548/* dozo - dozo. */
99e300ef 4549static void gen_dozo(DisasContext *ctx)
76a66253 4550{
22e0e173
AJ
4551 int l1 = gen_new_label();
4552 int l2 = gen_new_label();
4553 TCGv t0 = tcg_temp_new();
4554 TCGv t1 = tcg_temp_new();
4555 TCGv t2 = tcg_temp_new();
4556 /* Start with XER OV disabled, the most likely case */
4557 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4558 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
4559 tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4560 tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4561 tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
4562 tcg_gen_andc_tl(t1, t1, t2);
4563 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
4564 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
4565 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4566 tcg_gen_br(l2);
4567 gen_set_label(l1);
4568 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4569 gen_set_label(l2);
4570 tcg_temp_free(t0);
4571 tcg_temp_free(t1);
4572 tcg_temp_free(t2);
76a66253 4573 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4574 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4575}
4576
4577/* dozi */
99e300ef 4578static void gen_dozi(DisasContext *ctx)
76a66253 4579{
22e0e173
AJ
4580 target_long simm = SIMM(ctx->opcode);
4581 int l1 = gen_new_label();
4582 int l2 = gen_new_label();
4583 tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
4584 tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
4585 tcg_gen_br(l2);
4586 gen_set_label(l1);
4587 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4588 gen_set_label(l2);
4589 if (unlikely(Rc(ctx->opcode) != 0))
4590 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4591}
4592
76a66253 4593/* lscbx - lscbx. */
99e300ef 4594static void gen_lscbx(DisasContext *ctx)
76a66253 4595{
bdb4b689
AJ
4596 TCGv t0 = tcg_temp_new();
4597 TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
4598 TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
4599 TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
76a66253 4600
76db3ba4 4601 gen_addr_reg_index(ctx, t0);
76a66253 4602 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 4603 gen_update_nip(ctx, ctx->nip - 4);
bdb4b689
AJ
4604 gen_helper_lscbx(t0, t0, t1, t2, t3);
4605 tcg_temp_free_i32(t1);
4606 tcg_temp_free_i32(t2);
4607 tcg_temp_free_i32(t3);
3d7b417e 4608 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
bdb4b689 4609 tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
76a66253 4610 if (unlikely(Rc(ctx->opcode) != 0))
bdb4b689
AJ
4611 gen_set_Rc0(ctx, t0);
4612 tcg_temp_free(t0);
76a66253
JM
4613}
4614
4615/* maskg - maskg. */
99e300ef 4616static void gen_maskg(DisasContext *ctx)
76a66253 4617{
22e0e173
AJ
4618 int l1 = gen_new_label();
4619 TCGv t0 = tcg_temp_new();
4620 TCGv t1 = tcg_temp_new();
4621 TCGv t2 = tcg_temp_new();
4622 TCGv t3 = tcg_temp_new();
4623 tcg_gen_movi_tl(t3, 0xFFFFFFFF);
4624 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4625 tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
4626 tcg_gen_addi_tl(t2, t0, 1);
4627 tcg_gen_shr_tl(t2, t3, t2);
4628 tcg_gen_shr_tl(t3, t3, t1);
4629 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
4630 tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
4631 tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4632 gen_set_label(l1);
4633 tcg_temp_free(t0);
4634 tcg_temp_free(t1);
4635 tcg_temp_free(t2);
4636 tcg_temp_free(t3);
76a66253 4637 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4638 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4639}
4640
4641/* maskir - maskir. */
99e300ef 4642static void gen_maskir(DisasContext *ctx)
76a66253 4643{
22e0e173
AJ
4644 TCGv t0 = tcg_temp_new();
4645 TCGv t1 = tcg_temp_new();
4646 tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4647 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4648 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4649 tcg_temp_free(t0);
4650 tcg_temp_free(t1);
76a66253 4651 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4652 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4653}
4654
4655/* mul - mul. */
99e300ef 4656static void gen_mul(DisasContext *ctx)
76a66253 4657{
22e0e173
AJ
4658 TCGv_i64 t0 = tcg_temp_new_i64();
4659 TCGv_i64 t1 = tcg_temp_new_i64();
4660 TCGv t2 = tcg_temp_new();
4661 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
4662 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
4663 tcg_gen_mul_i64(t0, t0, t1);
4664 tcg_gen_trunc_i64_tl(t2, t0);
4665 gen_store_spr(SPR_MQ, t2);
4666 tcg_gen_shri_i64(t1, t0, 32);
4667 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
4668 tcg_temp_free_i64(t0);
4669 tcg_temp_free_i64(t1);
4670 tcg_temp_free(t2);
76a66253 4671 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4672 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4673}
4674
4675/* mulo - mulo. */
99e300ef 4676static void gen_mulo(DisasContext *ctx)
76a66253 4677{
22e0e173
AJ
4678 int l1 = gen_new_label();
4679 TCGv_i64 t0 = tcg_temp_new_i64();
4680 TCGv_i64 t1 = tcg_temp_new_i64();
4681 TCGv t2 = tcg_temp_new();
4682 /* Start with XER OV disabled, the most likely case */
4683 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4684 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
4685 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
4686 tcg_gen_mul_i64(t0, t0, t1);
4687 tcg_gen_trunc_i64_tl(t2, t0);
4688 gen_store_spr(SPR_MQ, t2);
4689 tcg_gen_shri_i64(t1, t0, 32);
4690 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
4691 tcg_gen_ext32s_i64(t1, t0);
4692 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
4693 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4694 gen_set_label(l1);
4695 tcg_temp_free_i64(t0);
4696 tcg_temp_free_i64(t1);
4697 tcg_temp_free(t2);
76a66253 4698 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4699 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4700}
4701
4702/* nabs - nabs. */
99e300ef 4703static void gen_nabs(DisasContext *ctx)
76a66253 4704{
22e0e173
AJ
4705 int l1 = gen_new_label();
4706 int l2 = gen_new_label();
4707 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
4708 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4709 tcg_gen_br(l2);
4710 gen_set_label(l1);
4711 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4712 gen_set_label(l2);
76a66253 4713 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4714 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4715}
4716
4717/* nabso - nabso. */
99e300ef 4718static void gen_nabso(DisasContext *ctx)
76a66253 4719{
22e0e173
AJ
4720 int l1 = gen_new_label();
4721 int l2 = gen_new_label();
4722 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
4723 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4724 tcg_gen_br(l2);
4725 gen_set_label(l1);
4726 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4727 gen_set_label(l2);
4728 /* nabs never overflows */
4729 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
76a66253 4730 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4731 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4732}
4733
4734/* rlmi - rlmi. */
99e300ef 4735static void gen_rlmi(DisasContext *ctx)
76a66253 4736{
7487953d
AJ
4737 uint32_t mb = MB(ctx->opcode);
4738 uint32_t me = ME(ctx->opcode);
4739 TCGv t0 = tcg_temp_new();
4740 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4741 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4742 tcg_gen_andi_tl(t0, t0, MASK(mb, me));
4743 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me));
4744 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
4745 tcg_temp_free(t0);
76a66253 4746 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4747 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4748}
4749
4750/* rrib - rrib. */
99e300ef 4751static void gen_rrib(DisasContext *ctx)
76a66253 4752{
7487953d
AJ
4753 TCGv t0 = tcg_temp_new();
4754 TCGv t1 = tcg_temp_new();
4755 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4756 tcg_gen_movi_tl(t1, 0x80000000);
4757 tcg_gen_shr_tl(t1, t1, t0);
4758 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4759 tcg_gen_and_tl(t0, t0, t1);
4760 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
4761 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4762 tcg_temp_free(t0);
4763 tcg_temp_free(t1);
76a66253 4764 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4765 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4766}
4767
4768/* sle - sle. */
99e300ef 4769static void gen_sle(DisasContext *ctx)
76a66253 4770{
7487953d
AJ
4771 TCGv t0 = tcg_temp_new();
4772 TCGv t1 = tcg_temp_new();
4773 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4774 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4775 tcg_gen_subfi_tl(t1, 32, t1);
4776 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4777 tcg_gen_or_tl(t1, t0, t1);
4778 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4779 gen_store_spr(SPR_MQ, t1);
4780 tcg_temp_free(t0);
4781 tcg_temp_free(t1);
76a66253 4782 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4783 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4784}
4785
4786/* sleq - sleq. */
99e300ef 4787static void gen_sleq(DisasContext *ctx)
76a66253 4788{
7487953d
AJ
4789 TCGv t0 = tcg_temp_new();
4790 TCGv t1 = tcg_temp_new();
4791 TCGv t2 = tcg_temp_new();
4792 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4793 tcg_gen_movi_tl(t2, 0xFFFFFFFF);
4794 tcg_gen_shl_tl(t2, t2, t0);
4795 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4796 gen_load_spr(t1, SPR_MQ);
4797 gen_store_spr(SPR_MQ, t0);
4798 tcg_gen_and_tl(t0, t0, t2);
4799 tcg_gen_andc_tl(t1, t1, t2);
4800 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4801 tcg_temp_free(t0);
4802 tcg_temp_free(t1);
4803 tcg_temp_free(t2);
76a66253 4804 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4805 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4806}
4807
4808/* sliq - sliq. */
99e300ef 4809static void gen_sliq(DisasContext *ctx)
76a66253 4810{
7487953d
AJ
4811 int sh = SH(ctx->opcode);
4812 TCGv t0 = tcg_temp_new();
4813 TCGv t1 = tcg_temp_new();
4814 tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4815 tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4816 tcg_gen_or_tl(t1, t0, t1);
4817 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4818 gen_store_spr(SPR_MQ, t1);
4819 tcg_temp_free(t0);
4820 tcg_temp_free(t1);
76a66253 4821 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4822 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4823}
4824
4825/* slliq - slliq. */
99e300ef 4826static void gen_slliq(DisasContext *ctx)
76a66253 4827{
7487953d
AJ
4828 int sh = SH(ctx->opcode);
4829 TCGv t0 = tcg_temp_new();
4830 TCGv t1 = tcg_temp_new();
4831 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4832 gen_load_spr(t1, SPR_MQ);
4833 gen_store_spr(SPR_MQ, t0);
4834 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU << sh));
4835 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
4836 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4837 tcg_temp_free(t0);
4838 tcg_temp_free(t1);
76a66253 4839 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4840 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4841}
4842
4843/* sllq - sllq. */
99e300ef 4844static void gen_sllq(DisasContext *ctx)
76a66253 4845{
7487953d
AJ
4846 int l1 = gen_new_label();
4847 int l2 = gen_new_label();
4848 TCGv t0 = tcg_temp_local_new();
4849 TCGv t1 = tcg_temp_local_new();
4850 TCGv t2 = tcg_temp_local_new();
4851 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4852 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
4853 tcg_gen_shl_tl(t1, t1, t2);
4854 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4855 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
4856 gen_load_spr(t0, SPR_MQ);
4857 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4858 tcg_gen_br(l2);
4859 gen_set_label(l1);
4860 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4861 gen_load_spr(t2, SPR_MQ);
4862 tcg_gen_andc_tl(t1, t2, t1);
4863 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4864 gen_set_label(l2);
4865 tcg_temp_free(t0);
4866 tcg_temp_free(t1);
4867 tcg_temp_free(t2);
76a66253 4868 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4869 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4870}
4871
4872/* slq - slq. */
99e300ef 4873static void gen_slq(DisasContext *ctx)
76a66253 4874{
7487953d
AJ
4875 int l1 = gen_new_label();
4876 TCGv t0 = tcg_temp_new();
4877 TCGv t1 = tcg_temp_new();
4878 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4879 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4880 tcg_gen_subfi_tl(t1, 32, t1);
4881 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4882 tcg_gen_or_tl(t1, t0, t1);
4883 gen_store_spr(SPR_MQ, t1);
4884 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
4885 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4886 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
4887 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
4888 gen_set_label(l1);
4889 tcg_temp_free(t0);
4890 tcg_temp_free(t1);
76a66253 4891 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4892 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4893}
4894
d9bce9d9 4895/* sraiq - sraiq. */
99e300ef 4896static void gen_sraiq(DisasContext *ctx)
76a66253 4897{
7487953d
AJ
4898 int sh = SH(ctx->opcode);
4899 int l1 = gen_new_label();
4900 TCGv t0 = tcg_temp_new();
4901 TCGv t1 = tcg_temp_new();
4902 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4903 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4904 tcg_gen_or_tl(t0, t0, t1);
4905 gen_store_spr(SPR_MQ, t0);
4906 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
4907 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
4908 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
4909 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
4910 gen_set_label(l1);
4911 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
4912 tcg_temp_free(t0);
4913 tcg_temp_free(t1);
76a66253 4914 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4915 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4916}
4917
4918/* sraq - sraq. */
99e300ef 4919static void gen_sraq(DisasContext *ctx)
76a66253 4920{
7487953d
AJ
4921 int l1 = gen_new_label();
4922 int l2 = gen_new_label();
4923 TCGv t0 = tcg_temp_new();
4924 TCGv t1 = tcg_temp_local_new();
4925 TCGv t2 = tcg_temp_local_new();
4926 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4927 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4928 tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
4929 tcg_gen_subfi_tl(t2, 32, t2);
4930 tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
4931 tcg_gen_or_tl(t0, t0, t2);
4932 gen_store_spr(SPR_MQ, t0);
4933 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4934 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
4935 tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
4936 tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
4937 gen_set_label(l1);
4938 tcg_temp_free(t0);
4939 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
4940 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
4941 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
4942 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
4943 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
4944 gen_set_label(l2);
4945 tcg_temp_free(t1);
4946 tcg_temp_free(t2);
76a66253 4947 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4948 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4949}
4950
4951/* sre - sre. */
99e300ef 4952static void gen_sre(DisasContext *ctx)
76a66253 4953{
7487953d
AJ
4954 TCGv t0 = tcg_temp_new();
4955 TCGv t1 = tcg_temp_new();
4956 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4957 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4958 tcg_gen_subfi_tl(t1, 32, t1);
4959 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4960 tcg_gen_or_tl(t1, t0, t1);
4961 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4962 gen_store_spr(SPR_MQ, t1);
4963 tcg_temp_free(t0);
4964 tcg_temp_free(t1);
76a66253 4965 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4966 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4967}
4968
4969/* srea - srea. */
99e300ef 4970static void gen_srea(DisasContext *ctx)
76a66253 4971{
7487953d
AJ
4972 TCGv t0 = tcg_temp_new();
4973 TCGv t1 = tcg_temp_new();
4974 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4975 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4976 gen_store_spr(SPR_MQ, t0);
4977 tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
4978 tcg_temp_free(t0);
4979 tcg_temp_free(t1);
76a66253 4980 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4981 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4982}
4983
4984/* sreq */
99e300ef 4985static void gen_sreq(DisasContext *ctx)
76a66253 4986{
7487953d
AJ
4987 TCGv t0 = tcg_temp_new();
4988 TCGv t1 = tcg_temp_new();
4989 TCGv t2 = tcg_temp_new();
4990 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4991 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
4992 tcg_gen_shr_tl(t1, t1, t0);
4993 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4994 gen_load_spr(t2, SPR_MQ);
4995 gen_store_spr(SPR_MQ, t0);
4996 tcg_gen_and_tl(t0, t0, t1);
4997 tcg_gen_andc_tl(t2, t2, t1);
4998 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
4999 tcg_temp_free(t0);
5000 tcg_temp_free(t1);
5001 tcg_temp_free(t2);
76a66253 5002 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5003 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5004}
5005
5006/* sriq */
99e300ef 5007static void gen_sriq(DisasContext *ctx)
76a66253 5008{
7487953d
AJ
5009 int sh = SH(ctx->opcode);
5010 TCGv t0 = tcg_temp_new();
5011 TCGv t1 = tcg_temp_new();
5012 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5013 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
5014 tcg_gen_or_tl(t1, t0, t1);
5015 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5016 gen_store_spr(SPR_MQ, t1);
5017 tcg_temp_free(t0);
5018 tcg_temp_free(t1);
76a66253 5019 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5020 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5021}
5022
5023/* srliq */
99e300ef 5024static void gen_srliq(DisasContext *ctx)
76a66253 5025{
7487953d
AJ
5026 int sh = SH(ctx->opcode);
5027 TCGv t0 = tcg_temp_new();
5028 TCGv t1 = tcg_temp_new();
5029 tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5030 gen_load_spr(t1, SPR_MQ);
5031 gen_store_spr(SPR_MQ, t0);
5032 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU >> sh));
5033 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
5034 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5035 tcg_temp_free(t0);
5036 tcg_temp_free(t1);
76a66253 5037 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5038 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5039}
5040
5041/* srlq */
99e300ef 5042static void gen_srlq(DisasContext *ctx)
76a66253 5043{
7487953d
AJ
5044 int l1 = gen_new_label();
5045 int l2 = gen_new_label();
5046 TCGv t0 = tcg_temp_local_new();
5047 TCGv t1 = tcg_temp_local_new();
5048 TCGv t2 = tcg_temp_local_new();
5049 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
5050 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
5051 tcg_gen_shr_tl(t2, t1, t2);
5052 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
5053 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5054 gen_load_spr(t0, SPR_MQ);
5055 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
5056 tcg_gen_br(l2);
5057 gen_set_label(l1);
5058 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
5059 tcg_gen_and_tl(t0, t0, t2);
5060 gen_load_spr(t1, SPR_MQ);
5061 tcg_gen_andc_tl(t1, t1, t2);
5062 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5063 gen_set_label(l2);
5064 tcg_temp_free(t0);
5065 tcg_temp_free(t1);
5066 tcg_temp_free(t2);
76a66253 5067 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5068 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5069}
5070
5071/* srq */
99e300ef 5072static void gen_srq(DisasContext *ctx)
76a66253 5073{
7487953d
AJ
5074 int l1 = gen_new_label();
5075 TCGv t0 = tcg_temp_new();
5076 TCGv t1 = tcg_temp_new();
5077 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5078 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5079 tcg_gen_subfi_tl(t1, 32, t1);
5080 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5081 tcg_gen_or_tl(t1, t0, t1);
5082 gen_store_spr(SPR_MQ, t1);
5083 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
5084 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5085 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5086 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
5087 gen_set_label(l1);
5088 tcg_temp_free(t0);
5089 tcg_temp_free(t1);
76a66253 5090 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5091 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5092}
5093
5094/* PowerPC 602 specific instructions */
99e300ef 5095
54623277 5096/* dsa */
99e300ef 5097static void gen_dsa(DisasContext *ctx)
76a66253
JM
5098{
5099 /* XXX: TODO */
e06fcd75 5100 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5101}
5102
5103/* esa */
99e300ef 5104static void gen_esa(DisasContext *ctx)
76a66253
JM
5105{
5106 /* XXX: TODO */
e06fcd75 5107 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5108}
5109
5110/* mfrom */
99e300ef 5111static void gen_mfrom(DisasContext *ctx)
76a66253
JM
5112{
5113#if defined(CONFIG_USER_ONLY)
e06fcd75 5114 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5115#else
76db3ba4 5116 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5117 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5118 return;
5119 }
cf02a65c 5120 gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5121#endif
5122}
5123
5124/* 602 - 603 - G2 TLB management */
e8eaa2c0 5125
54623277 5126/* tlbld */
e8eaa2c0 5127static void gen_tlbld_6xx(DisasContext *ctx)
76a66253
JM
5128{
5129#if defined(CONFIG_USER_ONLY)
e06fcd75 5130 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5131#else
76db3ba4 5132 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5133 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5134 return;
5135 }
74d37793 5136 gen_helper_6xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5137#endif
5138}
5139
5140/* tlbli */
e8eaa2c0 5141static void gen_tlbli_6xx(DisasContext *ctx)
76a66253
JM
5142{
5143#if defined(CONFIG_USER_ONLY)
e06fcd75 5144 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5145#else
76db3ba4 5146 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5147 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5148 return;
5149 }
74d37793 5150 gen_helper_6xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5151#endif
5152}
5153
7dbe11ac 5154/* 74xx TLB management */
e8eaa2c0 5155
54623277 5156/* tlbld */
e8eaa2c0 5157static void gen_tlbld_74xx(DisasContext *ctx)
7dbe11ac
JM
5158{
5159#if defined(CONFIG_USER_ONLY)
e06fcd75 5160 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5161#else
76db3ba4 5162 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5163 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5164 return;
5165 }
74d37793 5166 gen_helper_74xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5167#endif
5168}
5169
5170/* tlbli */
e8eaa2c0 5171static void gen_tlbli_74xx(DisasContext *ctx)
7dbe11ac
JM
5172{
5173#if defined(CONFIG_USER_ONLY)
e06fcd75 5174 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5175#else
76db3ba4 5176 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5177 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5178 return;
5179 }
74d37793 5180 gen_helper_74xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5181#endif
5182}
5183
76a66253 5184/* POWER instructions not in PowerPC 601 */
99e300ef 5185
54623277 5186/* clf */
99e300ef 5187static void gen_clf(DisasContext *ctx)
76a66253
JM
5188{
5189 /* Cache line flush: implemented as no-op */
5190}
5191
5192/* cli */
99e300ef 5193static void gen_cli(DisasContext *ctx)
76a66253 5194{
7f75ffd3 5195 /* Cache line invalidate: privileged and treated as no-op */
76a66253 5196#if defined(CONFIG_USER_ONLY)
e06fcd75 5197 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5198#else
76db3ba4 5199 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5200 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5201 return;
5202 }
5203#endif
5204}
5205
5206/* dclst */
99e300ef 5207static void gen_dclst(DisasContext *ctx)
76a66253
JM
5208{
5209 /* Data cache line store: treated as no-op */
5210}
5211
99e300ef 5212static void gen_mfsri(DisasContext *ctx)
76a66253
JM
5213{
5214#if defined(CONFIG_USER_ONLY)
e06fcd75 5215 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5216#else
74d37793
AJ
5217 int ra = rA(ctx->opcode);
5218 int rd = rD(ctx->opcode);
5219 TCGv t0;
76db3ba4 5220 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5221 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5222 return;
5223 }
74d37793 5224 t0 = tcg_temp_new();
76db3ba4 5225 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5226 tcg_gen_shri_tl(t0, t0, 28);
5227 tcg_gen_andi_tl(t0, t0, 0xF);
5228 gen_helper_load_sr(cpu_gpr[rd], t0);
5229 tcg_temp_free(t0);
76a66253 5230 if (ra != 0 && ra != rd)
74d37793 5231 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]);
76a66253
JM
5232#endif
5233}
5234
99e300ef 5235static void gen_rac(DisasContext *ctx)
76a66253
JM
5236{
5237#if defined(CONFIG_USER_ONLY)
e06fcd75 5238 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5239#else
22e0e173 5240 TCGv t0;
76db3ba4 5241 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5242 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5243 return;
5244 }
22e0e173 5245 t0 = tcg_temp_new();
76db3ba4 5246 gen_addr_reg_index(ctx, t0);
22e0e173
AJ
5247 gen_helper_rac(cpu_gpr[rD(ctx->opcode)], t0);
5248 tcg_temp_free(t0);
76a66253
JM
5249#endif
5250}
5251
99e300ef 5252static void gen_rfsvc(DisasContext *ctx)
76a66253
JM
5253{
5254#if defined(CONFIG_USER_ONLY)
e06fcd75 5255 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5256#else
76db3ba4 5257 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5258 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5259 return;
5260 }
d72a19f7 5261 gen_helper_rfsvc();
e06fcd75 5262 gen_sync_exception(ctx);
76a66253
JM
5263#endif
5264}
5265
5266/* svc is not implemented for now */
5267
5268/* POWER2 specific instructions */
5269/* Quad manipulation (load/store two floats at a time) */
76a66253
JM
5270
5271/* lfq */
99e300ef 5272static void gen_lfq(DisasContext *ctx)
76a66253 5273{
01a4afeb 5274 int rd = rD(ctx->opcode);
76db3ba4
AJ
5275 TCGv t0;
5276 gen_set_access_type(ctx, ACCESS_FLOAT);
5277 t0 = tcg_temp_new();
5278 gen_addr_imm_index(ctx, t0, 0);
5279 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5280 gen_addr_add(ctx, t0, t0, 8);
5281 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5282 tcg_temp_free(t0);
76a66253
JM
5283}
5284
5285/* lfqu */
99e300ef 5286static void gen_lfqu(DisasContext *ctx)
76a66253
JM
5287{
5288 int ra = rA(ctx->opcode);
01a4afeb 5289 int rd = rD(ctx->opcode);
76db3ba4
AJ
5290 TCGv t0, t1;
5291 gen_set_access_type(ctx, ACCESS_FLOAT);
5292 t0 = tcg_temp_new();
5293 t1 = tcg_temp_new();
5294 gen_addr_imm_index(ctx, t0, 0);
5295 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5296 gen_addr_add(ctx, t1, t0, 8);
5297 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
76a66253 5298 if (ra != 0)
01a4afeb
AJ
5299 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5300 tcg_temp_free(t0);
5301 tcg_temp_free(t1);
76a66253
JM
5302}
5303
5304/* lfqux */
99e300ef 5305static void gen_lfqux(DisasContext *ctx)
76a66253
JM
5306{
5307 int ra = rA(ctx->opcode);
01a4afeb 5308 int rd = rD(ctx->opcode);
76db3ba4
AJ
5309 gen_set_access_type(ctx, ACCESS_FLOAT);
5310 TCGv t0, t1;
5311 t0 = tcg_temp_new();
5312 gen_addr_reg_index(ctx, t0);
5313 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5314 t1 = tcg_temp_new();
5315 gen_addr_add(ctx, t1, t0, 8);
5316 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5317 tcg_temp_free(t1);
76a66253 5318 if (ra != 0)
01a4afeb
AJ
5319 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5320 tcg_temp_free(t0);
76a66253
JM
5321}
5322
5323/* lfqx */
99e300ef 5324static void gen_lfqx(DisasContext *ctx)
76a66253 5325{
01a4afeb 5326 int rd = rD(ctx->opcode);
76db3ba4
AJ
5327 TCGv t0;
5328 gen_set_access_type(ctx, ACCESS_FLOAT);
5329 t0 = tcg_temp_new();
5330 gen_addr_reg_index(ctx, t0);
5331 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5332 gen_addr_add(ctx, t0, t0, 8);
5333 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5334 tcg_temp_free(t0);
76a66253
JM
5335}
5336
5337/* stfq */
99e300ef 5338static void gen_stfq(DisasContext *ctx)
76a66253 5339{
01a4afeb 5340 int rd = rD(ctx->opcode);
76db3ba4
AJ
5341 TCGv t0;
5342 gen_set_access_type(ctx, ACCESS_FLOAT);
5343 t0 = tcg_temp_new();
5344 gen_addr_imm_index(ctx, t0, 0);
5345 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5346 gen_addr_add(ctx, t0, t0, 8);
5347 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5348 tcg_temp_free(t0);
76a66253
JM
5349}
5350
5351/* stfqu */
99e300ef 5352static void gen_stfqu(DisasContext *ctx)
76a66253
JM
5353{
5354 int ra = rA(ctx->opcode);
01a4afeb 5355 int rd = rD(ctx->opcode);
76db3ba4
AJ
5356 TCGv t0, t1;
5357 gen_set_access_type(ctx, ACCESS_FLOAT);
5358 t0 = tcg_temp_new();
5359 gen_addr_imm_index(ctx, t0, 0);
5360 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5361 t1 = tcg_temp_new();
5362 gen_addr_add(ctx, t1, t0, 8);
5363 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5364 tcg_temp_free(t1);
76a66253 5365 if (ra != 0)
01a4afeb
AJ
5366 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5367 tcg_temp_free(t0);
76a66253
JM
5368}
5369
5370/* stfqux */
99e300ef 5371static void gen_stfqux(DisasContext *ctx)
76a66253
JM
5372{
5373 int ra = rA(ctx->opcode);
01a4afeb 5374 int rd = rD(ctx->opcode);
76db3ba4
AJ
5375 TCGv t0, t1;
5376 gen_set_access_type(ctx, ACCESS_FLOAT);
5377 t0 = tcg_temp_new();
5378 gen_addr_reg_index(ctx, t0);
5379 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5380 t1 = tcg_temp_new();
5381 gen_addr_add(ctx, t1, t0, 8);
5382 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5383 tcg_temp_free(t1);
76a66253 5384 if (ra != 0)
01a4afeb
AJ
5385 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5386 tcg_temp_free(t0);
76a66253
JM
5387}
5388
5389/* stfqx */
99e300ef 5390static void gen_stfqx(DisasContext *ctx)
76a66253 5391{
01a4afeb 5392 int rd = rD(ctx->opcode);
76db3ba4
AJ
5393 TCGv t0;
5394 gen_set_access_type(ctx, ACCESS_FLOAT);
5395 t0 = tcg_temp_new();
5396 gen_addr_reg_index(ctx, t0);
5397 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5398 gen_addr_add(ctx, t0, t0, 8);
5399 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5400 tcg_temp_free(t0);
76a66253
JM
5401}
5402
5403/* BookE specific instructions */
99e300ef 5404
54623277 5405/* XXX: not implemented on 440 ? */
99e300ef 5406static void gen_mfapidi(DisasContext *ctx)
76a66253
JM
5407{
5408 /* XXX: TODO */
e06fcd75 5409 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5410}
5411
2662a059 5412/* XXX: not implemented on 440 ? */
99e300ef 5413static void gen_tlbiva(DisasContext *ctx)
76a66253
JM
5414{
5415#if defined(CONFIG_USER_ONLY)
e06fcd75 5416 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5417#else
74d37793 5418 TCGv t0;
76db3ba4 5419 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5420 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5421 return;
5422 }
ec72e276 5423 t0 = tcg_temp_new();
76db3ba4 5424 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5425 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
5426 tcg_temp_free(t0);
76a66253
JM
5427#endif
5428}
5429
5430/* All 405 MAC instructions are translated here */
636aa200
BS
5431static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
5432 int ra, int rb, int rt, int Rc)
76a66253 5433{
182608d4
AJ
5434 TCGv t0, t1;
5435
a7812ae4
PB
5436 t0 = tcg_temp_local_new();
5437 t1 = tcg_temp_local_new();
182608d4 5438
76a66253
JM
5439 switch (opc3 & 0x0D) {
5440 case 0x05:
5441 /* macchw - macchw. - macchwo - macchwo. */
5442 /* macchws - macchws. - macchwso - macchwso. */
5443 /* nmacchw - nmacchw. - nmacchwo - nmacchwo. */
5444 /* nmacchws - nmacchws. - nmacchwso - nmacchwso. */
5445 /* mulchw - mulchw. */
182608d4
AJ
5446 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5447 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5448 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5449 break;
5450 case 0x04:
5451 /* macchwu - macchwu. - macchwuo - macchwuo. */
5452 /* macchwsu - macchwsu. - macchwsuo - macchwsuo. */
5453 /* mulchwu - mulchwu. */
182608d4
AJ
5454 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5455 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5456 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5457 break;
5458 case 0x01:
5459 /* machhw - machhw. - machhwo - machhwo. */
5460 /* machhws - machhws. - machhwso - machhwso. */
5461 /* nmachhw - nmachhw. - nmachhwo - nmachhwo. */
5462 /* nmachhws - nmachhws. - nmachhwso - nmachhwso. */
5463 /* mulhhw - mulhhw. */
182608d4
AJ
5464 tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
5465 tcg_gen_ext16s_tl(t0, t0);
5466 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5467 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5468 break;
5469 case 0x00:
5470 /* machhwu - machhwu. - machhwuo - machhwuo. */
5471 /* machhwsu - machhwsu. - machhwsuo - machhwsuo. */
5472 /* mulhhwu - mulhhwu. */
182608d4
AJ
5473 tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
5474 tcg_gen_ext16u_tl(t0, t0);
5475 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5476 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5477 break;
5478 case 0x0D:
5479 /* maclhw - maclhw. - maclhwo - maclhwo. */
5480 /* maclhws - maclhws. - maclhwso - maclhwso. */
5481 /* nmaclhw - nmaclhw. - nmaclhwo - nmaclhwo. */
5482 /* nmaclhws - nmaclhws. - nmaclhwso - nmaclhwso. */
5483 /* mullhw - mullhw. */
182608d4
AJ
5484 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5485 tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
76a66253
JM
5486 break;
5487 case 0x0C:
5488 /* maclhwu - maclhwu. - maclhwuo - maclhwuo. */
5489 /* maclhwsu - maclhwsu. - maclhwsuo - maclhwsuo. */
5490 /* mullhwu - mullhwu. */
182608d4
AJ
5491 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5492 tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
76a66253
JM
5493 break;
5494 }
76a66253 5495 if (opc2 & 0x04) {
182608d4
AJ
5496 /* (n)multiply-and-accumulate (0x0C / 0x0E) */
5497 tcg_gen_mul_tl(t1, t0, t1);
5498 if (opc2 & 0x02) {
5499 /* nmultiply-and-accumulate (0x0E) */
5500 tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
5501 } else {
5502 /* multiply-and-accumulate (0x0C) */
5503 tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
5504 }
5505
5506 if (opc3 & 0x12) {
5507 /* Check overflow and/or saturate */
5508 int l1 = gen_new_label();
5509
5510 if (opc3 & 0x10) {
5511 /* Start with XER OV disabled, the most likely case */
5512 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
5513 }
5514 if (opc3 & 0x01) {
5515 /* Signed */
5516 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
5517 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
5518 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
5519 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
bdc4e053 5520 if (opc3 & 0x02) {
182608d4
AJ
5521 /* Saturate */
5522 tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
5523 tcg_gen_xori_tl(t0, t0, 0x7fffffff);
5524 }
5525 } else {
5526 /* Unsigned */
5527 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
bdc4e053 5528 if (opc3 & 0x02) {
182608d4
AJ
5529 /* Saturate */
5530 tcg_gen_movi_tl(t0, UINT32_MAX);
5531 }
5532 }
5533 if (opc3 & 0x10) {
5534 /* Check overflow */
5535 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
5536 }
5537 gen_set_label(l1);
5538 tcg_gen_mov_tl(cpu_gpr[rt], t0);
5539 }
5540 } else {
5541 tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
76a66253 5542 }
182608d4
AJ
5543 tcg_temp_free(t0);
5544 tcg_temp_free(t1);
76a66253
JM
5545 if (unlikely(Rc) != 0) {
5546 /* Update Rc0 */
182608d4 5547 gen_set_Rc0(ctx, cpu_gpr[rt]);
76a66253
JM
5548 }
5549}
5550
a750fc0b 5551#define GEN_MAC_HANDLER(name, opc2, opc3) \
99e300ef 5552static void glue(gen_, name)(DisasContext *ctx) \
76a66253
JM
5553{ \
5554 gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode), \
5555 rD(ctx->opcode), Rc(ctx->opcode)); \
5556}
5557
5558/* macchw - macchw. */
a750fc0b 5559GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
76a66253 5560/* macchwo - macchwo. */
a750fc0b 5561GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
76a66253 5562/* macchws - macchws. */
a750fc0b 5563GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
76a66253 5564/* macchwso - macchwso. */
a750fc0b 5565GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
76a66253 5566/* macchwsu - macchwsu. */
a750fc0b 5567GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
76a66253 5568/* macchwsuo - macchwsuo. */
a750fc0b 5569GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
76a66253 5570/* macchwu - macchwu. */
a750fc0b 5571GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
76a66253 5572/* macchwuo - macchwuo. */
a750fc0b 5573GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
76a66253 5574/* machhw - machhw. */
a750fc0b 5575GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
76a66253 5576/* machhwo - machhwo. */
a750fc0b 5577GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
76a66253 5578/* machhws - machhws. */
a750fc0b 5579GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
76a66253 5580/* machhwso - machhwso. */
a750fc0b 5581GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
76a66253 5582/* machhwsu - machhwsu. */
a750fc0b 5583GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
76a66253 5584/* machhwsuo - machhwsuo. */
a750fc0b 5585GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
76a66253 5586/* machhwu - machhwu. */
a750fc0b 5587GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
76a66253 5588/* machhwuo - machhwuo. */
a750fc0b 5589GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
76a66253 5590/* maclhw - maclhw. */
a750fc0b 5591GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
76a66253 5592/* maclhwo - maclhwo. */
a750fc0b 5593GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
76a66253 5594/* maclhws - maclhws. */
a750fc0b 5595GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
76a66253 5596/* maclhwso - maclhwso. */
a750fc0b 5597GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
76a66253 5598/* maclhwu - maclhwu. */
a750fc0b 5599GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
76a66253 5600/* maclhwuo - maclhwuo. */
a750fc0b 5601GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
76a66253 5602/* maclhwsu - maclhwsu. */
a750fc0b 5603GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
76a66253 5604/* maclhwsuo - maclhwsuo. */
a750fc0b 5605GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
76a66253 5606/* nmacchw - nmacchw. */
a750fc0b 5607GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
76a66253 5608/* nmacchwo - nmacchwo. */
a750fc0b 5609GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
76a66253 5610/* nmacchws - nmacchws. */
a750fc0b 5611GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
76a66253 5612/* nmacchwso - nmacchwso. */
a750fc0b 5613GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
76a66253 5614/* nmachhw - nmachhw. */
a750fc0b 5615GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
76a66253 5616/* nmachhwo - nmachhwo. */
a750fc0b 5617GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
76a66253 5618/* nmachhws - nmachhws. */
a750fc0b 5619GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
76a66253 5620/* nmachhwso - nmachhwso. */
a750fc0b 5621GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
76a66253 5622/* nmaclhw - nmaclhw. */
a750fc0b 5623GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
76a66253 5624/* nmaclhwo - nmaclhwo. */
a750fc0b 5625GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
76a66253 5626/* nmaclhws - nmaclhws. */
a750fc0b 5627GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
76a66253 5628/* nmaclhwso - nmaclhwso. */
a750fc0b 5629GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
76a66253
JM
5630
5631/* mulchw - mulchw. */
a750fc0b 5632GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
76a66253 5633/* mulchwu - mulchwu. */
a750fc0b 5634GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
76a66253 5635/* mulhhw - mulhhw. */
a750fc0b 5636GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
76a66253 5637/* mulhhwu - mulhhwu. */
a750fc0b 5638GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
76a66253 5639/* mullhw - mullhw. */
a750fc0b 5640GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
76a66253 5641/* mullhwu - mullhwu. */
a750fc0b 5642GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
76a66253
JM
5643
5644/* mfdcr */
99e300ef 5645static void gen_mfdcr(DisasContext *ctx)
76a66253
JM
5646{
5647#if defined(CONFIG_USER_ONLY)
e06fcd75 5648 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 5649#else
06dca6a7 5650 TCGv dcrn;
76db3ba4 5651 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5652 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
5653 return;
5654 }
06dca6a7
AJ
5655 /* NIP cannot be restored if the memory exception comes from an helper */
5656 gen_update_nip(ctx, ctx->nip - 4);
5657 dcrn = tcg_const_tl(SPR(ctx->opcode));
5658 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], dcrn);
5659 tcg_temp_free(dcrn);
76a66253
JM
5660#endif
5661}
5662
5663/* mtdcr */
99e300ef 5664static void gen_mtdcr(DisasContext *ctx)
76a66253
JM
5665{
5666#if defined(CONFIG_USER_ONLY)
e06fcd75 5667 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 5668#else
06dca6a7 5669 TCGv dcrn;
76db3ba4 5670 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5671 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
5672 return;
5673 }
06dca6a7
AJ
5674 /* NIP cannot be restored if the memory exception comes from an helper */
5675 gen_update_nip(ctx, ctx->nip - 4);
5676 dcrn = tcg_const_tl(SPR(ctx->opcode));
5677 gen_helper_store_dcr(dcrn, cpu_gpr[rS(ctx->opcode)]);
5678 tcg_temp_free(dcrn);
a42bd6cc
JM
5679#endif
5680}
5681
5682/* mfdcrx */
2662a059 5683/* XXX: not implemented on 440 ? */
99e300ef 5684static void gen_mfdcrx(DisasContext *ctx)
a42bd6cc
JM
5685{
5686#if defined(CONFIG_USER_ONLY)
e06fcd75 5687 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 5688#else
76db3ba4 5689 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5690 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
5691 return;
5692 }
06dca6a7
AJ
5693 /* NIP cannot be restored if the memory exception comes from an helper */
5694 gen_update_nip(ctx, ctx->nip - 4);
5695 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
a750fc0b 5696 /* Note: Rc update flag set leads to undefined state of Rc0 */
a42bd6cc
JM
5697#endif
5698}
5699
5700/* mtdcrx */
2662a059 5701/* XXX: not implemented on 440 ? */
99e300ef 5702static void gen_mtdcrx(DisasContext *ctx)
a42bd6cc
JM
5703{
5704#if defined(CONFIG_USER_ONLY)
e06fcd75 5705 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 5706#else
76db3ba4 5707 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5708 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
5709 return;
5710 }
06dca6a7
AJ
5711 /* NIP cannot be restored if the memory exception comes from an helper */
5712 gen_update_nip(ctx, ctx->nip - 4);
5713 gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
a750fc0b 5714 /* Note: Rc update flag set leads to undefined state of Rc0 */
76a66253
JM
5715#endif
5716}
5717
a750fc0b 5718/* mfdcrux (PPC 460) : user-mode access to DCR */
99e300ef 5719static void gen_mfdcrux(DisasContext *ctx)
a750fc0b 5720{
06dca6a7
AJ
5721 /* NIP cannot be restored if the memory exception comes from an helper */
5722 gen_update_nip(ctx, ctx->nip - 4);
5723 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
a750fc0b
JM
5724 /* Note: Rc update flag set leads to undefined state of Rc0 */
5725}
5726
5727/* mtdcrux (PPC 460) : user-mode access to DCR */
99e300ef 5728static void gen_mtdcrux(DisasContext *ctx)
a750fc0b 5729{
06dca6a7
AJ
5730 /* NIP cannot be restored if the memory exception comes from an helper */
5731 gen_update_nip(ctx, ctx->nip - 4);
5732 gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
a750fc0b
JM
5733 /* Note: Rc update flag set leads to undefined state of Rc0 */
5734}
5735
76a66253 5736/* dccci */
99e300ef 5737static void gen_dccci(DisasContext *ctx)
76a66253
JM
5738{
5739#if defined(CONFIG_USER_ONLY)
e06fcd75 5740 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5741#else
76db3ba4 5742 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5743 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5744 return;
5745 }
5746 /* interpreted as no-op */
5747#endif
5748}
5749
5750/* dcread */
99e300ef 5751static void gen_dcread(DisasContext *ctx)
76a66253
JM
5752{
5753#if defined(CONFIG_USER_ONLY)
e06fcd75 5754 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5755#else
b61f2753 5756 TCGv EA, val;
76db3ba4 5757 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5758 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5759 return;
5760 }
76db3ba4 5761 gen_set_access_type(ctx, ACCESS_CACHE);
a7812ae4 5762 EA = tcg_temp_new();
76db3ba4 5763 gen_addr_reg_index(ctx, EA);
a7812ae4 5764 val = tcg_temp_new();
76db3ba4 5765 gen_qemu_ld32u(ctx, val, EA);
b61f2753
AJ
5766 tcg_temp_free(val);
5767 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
5768 tcg_temp_free(EA);
76a66253
JM
5769#endif
5770}
5771
5772/* icbt */
e8eaa2c0 5773static void gen_icbt_40x(DisasContext *ctx)
76a66253
JM
5774{
5775 /* interpreted as no-op */
5776 /* XXX: specification say this is treated as a load by the MMU
5777 * but does not generate any exception
5778 */
5779}
5780
5781/* iccci */
99e300ef 5782static void gen_iccci(DisasContext *ctx)
76a66253
JM
5783{
5784#if defined(CONFIG_USER_ONLY)
e06fcd75 5785 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5786#else
76db3ba4 5787 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5788 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5789 return;
5790 }
5791 /* interpreted as no-op */
5792#endif
5793}
5794
5795/* icread */
99e300ef 5796static void gen_icread(DisasContext *ctx)
76a66253
JM
5797{
5798#if defined(CONFIG_USER_ONLY)
e06fcd75 5799 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5800#else
76db3ba4 5801 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5802 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5803 return;
5804 }
5805 /* interpreted as no-op */
5806#endif
5807}
5808
76db3ba4 5809/* rfci (mem_idx only) */
e8eaa2c0 5810static void gen_rfci_40x(DisasContext *ctx)
a42bd6cc
JM
5811{
5812#if defined(CONFIG_USER_ONLY)
e06fcd75 5813 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5814#else
76db3ba4 5815 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5816 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5817 return;
5818 }
5819 /* Restore CPU state */
d72a19f7 5820 gen_helper_40x_rfci();
e06fcd75 5821 gen_sync_exception(ctx);
a42bd6cc
JM
5822#endif
5823}
5824
99e300ef 5825static void gen_rfci(DisasContext *ctx)
a42bd6cc
JM
5826{
5827#if defined(CONFIG_USER_ONLY)
e06fcd75 5828 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5829#else
76db3ba4 5830 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5831 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5832 return;
5833 }
5834 /* Restore CPU state */
d72a19f7 5835 gen_helper_rfci();
e06fcd75 5836 gen_sync_exception(ctx);
a42bd6cc
JM
5837#endif
5838}
5839
5840/* BookE specific */
99e300ef 5841
54623277 5842/* XXX: not implemented on 440 ? */
99e300ef 5843static void gen_rfdi(DisasContext *ctx)
76a66253
JM
5844{
5845#if defined(CONFIG_USER_ONLY)
e06fcd75 5846 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5847#else
76db3ba4 5848 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5849 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5850 return;
5851 }
5852 /* Restore CPU state */
d72a19f7 5853 gen_helper_rfdi();
e06fcd75 5854 gen_sync_exception(ctx);
76a66253
JM
5855#endif
5856}
5857
2662a059 5858/* XXX: not implemented on 440 ? */
99e300ef 5859static void gen_rfmci(DisasContext *ctx)
a42bd6cc
JM
5860{
5861#if defined(CONFIG_USER_ONLY)
e06fcd75 5862 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5863#else
76db3ba4 5864 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5865 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5866 return;
5867 }
5868 /* Restore CPU state */
d72a19f7 5869 gen_helper_rfmci();
e06fcd75 5870 gen_sync_exception(ctx);
a42bd6cc
JM
5871#endif
5872}
5eb7995e 5873
d9bce9d9 5874/* TLB management - PowerPC 405 implementation */
e8eaa2c0 5875
54623277 5876/* tlbre */
e8eaa2c0 5877static void gen_tlbre_40x(DisasContext *ctx)
76a66253
JM
5878{
5879#if defined(CONFIG_USER_ONLY)
e06fcd75 5880 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5881#else
76db3ba4 5882 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5883 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5884 return;
5885 }
5886 switch (rB(ctx->opcode)) {
5887 case 0:
74d37793 5888 gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5889 break;
5890 case 1:
74d37793 5891 gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5892 break;
5893 default:
e06fcd75 5894 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 5895 break;
9a64fbe4 5896 }
76a66253
JM
5897#endif
5898}
5899
d9bce9d9 5900/* tlbsx - tlbsx. */
e8eaa2c0 5901static void gen_tlbsx_40x(DisasContext *ctx)
76a66253
JM
5902{
5903#if defined(CONFIG_USER_ONLY)
e06fcd75 5904 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5905#else
74d37793 5906 TCGv t0;
76db3ba4 5907 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5908 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5909 return;
5910 }
74d37793 5911 t0 = tcg_temp_new();
76db3ba4 5912 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5913 gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
5914 tcg_temp_free(t0);
5915 if (Rc(ctx->opcode)) {
5916 int l1 = gen_new_label();
5917 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
5918 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
5919 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
5920 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5921 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5922 gen_set_label(l1);
5923 }
76a66253 5924#endif
79aceca5
FB
5925}
5926
76a66253 5927/* tlbwe */
e8eaa2c0 5928static void gen_tlbwe_40x(DisasContext *ctx)
79aceca5 5929{
76a66253 5930#if defined(CONFIG_USER_ONLY)
e06fcd75 5931 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5932#else
76db3ba4 5933 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5934 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5935 return;
5936 }
5937 switch (rB(ctx->opcode)) {
5938 case 0:
74d37793 5939 gen_helper_4xx_tlbwe_hi(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
5940 break;
5941 case 1:
74d37793 5942 gen_helper_4xx_tlbwe_lo(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
5943 break;
5944 default:
e06fcd75 5945 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 5946 break;
9a64fbe4 5947 }
76a66253
JM
5948#endif
5949}
5950
a4bb6c3e 5951/* TLB management - PowerPC 440 implementation */
e8eaa2c0 5952
54623277 5953/* tlbre */
e8eaa2c0 5954static void gen_tlbre_440(DisasContext *ctx)
5eb7995e
JM
5955{
5956#if defined(CONFIG_USER_ONLY)
e06fcd75 5957 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 5958#else
76db3ba4 5959 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5960 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
5961 return;
5962 }
5963 switch (rB(ctx->opcode)) {
5964 case 0:
5eb7995e 5965 case 1:
5eb7995e 5966 case 2:
74d37793
AJ
5967 {
5968 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
5823947f 5969 gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], t0, cpu_gpr[rA(ctx->opcode)]);
74d37793
AJ
5970 tcg_temp_free_i32(t0);
5971 }
5eb7995e
JM
5972 break;
5973 default:
e06fcd75 5974 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
5975 break;
5976 }
5977#endif
5978}
5979
5980/* tlbsx - tlbsx. */
e8eaa2c0 5981static void gen_tlbsx_440(DisasContext *ctx)
5eb7995e
JM
5982{
5983#if defined(CONFIG_USER_ONLY)
e06fcd75 5984 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 5985#else
74d37793 5986 TCGv t0;
76db3ba4 5987 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5988 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
5989 return;
5990 }
74d37793 5991 t0 = tcg_temp_new();
76db3ba4 5992 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5993 gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
5994 tcg_temp_free(t0);
5995 if (Rc(ctx->opcode)) {
5996 int l1 = gen_new_label();
5997 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
5998 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
5999 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
6000 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
6001 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
6002 gen_set_label(l1);
6003 }
5eb7995e
JM
6004#endif
6005}
6006
6007/* tlbwe */
e8eaa2c0 6008static void gen_tlbwe_440(DisasContext *ctx)
5eb7995e
JM
6009{
6010#if defined(CONFIG_USER_ONLY)
e06fcd75 6011 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 6012#else
76db3ba4 6013 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6014 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
6015 return;
6016 }
6017 switch (rB(ctx->opcode)) {
6018 case 0:
5eb7995e 6019 case 1:
5eb7995e 6020 case 2:
74d37793
AJ
6021 {
6022 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
6023 gen_helper_440_tlbwe(t0, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
6024 tcg_temp_free_i32(t0);
6025 }
5eb7995e
JM
6026 break;
6027 default:
e06fcd75 6028 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
6029 break;
6030 }
6031#endif
6032}
6033
01662f3e
AG
6034/* TLB management - PowerPC BookE 2.06 implementation */
6035
6036/* tlbre */
6037static void gen_tlbre_booke206(DisasContext *ctx)
6038{
6039#if defined(CONFIG_USER_ONLY)
6040 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6041#else
6042 if (unlikely(!ctx->mem_idx)) {
6043 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6044 return;
6045 }
6046
6047 gen_helper_booke206_tlbre();
6048#endif
6049}
6050
6051/* tlbsx - tlbsx. */
6052static void gen_tlbsx_booke206(DisasContext *ctx)
6053{
6054#if defined(CONFIG_USER_ONLY)
6055 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6056#else
6057 TCGv t0;
6058 if (unlikely(!ctx->mem_idx)) {
6059 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6060 return;
6061 }
6062
6063 if (rA(ctx->opcode)) {
6064 t0 = tcg_temp_new();
6065 tcg_gen_mov_tl(t0, cpu_gpr[rD(ctx->opcode)]);
6066 } else {
6067 t0 = tcg_const_tl(0);
6068 }
6069
6070 tcg_gen_add_tl(t0, t0, cpu_gpr[rB(ctx->opcode)]);
6071 gen_helper_booke206_tlbsx(t0);
6072#endif
6073}
6074
6075/* tlbwe */
6076static void gen_tlbwe_booke206(DisasContext *ctx)
6077{
6078#if defined(CONFIG_USER_ONLY)
6079 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6080#else
6081 if (unlikely(!ctx->mem_idx)) {
6082 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6083 return;
6084 }
3f162d11 6085 gen_update_nip(ctx, ctx->nip - 4);
01662f3e
AG
6086 gen_helper_booke206_tlbwe();
6087#endif
6088}
6089
6090static void gen_tlbivax_booke206(DisasContext *ctx)
6091{
6092#if defined(CONFIG_USER_ONLY)
6093 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6094#else
6095 TCGv t0;
6096 if (unlikely(!ctx->mem_idx)) {
6097 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6098 return;
6099 }
6100
6101 t0 = tcg_temp_new();
6102 gen_addr_reg_index(ctx, t0);
6103
6104 gen_helper_booke206_tlbivax(t0);
6105#endif
6106}
6107
6d3db821
AG
6108static void gen_tlbilx_booke206(DisasContext *ctx)
6109{
6110#if defined(CONFIG_USER_ONLY)
6111 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6112#else
6113 TCGv t0;
6114 if (unlikely(!ctx->mem_idx)) {
6115 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6116 return;
6117 }
6118
6119 t0 = tcg_temp_new();
6120 gen_addr_reg_index(ctx, t0);
6121
6122 switch((ctx->opcode >> 21) & 0x3) {
6123 case 0:
6124 gen_helper_booke206_tlbilx0(t0);
6125 break;
6126 case 1:
6127 gen_helper_booke206_tlbilx1(t0);
6128 break;
6129 case 3:
6130 gen_helper_booke206_tlbilx3(t0);
6131 break;
6132 default:
6133 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6134 break;
6135 }
6136
6137 tcg_temp_free(t0);
6138#endif
6139}
6140
01662f3e 6141
76a66253 6142/* wrtee */
99e300ef 6143static void gen_wrtee(DisasContext *ctx)
76a66253
JM
6144{
6145#if defined(CONFIG_USER_ONLY)
e06fcd75 6146 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6147#else
6527f6ea 6148 TCGv t0;
76db3ba4 6149 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6150 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6151 return;
6152 }
6527f6ea
AJ
6153 t0 = tcg_temp_new();
6154 tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
6155 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6156 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
6157 tcg_temp_free(t0);
dee96f6c
JM
6158 /* Stop translation to have a chance to raise an exception
6159 * if we just set msr_ee to 1
6160 */
e06fcd75 6161 gen_stop_exception(ctx);
76a66253
JM
6162#endif
6163}
6164
6165/* wrteei */
99e300ef 6166static void gen_wrteei(DisasContext *ctx)
76a66253
JM
6167{
6168#if defined(CONFIG_USER_ONLY)
e06fcd75 6169 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6170#else
76db3ba4 6171 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6172 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6173 return;
6174 }
fbe73008 6175 if (ctx->opcode & 0x00008000) {
6527f6ea
AJ
6176 tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
6177 /* Stop translation to have a chance to raise an exception */
e06fcd75 6178 gen_stop_exception(ctx);
6527f6ea 6179 } else {
1b6e5f99 6180 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6527f6ea 6181 }
76a66253
JM
6182#endif
6183}
6184
08e46e54 6185/* PowerPC 440 specific instructions */
99e300ef 6186
54623277 6187/* dlmzb */
99e300ef 6188static void gen_dlmzb(DisasContext *ctx)
76a66253 6189{
ef0d51af
AJ
6190 TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
6191 gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
6192 cpu_gpr[rB(ctx->opcode)], t0);
6193 tcg_temp_free_i32(t0);
76a66253
JM
6194}
6195
6196/* mbar replaces eieio on 440 */
99e300ef 6197static void gen_mbar(DisasContext *ctx)
76a66253
JM
6198{
6199 /* interpreted as no-op */
6200}
6201
6202/* msync replaces sync on 440 */
dcb2b9e1 6203static void gen_msync_4xx(DisasContext *ctx)
76a66253
JM
6204{
6205 /* interpreted as no-op */
6206}
6207
6208/* icbt */
e8eaa2c0 6209static void gen_icbt_440(DisasContext *ctx)
76a66253
JM
6210{
6211 /* interpreted as no-op */
6212 /* XXX: specification say this is treated as a load by the MMU
6213 * but does not generate any exception
6214 */
79aceca5
FB
6215}
6216
9e0b5cb1
AG
6217/* Embedded.Processor Control */
6218
6219static void gen_msgclr(DisasContext *ctx)
6220{
6221#if defined(CONFIG_USER_ONLY)
6222 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6223#else
6224 if (unlikely(ctx->mem_idx == 0)) {
6225 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6226 return;
6227 }
6228
6229 gen_helper_msgclr(cpu_gpr[rB(ctx->opcode)]);
6230#endif
6231}
6232
d5d11a39
AG
6233static void gen_msgsnd(DisasContext *ctx)
6234{
6235#if defined(CONFIG_USER_ONLY)
6236 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6237#else
6238 if (unlikely(ctx->mem_idx == 0)) {
6239 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6240 return;
6241 }
6242
6243 gen_helper_msgsnd(cpu_gpr[rB(ctx->opcode)]);
6244#endif
6245}
6246
a9d9eb8f
JM
6247/*** Altivec vector extension ***/
6248/* Altivec registers moves */
a9d9eb8f 6249
636aa200 6250static inline TCGv_ptr gen_avr_ptr(int reg)
564e571a 6251{
e4704b3b 6252 TCGv_ptr r = tcg_temp_new_ptr();
564e571a
AJ
6253 tcg_gen_addi_ptr(r, cpu_env, offsetof(CPUPPCState, avr[reg]));
6254 return r;
6255}
6256
a9d9eb8f 6257#define GEN_VR_LDX(name, opc2, opc3) \
99e300ef 6258static void glue(gen_, name)(DisasContext *ctx) \
a9d9eb8f 6259{ \
fe1e5c53 6260 TCGv EA; \
a9d9eb8f 6261 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6262 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6263 return; \
6264 } \
76db3ba4 6265 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6266 EA = tcg_temp_new(); \
76db3ba4 6267 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6268 tcg_gen_andi_tl(EA, EA, ~0xf); \
76db3ba4
AJ
6269 if (ctx->le_mode) { \
6270 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6271 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6272 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6273 } else { \
76db3ba4 6274 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6275 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6276 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6277 } \
6278 tcg_temp_free(EA); \
a9d9eb8f
JM
6279}
6280
6281#define GEN_VR_STX(name, opc2, opc3) \
99e300ef 6282static void gen_st##name(DisasContext *ctx) \
a9d9eb8f 6283{ \
fe1e5c53 6284 TCGv EA; \
a9d9eb8f 6285 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6286 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6287 return; \
6288 } \
76db3ba4 6289 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6290 EA = tcg_temp_new(); \
76db3ba4 6291 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6292 tcg_gen_andi_tl(EA, EA, ~0xf); \
76db3ba4
AJ
6293 if (ctx->le_mode) { \
6294 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6295 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6296 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6297 } else { \
76db3ba4 6298 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6299 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6300 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6301 } \
6302 tcg_temp_free(EA); \
a9d9eb8f
JM
6303}
6304
cbfb6ae9 6305#define GEN_VR_LVE(name, opc2, opc3) \
99e300ef 6306static void gen_lve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6307 { \
6308 TCGv EA; \
6309 TCGv_ptr rs; \
6310 if (unlikely(!ctx->altivec_enabled)) { \
6311 gen_exception(ctx, POWERPC_EXCP_VPU); \
6312 return; \
6313 } \
6314 gen_set_access_type(ctx, ACCESS_INT); \
6315 EA = tcg_temp_new(); \
6316 gen_addr_reg_index(ctx, EA); \
6317 rs = gen_avr_ptr(rS(ctx->opcode)); \
6318 gen_helper_lve##name (rs, EA); \
6319 tcg_temp_free(EA); \
6320 tcg_temp_free_ptr(rs); \
6321 }
6322
6323#define GEN_VR_STVE(name, opc2, opc3) \
99e300ef 6324static void gen_stve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6325 { \
6326 TCGv EA; \
6327 TCGv_ptr rs; \
6328 if (unlikely(!ctx->altivec_enabled)) { \
6329 gen_exception(ctx, POWERPC_EXCP_VPU); \
6330 return; \
6331 } \
6332 gen_set_access_type(ctx, ACCESS_INT); \
6333 EA = tcg_temp_new(); \
6334 gen_addr_reg_index(ctx, EA); \
6335 rs = gen_avr_ptr(rS(ctx->opcode)); \
6336 gen_helper_stve##name (rs, EA); \
6337 tcg_temp_free(EA); \
6338 tcg_temp_free_ptr(rs); \
6339 }
6340
fe1e5c53 6341GEN_VR_LDX(lvx, 0x07, 0x03);
a9d9eb8f 6342/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
fe1e5c53 6343GEN_VR_LDX(lvxl, 0x07, 0x0B);
a9d9eb8f 6344
cbfb6ae9
AJ
6345GEN_VR_LVE(bx, 0x07, 0x00);
6346GEN_VR_LVE(hx, 0x07, 0x01);
6347GEN_VR_LVE(wx, 0x07, 0x02);
6348
fe1e5c53 6349GEN_VR_STX(svx, 0x07, 0x07);
a9d9eb8f 6350/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
fe1e5c53 6351GEN_VR_STX(svxl, 0x07, 0x0F);
a9d9eb8f 6352
cbfb6ae9
AJ
6353GEN_VR_STVE(bx, 0x07, 0x04);
6354GEN_VR_STVE(hx, 0x07, 0x05);
6355GEN_VR_STVE(wx, 0x07, 0x06);
6356
99e300ef 6357static void gen_lvsl(DisasContext *ctx)
bf8d8ded
AJ
6358{
6359 TCGv_ptr rd;
6360 TCGv EA;
6361 if (unlikely(!ctx->altivec_enabled)) {
6362 gen_exception(ctx, POWERPC_EXCP_VPU);
6363 return;
6364 }
6365 EA = tcg_temp_new();
6366 gen_addr_reg_index(ctx, EA);
6367 rd = gen_avr_ptr(rD(ctx->opcode));
6368 gen_helper_lvsl(rd, EA);
6369 tcg_temp_free(EA);
6370 tcg_temp_free_ptr(rd);
6371}
6372
99e300ef 6373static void gen_lvsr(DisasContext *ctx)
bf8d8ded
AJ
6374{
6375 TCGv_ptr rd;
6376 TCGv EA;
6377 if (unlikely(!ctx->altivec_enabled)) {
6378 gen_exception(ctx, POWERPC_EXCP_VPU);
6379 return;
6380 }
6381 EA = tcg_temp_new();
6382 gen_addr_reg_index(ctx, EA);
6383 rd = gen_avr_ptr(rD(ctx->opcode));
6384 gen_helper_lvsr(rd, EA);
6385 tcg_temp_free(EA);
6386 tcg_temp_free_ptr(rd);
6387}
6388
99e300ef 6389static void gen_mfvscr(DisasContext *ctx)
785f451b
AJ
6390{
6391 TCGv_i32 t;
6392 if (unlikely(!ctx->altivec_enabled)) {
6393 gen_exception(ctx, POWERPC_EXCP_VPU);
6394 return;
6395 }
6396 tcg_gen_movi_i64(cpu_avrh[rD(ctx->opcode)], 0);
6397 t = tcg_temp_new_i32();
1328c2bf 6398 tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, vscr));
785f451b 6399 tcg_gen_extu_i32_i64(cpu_avrl[rD(ctx->opcode)], t);
fce5ecb7 6400 tcg_temp_free_i32(t);
785f451b
AJ
6401}
6402
99e300ef 6403static void gen_mtvscr(DisasContext *ctx)
785f451b 6404{
6e87b7c7 6405 TCGv_ptr p;
785f451b
AJ
6406 if (unlikely(!ctx->altivec_enabled)) {
6407 gen_exception(ctx, POWERPC_EXCP_VPU);
6408 return;
6409 }
6e87b7c7
AJ
6410 p = gen_avr_ptr(rD(ctx->opcode));
6411 gen_helper_mtvscr(p);
6412 tcg_temp_free_ptr(p);
785f451b
AJ
6413}
6414
7a9b96cf
AJ
6415/* Logical operations */
6416#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
99e300ef 6417static void glue(gen_, name)(DisasContext *ctx) \
7a9b96cf
AJ
6418{ \
6419 if (unlikely(!ctx->altivec_enabled)) { \
6420 gen_exception(ctx, POWERPC_EXCP_VPU); \
6421 return; \
6422 } \
6423 tcg_op(cpu_avrh[rD(ctx->opcode)], cpu_avrh[rA(ctx->opcode)], cpu_avrh[rB(ctx->opcode)]); \
6424 tcg_op(cpu_avrl[rD(ctx->opcode)], cpu_avrl[rA(ctx->opcode)], cpu_avrl[rB(ctx->opcode)]); \
6425}
6426
6427GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16);
6428GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17);
6429GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18);
6430GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19);
6431GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20);
6432
8e27dd6f 6433#define GEN_VXFORM(name, opc2, opc3) \
99e300ef 6434static void glue(gen_, name)(DisasContext *ctx) \
8e27dd6f
AJ
6435{ \
6436 TCGv_ptr ra, rb, rd; \
6437 if (unlikely(!ctx->altivec_enabled)) { \
6438 gen_exception(ctx, POWERPC_EXCP_VPU); \
6439 return; \
6440 } \
6441 ra = gen_avr_ptr(rA(ctx->opcode)); \
6442 rb = gen_avr_ptr(rB(ctx->opcode)); \
6443 rd = gen_avr_ptr(rD(ctx->opcode)); \
6444 gen_helper_##name (rd, ra, rb); \
6445 tcg_temp_free_ptr(ra); \
6446 tcg_temp_free_ptr(rb); \
6447 tcg_temp_free_ptr(rd); \
6448}
6449
7872c51c
AJ
6450GEN_VXFORM(vaddubm, 0, 0);
6451GEN_VXFORM(vadduhm, 0, 1);
6452GEN_VXFORM(vadduwm, 0, 2);
6453GEN_VXFORM(vsububm, 0, 16);
6454GEN_VXFORM(vsubuhm, 0, 17);
6455GEN_VXFORM(vsubuwm, 0, 18);
e4039339
AJ
6456GEN_VXFORM(vmaxub, 1, 0);
6457GEN_VXFORM(vmaxuh, 1, 1);
6458GEN_VXFORM(vmaxuw, 1, 2);
6459GEN_VXFORM(vmaxsb, 1, 4);
6460GEN_VXFORM(vmaxsh, 1, 5);
6461GEN_VXFORM(vmaxsw, 1, 6);
6462GEN_VXFORM(vminub, 1, 8);
6463GEN_VXFORM(vminuh, 1, 9);
6464GEN_VXFORM(vminuw, 1, 10);
6465GEN_VXFORM(vminsb, 1, 12);
6466GEN_VXFORM(vminsh, 1, 13);
6467GEN_VXFORM(vminsw, 1, 14);
fab3cbe9
AJ
6468GEN_VXFORM(vavgub, 1, 16);
6469GEN_VXFORM(vavguh, 1, 17);
6470GEN_VXFORM(vavguw, 1, 18);
6471GEN_VXFORM(vavgsb, 1, 20);
6472GEN_VXFORM(vavgsh, 1, 21);
6473GEN_VXFORM(vavgsw, 1, 22);
3b430048
AJ
6474GEN_VXFORM(vmrghb, 6, 0);
6475GEN_VXFORM(vmrghh, 6, 1);
6476GEN_VXFORM(vmrghw, 6, 2);
6477GEN_VXFORM(vmrglb, 6, 4);
6478GEN_VXFORM(vmrglh, 6, 5);
6479GEN_VXFORM(vmrglw, 6, 6);
2c277908
AJ
6480GEN_VXFORM(vmuloub, 4, 0);
6481GEN_VXFORM(vmulouh, 4, 1);
6482GEN_VXFORM(vmulosb, 4, 4);
6483GEN_VXFORM(vmulosh, 4, 5);
6484GEN_VXFORM(vmuleub, 4, 8);
6485GEN_VXFORM(vmuleuh, 4, 9);
6486GEN_VXFORM(vmulesb, 4, 12);
6487GEN_VXFORM(vmulesh, 4, 13);
d79f0809
AJ
6488GEN_VXFORM(vslb, 2, 4);
6489GEN_VXFORM(vslh, 2, 5);
6490GEN_VXFORM(vslw, 2, 6);
07ef34c3
AJ
6491GEN_VXFORM(vsrb, 2, 8);
6492GEN_VXFORM(vsrh, 2, 9);
6493GEN_VXFORM(vsrw, 2, 10);
6494GEN_VXFORM(vsrab, 2, 12);
6495GEN_VXFORM(vsrah, 2, 13);
6496GEN_VXFORM(vsraw, 2, 14);
7b239bec
AJ
6497GEN_VXFORM(vslo, 6, 16);
6498GEN_VXFORM(vsro, 6, 17);
e343da72
AJ
6499GEN_VXFORM(vaddcuw, 0, 6);
6500GEN_VXFORM(vsubcuw, 0, 22);
5ab09f33
AJ
6501GEN_VXFORM(vaddubs, 0, 8);
6502GEN_VXFORM(vadduhs, 0, 9);
6503GEN_VXFORM(vadduws, 0, 10);
6504GEN_VXFORM(vaddsbs, 0, 12);
6505GEN_VXFORM(vaddshs, 0, 13);
6506GEN_VXFORM(vaddsws, 0, 14);
6507GEN_VXFORM(vsububs, 0, 24);
6508GEN_VXFORM(vsubuhs, 0, 25);
6509GEN_VXFORM(vsubuws, 0, 26);
6510GEN_VXFORM(vsubsbs, 0, 28);
6511GEN_VXFORM(vsubshs, 0, 29);
6512GEN_VXFORM(vsubsws, 0, 30);
5e1d0985
AJ
6513GEN_VXFORM(vrlb, 2, 0);
6514GEN_VXFORM(vrlh, 2, 1);
6515GEN_VXFORM(vrlw, 2, 2);
d9430add
AJ
6516GEN_VXFORM(vsl, 2, 7);
6517GEN_VXFORM(vsr, 2, 11);
5335a145
AJ
6518GEN_VXFORM(vpkuhum, 7, 0);
6519GEN_VXFORM(vpkuwum, 7, 1);
6520GEN_VXFORM(vpkuhus, 7, 2);
6521GEN_VXFORM(vpkuwus, 7, 3);
6522GEN_VXFORM(vpkshus, 7, 4);
6523GEN_VXFORM(vpkswus, 7, 5);
6524GEN_VXFORM(vpkshss, 7, 6);
6525GEN_VXFORM(vpkswss, 7, 7);
1dd9ffb9 6526GEN_VXFORM(vpkpx, 7, 12);
8142cddd
AJ
6527GEN_VXFORM(vsum4ubs, 4, 24);
6528GEN_VXFORM(vsum4sbs, 4, 28);
6529GEN_VXFORM(vsum4shs, 4, 25);
6530GEN_VXFORM(vsum2sws, 4, 26);
6531GEN_VXFORM(vsumsws, 4, 30);
56fdd213
AJ
6532GEN_VXFORM(vaddfp, 5, 0);
6533GEN_VXFORM(vsubfp, 5, 1);
1536ff64
AJ
6534GEN_VXFORM(vmaxfp, 5, 16);
6535GEN_VXFORM(vminfp, 5, 17);
fab3cbe9 6536
0cbcd906 6537#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
e8eaa2c0 6538static void glue(gen_, name)(DisasContext *ctx) \
0cbcd906
AJ
6539 { \
6540 TCGv_ptr ra, rb, rd; \
6541 if (unlikely(!ctx->altivec_enabled)) { \
6542 gen_exception(ctx, POWERPC_EXCP_VPU); \
6543 return; \
6544 } \
6545 ra = gen_avr_ptr(rA(ctx->opcode)); \
6546 rb = gen_avr_ptr(rB(ctx->opcode)); \
6547 rd = gen_avr_ptr(rD(ctx->opcode)); \
6548 gen_helper_##opname (rd, ra, rb); \
6549 tcg_temp_free_ptr(ra); \
6550 tcg_temp_free_ptr(rb); \
6551 tcg_temp_free_ptr(rd); \
6552 }
6553
6554#define GEN_VXRFORM(name, opc2, opc3) \
6555 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
6556 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
6557
1add6e23
AJ
6558GEN_VXRFORM(vcmpequb, 3, 0)
6559GEN_VXRFORM(vcmpequh, 3, 1)
6560GEN_VXRFORM(vcmpequw, 3, 2)
6561GEN_VXRFORM(vcmpgtsb, 3, 12)
6562GEN_VXRFORM(vcmpgtsh, 3, 13)
6563GEN_VXRFORM(vcmpgtsw, 3, 14)
6564GEN_VXRFORM(vcmpgtub, 3, 8)
6565GEN_VXRFORM(vcmpgtuh, 3, 9)
6566GEN_VXRFORM(vcmpgtuw, 3, 10)
819ca121
AJ
6567GEN_VXRFORM(vcmpeqfp, 3, 3)
6568GEN_VXRFORM(vcmpgefp, 3, 7)
6569GEN_VXRFORM(vcmpgtfp, 3, 11)
6570GEN_VXRFORM(vcmpbfp, 3, 15)
1add6e23 6571
c026766b 6572#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 6573static void glue(gen_, name)(DisasContext *ctx) \
c026766b
AJ
6574 { \
6575 TCGv_ptr rd; \
6576 TCGv_i32 simm; \
6577 if (unlikely(!ctx->altivec_enabled)) { \
6578 gen_exception(ctx, POWERPC_EXCP_VPU); \
6579 return; \
6580 } \
6581 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
6582 rd = gen_avr_ptr(rD(ctx->opcode)); \
6583 gen_helper_##name (rd, simm); \
6584 tcg_temp_free_i32(simm); \
6585 tcg_temp_free_ptr(rd); \
6586 }
6587
6588GEN_VXFORM_SIMM(vspltisb, 6, 12);
6589GEN_VXFORM_SIMM(vspltish, 6, 13);
6590GEN_VXFORM_SIMM(vspltisw, 6, 14);
6591
de5f2484 6592#define GEN_VXFORM_NOA(name, opc2, opc3) \
99e300ef 6593static void glue(gen_, name)(DisasContext *ctx) \
de5f2484
AJ
6594 { \
6595 TCGv_ptr rb, rd; \
6596 if (unlikely(!ctx->altivec_enabled)) { \
6597 gen_exception(ctx, POWERPC_EXCP_VPU); \
6598 return; \
6599 } \
6600 rb = gen_avr_ptr(rB(ctx->opcode)); \
6601 rd = gen_avr_ptr(rD(ctx->opcode)); \
6602 gen_helper_##name (rd, rb); \
6603 tcg_temp_free_ptr(rb); \
6604 tcg_temp_free_ptr(rd); \
6605 }
6606
6cf1c6e5
AJ
6607GEN_VXFORM_NOA(vupkhsb, 7, 8);
6608GEN_VXFORM_NOA(vupkhsh, 7, 9);
6609GEN_VXFORM_NOA(vupklsb, 7, 10);
6610GEN_VXFORM_NOA(vupklsh, 7, 11);
79f85c3a
AJ
6611GEN_VXFORM_NOA(vupkhpx, 7, 13);
6612GEN_VXFORM_NOA(vupklpx, 7, 15);
bdfbac35 6613GEN_VXFORM_NOA(vrefp, 5, 4);
071fc3b1 6614GEN_VXFORM_NOA(vrsqrtefp, 5, 5);
0bffbc6c 6615GEN_VXFORM_NOA(vexptefp, 5, 6);
b580763f 6616GEN_VXFORM_NOA(vlogefp, 5, 7);
f6b19645
AJ
6617GEN_VXFORM_NOA(vrfim, 5, 8);
6618GEN_VXFORM_NOA(vrfin, 5, 9);
6619GEN_VXFORM_NOA(vrfip, 5, 10);
6620GEN_VXFORM_NOA(vrfiz, 5, 11);
79f85c3a 6621
21d21583 6622#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 6623static void glue(gen_, name)(DisasContext *ctx) \
21d21583
AJ
6624 { \
6625 TCGv_ptr rd; \
6626 TCGv_i32 simm; \
6627 if (unlikely(!ctx->altivec_enabled)) { \
6628 gen_exception(ctx, POWERPC_EXCP_VPU); \
6629 return; \
6630 } \
6631 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
6632 rd = gen_avr_ptr(rD(ctx->opcode)); \
6633 gen_helper_##name (rd, simm); \
6634 tcg_temp_free_i32(simm); \
6635 tcg_temp_free_ptr(rd); \
6636 }
6637
27a4edb3 6638#define GEN_VXFORM_UIMM(name, opc2, opc3) \
99e300ef 6639static void glue(gen_, name)(DisasContext *ctx) \
27a4edb3
AJ
6640 { \
6641 TCGv_ptr rb, rd; \
6642 TCGv_i32 uimm; \
6643 if (unlikely(!ctx->altivec_enabled)) { \
6644 gen_exception(ctx, POWERPC_EXCP_VPU); \
6645 return; \
6646 } \
6647 uimm = tcg_const_i32(UIMM5(ctx->opcode)); \
6648 rb = gen_avr_ptr(rB(ctx->opcode)); \
6649 rd = gen_avr_ptr(rD(ctx->opcode)); \
6650 gen_helper_##name (rd, rb, uimm); \
6651 tcg_temp_free_i32(uimm); \
6652 tcg_temp_free_ptr(rb); \
6653 tcg_temp_free_ptr(rd); \
6654 }
6655
e4e6bee7
AJ
6656GEN_VXFORM_UIMM(vspltb, 6, 8);
6657GEN_VXFORM_UIMM(vsplth, 6, 9);
6658GEN_VXFORM_UIMM(vspltw, 6, 10);
e140632e
AJ
6659GEN_VXFORM_UIMM(vcfux, 5, 12);
6660GEN_VXFORM_UIMM(vcfsx, 5, 13);
875b31db
AJ
6661GEN_VXFORM_UIMM(vctuxs, 5, 14);
6662GEN_VXFORM_UIMM(vctsxs, 5, 15);
e4e6bee7 6663
99e300ef 6664static void gen_vsldoi(DisasContext *ctx)
cd633b10
AJ
6665{
6666 TCGv_ptr ra, rb, rd;
fce5ecb7 6667 TCGv_i32 sh;
cd633b10
AJ
6668 if (unlikely(!ctx->altivec_enabled)) {
6669 gen_exception(ctx, POWERPC_EXCP_VPU);
6670 return;
6671 }
6672 ra = gen_avr_ptr(rA(ctx->opcode));
6673 rb = gen_avr_ptr(rB(ctx->opcode));
6674 rd = gen_avr_ptr(rD(ctx->opcode));
6675 sh = tcg_const_i32(VSH(ctx->opcode));
6676 gen_helper_vsldoi (rd, ra, rb, sh);
6677 tcg_temp_free_ptr(ra);
6678 tcg_temp_free_ptr(rb);
6679 tcg_temp_free_ptr(rd);
fce5ecb7 6680 tcg_temp_free_i32(sh);
cd633b10
AJ
6681}
6682
707cec33 6683#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
99e300ef 6684static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
707cec33
AJ
6685 { \
6686 TCGv_ptr ra, rb, rc, rd; \
6687 if (unlikely(!ctx->altivec_enabled)) { \
6688 gen_exception(ctx, POWERPC_EXCP_VPU); \
6689 return; \
6690 } \
6691 ra = gen_avr_ptr(rA(ctx->opcode)); \
6692 rb = gen_avr_ptr(rB(ctx->opcode)); \
6693 rc = gen_avr_ptr(rC(ctx->opcode)); \
6694 rd = gen_avr_ptr(rD(ctx->opcode)); \
6695 if (Rc(ctx->opcode)) { \
6696 gen_helper_##name1 (rd, ra, rb, rc); \
6697 } else { \
6698 gen_helper_##name0 (rd, ra, rb, rc); \
6699 } \
6700 tcg_temp_free_ptr(ra); \
6701 tcg_temp_free_ptr(rb); \
6702 tcg_temp_free_ptr(rc); \
6703 tcg_temp_free_ptr(rd); \
6704 }
6705
b161ae27
AJ
6706GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16)
6707
99e300ef 6708static void gen_vmladduhm(DisasContext *ctx)
bcd2ee23
AJ
6709{
6710 TCGv_ptr ra, rb, rc, rd;
6711 if (unlikely(!ctx->altivec_enabled)) {
6712 gen_exception(ctx, POWERPC_EXCP_VPU);
6713 return;
6714 }
6715 ra = gen_avr_ptr(rA(ctx->opcode));
6716 rb = gen_avr_ptr(rB(ctx->opcode));
6717 rc = gen_avr_ptr(rC(ctx->opcode));
6718 rd = gen_avr_ptr(rD(ctx->opcode));
6719 gen_helper_vmladduhm(rd, ra, rb, rc);
6720 tcg_temp_free_ptr(ra);
6721 tcg_temp_free_ptr(rb);
6722 tcg_temp_free_ptr(rc);
6723 tcg_temp_free_ptr(rd);
6724}
6725
b04ae981 6726GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18)
4d9903b6 6727GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19)
eae07261 6728GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20)
d1258698 6729GEN_VAFORM_PAIRED(vsel, vperm, 21)
35cf7c7e 6730GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23)
b04ae981 6731
0487d6a8 6732/*** SPE extension ***/
0487d6a8 6733/* Register moves */
3cd7d1dd 6734
a0e13900
FC
6735
6736static inline void gen_evmra(DisasContext *ctx)
6737{
6738
6739 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 6740 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
6741 return;
6742 }
6743
6744#if defined(TARGET_PPC64)
6745 /* rD := rA */
6746 tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
6747
6748 /* spe_acc := rA */
6749 tcg_gen_st_i64(cpu_gpr[rA(ctx->opcode)],
6750 cpu_env,
1328c2bf 6751 offsetof(CPUPPCState, spe_acc));
a0e13900
FC
6752#else
6753 TCGv_i64 tmp = tcg_temp_new_i64();
6754
6755 /* tmp := rA_lo + rA_hi << 32 */
6756 tcg_gen_concat_i32_i64(tmp, cpu_gpr[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
6757
6758 /* spe_acc := tmp */
1328c2bf 6759 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
6760 tcg_temp_free_i64(tmp);
6761
6762 /* rD := rA */
6763 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
6764 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
6765#endif
6766}
6767
636aa200
BS
6768static inline void gen_load_gpr64(TCGv_i64 t, int reg)
6769{
f78fb44e
AJ
6770#if defined(TARGET_PPC64)
6771 tcg_gen_mov_i64(t, cpu_gpr[reg]);
6772#else
36aa55dc 6773 tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
3cd7d1dd 6774#endif
f78fb44e 6775}
3cd7d1dd 6776
636aa200
BS
6777static inline void gen_store_gpr64(int reg, TCGv_i64 t)
6778{
f78fb44e
AJ
6779#if defined(TARGET_PPC64)
6780 tcg_gen_mov_i64(cpu_gpr[reg], t);
6781#else
a7812ae4 6782 TCGv_i64 tmp = tcg_temp_new_i64();
f78fb44e 6783 tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
f78fb44e
AJ
6784 tcg_gen_shri_i64(tmp, t, 32);
6785 tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
a7812ae4 6786 tcg_temp_free_i64(tmp);
3cd7d1dd 6787#endif
f78fb44e 6788}
3cd7d1dd 6789
70560da7 6790#define GEN_SPE(name0, name1, opc2, opc3, inval0, inval1, type) \
99e300ef 6791static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
0487d6a8
JM
6792{ \
6793 if (Rc(ctx->opcode)) \
6794 gen_##name1(ctx); \
6795 else \
6796 gen_##name0(ctx); \
6797}
6798
6799/* Handler for undefined SPE opcodes */
636aa200 6800static inline void gen_speundef(DisasContext *ctx)
0487d6a8 6801{
e06fcd75 6802 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
0487d6a8
JM
6803}
6804
57951c27
AJ
6805/* SPE logic */
6806#if defined(TARGET_PPC64)
6807#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 6808static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6809{ \
6810 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6811 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6812 return; \
6813 } \
57951c27
AJ
6814 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6815 cpu_gpr[rB(ctx->opcode)]); \
6816}
6817#else
6818#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 6819static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6820{ \
6821 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6822 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
6823 return; \
6824 } \
6825 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6826 cpu_gpr[rB(ctx->opcode)]); \
6827 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6828 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 6829}
57951c27
AJ
6830#endif
6831
6832GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
6833GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
6834GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
6835GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
6836GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
6837GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
6838GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
6839GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
0487d6a8 6840
57951c27
AJ
6841/* SPE logic immediate */
6842#if defined(TARGET_PPC64)
6843#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 6844static inline void gen_##name(DisasContext *ctx) \
3d3a6a0a
AJ
6845{ \
6846 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6847 gen_exception(ctx, POWERPC_EXCP_SPEU); \
3d3a6a0a
AJ
6848 return; \
6849 } \
a7812ae4
PB
6850 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6851 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6852 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6853 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6854 tcg_opi(t0, t0, rB(ctx->opcode)); \
6855 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6856 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6857 tcg_temp_free_i64(t2); \
57951c27
AJ
6858 tcg_opi(t1, t1, rB(ctx->opcode)); \
6859 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6860 tcg_temp_free_i32(t0); \
6861 tcg_temp_free_i32(t1); \
3d3a6a0a 6862}
57951c27
AJ
6863#else
6864#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 6865static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6866{ \
6867 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6868 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6869 return; \
6870 } \
57951c27
AJ
6871 tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6872 rB(ctx->opcode)); \
6873 tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6874 rB(ctx->opcode)); \
0487d6a8 6875}
57951c27
AJ
6876#endif
6877GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
6878GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
6879GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
6880GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
0487d6a8 6881
57951c27
AJ
6882/* SPE arithmetic */
6883#if defined(TARGET_PPC64)
6884#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 6885static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6886{ \
6887 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6888 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6889 return; \
6890 } \
a7812ae4
PB
6891 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6892 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6893 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6894 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6895 tcg_op(t0, t0); \
6896 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6897 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6898 tcg_temp_free_i64(t2); \
57951c27
AJ
6899 tcg_op(t1, t1); \
6900 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6901 tcg_temp_free_i32(t0); \
6902 tcg_temp_free_i32(t1); \
0487d6a8 6903}
57951c27 6904#else
a7812ae4 6905#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 6906static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6907{ \
6908 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6909 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
6910 return; \
6911 } \
6912 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); \
6913 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]); \
6914}
6915#endif
0487d6a8 6916
636aa200 6917static inline void gen_op_evabs(TCGv_i32 ret, TCGv_i32 arg1)
57951c27
AJ
6918{
6919 int l1 = gen_new_label();
6920 int l2 = gen_new_label();
0487d6a8 6921
57951c27
AJ
6922 tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
6923 tcg_gen_neg_i32(ret, arg1);
6924 tcg_gen_br(l2);
6925 gen_set_label(l1);
a7812ae4 6926 tcg_gen_mov_i32(ret, arg1);
57951c27
AJ
6927 gen_set_label(l2);
6928}
6929GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
6930GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
6931GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
6932GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
636aa200 6933static inline void gen_op_evrndw(TCGv_i32 ret, TCGv_i32 arg1)
0487d6a8 6934{
57951c27
AJ
6935 tcg_gen_addi_i32(ret, arg1, 0x8000);
6936 tcg_gen_ext16u_i32(ret, ret);
6937}
6938GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
a7812ae4
PB
6939GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
6940GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
0487d6a8 6941
57951c27
AJ
6942#if defined(TARGET_PPC64)
6943#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 6944static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6945{ \
6946 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6947 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6948 return; \
6949 } \
a7812ae4
PB
6950 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6951 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6952 TCGv_i32 t2 = tcg_temp_local_new_i32(); \
501e23c4 6953 TCGv_i64 t3 = tcg_temp_local_new_i64(); \
57951c27
AJ
6954 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6955 tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]); \
6956 tcg_op(t0, t0, t2); \
6957 tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32); \
6958 tcg_gen_trunc_i64_i32(t1, t3); \
6959 tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32); \
6960 tcg_gen_trunc_i64_i32(t2, t3); \
a7812ae4 6961 tcg_temp_free_i64(t3); \
57951c27 6962 tcg_op(t1, t1, t2); \
a7812ae4 6963 tcg_temp_free_i32(t2); \
57951c27 6964 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6965 tcg_temp_free_i32(t0); \
6966 tcg_temp_free_i32(t1); \
0487d6a8 6967}
57951c27
AJ
6968#else
6969#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 6970static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6971{ \
6972 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6973 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6974 return; \
6975 } \
57951c27
AJ
6976 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6977 cpu_gpr[rB(ctx->opcode)]); \
6978 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6979 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 6980}
57951c27 6981#endif
0487d6a8 6982
636aa200 6983static inline void gen_op_evsrwu(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 6984{
a7812ae4 6985 TCGv_i32 t0;
57951c27 6986 int l1, l2;
0487d6a8 6987
57951c27
AJ
6988 l1 = gen_new_label();
6989 l2 = gen_new_label();
a7812ae4 6990 t0 = tcg_temp_local_new_i32();
57951c27
AJ
6991 /* No error here: 6 bits are used */
6992 tcg_gen_andi_i32(t0, arg2, 0x3F);
6993 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
6994 tcg_gen_shr_i32(ret, arg1, t0);
6995 tcg_gen_br(l2);
6996 gen_set_label(l1);
6997 tcg_gen_movi_i32(ret, 0);
0aef4261 6998 gen_set_label(l2);
a7812ae4 6999 tcg_temp_free_i32(t0);
57951c27
AJ
7000}
7001GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
636aa200 7002static inline void gen_op_evsrws(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7003{
a7812ae4 7004 TCGv_i32 t0;
57951c27
AJ
7005 int l1, l2;
7006
7007 l1 = gen_new_label();
7008 l2 = gen_new_label();
a7812ae4 7009 t0 = tcg_temp_local_new_i32();
57951c27
AJ
7010 /* No error here: 6 bits are used */
7011 tcg_gen_andi_i32(t0, arg2, 0x3F);
7012 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
7013 tcg_gen_sar_i32(ret, arg1, t0);
7014 tcg_gen_br(l2);
7015 gen_set_label(l1);
7016 tcg_gen_movi_i32(ret, 0);
0aef4261 7017 gen_set_label(l2);
a7812ae4 7018 tcg_temp_free_i32(t0);
57951c27
AJ
7019}
7020GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
636aa200 7021static inline void gen_op_evslw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7022{
a7812ae4 7023 TCGv_i32 t0;
57951c27
AJ
7024 int l1, l2;
7025
7026 l1 = gen_new_label();
7027 l2 = gen_new_label();
a7812ae4 7028 t0 = tcg_temp_local_new_i32();
57951c27
AJ
7029 /* No error here: 6 bits are used */
7030 tcg_gen_andi_i32(t0, arg2, 0x3F);
7031 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
7032 tcg_gen_shl_i32(ret, arg1, t0);
7033 tcg_gen_br(l2);
7034 gen_set_label(l1);
7035 tcg_gen_movi_i32(ret, 0);
e29ef9fa 7036 gen_set_label(l2);
a7812ae4 7037 tcg_temp_free_i32(t0);
57951c27
AJ
7038}
7039GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
636aa200 7040static inline void gen_op_evrlw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7041{
a7812ae4 7042 TCGv_i32 t0 = tcg_temp_new_i32();
57951c27
AJ
7043 tcg_gen_andi_i32(t0, arg2, 0x1F);
7044 tcg_gen_rotl_i32(ret, arg1, t0);
a7812ae4 7045 tcg_temp_free_i32(t0);
57951c27
AJ
7046}
7047GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
636aa200 7048static inline void gen_evmergehi(DisasContext *ctx)
57951c27
AJ
7049{
7050 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7051 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7052 return;
7053 }
7054#if defined(TARGET_PPC64)
a7812ae4
PB
7055 TCGv t0 = tcg_temp_new();
7056 TCGv t1 = tcg_temp_new();
57951c27
AJ
7057 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
7058 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
7059 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7060 tcg_temp_free(t0);
7061 tcg_temp_free(t1);
7062#else
7063 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7064 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7065#endif
7066}
7067GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
636aa200 7068static inline void gen_op_evsubf(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
0487d6a8 7069{
57951c27
AJ
7070 tcg_gen_sub_i32(ret, arg2, arg1);
7071}
7072GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
0487d6a8 7073
57951c27
AJ
7074/* SPE arithmetic immediate */
7075#if defined(TARGET_PPC64)
7076#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 7077static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7078{ \
7079 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7080 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7081 return; \
7082 } \
a7812ae4
PB
7083 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
7084 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
7085 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
7086 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
7087 tcg_op(t0, t0, rA(ctx->opcode)); \
7088 tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32); \
7089 tcg_gen_trunc_i64_i32(t1, t2); \
e06fcd75 7090 tcg_temp_free_i64(t2); \
57951c27
AJ
7091 tcg_op(t1, t1, rA(ctx->opcode)); \
7092 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
7093 tcg_temp_free_i32(t0); \
7094 tcg_temp_free_i32(t1); \
57951c27
AJ
7095}
7096#else
7097#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 7098static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7099{ \
7100 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7101 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7102 return; \
7103 } \
7104 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
7105 rA(ctx->opcode)); \
7106 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)], \
7107 rA(ctx->opcode)); \
7108}
7109#endif
7110GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
7111GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);
7112
7113/* SPE comparison */
7114#if defined(TARGET_PPC64)
7115#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 7116static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7117{ \
7118 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7119 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7120 return; \
7121 } \
7122 int l1 = gen_new_label(); \
7123 int l2 = gen_new_label(); \
7124 int l3 = gen_new_label(); \
7125 int l4 = gen_new_label(); \
a7812ae4
PB
7126 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
7127 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
7128 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
7129 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
7130 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
7131 tcg_gen_brcond_i32(tcg_cond, t0, t1, l1); \
a7812ae4 7132 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0); \
57951c27
AJ
7133 tcg_gen_br(l2); \
7134 gen_set_label(l1); \
7135 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
7136 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
7137 gen_set_label(l2); \
7138 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
7139 tcg_gen_trunc_i64_i32(t0, t2); \
7140 tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32); \
7141 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 7142 tcg_temp_free_i64(t2); \
57951c27
AJ
7143 tcg_gen_brcond_i32(tcg_cond, t0, t1, l3); \
7144 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7145 ~(CRF_CH | CRF_CH_AND_CL)); \
7146 tcg_gen_br(l4); \
7147 gen_set_label(l3); \
7148 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7149 CRF_CH | CRF_CH_OR_CL); \
7150 gen_set_label(l4); \
a7812ae4
PB
7151 tcg_temp_free_i32(t0); \
7152 tcg_temp_free_i32(t1); \
57951c27
AJ
7153}
7154#else
7155#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 7156static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7157{ \
7158 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7159 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7160 return; \
7161 } \
7162 int l1 = gen_new_label(); \
7163 int l2 = gen_new_label(); \
7164 int l3 = gen_new_label(); \
7165 int l4 = gen_new_label(); \
7166 \
7167 tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)], \
7168 cpu_gpr[rB(ctx->opcode)], l1); \
7169 tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0); \
7170 tcg_gen_br(l2); \
7171 gen_set_label(l1); \
7172 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
7173 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
7174 gen_set_label(l2); \
7175 tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)], \
7176 cpu_gprh[rB(ctx->opcode)], l3); \
7177 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7178 ~(CRF_CH | CRF_CH_AND_CL)); \
7179 tcg_gen_br(l4); \
7180 gen_set_label(l3); \
7181 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7182 CRF_CH | CRF_CH_OR_CL); \
7183 gen_set_label(l4); \
7184}
7185#endif
7186GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
7187GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
7188GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
7189GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
7190GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);
7191
7192/* SPE misc */
636aa200 7193static inline void gen_brinc(DisasContext *ctx)
57951c27
AJ
7194{
7195 /* Note: brinc is usable even if SPE is disabled */
a7812ae4
PB
7196 gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
7197 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
0487d6a8 7198}
636aa200 7199static inline void gen_evmergelo(DisasContext *ctx)
57951c27
AJ
7200{
7201 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7202 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7203 return;
7204 }
7205#if defined(TARGET_PPC64)
a7812ae4
PB
7206 TCGv t0 = tcg_temp_new();
7207 TCGv t1 = tcg_temp_new();
17d9b3af 7208 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7209 tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
7210 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7211 tcg_temp_free(t0);
7212 tcg_temp_free(t1);
7213#else
57951c27 7214 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
33890b3e 7215 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7216#endif
7217}
636aa200 7218static inline void gen_evmergehilo(DisasContext *ctx)
57951c27
AJ
7219{
7220 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7221 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7222 return;
7223 }
7224#if defined(TARGET_PPC64)
a7812ae4
PB
7225 TCGv t0 = tcg_temp_new();
7226 TCGv t1 = tcg_temp_new();
17d9b3af 7227 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7228 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
7229 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7230 tcg_temp_free(t0);
7231 tcg_temp_free(t1);
7232#else
7233 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7234 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7235#endif
7236}
636aa200 7237static inline void gen_evmergelohi(DisasContext *ctx)
57951c27
AJ
7238{
7239 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7240 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7241 return;
7242 }
7243#if defined(TARGET_PPC64)
a7812ae4
PB
7244 TCGv t0 = tcg_temp_new();
7245 TCGv t1 = tcg_temp_new();
57951c27
AJ
7246 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
7247 tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
7248 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7249 tcg_temp_free(t0);
7250 tcg_temp_free(t1);
7251#else
33890b3e
NF
7252 if (rD(ctx->opcode) == rA(ctx->opcode)) {
7253 TCGv_i32 tmp = tcg_temp_new_i32();
7254 tcg_gen_mov_i32(tmp, cpu_gpr[rA(ctx->opcode)]);
7255 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7256 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], tmp);
7257 tcg_temp_free_i32(tmp);
7258 } else {
7259 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7260 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7261 }
57951c27
AJ
7262#endif
7263}
636aa200 7264static inline void gen_evsplati(DisasContext *ctx)
57951c27 7265{
ae01847f 7266 uint64_t imm = ((int32_t)(rA(ctx->opcode) << 27)) >> 27;
0487d6a8 7267
57951c27 7268#if defined(TARGET_PPC64)
38d14952 7269 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
57951c27
AJ
7270#else
7271 tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
7272 tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
7273#endif
7274}
636aa200 7275static inline void gen_evsplatfi(DisasContext *ctx)
0487d6a8 7276{
ae01847f 7277 uint64_t imm = rA(ctx->opcode) << 27;
0487d6a8 7278
57951c27 7279#if defined(TARGET_PPC64)
38d14952 7280 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
57951c27
AJ
7281#else
7282 tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
7283 tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
7284#endif
0487d6a8
JM
7285}
7286
636aa200 7287static inline void gen_evsel(DisasContext *ctx)
57951c27
AJ
7288{
7289 int l1 = gen_new_label();
7290 int l2 = gen_new_label();
7291 int l3 = gen_new_label();
7292 int l4 = gen_new_label();
a7812ae4 7293 TCGv_i32 t0 = tcg_temp_local_new_i32();
57951c27 7294#if defined(TARGET_PPC64)
a7812ae4
PB
7295 TCGv t1 = tcg_temp_local_new();
7296 TCGv t2 = tcg_temp_local_new();
57951c27
AJ
7297#endif
7298 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
7299 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
7300#if defined(TARGET_PPC64)
7301 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
7302#else
7303 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7304#endif
7305 tcg_gen_br(l2);
7306 gen_set_label(l1);
7307#if defined(TARGET_PPC64)
7308 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
7309#else
7310 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7311#endif
7312 gen_set_label(l2);
7313 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
7314 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
7315#if defined(TARGET_PPC64)
17d9b3af 7316 tcg_gen_ext32u_tl(t2, cpu_gpr[rA(ctx->opcode)]);
57951c27
AJ
7317#else
7318 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7319#endif
7320 tcg_gen_br(l4);
7321 gen_set_label(l3);
7322#if defined(TARGET_PPC64)
17d9b3af 7323 tcg_gen_ext32u_tl(t2, cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7324#else
7325 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7326#endif
7327 gen_set_label(l4);
a7812ae4 7328 tcg_temp_free_i32(t0);
57951c27
AJ
7329#if defined(TARGET_PPC64)
7330 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
7331 tcg_temp_free(t1);
7332 tcg_temp_free(t2);
7333#endif
7334}
e8eaa2c0
BS
7335
7336static void gen_evsel0(DisasContext *ctx)
57951c27
AJ
7337{
7338 gen_evsel(ctx);
7339}
e8eaa2c0
BS
7340
7341static void gen_evsel1(DisasContext *ctx)
57951c27
AJ
7342{
7343 gen_evsel(ctx);
7344}
e8eaa2c0
BS
7345
7346static void gen_evsel2(DisasContext *ctx)
57951c27
AJ
7347{
7348 gen_evsel(ctx);
7349}
e8eaa2c0
BS
7350
7351static void gen_evsel3(DisasContext *ctx)
57951c27
AJ
7352{
7353 gen_evsel(ctx);
7354}
0487d6a8 7355
a0e13900
FC
7356/* Multiply */
7357
7358static inline void gen_evmwumi(DisasContext *ctx)
7359{
7360 TCGv_i64 t0, t1;
7361
7362 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7363 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7364 return;
7365 }
7366
7367 t0 = tcg_temp_new_i64();
7368 t1 = tcg_temp_new_i64();
7369
7370 /* t0 := rA; t1 := rB */
7371#if defined(TARGET_PPC64)
7372 tcg_gen_ext32u_tl(t0, cpu_gpr[rA(ctx->opcode)]);
7373 tcg_gen_ext32u_tl(t1, cpu_gpr[rB(ctx->opcode)]);
7374#else
7375 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
7376 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
7377#endif
7378
7379 tcg_gen_mul_i64(t0, t0, t1); /* t0 := rA * rB */
7380
7381 gen_store_gpr64(rD(ctx->opcode), t0); /* rD := t0 */
7382
7383 tcg_temp_free_i64(t0);
7384 tcg_temp_free_i64(t1);
7385}
7386
7387static inline void gen_evmwumia(DisasContext *ctx)
7388{
7389 TCGv_i64 tmp;
7390
7391 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7392 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7393 return;
7394 }
7395
7396 gen_evmwumi(ctx); /* rD := rA * rB */
7397
7398 tmp = tcg_temp_new_i64();
7399
7400 /* acc := rD */
7401 gen_load_gpr64(tmp, rD(ctx->opcode));
1328c2bf 7402 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7403 tcg_temp_free_i64(tmp);
7404}
7405
7406static inline void gen_evmwumiaa(DisasContext *ctx)
7407{
7408 TCGv_i64 acc;
7409 TCGv_i64 tmp;
7410
7411 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7412 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7413 return;
7414 }
7415
7416 gen_evmwumi(ctx); /* rD := rA * rB */
7417
7418 acc = tcg_temp_new_i64();
7419 tmp = tcg_temp_new_i64();
7420
7421 /* tmp := rD */
7422 gen_load_gpr64(tmp, rD(ctx->opcode));
7423
7424 /* Load acc */
1328c2bf 7425 tcg_gen_ld_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7426
7427 /* acc := tmp + acc */
7428 tcg_gen_add_i64(acc, acc, tmp);
7429
7430 /* Store acc */
1328c2bf 7431 tcg_gen_st_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7432
7433 /* rD := acc */
7434 gen_store_gpr64(rD(ctx->opcode), acc);
7435
7436 tcg_temp_free_i64(acc);
7437 tcg_temp_free_i64(tmp);
7438}
7439
7440static inline void gen_evmwsmi(DisasContext *ctx)
7441{
7442 TCGv_i64 t0, t1;
7443
7444 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7445 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7446 return;
7447 }
7448
7449 t0 = tcg_temp_new_i64();
7450 t1 = tcg_temp_new_i64();
7451
7452 /* t0 := rA; t1 := rB */
7453#if defined(TARGET_PPC64)
7454 tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
7455 tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
7456#else
7457 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
7458 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
7459#endif
7460
7461 tcg_gen_mul_i64(t0, t0, t1); /* t0 := rA * rB */
7462
7463 gen_store_gpr64(rD(ctx->opcode), t0); /* rD := t0 */
7464
7465 tcg_temp_free_i64(t0);
7466 tcg_temp_free_i64(t1);
7467}
7468
7469static inline void gen_evmwsmia(DisasContext *ctx)
7470{
7471 TCGv_i64 tmp;
7472
7473 gen_evmwsmi(ctx); /* rD := rA * rB */
7474
7475 tmp = tcg_temp_new_i64();
7476
7477 /* acc := rD */
7478 gen_load_gpr64(tmp, rD(ctx->opcode));
1328c2bf 7479 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7480
7481 tcg_temp_free_i64(tmp);
7482}
7483
7484static inline void gen_evmwsmiaa(DisasContext *ctx)
7485{
7486 TCGv_i64 acc = tcg_temp_new_i64();
7487 TCGv_i64 tmp = tcg_temp_new_i64();
7488
7489 gen_evmwsmi(ctx); /* rD := rA * rB */
7490
7491 acc = tcg_temp_new_i64();
7492 tmp = tcg_temp_new_i64();
7493
7494 /* tmp := rD */
7495 gen_load_gpr64(tmp, rD(ctx->opcode));
7496
7497 /* Load acc */
1328c2bf 7498 tcg_gen_ld_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7499
7500 /* acc := tmp + acc */
7501 tcg_gen_add_i64(acc, acc, tmp);
7502
7503 /* Store acc */
1328c2bf 7504 tcg_gen_st_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7505
7506 /* rD := acc */
7507 gen_store_gpr64(rD(ctx->opcode), acc);
7508
7509 tcg_temp_free_i64(acc);
7510 tcg_temp_free_i64(tmp);
7511}
7512
70560da7
FC
7513GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7514GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7515GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7516GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7517GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
7518GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
7519GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
7520GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x0000F800, 0x00000000, PPC_SPE); //
7521GEN_SPE(evmra, speundef, 0x02, 0x13, 0x0000F800, 0xFFFFFFFF, PPC_SPE);
7522GEN_SPE(speundef, evand, 0x08, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE); ////
7523GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7524GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7525GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7526GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7527GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7528GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, 0x00000000, PPC_SPE);
7529GEN_SPE(speundef, evorc, 0x0D, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE); ////
7530GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7531GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7532GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, 0x00000000, PPC_SPE);
7533GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7534GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7535GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, 0x0000F800, PPC_SPE); //
7536GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, 0x0000F800, PPC_SPE);
7537GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7538GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7539GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, 0x00600000, PPC_SPE); ////
7540GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, 0x00600000, PPC_SPE); ////
7541GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, 0xFFFFFFFF, PPC_SPE); ////
0487d6a8 7542
6a6ae23f 7543/* SPE load and stores */
636aa200 7544static inline void gen_addr_spe_imm_index(DisasContext *ctx, TCGv EA, int sh)
6a6ae23f
AJ
7545{
7546 target_ulong uimm = rB(ctx->opcode);
7547
76db3ba4 7548 if (rA(ctx->opcode) == 0) {
6a6ae23f 7549 tcg_gen_movi_tl(EA, uimm << sh);
76db3ba4 7550 } else {
6a6ae23f 7551 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
76db3ba4
AJ
7552#if defined(TARGET_PPC64)
7553 if (!ctx->sf_mode) {
7554 tcg_gen_ext32u_tl(EA, EA);
7555 }
7556#endif
7557 }
0487d6a8 7558}
6a6ae23f 7559
636aa200 7560static inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7561{
7562#if defined(TARGET_PPC64)
76db3ba4 7563 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7564#else
7565 TCGv_i64 t0 = tcg_temp_new_i64();
76db3ba4 7566 gen_qemu_ld64(ctx, t0, addr);
6a6ae23f
AJ
7567 tcg_gen_trunc_i64_i32(cpu_gpr[rD(ctx->opcode)], t0);
7568 tcg_gen_shri_i64(t0, t0, 32);
7569 tcg_gen_trunc_i64_i32(cpu_gprh[rD(ctx->opcode)], t0);
7570 tcg_temp_free_i64(t0);
7571#endif
0487d6a8 7572}
6a6ae23f 7573
636aa200 7574static inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
6a6ae23f 7575{
0487d6a8 7576#if defined(TARGET_PPC64)
6a6ae23f 7577 TCGv t0 = tcg_temp_new();
76db3ba4 7578 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f 7579 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
76db3ba4
AJ
7580 gen_addr_add(ctx, addr, addr, 4);
7581 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f
AJ
7582 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7583 tcg_temp_free(t0);
7584#else
76db3ba4
AJ
7585 gen_qemu_ld32u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7586 gen_addr_add(ctx, addr, addr, 4);
7587 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f 7588#endif
0487d6a8 7589}
6a6ae23f 7590
636aa200 7591static inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7592{
7593 TCGv t0 = tcg_temp_new();
7594#if defined(TARGET_PPC64)
76db3ba4 7595 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7596 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
76db3ba4
AJ
7597 gen_addr_add(ctx, addr, addr, 2);
7598 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7599 tcg_gen_shli_tl(t0, t0, 32);
7600 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7601 gen_addr_add(ctx, addr, addr, 2);
7602 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7603 tcg_gen_shli_tl(t0, t0, 16);
7604 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7605 gen_addr_add(ctx, addr, addr, 2);
7606 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7607 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
0487d6a8 7608#else
76db3ba4 7609 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7610 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7611 gen_addr_add(ctx, addr, addr, 2);
7612 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7613 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
7614 gen_addr_add(ctx, addr, addr, 2);
7615 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7616 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7617 gen_addr_add(ctx, addr, addr, 2);
7618 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7619 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
0487d6a8 7620#endif
6a6ae23f 7621 tcg_temp_free(t0);
0487d6a8
JM
7622}
7623
636aa200 7624static inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7625{
7626 TCGv t0 = tcg_temp_new();
76db3ba4 7627 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7628#if defined(TARGET_PPC64)
7629 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
7630 tcg_gen_shli_tl(t0, t0, 16);
7631 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7632#else
7633 tcg_gen_shli_tl(t0, t0, 16);
7634 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7635 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7636#endif
7637 tcg_temp_free(t0);
0487d6a8
JM
7638}
7639
636aa200 7640static inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7641{
7642 TCGv t0 = tcg_temp_new();
76db3ba4 7643 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7644#if defined(TARGET_PPC64)
7645 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7646 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7647#else
7648 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7649 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7650#endif
7651 tcg_temp_free(t0);
0487d6a8
JM
7652}
7653
636aa200 7654static inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7655{
7656 TCGv t0 = tcg_temp_new();
76db3ba4 7657 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
7658#if defined(TARGET_PPC64)
7659 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7660 tcg_gen_ext32u_tl(t0, t0);
7661 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7662#else
7663 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7664 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7665#endif
7666 tcg_temp_free(t0);
7667}
7668
636aa200 7669static inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7670{
7671 TCGv t0 = tcg_temp_new();
7672#if defined(TARGET_PPC64)
76db3ba4 7673 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7674 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
76db3ba4
AJ
7675 gen_addr_add(ctx, addr, addr, 2);
7676 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7677 tcg_gen_shli_tl(t0, t0, 16);
7678 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7679#else
76db3ba4 7680 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7681 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7682 gen_addr_add(ctx, addr, addr, 2);
7683 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7684 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
7685#endif
7686 tcg_temp_free(t0);
7687}
7688
636aa200 7689static inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7690{
7691#if defined(TARGET_PPC64)
7692 TCGv t0 = tcg_temp_new();
76db3ba4
AJ
7693 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7694 gen_addr_add(ctx, addr, addr, 2);
7695 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7696 tcg_gen_shli_tl(t0, t0, 32);
7697 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7698 tcg_temp_free(t0);
7699#else
76db3ba4
AJ
7700 gen_qemu_ld16u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7701 gen_addr_add(ctx, addr, addr, 2);
7702 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7703#endif
7704}
7705
636aa200 7706static inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7707{
7708#if defined(TARGET_PPC64)
7709 TCGv t0 = tcg_temp_new();
76db3ba4 7710 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f 7711 tcg_gen_ext32u_tl(cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7712 gen_addr_add(ctx, addr, addr, 2);
7713 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
7714 tcg_gen_shli_tl(t0, t0, 32);
7715 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7716 tcg_temp_free(t0);
7717#else
76db3ba4
AJ
7718 gen_qemu_ld16s(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7719 gen_addr_add(ctx, addr, addr, 2);
7720 gen_qemu_ld16s(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7721#endif
7722}
7723
636aa200 7724static inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7725{
7726 TCGv t0 = tcg_temp_new();
76db3ba4 7727 gen_qemu_ld32u(ctx, t0, addr);
0487d6a8 7728#if defined(TARGET_PPC64)
6a6ae23f
AJ
7729 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7730 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7731#else
7732 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7733 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7734#endif
7735 tcg_temp_free(t0);
7736}
7737
636aa200 7738static inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7739{
7740 TCGv t0 = tcg_temp_new();
7741#if defined(TARGET_PPC64)
76db3ba4 7742 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7743 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
7744 tcg_gen_shli_tl(t0, t0, 32);
7745 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7746 gen_addr_add(ctx, addr, addr, 2);
7747 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7748 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7749 tcg_gen_shli_tl(t0, t0, 16);
7750 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7751#else
76db3ba4 7752 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7753 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
7754 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
7755 gen_addr_add(ctx, addr, addr, 2);
7756 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7757 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
7758 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
0487d6a8 7759#endif
6a6ae23f
AJ
7760 tcg_temp_free(t0);
7761}
7762
636aa200 7763static inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7764{
7765#if defined(TARGET_PPC64)
76db3ba4 7766 gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], addr);
0487d6a8 7767#else
6a6ae23f
AJ
7768 TCGv_i64 t0 = tcg_temp_new_i64();
7769 tcg_gen_concat_i32_i64(t0, cpu_gpr[rS(ctx->opcode)], cpu_gprh[rS(ctx->opcode)]);
76db3ba4 7770 gen_qemu_st64(ctx, t0, addr);
6a6ae23f
AJ
7771 tcg_temp_free_i64(t0);
7772#endif
7773}
7774
636aa200 7775static inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
6a6ae23f 7776{
0487d6a8 7777#if defined(TARGET_PPC64)
6a6ae23f
AJ
7778 TCGv t0 = tcg_temp_new();
7779 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7780 gen_qemu_st32(ctx, t0, addr);
6a6ae23f
AJ
7781 tcg_temp_free(t0);
7782#else
76db3ba4 7783 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7784#endif
76db3ba4
AJ
7785 gen_addr_add(ctx, addr, addr, 4);
7786 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7787}
7788
636aa200 7789static inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7790{
7791 TCGv t0 = tcg_temp_new();
7792#if defined(TARGET_PPC64)
7793 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
7794#else
7795 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
7796#endif
76db3ba4
AJ
7797 gen_qemu_st16(ctx, t0, addr);
7798 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f
AJ
7799#if defined(TARGET_PPC64)
7800 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7801 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 7802#else
76db3ba4 7803 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7804#endif
76db3ba4 7805 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 7806 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 7807 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 7808 tcg_temp_free(t0);
76db3ba4
AJ
7809 gen_addr_add(ctx, addr, addr, 2);
7810 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7811}
7812
636aa200 7813static inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7814{
7815 TCGv t0 = tcg_temp_new();
7816#if defined(TARGET_PPC64)
7817 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
7818#else
7819 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
7820#endif
76db3ba4
AJ
7821 gen_qemu_st16(ctx, t0, addr);
7822 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 7823 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 7824 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
7825 tcg_temp_free(t0);
7826}
7827
636aa200 7828static inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7829{
7830#if defined(TARGET_PPC64)
7831 TCGv t0 = tcg_temp_new();
7832 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7833 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
7834 tcg_temp_free(t0);
7835#else
76db3ba4 7836 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7837#endif
76db3ba4
AJ
7838 gen_addr_add(ctx, addr, addr, 2);
7839 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7840}
7841
636aa200 7842static inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7843{
7844#if defined(TARGET_PPC64)
7845 TCGv t0 = tcg_temp_new();
7846 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7847 gen_qemu_st32(ctx, t0, addr);
6a6ae23f
AJ
7848 tcg_temp_free(t0);
7849#else
76db3ba4 7850 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7851#endif
7852}
7853
636aa200 7854static inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
6a6ae23f 7855{
76db3ba4 7856 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7857}
7858
7859#define GEN_SPEOP_LDST(name, opc2, sh) \
99e300ef 7860static void glue(gen_, name)(DisasContext *ctx) \
6a6ae23f
AJ
7861{ \
7862 TCGv t0; \
7863 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7864 gen_exception(ctx, POWERPC_EXCP_SPEU); \
6a6ae23f
AJ
7865 return; \
7866 } \
76db3ba4 7867 gen_set_access_type(ctx, ACCESS_INT); \
6a6ae23f
AJ
7868 t0 = tcg_temp_new(); \
7869 if (Rc(ctx->opcode)) { \
76db3ba4 7870 gen_addr_spe_imm_index(ctx, t0, sh); \
6a6ae23f 7871 } else { \
76db3ba4 7872 gen_addr_reg_index(ctx, t0); \
6a6ae23f
AJ
7873 } \
7874 gen_op_##name(ctx, t0); \
7875 tcg_temp_free(t0); \
7876}
7877
7878GEN_SPEOP_LDST(evldd, 0x00, 3);
7879GEN_SPEOP_LDST(evldw, 0x01, 3);
7880GEN_SPEOP_LDST(evldh, 0x02, 3);
7881GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
7882GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
7883GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
7884GEN_SPEOP_LDST(evlwhe, 0x08, 2);
7885GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
7886GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
7887GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
7888GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);
7889
7890GEN_SPEOP_LDST(evstdd, 0x10, 3);
7891GEN_SPEOP_LDST(evstdw, 0x11, 3);
7892GEN_SPEOP_LDST(evstdh, 0x12, 3);
7893GEN_SPEOP_LDST(evstwhe, 0x18, 2);
7894GEN_SPEOP_LDST(evstwho, 0x1A, 2);
7895GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
7896GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
0487d6a8
JM
7897
7898/* Multiply and add - TODO */
7899#if 0
70560da7
FC
7900GEN_SPE(speundef, evmhessf, 0x01, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);//
7901GEN_SPE(speundef, evmhossf, 0x03, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7902GEN_SPE(evmheumi, evmhesmi, 0x04, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7903GEN_SPE(speundef, evmhesmf, 0x05, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7904GEN_SPE(evmhoumi, evmhosmi, 0x06, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7905GEN_SPE(speundef, evmhosmf, 0x07, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7906GEN_SPE(speundef, evmhessfa, 0x11, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7907GEN_SPE(speundef, evmhossfa, 0x13, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7908GEN_SPE(evmheumia, evmhesmia, 0x14, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7909GEN_SPE(speundef, evmhesmfa, 0x15, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7910GEN_SPE(evmhoumia, evmhosmia, 0x16, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7911GEN_SPE(speundef, evmhosmfa, 0x17, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7912
7913GEN_SPE(speundef, evmwhssf, 0x03, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7914GEN_SPE(evmwlumi, speundef, 0x04, 0x11, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7915GEN_SPE(evmwhumi, evmwhsmi, 0x06, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7916GEN_SPE(speundef, evmwhsmf, 0x07, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7917GEN_SPE(speundef, evmwssf, 0x09, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7918GEN_SPE(speundef, evmwsmf, 0x0D, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7919GEN_SPE(speundef, evmwhssfa, 0x13, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7920GEN_SPE(evmwlumia, speundef, 0x14, 0x11, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7921GEN_SPE(evmwhumia, evmwhsmia, 0x16, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7922GEN_SPE(speundef, evmwhsmfa, 0x17, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7923GEN_SPE(speundef, evmwssfa, 0x19, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7924GEN_SPE(speundef, evmwsmfa, 0x1D, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7925
7926GEN_SPE(evadduiaaw, evaddsiaaw, 0x00, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7927GEN_SPE(evsubfusiaaw, evsubfssiaaw, 0x01, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7928GEN_SPE(evaddumiaaw, evaddsmiaaw, 0x04, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7929GEN_SPE(evsubfumiaaw, evsubfsmiaaw, 0x05, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7930GEN_SPE(evdivws, evdivwu, 0x06, 0x13, 0x00000000, 0x00000000, PPC_SPE);
7931
7932GEN_SPE(evmheusiaaw, evmhessiaaw, 0x00, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7933GEN_SPE(speundef, evmhessfaaw, 0x01, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7934GEN_SPE(evmhousiaaw, evmhossiaaw, 0x02, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7935GEN_SPE(speundef, evmhossfaaw, 0x03, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7936GEN_SPE(evmheumiaaw, evmhesmiaaw, 0x04, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7937GEN_SPE(speundef, evmhesmfaaw, 0x05, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7938GEN_SPE(evmhoumiaaw, evmhosmiaaw, 0x06, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7939GEN_SPE(speundef, evmhosmfaaw, 0x07, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7940GEN_SPE(evmhegumiaa, evmhegsmiaa, 0x14, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7941GEN_SPE(speundef, evmhegsmfaa, 0x15, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7942GEN_SPE(evmhogumiaa, evmhogsmiaa, 0x16, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7943GEN_SPE(speundef, evmhogsmfaa, 0x17, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7944
7945GEN_SPE(evmwlusiaaw, evmwlssiaaw, 0x00, 0x15, 0x00000000, 0x00000000, PPC_SPE);
7946GEN_SPE(evmwlumiaaw, evmwlsmiaaw, 0x04, 0x15, 0x00000000, 0x00000000, PPC_SPE);
7947GEN_SPE(speundef, evmwssfaa, 0x09, 0x15, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7948GEN_SPE(speundef, evmwsmfaa, 0x0D, 0x15, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7949
7950GEN_SPE(evmheusianw, evmhessianw, 0x00, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7951GEN_SPE(speundef, evmhessfanw, 0x01, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7952GEN_SPE(evmhousianw, evmhossianw, 0x02, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7953GEN_SPE(speundef, evmhossfanw, 0x03, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7954GEN_SPE(evmheumianw, evmhesmianw, 0x04, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7955GEN_SPE(speundef, evmhesmfanw, 0x05, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7956GEN_SPE(evmhoumianw, evmhosmianw, 0x06, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7957GEN_SPE(speundef, evmhosmfanw, 0x07, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7958GEN_SPE(evmhegumian, evmhegsmian, 0x14, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7959GEN_SPE(speundef, evmhegsmfan, 0x15, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7960GEN_SPE(evmhigumian, evmhigsmian, 0x16, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7961GEN_SPE(speundef, evmhogsmfan, 0x17, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7962
7963GEN_SPE(evmwlusianw, evmwlssianw, 0x00, 0x17, 0x00000000, 0x00000000, PPC_SPE);
7964GEN_SPE(evmwlumianw, evmwlsmianw, 0x04, 0x17, 0x00000000, 0x00000000, PPC_SPE);
7965GEN_SPE(speundef, evmwssfan, 0x09, 0x17, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7966GEN_SPE(evmwumian, evmwsmian, 0x0C, 0x17, 0x00000000, 0x00000000, PPC_SPE);
7967GEN_SPE(speundef, evmwsmfan, 0x0D, 0x17, 0xFFFFFFFF, 0x00000000, PPC_SPE);
0487d6a8
JM
7968#endif
7969
7970/*** SPE floating-point extension ***/
1c97856d
AJ
7971#if defined(TARGET_PPC64)
7972#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 7973static inline void gen_##name(DisasContext *ctx) \
0487d6a8 7974{ \
1c97856d
AJ
7975 TCGv_i32 t0; \
7976 TCGv t1; \
7977 t0 = tcg_temp_new_i32(); \
7978 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
7979 gen_helper_##name(t0, t0); \
7980 t1 = tcg_temp_new(); \
7981 tcg_gen_extu_i32_tl(t1, t0); \
7982 tcg_temp_free_i32(t0); \
7983 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
7984 0xFFFFFFFF00000000ULL); \
7985 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1); \
7986 tcg_temp_free(t1); \
0487d6a8 7987}
1c97856d 7988#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 7989static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7990{ \
7991 TCGv_i32 t0; \
7992 TCGv t1; \
7993 t0 = tcg_temp_new_i32(); \
7994 gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]); \
7995 t1 = tcg_temp_new(); \
7996 tcg_gen_extu_i32_tl(t1, t0); \
7997 tcg_temp_free_i32(t0); \
7998 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
7999 0xFFFFFFFF00000000ULL); \
8000 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1); \
8001 tcg_temp_free(t1); \
8002}
8003#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 8004static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8005{ \
8006 TCGv_i32 t0 = tcg_temp_new_i32(); \
8007 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
8008 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0); \
8009 tcg_temp_free_i32(t0); \
8010}
8011#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 8012static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8013{ \
8014 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8015}
8016#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 8017static inline void gen_##name(DisasContext *ctx) \
57951c27 8018{ \
1c97856d
AJ
8019 TCGv_i32 t0, t1; \
8020 TCGv_i64 t2; \
57951c27 8021 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8022 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8023 return; \
8024 } \
1c97856d
AJ
8025 t0 = tcg_temp_new_i32(); \
8026 t1 = tcg_temp_new_i32(); \
8027 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
8028 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
8029 gen_helper_##name(t0, t0, t1); \
8030 tcg_temp_free_i32(t1); \
8031 t2 = tcg_temp_new(); \
8032 tcg_gen_extu_i32_tl(t2, t0); \
8033 tcg_temp_free_i32(t0); \
8034 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
8035 0xFFFFFFFF00000000ULL); \
8036 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t2); \
8037 tcg_temp_free(t2); \
57951c27 8038}
1c97856d 8039#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 8040static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
8041{ \
8042 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8043 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8044 return; \
8045 } \
1c97856d
AJ
8046 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
8047 cpu_gpr[rB(ctx->opcode)]); \
57951c27 8048}
1c97856d 8049#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 8050static inline void gen_##name(DisasContext *ctx) \
57951c27 8051{ \
1c97856d 8052 TCGv_i32 t0, t1; \
57951c27 8053 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8054 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8055 return; \
8056 } \
1c97856d
AJ
8057 t0 = tcg_temp_new_i32(); \
8058 t1 = tcg_temp_new_i32(); \
8059 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
8060 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
8061 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1); \
8062 tcg_temp_free_i32(t0); \
8063 tcg_temp_free_i32(t1); \
8064}
8065#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 8066static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8067{ \
8068 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8069 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8070 return; \
8071 } \
8072 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
8073 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8074}
8075#else
8076#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 8077static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8078{ \
8079 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
57951c27 8080}
1c97856d 8081#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 8082static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8083{ \
8084 TCGv_i64 t0 = tcg_temp_new_i64(); \
8085 gen_load_gpr64(t0, rB(ctx->opcode)); \
8086 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0); \
8087 tcg_temp_free_i64(t0); \
8088}
8089#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 8090static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8091{ \
8092 TCGv_i64 t0 = tcg_temp_new_i64(); \
8093 gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]); \
8094 gen_store_gpr64(rD(ctx->opcode), t0); \
8095 tcg_temp_free_i64(t0); \
8096}
8097#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 8098static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8099{ \
8100 TCGv_i64 t0 = tcg_temp_new_i64(); \
8101 gen_load_gpr64(t0, rB(ctx->opcode)); \
8102 gen_helper_##name(t0, t0); \
8103 gen_store_gpr64(rD(ctx->opcode), t0); \
8104 tcg_temp_free_i64(t0); \
8105}
8106#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 8107static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8108{ \
8109 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8110 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8111 return; \
8112 } \
8113 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], \
8114 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8115}
8116#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 8117static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8118{ \
8119 TCGv_i64 t0, t1; \
8120 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8121 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8122 return; \
8123 } \
8124 t0 = tcg_temp_new_i64(); \
8125 t1 = tcg_temp_new_i64(); \
8126 gen_load_gpr64(t0, rA(ctx->opcode)); \
8127 gen_load_gpr64(t1, rB(ctx->opcode)); \
8128 gen_helper_##name(t0, t0, t1); \
8129 gen_store_gpr64(rD(ctx->opcode), t0); \
8130 tcg_temp_free_i64(t0); \
8131 tcg_temp_free_i64(t1); \
8132}
8133#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 8134static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8135{ \
8136 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8137 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8138 return; \
8139 } \
8140 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
8141 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8142}
8143#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 8144static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8145{ \
8146 TCGv_i64 t0, t1; \
8147 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8148 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8149 return; \
8150 } \
8151 t0 = tcg_temp_new_i64(); \
8152 t1 = tcg_temp_new_i64(); \
8153 gen_load_gpr64(t0, rA(ctx->opcode)); \
8154 gen_load_gpr64(t1, rB(ctx->opcode)); \
8155 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1); \
8156 tcg_temp_free_i64(t0); \
8157 tcg_temp_free_i64(t1); \
8158}
8159#endif
57951c27 8160
0487d6a8
JM
8161/* Single precision floating-point vectors operations */
8162/* Arithmetic */
1c97856d
AJ
8163GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
8164GEN_SPEFPUOP_ARITH2_64_64(evfssub);
8165GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
8166GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
636aa200 8167static inline void gen_evfsabs(DisasContext *ctx)
1c97856d
AJ
8168{
8169 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8170 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8171 return;
8172 }
8173#if defined(TARGET_PPC64)
6d5c34fa 8174 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000080000000LL);
1c97856d 8175#else
6d5c34fa
MP
8176 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x80000000);
8177 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
1c97856d
AJ
8178#endif
8179}
636aa200 8180static inline void gen_evfsnabs(DisasContext *ctx)
1c97856d
AJ
8181{
8182 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8183 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8184 return;
8185 }
8186#if defined(TARGET_PPC64)
6d5c34fa 8187 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
1c97856d 8188#else
6d5c34fa
MP
8189 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
8190 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8191#endif
8192}
636aa200 8193static inline void gen_evfsneg(DisasContext *ctx)
1c97856d
AJ
8194{
8195 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8196 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8197 return;
8198 }
8199#if defined(TARGET_PPC64)
6d5c34fa 8200 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
1c97856d 8201#else
6d5c34fa
MP
8202 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
8203 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8204#endif
8205}
8206
0487d6a8 8207/* Conversion */
1c97856d
AJ
8208GEN_SPEFPUOP_CONV_64_64(evfscfui);
8209GEN_SPEFPUOP_CONV_64_64(evfscfsi);
8210GEN_SPEFPUOP_CONV_64_64(evfscfuf);
8211GEN_SPEFPUOP_CONV_64_64(evfscfsf);
8212GEN_SPEFPUOP_CONV_64_64(evfsctui);
8213GEN_SPEFPUOP_CONV_64_64(evfsctsi);
8214GEN_SPEFPUOP_CONV_64_64(evfsctuf);
8215GEN_SPEFPUOP_CONV_64_64(evfsctsf);
8216GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
8217GEN_SPEFPUOP_CONV_64_64(evfsctsiz);
8218
0487d6a8 8219/* Comparison */
1c97856d
AJ
8220GEN_SPEFPUOP_COMP_64(evfscmpgt);
8221GEN_SPEFPUOP_COMP_64(evfscmplt);
8222GEN_SPEFPUOP_COMP_64(evfscmpeq);
8223GEN_SPEFPUOP_COMP_64(evfststgt);
8224GEN_SPEFPUOP_COMP_64(evfststlt);
8225GEN_SPEFPUOP_COMP_64(evfststeq);
0487d6a8
JM
8226
8227/* Opcodes definitions */
70560da7
FC
8228GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8229GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE); //
8230GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8231GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8232GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8233GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8234GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8235GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8236GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8237GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8238GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8239GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8240GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8241GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
0487d6a8
JM
8242
8243/* Single precision floating-point operations */
8244/* Arithmetic */
1c97856d
AJ
8245GEN_SPEFPUOP_ARITH2_32_32(efsadd);
8246GEN_SPEFPUOP_ARITH2_32_32(efssub);
8247GEN_SPEFPUOP_ARITH2_32_32(efsmul);
8248GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
636aa200 8249static inline void gen_efsabs(DisasContext *ctx)
1c97856d
AJ
8250{
8251 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8252 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8253 return;
8254 }
6d5c34fa 8255 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
1c97856d 8256}
636aa200 8257static inline void gen_efsnabs(DisasContext *ctx)
1c97856d
AJ
8258{
8259 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8260 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8261 return;
8262 }
6d5c34fa 8263 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d 8264}
636aa200 8265static inline void gen_efsneg(DisasContext *ctx)
1c97856d
AJ
8266{
8267 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8268 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8269 return;
8270 }
6d5c34fa 8271 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8272}
8273
0487d6a8 8274/* Conversion */
1c97856d
AJ
8275GEN_SPEFPUOP_CONV_32_32(efscfui);
8276GEN_SPEFPUOP_CONV_32_32(efscfsi);
8277GEN_SPEFPUOP_CONV_32_32(efscfuf);
8278GEN_SPEFPUOP_CONV_32_32(efscfsf);
8279GEN_SPEFPUOP_CONV_32_32(efsctui);
8280GEN_SPEFPUOP_CONV_32_32(efsctsi);
8281GEN_SPEFPUOP_CONV_32_32(efsctuf);
8282GEN_SPEFPUOP_CONV_32_32(efsctsf);
8283GEN_SPEFPUOP_CONV_32_32(efsctuiz);
8284GEN_SPEFPUOP_CONV_32_32(efsctsiz);
8285GEN_SPEFPUOP_CONV_32_64(efscfd);
8286
0487d6a8 8287/* Comparison */
1c97856d
AJ
8288GEN_SPEFPUOP_COMP_32(efscmpgt);
8289GEN_SPEFPUOP_COMP_32(efscmplt);
8290GEN_SPEFPUOP_COMP_32(efscmpeq);
8291GEN_SPEFPUOP_COMP_32(efststgt);
8292GEN_SPEFPUOP_COMP_32(efststlt);
8293GEN_SPEFPUOP_COMP_32(efststeq);
0487d6a8
JM
8294
8295/* Opcodes definitions */
70560da7
FC
8296GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8297GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE); //
8298GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8299GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8300GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8301GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, 0x00180000, PPC_SPE_SINGLE); //
8302GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8303GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8304GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8305GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8306GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8307GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8308GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8309GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
0487d6a8
JM
8310
8311/* Double precision floating-point operations */
8312/* Arithmetic */
1c97856d
AJ
8313GEN_SPEFPUOP_ARITH2_64_64(efdadd);
8314GEN_SPEFPUOP_ARITH2_64_64(efdsub);
8315GEN_SPEFPUOP_ARITH2_64_64(efdmul);
8316GEN_SPEFPUOP_ARITH2_64_64(efddiv);
636aa200 8317static inline void gen_efdabs(DisasContext *ctx)
1c97856d
AJ
8318{
8319 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8320 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8321 return;
8322 }
8323#if defined(TARGET_PPC64)
6d5c34fa 8324 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000000000000LL);
1c97856d 8325#else
6d5c34fa
MP
8326 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8327 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
1c97856d
AJ
8328#endif
8329}
636aa200 8330static inline void gen_efdnabs(DisasContext *ctx)
1c97856d
AJ
8331{
8332 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8333 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8334 return;
8335 }
8336#if defined(TARGET_PPC64)
6d5c34fa 8337 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
1c97856d 8338#else
6d5c34fa
MP
8339 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8340 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8341#endif
8342}
636aa200 8343static inline void gen_efdneg(DisasContext *ctx)
1c97856d
AJ
8344{
8345 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8346 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8347 return;
8348 }
8349#if defined(TARGET_PPC64)
6d5c34fa 8350 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
1c97856d 8351#else
6d5c34fa
MP
8352 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8353 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8354#endif
8355}
8356
0487d6a8 8357/* Conversion */
1c97856d
AJ
8358GEN_SPEFPUOP_CONV_64_32(efdcfui);
8359GEN_SPEFPUOP_CONV_64_32(efdcfsi);
8360GEN_SPEFPUOP_CONV_64_32(efdcfuf);
8361GEN_SPEFPUOP_CONV_64_32(efdcfsf);
8362GEN_SPEFPUOP_CONV_32_64(efdctui);
8363GEN_SPEFPUOP_CONV_32_64(efdctsi);
8364GEN_SPEFPUOP_CONV_32_64(efdctuf);
8365GEN_SPEFPUOP_CONV_32_64(efdctsf);
8366GEN_SPEFPUOP_CONV_32_64(efdctuiz);
8367GEN_SPEFPUOP_CONV_32_64(efdctsiz);
8368GEN_SPEFPUOP_CONV_64_32(efdcfs);
8369GEN_SPEFPUOP_CONV_64_64(efdcfuid);
8370GEN_SPEFPUOP_CONV_64_64(efdcfsid);
8371GEN_SPEFPUOP_CONV_64_64(efdctuidz);
8372GEN_SPEFPUOP_CONV_64_64(efdctsidz);
0487d6a8 8373
0487d6a8 8374/* Comparison */
1c97856d
AJ
8375GEN_SPEFPUOP_COMP_64(efdcmpgt);
8376GEN_SPEFPUOP_COMP_64(efdcmplt);
8377GEN_SPEFPUOP_COMP_64(efdcmpeq);
8378GEN_SPEFPUOP_COMP_64(efdtstgt);
8379GEN_SPEFPUOP_COMP_64(efdtstlt);
8380GEN_SPEFPUOP_COMP_64(efdtsteq);
0487d6a8
JM
8381
8382/* Opcodes definitions */
70560da7
FC
8383GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE); //
8384GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8385GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_DOUBLE); //
8386GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
8387GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE); //
8388GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8389GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE); //
8390GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, 0x00180000, PPC_SPE_DOUBLE); //
8391GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8392GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8393GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8394GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8395GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
8396GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
8397GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE); //
8398GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
0487d6a8 8399
c227f099 8400static opcode_t opcodes[] = {
5c55ff99
BS
8401GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
8402GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER),
8403GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
8404GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER),
8405GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
8406GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
8407GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8408GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8409GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8410GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8411GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
8412GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
8413GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
8414GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
8415GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8416#if defined(TARGET_PPC64)
8417GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
8418#endif
8419GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
8420GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
8421GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8422GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8423GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8424GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
8425GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
8426GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
8427GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8428GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8429GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8430GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8431GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB),
eaabeef2 8432GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD),
5c55ff99 8433#if defined(TARGET_PPC64)
eaabeef2 8434GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD),
5c55ff99
BS
8435GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
8436#endif
8437GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8438GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8439GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8440GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
8441GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
8442GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
8443GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
8444#if defined(TARGET_PPC64)
8445GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
8446GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
8447GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
8448GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
8449GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
8450#endif
8451GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES),
8452GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
8453GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
8454GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT),
8455GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT),
8456GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT),
8457GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT),
8458GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT),
8459GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT),
8460GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT),
8461GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x00010000, PPC_FLOAT),
8462GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT),
8463#if defined(TARGET_PPC64)
8464GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B),
8465GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX),
8466GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B),
8467#endif
8468GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8469GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8470GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
8471GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
8472GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
8473GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
8474GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO),
8475GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
f844c817 8476GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
5c55ff99
BS
8477GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
8478#if defined(TARGET_PPC64)
f844c817 8479GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
5c55ff99
BS
8480GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
8481#endif
8482GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
8483GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT),
8484GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8485GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8486GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
8487GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
8488GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
8489GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
8490#if defined(TARGET_PPC64)
8491GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
8492GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
8493#endif
8494GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW),
8495GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
8496GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8497#if defined(TARGET_PPC64)
8498GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
8499GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
8500#endif
8501GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
8502GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
8503GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
8504GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
8505GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
8506GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
8507#if defined(TARGET_PPC64)
8508GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
8509#endif
8510GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC),
8511GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC),
8512GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
8513GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
8514GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
8515GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE),
8516GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE),
8517GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ),
8518GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT),
8519GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
8520GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x02000001, PPC_ALTIVEC),
8521GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
8522GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
8523GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
8524GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
8525GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
8526GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
8527GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
8528#if defined(TARGET_PPC64)
8529GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
8530GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
8531 PPC_SEGMENT_64B),
8532GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
8533GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
8534 PPC_SEGMENT_64B),
efdef95f
DG
8535GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x001F0001, PPC_SEGMENT_64B),
8536GEN_HANDLER2(slbmfee, "slbmfee", 0x1F, 0x13, 0x1C, 0x001F0001, PPC_SEGMENT_64B),
8537GEN_HANDLER2(slbmfev, "slbmfev", 0x1F, 0x13, 0x1A, 0x001F0001, PPC_SEGMENT_64B),
5c55ff99
BS
8538#endif
8539GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
8540GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x03FF0001, PPC_MEM_TLBIE),
8541GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE),
8542GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
8543#if defined(TARGET_PPC64)
8544GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI),
8545GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI),
8546#endif
8547GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
8548GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
8549GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR),
8550GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR),
8551GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR),
8552GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR),
8553GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR),
8554GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR),
8555GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR),
8556GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR),
8557GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR),
8558GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
8559GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR),
8560GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR),
8561GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR),
8562GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR),
8563GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR),
8564GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR),
8565GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR),
8566GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
8567GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR),
8568GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR),
8569GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR),
8570GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR),
8571GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR),
8572GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR),
8573GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR),
8574GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR),
8575GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR),
8576GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR),
8577GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR),
8578GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR),
8579GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR),
8580GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR),
8581GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR),
8582GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR),
8583GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC),
8584GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC),
8585GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC),
8586GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
8587GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
8588GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB),
8589GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB),
8590GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER),
8591GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER),
8592GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER),
8593GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER),
8594GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER),
8595GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER),
8596GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8597GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8598GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2),
8599GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2),
8600GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8601GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8602GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2),
8603GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2),
8604GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
8605GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
8606GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
8607GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
8608GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
8609GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
8610GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX),
8611GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX),
8612GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
8613GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
8614GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
8615GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
8616GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
8617GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
01662f3e 8618GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206),
5c55ff99
BS
8619GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
8620GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
8621GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
8622GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
8623GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
8624GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
8625GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
8626GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
01662f3e
AG
8627GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001,
8628 PPC_NONE, PPC2_BOOKE206),
8629GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000,
8630 PPC_NONE, PPC2_BOOKE206),
8631GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001,
8632 PPC_NONE, PPC2_BOOKE206),
8633GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001,
8634 PPC_NONE, PPC2_BOOKE206),
6d3db821
AG
8635GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001,
8636 PPC_NONE, PPC2_BOOKE206),
d5d11a39
AG
8637GEN_HANDLER2_E(msgsnd, "msgsnd", 0x1F, 0x0E, 0x06, 0x03ff0001,
8638 PPC_NONE, PPC2_PRCNTL),
9e0b5cb1
AG
8639GEN_HANDLER2_E(msgclr, "msgclr", 0x1F, 0x0E, 0x07, 0x03ff0001,
8640 PPC_NONE, PPC2_PRCNTL),
5c55ff99 8641GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
fbe73008 8642GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
5c55ff99 8643GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
01662f3e
AG
8644GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801,
8645 PPC_BOOKE, PPC2_BOOKE206),
dcb2b9e1 8646GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE),
01662f3e
AG
8647GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001,
8648 PPC_BOOKE, PPC2_BOOKE206),
5c55ff99
BS
8649GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
8650GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
8651GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
8652GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
8653GEN_HANDLER(vsldoi, 0x04, 0x16, 0xFF, 0x00000400, PPC_ALTIVEC),
8654GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC),
8655GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE),
8656GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE),
8657GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE),
8658GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE),
8659
8660#undef GEN_INT_ARITH_ADD
8661#undef GEN_INT_ARITH_ADD_CONST
8662#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
8663GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
8664#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
8665 add_ca, compute_ca, compute_ov) \
8666GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
8667GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
8668GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
8669GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
8670GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
8671GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
8672GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
8673GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
8674GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
8675GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
8676GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
8677
8678#undef GEN_INT_ARITH_DIVW
8679#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
8680GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
8681GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
8682GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
8683GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
8684GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
8685
8686#if defined(TARGET_PPC64)
8687#undef GEN_INT_ARITH_DIVD
8688#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
8689GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
8690GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
8691GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
8692GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
8693GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
8694
8695#undef GEN_INT_ARITH_MUL_HELPER
8696#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
8697GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
8698GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
8699GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
8700GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
8701#endif
8702
8703#undef GEN_INT_ARITH_SUBF
8704#undef GEN_INT_ARITH_SUBF_CONST
8705#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
8706GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
8707#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
8708 add_ca, compute_ca, compute_ov) \
8709GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
8710GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
8711GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
8712GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
8713GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
8714GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
8715GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
8716GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
8717GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
8718GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
8719GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
8720
8721#undef GEN_LOGICAL1
8722#undef GEN_LOGICAL2
8723#define GEN_LOGICAL2(name, tcg_op, opc, type) \
8724GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
8725#define GEN_LOGICAL1(name, tcg_op, opc, type) \
8726GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
8727GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
8728GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
8729GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
8730GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
8731GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
8732GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
8733GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
8734GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
8735#if defined(TARGET_PPC64)
8736GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
8737#endif
8738
8739#if defined(TARGET_PPC64)
8740#undef GEN_PPC64_R2
8741#undef GEN_PPC64_R4
8742#define GEN_PPC64_R2(name, opc1, opc2) \
8743GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
8744GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
8745 PPC_64B)
8746#define GEN_PPC64_R4(name, opc1, opc2) \
8747GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
8748GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000, \
8749 PPC_64B), \
8750GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
8751 PPC_64B), \
8752GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000, \
8753 PPC_64B)
8754GEN_PPC64_R4(rldicl, 0x1E, 0x00),
8755GEN_PPC64_R4(rldicr, 0x1E, 0x02),
8756GEN_PPC64_R4(rldic, 0x1E, 0x04),
8757GEN_PPC64_R2(rldcl, 0x1E, 0x08),
8758GEN_PPC64_R2(rldcr, 0x1E, 0x09),
8759GEN_PPC64_R4(rldimi, 0x1E, 0x06),
8760#endif
8761
8762#undef _GEN_FLOAT_ACB
8763#undef GEN_FLOAT_ACB
8764#undef _GEN_FLOAT_AB
8765#undef GEN_FLOAT_AB
8766#undef _GEN_FLOAT_AC
8767#undef GEN_FLOAT_AC
8768#undef GEN_FLOAT_B
8769#undef GEN_FLOAT_BS
8770#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
8771GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)
8772#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
8773_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type), \
8774_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type)
8775#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
8776GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
8777#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
8778_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
8779_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
8780#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
8781GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
8782#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
8783_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
8784_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
8785#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
8786GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)
8787#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
8788GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)
8789
8790GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT),
8791GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT),
8792GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT),
8793GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT),
8794GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES),
8795GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE),
8796_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL),
8797GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT),
8798GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT),
8799GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT),
8800GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT),
8801GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT),
8802GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT),
8803GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT),
8804GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT),
8805#if defined(TARGET_PPC64)
8806GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B),
8807GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B),
8808GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B),
8809#endif
8810GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT),
8811GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT),
8812GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT),
8813GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT),
8814GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT),
8815GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT),
8816GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT),
8817
8818#undef GEN_LD
8819#undef GEN_LDU
8820#undef GEN_LDUX
8821#undef GEN_LDX
8822#undef GEN_LDS
8823#define GEN_LD(name, ldop, opc, type) \
8824GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8825#define GEN_LDU(name, ldop, opc, type) \
8826GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8827#define GEN_LDUX(name, ldop, opc2, opc3, type) \
8828GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
8829#define GEN_LDX(name, ldop, opc2, opc3, type) \
8830GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8831#define GEN_LDS(name, ldop, op, type) \
8832GEN_LD(name, ldop, op | 0x20, type) \
8833GEN_LDU(name, ldop, op | 0x21, type) \
8834GEN_LDUX(name, ldop, 0x17, op | 0x01, type) \
8835GEN_LDX(name, ldop, 0x17, op | 0x00, type)
8836
8837GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER)
8838GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER)
8839GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER)
8840GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER)
8841#if defined(TARGET_PPC64)
8842GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B)
8843GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B)
8844GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B)
8845GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B)
8846#endif
8847GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
8848GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
8849
8850#undef GEN_ST
8851#undef GEN_STU
8852#undef GEN_STUX
8853#undef GEN_STX
8854#undef GEN_STS
8855#define GEN_ST(name, stop, opc, type) \
8856GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8857#define GEN_STU(name, stop, opc, type) \
8858GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type),
8859#define GEN_STUX(name, stop, opc2, opc3, type) \
8860GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
8861#define GEN_STX(name, stop, opc2, opc3, type) \
8862GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8863#define GEN_STS(name, stop, op, type) \
8864GEN_ST(name, stop, op | 0x20, type) \
8865GEN_STU(name, stop, op | 0x21, type) \
8866GEN_STUX(name, stop, 0x17, op | 0x01, type) \
8867GEN_STX(name, stop, 0x17, op | 0x00, type)
8868
8869GEN_STS(stb, st8, 0x06, PPC_INTEGER)
8870GEN_STS(sth, st16, 0x0C, PPC_INTEGER)
8871GEN_STS(stw, st32, 0x04, PPC_INTEGER)
8872#if defined(TARGET_PPC64)
8873GEN_STUX(std, st64, 0x15, 0x05, PPC_64B)
8874GEN_STX(std, st64, 0x15, 0x04, PPC_64B)
8875#endif
8876GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
8877GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
8878
8879#undef GEN_LDF
8880#undef GEN_LDUF
8881#undef GEN_LDUXF
8882#undef GEN_LDXF
8883#undef GEN_LDFS
8884#define GEN_LDF(name, ldop, opc, type) \
8885GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8886#define GEN_LDUF(name, ldop, opc, type) \
8887GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8888#define GEN_LDUXF(name, ldop, opc, type) \
8889GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
8890#define GEN_LDXF(name, ldop, opc2, opc3, type) \
8891GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8892#define GEN_LDFS(name, ldop, op, type) \
8893GEN_LDF(name, ldop, op | 0x20, type) \
8894GEN_LDUF(name, ldop, op | 0x21, type) \
8895GEN_LDUXF(name, ldop, op | 0x01, type) \
8896GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
8897
8898GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT)
8899GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT)
8900
8901#undef GEN_STF
8902#undef GEN_STUF
8903#undef GEN_STUXF
8904#undef GEN_STXF
8905#undef GEN_STFS
8906#define GEN_STF(name, stop, opc, type) \
8907GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8908#define GEN_STUF(name, stop, opc, type) \
8909GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8910#define GEN_STUXF(name, stop, opc, type) \
8911GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
8912#define GEN_STXF(name, stop, opc2, opc3, type) \
8913GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8914#define GEN_STFS(name, stop, op, type) \
8915GEN_STF(name, stop, op | 0x20, type) \
8916GEN_STUF(name, stop, op | 0x21, type) \
8917GEN_STUXF(name, stop, op | 0x01, type) \
8918GEN_STXF(name, stop, 0x17, op | 0x00, type)
8919
8920GEN_STFS(stfd, st64, 0x16, PPC_FLOAT)
8921GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT)
8922GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX)
8923
8924#undef GEN_CRLOGIC
8925#define GEN_CRLOGIC(name, tcg_op, opc) \
8926GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
8927GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
8928GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
8929GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
8930GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
8931GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
8932GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
8933GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
8934GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
8935
8936#undef GEN_MAC_HANDLER
8937#define GEN_MAC_HANDLER(name, opc2, opc3) \
8938GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
8939GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
8940GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
8941GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
8942GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
8943GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
8944GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
8945GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
8946GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
8947GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
8948GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
8949GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
8950GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
8951GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
8952GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
8953GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
8954GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
8955GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
8956GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
8957GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
8958GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
8959GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
8960GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
8961GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
8962GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
8963GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
8964GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
8965GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
8966GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
8967GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
8968GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
8969GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
8970GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
8971GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
8972GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
8973GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
8974GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
8975GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
8976GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
8977GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
8978GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
8979GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
8980GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
8981
8982#undef GEN_VR_LDX
8983#undef GEN_VR_STX
8984#undef GEN_VR_LVE
8985#undef GEN_VR_STVE
8986#define GEN_VR_LDX(name, opc2, opc3) \
8987GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8988#define GEN_VR_STX(name, opc2, opc3) \
8989GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8990#define GEN_VR_LVE(name, opc2, opc3) \
8991 GEN_HANDLER(lve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8992#define GEN_VR_STVE(name, opc2, opc3) \
8993 GEN_HANDLER(stve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8994GEN_VR_LDX(lvx, 0x07, 0x03),
8995GEN_VR_LDX(lvxl, 0x07, 0x0B),
8996GEN_VR_LVE(bx, 0x07, 0x00),
8997GEN_VR_LVE(hx, 0x07, 0x01),
8998GEN_VR_LVE(wx, 0x07, 0x02),
8999GEN_VR_STX(svx, 0x07, 0x07),
9000GEN_VR_STX(svxl, 0x07, 0x0F),
9001GEN_VR_STVE(bx, 0x07, 0x04),
9002GEN_VR_STVE(hx, 0x07, 0x05),
9003GEN_VR_STVE(wx, 0x07, 0x06),
9004
9005#undef GEN_VX_LOGICAL
9006#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
9007GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9008GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16),
9009GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17),
9010GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18),
9011GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19),
9012GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20),
9013
9014#undef GEN_VXFORM
9015#define GEN_VXFORM(name, opc2, opc3) \
9016GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9017GEN_VXFORM(vaddubm, 0, 0),
9018GEN_VXFORM(vadduhm, 0, 1),
9019GEN_VXFORM(vadduwm, 0, 2),
9020GEN_VXFORM(vsububm, 0, 16),
9021GEN_VXFORM(vsubuhm, 0, 17),
9022GEN_VXFORM(vsubuwm, 0, 18),
9023GEN_VXFORM(vmaxub, 1, 0),
9024GEN_VXFORM(vmaxuh, 1, 1),
9025GEN_VXFORM(vmaxuw, 1, 2),
9026GEN_VXFORM(vmaxsb, 1, 4),
9027GEN_VXFORM(vmaxsh, 1, 5),
9028GEN_VXFORM(vmaxsw, 1, 6),
9029GEN_VXFORM(vminub, 1, 8),
9030GEN_VXFORM(vminuh, 1, 9),
9031GEN_VXFORM(vminuw, 1, 10),
9032GEN_VXFORM(vminsb, 1, 12),
9033GEN_VXFORM(vminsh, 1, 13),
9034GEN_VXFORM(vminsw, 1, 14),
9035GEN_VXFORM(vavgub, 1, 16),
9036GEN_VXFORM(vavguh, 1, 17),
9037GEN_VXFORM(vavguw, 1, 18),
9038GEN_VXFORM(vavgsb, 1, 20),
9039GEN_VXFORM(vavgsh, 1, 21),
9040GEN_VXFORM(vavgsw, 1, 22),
9041GEN_VXFORM(vmrghb, 6, 0),
9042GEN_VXFORM(vmrghh, 6, 1),
9043GEN_VXFORM(vmrghw, 6, 2),
9044GEN_VXFORM(vmrglb, 6, 4),
9045GEN_VXFORM(vmrglh, 6, 5),
9046GEN_VXFORM(vmrglw, 6, 6),
9047GEN_VXFORM(vmuloub, 4, 0),
9048GEN_VXFORM(vmulouh, 4, 1),
9049GEN_VXFORM(vmulosb, 4, 4),
9050GEN_VXFORM(vmulosh, 4, 5),
9051GEN_VXFORM(vmuleub, 4, 8),
9052GEN_VXFORM(vmuleuh, 4, 9),
9053GEN_VXFORM(vmulesb, 4, 12),
9054GEN_VXFORM(vmulesh, 4, 13),
9055GEN_VXFORM(vslb, 2, 4),
9056GEN_VXFORM(vslh, 2, 5),
9057GEN_VXFORM(vslw, 2, 6),
9058GEN_VXFORM(vsrb, 2, 8),
9059GEN_VXFORM(vsrh, 2, 9),
9060GEN_VXFORM(vsrw, 2, 10),
9061GEN_VXFORM(vsrab, 2, 12),
9062GEN_VXFORM(vsrah, 2, 13),
9063GEN_VXFORM(vsraw, 2, 14),
9064GEN_VXFORM(vslo, 6, 16),
9065GEN_VXFORM(vsro, 6, 17),
9066GEN_VXFORM(vaddcuw, 0, 6),
9067GEN_VXFORM(vsubcuw, 0, 22),
9068GEN_VXFORM(vaddubs, 0, 8),
9069GEN_VXFORM(vadduhs, 0, 9),
9070GEN_VXFORM(vadduws, 0, 10),
9071GEN_VXFORM(vaddsbs, 0, 12),
9072GEN_VXFORM(vaddshs, 0, 13),
9073GEN_VXFORM(vaddsws, 0, 14),
9074GEN_VXFORM(vsububs, 0, 24),
9075GEN_VXFORM(vsubuhs, 0, 25),
9076GEN_VXFORM(vsubuws, 0, 26),
9077GEN_VXFORM(vsubsbs, 0, 28),
9078GEN_VXFORM(vsubshs, 0, 29),
9079GEN_VXFORM(vsubsws, 0, 30),
9080GEN_VXFORM(vrlb, 2, 0),
9081GEN_VXFORM(vrlh, 2, 1),
9082GEN_VXFORM(vrlw, 2, 2),
9083GEN_VXFORM(vsl, 2, 7),
9084GEN_VXFORM(vsr, 2, 11),
9085GEN_VXFORM(vpkuhum, 7, 0),
9086GEN_VXFORM(vpkuwum, 7, 1),
9087GEN_VXFORM(vpkuhus, 7, 2),
9088GEN_VXFORM(vpkuwus, 7, 3),
9089GEN_VXFORM(vpkshus, 7, 4),
9090GEN_VXFORM(vpkswus, 7, 5),
9091GEN_VXFORM(vpkshss, 7, 6),
9092GEN_VXFORM(vpkswss, 7, 7),
9093GEN_VXFORM(vpkpx, 7, 12),
9094GEN_VXFORM(vsum4ubs, 4, 24),
9095GEN_VXFORM(vsum4sbs, 4, 28),
9096GEN_VXFORM(vsum4shs, 4, 25),
9097GEN_VXFORM(vsum2sws, 4, 26),
9098GEN_VXFORM(vsumsws, 4, 30),
9099GEN_VXFORM(vaddfp, 5, 0),
9100GEN_VXFORM(vsubfp, 5, 1),
9101GEN_VXFORM(vmaxfp, 5, 16),
9102GEN_VXFORM(vminfp, 5, 17),
9103
9104#undef GEN_VXRFORM1
9105#undef GEN_VXRFORM
9106#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
9107 GEN_HANDLER2(name, str, 0x4, opc2, opc3, 0x00000000, PPC_ALTIVEC),
9108#define GEN_VXRFORM(name, opc2, opc3) \
9109 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
9110 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
9111GEN_VXRFORM(vcmpequb, 3, 0)
9112GEN_VXRFORM(vcmpequh, 3, 1)
9113GEN_VXRFORM(vcmpequw, 3, 2)
9114GEN_VXRFORM(vcmpgtsb, 3, 12)
9115GEN_VXRFORM(vcmpgtsh, 3, 13)
9116GEN_VXRFORM(vcmpgtsw, 3, 14)
9117GEN_VXRFORM(vcmpgtub, 3, 8)
9118GEN_VXRFORM(vcmpgtuh, 3, 9)
9119GEN_VXRFORM(vcmpgtuw, 3, 10)
9120GEN_VXRFORM(vcmpeqfp, 3, 3)
9121GEN_VXRFORM(vcmpgefp, 3, 7)
9122GEN_VXRFORM(vcmpgtfp, 3, 11)
9123GEN_VXRFORM(vcmpbfp, 3, 15)
9124
9125#undef GEN_VXFORM_SIMM
9126#define GEN_VXFORM_SIMM(name, opc2, opc3) \
9127 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9128GEN_VXFORM_SIMM(vspltisb, 6, 12),
9129GEN_VXFORM_SIMM(vspltish, 6, 13),
9130GEN_VXFORM_SIMM(vspltisw, 6, 14),
9131
9132#undef GEN_VXFORM_NOA
9133#define GEN_VXFORM_NOA(name, opc2, opc3) \
9134 GEN_HANDLER(name, 0x04, opc2, opc3, 0x001f0000, PPC_ALTIVEC)
9135GEN_VXFORM_NOA(vupkhsb, 7, 8),
9136GEN_VXFORM_NOA(vupkhsh, 7, 9),
9137GEN_VXFORM_NOA(vupklsb, 7, 10),
9138GEN_VXFORM_NOA(vupklsh, 7, 11),
9139GEN_VXFORM_NOA(vupkhpx, 7, 13),
9140GEN_VXFORM_NOA(vupklpx, 7, 15),
9141GEN_VXFORM_NOA(vrefp, 5, 4),
9142GEN_VXFORM_NOA(vrsqrtefp, 5, 5),
0bffbc6c 9143GEN_VXFORM_NOA(vexptefp, 5, 6),
5c55ff99
BS
9144GEN_VXFORM_NOA(vlogefp, 5, 7),
9145GEN_VXFORM_NOA(vrfim, 5, 8),
9146GEN_VXFORM_NOA(vrfin, 5, 9),
9147GEN_VXFORM_NOA(vrfip, 5, 10),
9148GEN_VXFORM_NOA(vrfiz, 5, 11),
9149
9150#undef GEN_VXFORM_UIMM
9151#define GEN_VXFORM_UIMM(name, opc2, opc3) \
9152 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9153GEN_VXFORM_UIMM(vspltb, 6, 8),
9154GEN_VXFORM_UIMM(vsplth, 6, 9),
9155GEN_VXFORM_UIMM(vspltw, 6, 10),
9156GEN_VXFORM_UIMM(vcfux, 5, 12),
9157GEN_VXFORM_UIMM(vcfsx, 5, 13),
9158GEN_VXFORM_UIMM(vctuxs, 5, 14),
9159GEN_VXFORM_UIMM(vctsxs, 5, 15),
9160
9161#undef GEN_VAFORM_PAIRED
9162#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
9163 GEN_HANDLER(name0##_##name1, 0x04, opc2, 0xFF, 0x00000000, PPC_ALTIVEC)
9164GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16),
9165GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18),
9166GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19),
9167GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20),
9168GEN_VAFORM_PAIRED(vsel, vperm, 21),
9169GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23),
9170
9171#undef GEN_SPE
70560da7
FC
9172#define GEN_SPE(name0, name1, opc2, opc3, inval0, inval1, type) \
9173 GEN_OPCODE_DUAL(name0##_##name1, 0x04, opc2, opc3, inval0, inval1, type, PPC_NONE)
9174GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9175GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9176GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9177GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9178GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
9179GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
9180GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
9181GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x0000F800, 0x00000000, PPC_SPE),
9182GEN_SPE(evmra, speundef, 0x02, 0x13, 0x0000F800, 0xFFFFFFFF, PPC_SPE),
9183GEN_SPE(speundef, evand, 0x08, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE),
9184GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9185GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9186GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9187GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, 0x00000000, PPC_SPE),
9188GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, 0x00000000, PPC_SPE),
9189GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, 0x00000000, PPC_SPE),
9190GEN_SPE(speundef, evorc, 0x0D, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE),
9191GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9192GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9193GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9194GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9195GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9196GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, 0x0000F800, PPC_SPE),
9197GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, 0x0000F800, PPC_SPE),
9198GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9199GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9200GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, 0x00600000, PPC_SPE),
9201GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, 0x00600000, PPC_SPE),
9202GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, 0xFFFFFFFF, PPC_SPE),
9203
9204GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9205GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE),
9206GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE),
9207GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9208GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9209GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9210GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9211GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9212GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9213GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9214GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9215GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9216GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9217GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9218
9219GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9220GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE),
9221GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE),
9222GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9223GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9224GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, 0x00180000, PPC_SPE_SINGLE),
9225GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9226GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9227GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9228GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9229GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9230GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9231GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9232GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9233
9234GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE),
9235GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9236GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_DOUBLE),
9237GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_DOUBLE),
9238GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE),
9239GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9240GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE),
9241GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, 0x00180000, PPC_SPE_DOUBLE),
9242GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9243GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9244GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9245GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9246GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
9247GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
9248GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE),
9249GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
5c55ff99
BS
9250
9251#undef GEN_SPEOP_LDST
9252#define GEN_SPEOP_LDST(name, opc2, sh) \
9253GEN_HANDLER(name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)
9254GEN_SPEOP_LDST(evldd, 0x00, 3),
9255GEN_SPEOP_LDST(evldw, 0x01, 3),
9256GEN_SPEOP_LDST(evldh, 0x02, 3),
9257GEN_SPEOP_LDST(evlhhesplat, 0x04, 1),
9258GEN_SPEOP_LDST(evlhhousplat, 0x06, 1),
9259GEN_SPEOP_LDST(evlhhossplat, 0x07, 1),
9260GEN_SPEOP_LDST(evlwhe, 0x08, 2),
9261GEN_SPEOP_LDST(evlwhou, 0x0A, 2),
9262GEN_SPEOP_LDST(evlwhos, 0x0B, 2),
9263GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2),
9264GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2),
9265
9266GEN_SPEOP_LDST(evstdd, 0x10, 3),
9267GEN_SPEOP_LDST(evstdw, 0x11, 3),
9268GEN_SPEOP_LDST(evstdh, 0x12, 3),
9269GEN_SPEOP_LDST(evstwhe, 0x18, 2),
9270GEN_SPEOP_LDST(evstwho, 0x1A, 2),
9271GEN_SPEOP_LDST(evstwwe, 0x1C, 2),
9272GEN_SPEOP_LDST(evstwwo, 0x1E, 2),
9273};
9274
3fc6c082 9275#include "translate_init.c"
0411a972 9276#include "helper_regs.h"
79aceca5 9277
9a64fbe4 9278/*****************************************************************************/
3fc6c082 9279/* Misc PowerPC helpers */
1328c2bf 9280void cpu_dump_state (CPUPPCState *env, FILE *f, fprintf_function cpu_fprintf,
36081602 9281 int flags)
79aceca5 9282{
3fc6c082
FB
9283#define RGPL 4
9284#define RFPL 4
3fc6c082 9285
79aceca5
FB
9286 int i;
9287
90e189ec 9288 cpu_fprintf(f, "NIP " TARGET_FMT_lx " LR " TARGET_FMT_lx " CTR "
9a78eead
SW
9289 TARGET_FMT_lx " XER " TARGET_FMT_lx "\n",
9290 env->nip, env->lr, env->ctr, env->xer);
90e189ec
BS
9291 cpu_fprintf(f, "MSR " TARGET_FMT_lx " HID0 " TARGET_FMT_lx " HF "
9292 TARGET_FMT_lx " idx %d\n", env->msr, env->spr[SPR_HID0],
9293 env->hflags, env->mmu_idx);
d9bce9d9 9294#if !defined(NO_TIMER_DUMP)
9a78eead 9295 cpu_fprintf(f, "TB %08" PRIu32 " %08" PRIu64
76a66253 9296#if !defined(CONFIG_USER_ONLY)
9a78eead 9297 " DECR %08" PRIu32
76a66253
JM
9298#endif
9299 "\n",
077fc206 9300 cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
76a66253
JM
9301#if !defined(CONFIG_USER_ONLY)
9302 , cpu_ppc_load_decr(env)
9303#endif
9304 );
077fc206 9305#endif
76a66253 9306 for (i = 0; i < 32; i++) {
3fc6c082
FB
9307 if ((i & (RGPL - 1)) == 0)
9308 cpu_fprintf(f, "GPR%02d", i);
b11ebf64 9309 cpu_fprintf(f, " %016" PRIx64, ppc_dump_gpr(env, i));
3fc6c082 9310 if ((i & (RGPL - 1)) == (RGPL - 1))
7fe48483 9311 cpu_fprintf(f, "\n");
76a66253 9312 }
3fc6c082 9313 cpu_fprintf(f, "CR ");
76a66253 9314 for (i = 0; i < 8; i++)
7fe48483
FB
9315 cpu_fprintf(f, "%01x", env->crf[i]);
9316 cpu_fprintf(f, " [");
76a66253
JM
9317 for (i = 0; i < 8; i++) {
9318 char a = '-';
9319 if (env->crf[i] & 0x08)
9320 a = 'L';
9321 else if (env->crf[i] & 0x04)
9322 a = 'G';
9323 else if (env->crf[i] & 0x02)
9324 a = 'E';
7fe48483 9325 cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
76a66253 9326 }
90e189ec
BS
9327 cpu_fprintf(f, " ] RES " TARGET_FMT_lx "\n",
9328 env->reserve_addr);
3fc6c082
FB
9329 for (i = 0; i < 32; i++) {
9330 if ((i & (RFPL - 1)) == 0)
9331 cpu_fprintf(f, "FPR%02d", i);
26a76461 9332 cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
3fc6c082 9333 if ((i & (RFPL - 1)) == (RFPL - 1))
7fe48483 9334 cpu_fprintf(f, "\n");
79aceca5 9335 }
7889270a 9336 cpu_fprintf(f, "FPSCR %08x\n", env->fpscr);
f2e63a42 9337#if !defined(CONFIG_USER_ONLY)
90dc8812
SW
9338 cpu_fprintf(f, " SRR0 " TARGET_FMT_lx " SRR1 " TARGET_FMT_lx
9339 " PVR " TARGET_FMT_lx " VRSAVE " TARGET_FMT_lx "\n",
9340 env->spr[SPR_SRR0], env->spr[SPR_SRR1],
9341 env->spr[SPR_PVR], env->spr[SPR_VRSAVE]);
9342
9343 cpu_fprintf(f, "SPRG0 " TARGET_FMT_lx " SPRG1 " TARGET_FMT_lx
9344 " SPRG2 " TARGET_FMT_lx " SPRG3 " TARGET_FMT_lx "\n",
9345 env->spr[SPR_SPRG0], env->spr[SPR_SPRG1],
9346 env->spr[SPR_SPRG2], env->spr[SPR_SPRG3]);
9347
9348 cpu_fprintf(f, "SPRG4 " TARGET_FMT_lx " SPRG5 " TARGET_FMT_lx
9349 " SPRG6 " TARGET_FMT_lx " SPRG7 " TARGET_FMT_lx "\n",
9350 env->spr[SPR_SPRG4], env->spr[SPR_SPRG5],
9351 env->spr[SPR_SPRG6], env->spr[SPR_SPRG7]);
9352
9353 if (env->excp_model == POWERPC_EXCP_BOOKE) {
9354 cpu_fprintf(f, "CSRR0 " TARGET_FMT_lx " CSRR1 " TARGET_FMT_lx
9355 " MCSRR0 " TARGET_FMT_lx " MCSRR1 " TARGET_FMT_lx "\n",
9356 env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1],
9357 env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
9358
9359 cpu_fprintf(f, " TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx
9360 " ESR " TARGET_FMT_lx " DEAR " TARGET_FMT_lx "\n",
9361 env->spr[SPR_BOOKE_TCR], env->spr[SPR_BOOKE_TSR],
9362 env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]);
9363
9364 cpu_fprintf(f, " PIR " TARGET_FMT_lx " DECAR " TARGET_FMT_lx
9365 " IVPR " TARGET_FMT_lx " EPCR " TARGET_FMT_lx "\n",
9366 env->spr[SPR_BOOKE_PIR], env->spr[SPR_BOOKE_DECAR],
9367 env->spr[SPR_BOOKE_IVPR], env->spr[SPR_BOOKE_EPCR]);
9368
9369 cpu_fprintf(f, " MCSR " TARGET_FMT_lx " SPRG8 " TARGET_FMT_lx
9370 " EPR " TARGET_FMT_lx "\n",
9371 env->spr[SPR_BOOKE_MCSR], env->spr[SPR_BOOKE_SPRG8],
9372 env->spr[SPR_BOOKE_EPR]);
9373
9374 /* FSL-specific */
9375 cpu_fprintf(f, " MCAR " TARGET_FMT_lx " PID1 " TARGET_FMT_lx
9376 " PID2 " TARGET_FMT_lx " SVR " TARGET_FMT_lx "\n",
9377 env->spr[SPR_Exxx_MCAR], env->spr[SPR_BOOKE_PID1],
9378 env->spr[SPR_BOOKE_PID2], env->spr[SPR_E500_SVR]);
9379
9380 /*
9381 * IVORs are left out as they are large and do not change often --
9382 * they can be read with "p $ivor0", "p $ivor1", etc.
9383 */
9384 }
9385
697ab892
DG
9386#if defined(TARGET_PPC64)
9387 if (env->flags & POWERPC_FLAG_CFAR) {
9388 cpu_fprintf(f, " CFAR " TARGET_FMT_lx"\n", env->cfar);
9389 }
9390#endif
9391
90dc8812
SW
9392 switch (env->mmu_model) {
9393 case POWERPC_MMU_32B:
9394 case POWERPC_MMU_601:
9395 case POWERPC_MMU_SOFT_6xx:
9396 case POWERPC_MMU_SOFT_74xx:
9397#if defined(TARGET_PPC64)
9398 case POWERPC_MMU_620:
9399 case POWERPC_MMU_64B:
9400#endif
9401 cpu_fprintf(f, " SDR1 " TARGET_FMT_lx "\n", env->spr[SPR_SDR1]);
9402 break;
01662f3e 9403 case POWERPC_MMU_BOOKE206:
90dc8812
SW
9404 cpu_fprintf(f, " MAS0 " TARGET_FMT_lx " MAS1 " TARGET_FMT_lx
9405 " MAS2 " TARGET_FMT_lx " MAS3 " TARGET_FMT_lx "\n",
9406 env->spr[SPR_BOOKE_MAS0], env->spr[SPR_BOOKE_MAS1],
9407 env->spr[SPR_BOOKE_MAS2], env->spr[SPR_BOOKE_MAS3]);
9408
9409 cpu_fprintf(f, " MAS4 " TARGET_FMT_lx " MAS6 " TARGET_FMT_lx
9410 " MAS7 " TARGET_FMT_lx " PID " TARGET_FMT_lx "\n",
9411 env->spr[SPR_BOOKE_MAS4], env->spr[SPR_BOOKE_MAS6],
9412 env->spr[SPR_BOOKE_MAS7], env->spr[SPR_BOOKE_PID]);
9413
9414 cpu_fprintf(f, "MMUCFG " TARGET_FMT_lx " TLB0CFG " TARGET_FMT_lx
9415 " TLB1CFG " TARGET_FMT_lx "\n",
9416 env->spr[SPR_MMUCFG], env->spr[SPR_BOOKE_TLB0CFG],
9417 env->spr[SPR_BOOKE_TLB1CFG]);
9418 break;
9419 default:
9420 break;
9421 }
f2e63a42 9422#endif
79aceca5 9423
3fc6c082
FB
9424#undef RGPL
9425#undef RFPL
79aceca5
FB
9426}
9427
1328c2bf 9428void cpu_dump_statistics (CPUPPCState *env, FILE*f, fprintf_function cpu_fprintf,
76a66253
JM
9429 int flags)
9430{
9431#if defined(DO_PPC_STATISTICS)
c227f099 9432 opc_handler_t **t1, **t2, **t3, *handler;
76a66253
JM
9433 int op1, op2, op3;
9434
9435 t1 = env->opcodes;
9436 for (op1 = 0; op1 < 64; op1++) {
9437 handler = t1[op1];
9438 if (is_indirect_opcode(handler)) {
9439 t2 = ind_table(handler);
9440 for (op2 = 0; op2 < 32; op2++) {
9441 handler = t2[op2];
9442 if (is_indirect_opcode(handler)) {
9443 t3 = ind_table(handler);
9444 for (op3 = 0; op3 < 32; op3++) {
9445 handler = t3[op3];
9446 if (handler->count == 0)
9447 continue;
9448 cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
0bfcd599 9449 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
9450 op1, op2, op3, op1, (op3 << 5) | op2,
9451 handler->oname,
9452 handler->count, handler->count);
9453 }
9454 } else {
9455 if (handler->count == 0)
9456 continue;
9457 cpu_fprintf(f, "%02x %02x (%02x %04d) %16s: "
0bfcd599 9458 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
9459 op1, op2, op1, op2, handler->oname,
9460 handler->count, handler->count);
9461 }
9462 }
9463 } else {
9464 if (handler->count == 0)
9465 continue;
0bfcd599
BS
9466 cpu_fprintf(f, "%02x (%02x ) %16s: %016" PRIx64
9467 " %" PRId64 "\n",
76a66253
JM
9468 op1, op1, handler->oname,
9469 handler->count, handler->count);
9470 }
9471 }
9472#endif
9473}
9474
9a64fbe4 9475/*****************************************************************************/
1328c2bf 9476static inline void gen_intermediate_code_internal(CPUPPCState *env,
636aa200
BS
9477 TranslationBlock *tb,
9478 int search_pc)
79aceca5 9479{
9fddaa0c 9480 DisasContext ctx, *ctxp = &ctx;
c227f099 9481 opc_handler_t **table, *handler;
0fa85d43 9482 target_ulong pc_start;
79aceca5 9483 uint16_t *gen_opc_end;
a1d1bb31 9484 CPUBreakpoint *bp;
79aceca5 9485 int j, lj = -1;
2e70f6ef
PB
9486 int num_insns;
9487 int max_insns;
79aceca5
FB
9488
9489 pc_start = tb->pc;
79aceca5 9490 gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
046d6672 9491 ctx.nip = pc_start;
79aceca5 9492 ctx.tb = tb;
e1833e1f 9493 ctx.exception = POWERPC_EXCP_NONE;
3fc6c082 9494 ctx.spr_cb = env->spr_cb;
76db3ba4
AJ
9495 ctx.mem_idx = env->mmu_idx;
9496 ctx.access_type = -1;
9497 ctx.le_mode = env->hflags & (1 << MSR_LE) ? 1 : 0;
d9bce9d9
JM
9498#if defined(TARGET_PPC64)
9499 ctx.sf_mode = msr_sf;
697ab892 9500 ctx.has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
9a64fbe4 9501#endif
3cc62370 9502 ctx.fpu_enabled = msr_fp;
a9d9eb8f 9503 if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
d26bfc9a
JM
9504 ctx.spe_enabled = msr_spe;
9505 else
9506 ctx.spe_enabled = 0;
a9d9eb8f
JM
9507 if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
9508 ctx.altivec_enabled = msr_vr;
9509 else
9510 ctx.altivec_enabled = 0;
d26bfc9a 9511 if ((env->flags & POWERPC_FLAG_SE) && msr_se)
8cbcb4fa 9512 ctx.singlestep_enabled = CPU_SINGLE_STEP;
d26bfc9a 9513 else
8cbcb4fa 9514 ctx.singlestep_enabled = 0;
d26bfc9a 9515 if ((env->flags & POWERPC_FLAG_BE) && msr_be)
8cbcb4fa
AJ
9516 ctx.singlestep_enabled |= CPU_BRANCH_STEP;
9517 if (unlikely(env->singlestep_enabled))
9518 ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
3fc6c082 9519#if defined (DO_SINGLE_STEP) && 0
9a64fbe4
FB
9520 /* Single step trace mode */
9521 msr_se = 1;
9522#endif
2e70f6ef
PB
9523 num_insns = 0;
9524 max_insns = tb->cflags & CF_COUNT_MASK;
9525 if (max_insns == 0)
9526 max_insns = CF_COUNT_MASK;
9527
9528 gen_icount_start();
9a64fbe4 9529 /* Set env in case of segfault during code fetch */
e1833e1f 9530 while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
72cf2d4f
BS
9531 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
9532 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31 9533 if (bp->pc == ctx.nip) {
e06fcd75 9534 gen_debug_exception(ctxp);
ea4e754f
FB
9535 break;
9536 }
9537 }
9538 }
76a66253 9539 if (unlikely(search_pc)) {
79aceca5
FB
9540 j = gen_opc_ptr - gen_opc_buf;
9541 if (lj < j) {
9542 lj++;
9543 while (lj < j)
9544 gen_opc_instr_start[lj++] = 0;
79aceca5 9545 }
af4b6c54
AJ
9546 gen_opc_pc[lj] = ctx.nip;
9547 gen_opc_instr_start[lj] = 1;
9548 gen_opc_icount[lj] = num_insns;
79aceca5 9549 }
d12d51d5 9550 LOG_DISAS("----------------\n");
90e189ec 9551 LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
d12d51d5 9552 ctx.nip, ctx.mem_idx, (int)msr_ir);
2e70f6ef
PB
9553 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
9554 gen_io_start();
76db3ba4 9555 if (unlikely(ctx.le_mode)) {
056401ea
JM
9556 ctx.opcode = bswap32(ldl_code(ctx.nip));
9557 } else {
9558 ctx.opcode = ldl_code(ctx.nip);
111bfab3 9559 }
d12d51d5 9560 LOG_DISAS("translate opcode %08x (%02x %02x %02x) (%s)\n",
9a64fbe4 9561 ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
056401ea 9562 opc3(ctx.opcode), little_endian ? "little" : "big");
731c54f8
AJ
9563 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
9564 tcg_gen_debug_insn_start(ctx.nip);
046d6672 9565 ctx.nip += 4;
3fc6c082 9566 table = env->opcodes;
2e70f6ef 9567 num_insns++;
79aceca5
FB
9568 handler = table[opc1(ctx.opcode)];
9569 if (is_indirect_opcode(handler)) {
9570 table = ind_table(handler);
9571 handler = table[opc2(ctx.opcode)];
9572 if (is_indirect_opcode(handler)) {
9573 table = ind_table(handler);
9574 handler = table[opc3(ctx.opcode)];
9575 }
9576 }
9577 /* Is opcode *REALLY* valid ? */
76a66253 9578 if (unlikely(handler->handler == &gen_invalid)) {
93fcfe39
AL
9579 if (qemu_log_enabled()) {
9580 qemu_log("invalid/unsupported opcode: "
90e189ec
BS
9581 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx " %d\n",
9582 opc1(ctx.opcode), opc2(ctx.opcode),
9583 opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
4b3686fa 9584 }
76a66253 9585 } else {
70560da7
FC
9586 uint32_t inval;
9587
9588 if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE) && Rc(ctx.opcode))) {
9589 inval = handler->inval2;
9590 } else {
9591 inval = handler->inval1;
9592 }
9593
9594 if (unlikely((ctx.opcode & inval) != 0)) {
93fcfe39
AL
9595 if (qemu_log_enabled()) {
9596 qemu_log("invalid bits: %08x for opcode: "
90e189ec 9597 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx "\n",
70560da7 9598 ctx.opcode & inval, opc1(ctx.opcode),
90e189ec
BS
9599 opc2(ctx.opcode), opc3(ctx.opcode),
9600 ctx.opcode, ctx.nip - 4);
76a66253 9601 }
e06fcd75 9602 gen_inval_exception(ctxp, POWERPC_EXCP_INVAL_INVAL);
4b3686fa 9603 break;
79aceca5 9604 }
79aceca5 9605 }
4b3686fa 9606 (*(handler->handler))(&ctx);
76a66253
JM
9607#if defined(DO_PPC_STATISTICS)
9608 handler->count++;
9609#endif
9a64fbe4 9610 /* Check trace mode exceptions */
8cbcb4fa
AJ
9611 if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
9612 (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
9613 ctx.exception != POWERPC_SYSCALL &&
9614 ctx.exception != POWERPC_EXCP_TRAP &&
9615 ctx.exception != POWERPC_EXCP_BRANCH)) {
e06fcd75 9616 gen_exception(ctxp, POWERPC_EXCP_TRACE);
d26bfc9a 9617 } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
2e70f6ef 9618 (env->singlestep_enabled) ||
1b530a6d 9619 singlestep ||
2e70f6ef 9620 num_insns >= max_insns)) {
d26bfc9a
JM
9621 /* if we reach a page boundary or are single stepping, stop
9622 * generation
9623 */
8dd4983c 9624 break;
76a66253 9625 }
3fc6c082 9626 }
2e70f6ef
PB
9627 if (tb->cflags & CF_LAST_IO)
9628 gen_io_end();
e1833e1f 9629 if (ctx.exception == POWERPC_EXCP_NONE) {
c1942362 9630 gen_goto_tb(&ctx, 0, ctx.nip);
e1833e1f 9631 } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
8cbcb4fa 9632 if (unlikely(env->singlestep_enabled)) {
e06fcd75 9633 gen_debug_exception(ctxp);
8cbcb4fa 9634 }
76a66253 9635 /* Generate the return instruction */
57fec1fe 9636 tcg_gen_exit_tb(0);
9a64fbe4 9637 }
2e70f6ef 9638 gen_icount_end(tb, num_insns);
79aceca5 9639 *gen_opc_ptr = INDEX_op_end;
76a66253 9640 if (unlikely(search_pc)) {
9a64fbe4
FB
9641 j = gen_opc_ptr - gen_opc_buf;
9642 lj++;
9643 while (lj <= j)
9644 gen_opc_instr_start[lj++] = 0;
9a64fbe4 9645 } else {
046d6672 9646 tb->size = ctx.nip - pc_start;
2e70f6ef 9647 tb->icount = num_insns;
9a64fbe4 9648 }
d9bce9d9 9649#if defined(DEBUG_DISAS)
8fec2b8c 9650 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
76a66253 9651 int flags;
237c0af0 9652 flags = env->bfd_mach;
76db3ba4 9653 flags |= ctx.le_mode << 16;
93fcfe39
AL
9654 qemu_log("IN: %s\n", lookup_symbol(pc_start));
9655 log_target_disas(pc_start, ctx.nip - pc_start, flags);
9656 qemu_log("\n");
9fddaa0c 9657 }
79aceca5 9658#endif
79aceca5
FB
9659}
9660
1328c2bf 9661void gen_intermediate_code (CPUPPCState *env, struct TranslationBlock *tb)
79aceca5 9662{
2cfc5f17 9663 gen_intermediate_code_internal(env, tb, 0);
79aceca5
FB
9664}
9665
1328c2bf 9666void gen_intermediate_code_pc (CPUPPCState *env, struct TranslationBlock *tb)
79aceca5 9667{
2cfc5f17 9668 gen_intermediate_code_internal(env, tb, 1);
79aceca5 9669}
d2856f1a 9670
1328c2bf 9671void restore_state_to_opc(CPUPPCState *env, TranslationBlock *tb, int pc_pos)
d2856f1a 9672{
d2856f1a 9673 env->nip = gen_opc_pc[pc_pos];
d2856f1a 9674}