]> git.proxmox.com Git - mirror_qemu.git/blame - target-s390x/cpu.h
s390x/gdb: add the feature xml files for s390x
[mirror_qemu.git] / target-s390x / cpu.h
CommitLineData
10ec5117
AG
1/*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
ccb084d3
CB
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
70539e18 20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117
AG
21 */
22#ifndef CPU_S390X_H
23#define CPU_S390X_H
45133b74
SW
24
25#include "config.h"
26#include "qemu-common.h"
10ec5117
AG
27
28#define TARGET_LONG_BITS 64
29
30#define ELF_MACHINE EM_S390
4ab23a91 31#define ELF_MACHINE_UNAME "S390X"
10ec5117 32
9349b4f9 33#define CPUArchState struct CPUS390XState
10ec5117 34
022c62cb 35#include "exec/cpu-defs.h"
bcec36ea
AG
36#define TARGET_PAGE_BITS 12
37
5b23fd03 38#define TARGET_PHYS_ADDR_SPACE_BITS 64
bcec36ea
AG
39#define TARGET_VIRT_ADDR_SPACE_BITS 64
40
022c62cb 41#include "exec/cpu-all.h"
10ec5117 42
6b4c305c 43#include "fpu/softfloat.h"
10ec5117 44
bcec36ea 45#define NB_MMU_MODES 3
10ec5117 46
bcec36ea
AG
47#define MMU_MODE0_SUFFIX _primary
48#define MMU_MODE1_SUFFIX _secondary
49#define MMU_MODE2_SUFFIX _home
50
51#define MMU_USER_IDX 1
52
53#define MAX_EXT_QUEUE 16
5d69c547
CH
54#define MAX_IO_QUEUE 16
55#define MAX_MCHK_QUEUE 16
56
57#define PSW_MCHK_MASK 0x0004000000000000
58#define PSW_IO_MASK 0x0200000000000000
bcec36ea
AG
59
60typedef struct PSW {
61 uint64_t mask;
62 uint64_t addr;
63} PSW;
64
65typedef struct ExtQueue {
66 uint32_t code;
67 uint32_t param;
68 uint32_t param64;
69} ExtQueue;
10ec5117 70
5d69c547
CH
71typedef struct IOIntQueue {
72 uint16_t id;
73 uint16_t nr;
74 uint32_t parm;
75 uint32_t word;
76} IOIntQueue;
77
78typedef struct MchkQueue {
79 uint16_t type;
80} MchkQueue;
81
10ec5117 82typedef struct CPUS390XState {
1ac5889f
RH
83 uint64_t regs[16]; /* GP registers */
84 CPU_DoubleU fregs[16]; /* FP registers */
85 uint32_t aregs[16]; /* access registers */
10ec5117 86
1ac5889f
RH
87 uint32_t fpc; /* floating-point control register */
88 uint32_t cc_op;
10ec5117 89
10ec5117
AG
90 float_status fpu_status; /* passed to softfloat lib */
91
1ac5889f
RH
92 /* The low part of a 128-bit return, or remainder of a divide. */
93 uint64_t retxl;
94
bcec36ea 95 PSW psw;
10ec5117 96
bcec36ea
AG
97 uint64_t cc_src;
98 uint64_t cc_dst;
99 uint64_t cc_vr;
10ec5117
AG
100
101 uint64_t __excp_addr;
bcec36ea
AG
102 uint64_t psa;
103
104 uint32_t int_pgm_code;
d5a103cd 105 uint32_t int_pgm_ilen;
bcec36ea
AG
106
107 uint32_t int_svc_code;
d5a103cd 108 uint32_t int_svc_ilen;
bcec36ea
AG
109
110 uint64_t cregs[16]; /* control registers */
111
bcec36ea 112 ExtQueue ext_queue[MAX_EXT_QUEUE];
5d69c547
CH
113 IOIntQueue io_queue[MAX_IO_QUEUE][8];
114 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
bcec36ea 115
5d69c547 116 int pending_int;
4e836781 117 int ext_index;
5d69c547
CH
118 int io_index[8];
119 int mchk_index;
120
121 uint64_t ckc;
122 uint64_t cputm;
123 uint32_t todpr;
4e836781 124
819bd309
DD
125 uint64_t pfault_token;
126 uint64_t pfault_compare;
127 uint64_t pfault_select;
128
44b0c0bb
CB
129 uint64_t gbea;
130 uint64_t pp;
131
4e836781
AG
132 CPU_COMMON
133
bcec36ea
AG
134 /* reset does memset(0) up to here */
135
bcec36ea
AG
136 int cpu_num;
137 uint8_t *storage_keys;
138
139 uint64_t tod_offset;
140 uint64_t tod_basetime;
141 QEMUTimer *tod_timer;
142
143 QEMUTimer *cpu_timer;
10ec5117
AG
144} CPUS390XState;
145
564b863d 146#include "cpu-qom.h"
3d0a615f 147#include <sysemu/kvm.h>
564b863d 148
7b18aad5
CH
149/* distinguish between 24 bit and 31 bit addressing */
150#define HIGH_ORDER_BIT 0x80000000
151
bcec36ea
AG
152/* Interrupt Codes */
153/* Program Interrupts */
154#define PGM_OPERATION 0x0001
155#define PGM_PRIVILEGED 0x0002
156#define PGM_EXECUTE 0x0003
157#define PGM_PROTECTION 0x0004
158#define PGM_ADDRESSING 0x0005
159#define PGM_SPECIFICATION 0x0006
160#define PGM_DATA 0x0007
161#define PGM_FIXPT_OVERFLOW 0x0008
162#define PGM_FIXPT_DIVIDE 0x0009
163#define PGM_DEC_OVERFLOW 0x000a
164#define PGM_DEC_DIVIDE 0x000b
165#define PGM_HFP_EXP_OVERFLOW 0x000c
166#define PGM_HFP_EXP_UNDERFLOW 0x000d
167#define PGM_HFP_SIGNIFICANCE 0x000e
168#define PGM_HFP_DIVIDE 0x000f
169#define PGM_SEGMENT_TRANS 0x0010
170#define PGM_PAGE_TRANS 0x0011
171#define PGM_TRANS_SPEC 0x0012
172#define PGM_SPECIAL_OP 0x0013
173#define PGM_OPERAND 0x0015
174#define PGM_TRACE_TABLE 0x0016
175#define PGM_SPACE_SWITCH 0x001c
176#define PGM_HFP_SQRT 0x001d
177#define PGM_PC_TRANS_SPEC 0x001f
178#define PGM_AFX_TRANS 0x0020
179#define PGM_ASX_TRANS 0x0021
180#define PGM_LX_TRANS 0x0022
181#define PGM_EX_TRANS 0x0023
182#define PGM_PRIM_AUTH 0x0024
183#define PGM_SEC_AUTH 0x0025
184#define PGM_ALET_SPEC 0x0028
185#define PGM_ALEN_SPEC 0x0029
186#define PGM_ALE_SEQ 0x002a
187#define PGM_ASTE_VALID 0x002b
188#define PGM_ASTE_SEQ 0x002c
189#define PGM_EXT_AUTH 0x002d
190#define PGM_STACK_FULL 0x0030
191#define PGM_STACK_EMPTY 0x0031
192#define PGM_STACK_SPEC 0x0032
193#define PGM_STACK_TYPE 0x0033
194#define PGM_STACK_OP 0x0034
195#define PGM_ASCE_TYPE 0x0038
196#define PGM_REG_FIRST_TRANS 0x0039
197#define PGM_REG_SEC_TRANS 0x003a
198#define PGM_REG_THIRD_TRANS 0x003b
199#define PGM_MONITOR 0x0040
200#define PGM_PER 0x0080
201#define PGM_CRYPTO 0x0119
202
203/* External Interrupts */
204#define EXT_INTERRUPT_KEY 0x0040
205#define EXT_CLOCK_COMP 0x1004
206#define EXT_CPU_TIMER 0x1005
207#define EXT_MALFUNCTION 0x1200
208#define EXT_EMERGENCY 0x1201
209#define EXT_EXTERNAL_CALL 0x1202
210#define EXT_ETR 0x1406
211#define EXT_SERVICE 0x2401
212#define EXT_VIRTIO 0x2603
213
214/* PSW defines */
215#undef PSW_MASK_PER
216#undef PSW_MASK_DAT
217#undef PSW_MASK_IO
218#undef PSW_MASK_EXT
219#undef PSW_MASK_KEY
220#undef PSW_SHIFT_KEY
221#undef PSW_MASK_MCHECK
222#undef PSW_MASK_WAIT
223#undef PSW_MASK_PSTATE
224#undef PSW_MASK_ASC
225#undef PSW_MASK_CC
226#undef PSW_MASK_PM
227#undef PSW_MASK_64
29c6157c
CB
228#undef PSW_MASK_32
229#undef PSW_MASK_ESA_ADDR
bcec36ea
AG
230
231#define PSW_MASK_PER 0x4000000000000000ULL
232#define PSW_MASK_DAT 0x0400000000000000ULL
233#define PSW_MASK_IO 0x0200000000000000ULL
234#define PSW_MASK_EXT 0x0100000000000000ULL
235#define PSW_MASK_KEY 0x00F0000000000000ULL
236#define PSW_SHIFT_KEY 56
237#define PSW_MASK_MCHECK 0x0004000000000000ULL
238#define PSW_MASK_WAIT 0x0002000000000000ULL
239#define PSW_MASK_PSTATE 0x0001000000000000ULL
240#define PSW_MASK_ASC 0x0000C00000000000ULL
241#define PSW_MASK_CC 0x0000300000000000ULL
242#define PSW_MASK_PM 0x00000F0000000000ULL
243#define PSW_MASK_64 0x0000000100000000ULL
244#define PSW_MASK_32 0x0000000080000000ULL
29c6157c 245#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
bcec36ea
AG
246
247#undef PSW_ASC_PRIMARY
248#undef PSW_ASC_ACCREG
249#undef PSW_ASC_SECONDARY
250#undef PSW_ASC_HOME
251
252#define PSW_ASC_PRIMARY 0x0000000000000000ULL
253#define PSW_ASC_ACCREG 0x0000400000000000ULL
254#define PSW_ASC_SECONDARY 0x0000800000000000ULL
255#define PSW_ASC_HOME 0x0000C00000000000ULL
256
257/* tb flags */
258
259#define FLAG_MASK_PER (PSW_MASK_PER >> 32)
260#define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
261#define FLAG_MASK_IO (PSW_MASK_IO >> 32)
262#define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
263#define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
264#define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
265#define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
266#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
267#define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
268#define FLAG_MASK_CC (PSW_MASK_CC >> 32)
269#define FLAG_MASK_PM (PSW_MASK_PM >> 32)
270#define FLAG_MASK_64 (PSW_MASK_64 >> 32)
271#define FLAG_MASK_32 0x00001000
272
c4400206
TH
273/* Control register 0 bits */
274#define CR0_EDAT 0x0000000000800000ULL
275
a4e3ad19 276static inline int cpu_mmu_index (CPUS390XState *env)
10c339a0 277{
bcec36ea
AG
278 if (env->psw.mask & PSW_MASK_PSTATE) {
279 return 1;
280 }
281
10c339a0
AG
282 return 0;
283}
284
a4e3ad19 285static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
bcec36ea
AG
286 target_ulong *cs_base, int *flags)
287{
288 *pc = env->psw.addr;
289 *cs_base = 0;
290 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
291 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
292}
293
d5a103cd
RH
294/* While the PoO talks about ILC (a number between 1-3) what is actually
295 stored in LowCore is shifted left one bit (an even between 2-6). As
296 this is the actual length of the insn and therefore more useful, that
297 is what we want to pass around and manipulate. To make sure that we
298 have applied this distinction universally, rename the "ILC" to "ILEN". */
299static inline int get_ilen(uint8_t opc)
bcec36ea
AG
300{
301 switch (opc >> 6) {
302 case 0:
d5a103cd 303 return 2;
bcec36ea
AG
304 case 1:
305 case 2:
d5a103cd
RH
306 return 4;
307 default:
308 return 6;
bcec36ea 309 }
bcec36ea
AG
310}
311
d5a103cd
RH
312#ifndef CONFIG_USER_ONLY
313/* In several cases of runtime exceptions, we havn't recorded the true
314 instruction length. Use these codes when raising exceptions in order
315 to re-compute the length by examining the insn in memory. */
316#define ILEN_LATER 0x20
317#define ILEN_LATER_INC 0x21
318#endif
bcec36ea 319
564b863d 320S390CPU *cpu_s390x_init(const char *cpu_model);
bcec36ea 321void s390x_translate_init(void);
10ec5117 322int cpu_s390x_exec(CPUS390XState *s);
10ec5117
AG
323
324/* you can call this signal handler from your SIGBUS and SIGSEGV
325 signal handlers to inform the virtual CPU of exceptions. non zero
326 is returned if the signal was handled by the virtual CPU. */
327int cpu_s390x_signal_handler(int host_signum, void *pinfo,
328 void *puc);
7510454e
AF
329int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
330 int mmu_idx);
10ec5117 331
db1c8f53 332#include "ioinst.h"
52705890 333
10c339a0 334#ifndef CONFIG_USER_ONLY
38322ed6
CH
335void *s390_cpu_physical_memory_map(CPUS390XState *env, hwaddr addr, hwaddr *len,
336 int is_write);
337void s390_cpu_physical_memory_unmap(CPUS390XState *env, void *addr, hwaddr len,
338 int is_write);
7b18aad5
CH
339static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb)
340{
341 hwaddr addr = 0;
342 uint8_t reg;
343
344 reg = ipb >> 28;
345 if (reg > 0) {
346 addr = env->regs[reg];
347 }
348 addr += (ipb >> 16) & 0xfff;
349
350 return addr;
351}
352
638129ff
CH
353/* Base/displacement are at the same locations. */
354#define decode_basedisp_rs decode_basedisp_s
355
85ca3371
DH
356/* helper functions for run_on_cpu() */
357static inline void s390_do_cpu_reset(void *arg)
358{
359 CPUState *cs = arg;
360 S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
361
362 scc->cpu_reset(cs);
363}
364static inline void s390_do_cpu_full_reset(void *arg)
365{
366 CPUState *cs = arg;
367
368 cpu_reset(cs);
369}
370
8f22e0df
AF
371void s390x_tod_timer(void *opaque);
372void s390x_cpu_timer(void *opaque);
373
28e942f8 374int s390_virtio_hypercall(CPUS390XState *env);
de13d216 375void s390_virtio_irq(int config_change, uint64_t token);
bcec36ea 376
1f206266 377#ifdef CONFIG_KVM
50a2c6e5 378void kvm_s390_reset_vcpu(S390CPU *cpu);
de13d216
CH
379void kvm_s390_virtio_irq(int config_change, uint64_t token);
380void kvm_s390_service_interrupt(uint32_t parm);
66ad0893
CH
381void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
382void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
bbd8bb8e 383int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
1f206266 384#else
50a2c6e5
PB
385static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
386{
387}
de13d216 388static inline void kvm_s390_virtio_irq(int config_change, uint64_t token)
1f206266
AG
389{
390}
de13d216 391static inline void kvm_s390_service_interrupt(uint32_t parm)
79afc36d
CH
392{
393}
1f206266 394#endif
45fa769b 395S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
49e15878
AF
396void s390_add_running_cpu(S390CPU *cpu);
397unsigned s390_del_running_cpu(S390CPU *cpu);
bcec36ea 398
000a1a38
CB
399/* service interrupts are floating therefore we must not pass an cpustate */
400void s390_sclp_extint(uint32_t parm);
401
d1ff903c 402/* from s390-virtio-bus */
a8170e5e 403extern const hwaddr virtio_size;
d1ff903c 404
ef81522b 405#else
49e15878 406static inline void s390_add_running_cpu(S390CPU *cpu)
ef81522b
AG
407{
408}
409
49e15878 410static inline unsigned s390_del_running_cpu(S390CPU *cpu)
ef81522b
AG
411{
412 return 0;
413}
10c339a0 414#endif
bcec36ea
AG
415void cpu_lock(void);
416void cpu_unlock(void);
10c339a0 417
7b18aad5
CH
418typedef struct SubchDev SubchDev;
419
df1fe5bb 420#ifndef CONFIG_USER_ONLY
4e872a3f 421extern void io_subsystem_reset(void);
df1fe5bb
CH
422SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
423 uint16_t schid);
424bool css_subch_visible(SubchDev *sch);
425void css_conditional_io_interrupt(SubchDev *sch);
426int css_do_stsch(SubchDev *sch, SCHIB *schib);
38dd7cc7 427bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid);
df1fe5bb
CH
428int css_do_msch(SubchDev *sch, SCHIB *schib);
429int css_do_xsch(SubchDev *sch);
430int css_do_csch(SubchDev *sch);
431int css_do_hsch(SubchDev *sch);
432int css_do_ssch(SubchDev *sch, ORB *orb);
433int css_do_tsch(SubchDev *sch, IRB *irb);
434int css_do_stcrw(CRW *crw);
50c8d9bf 435int css_do_tpi(IOIntCode *int_code, int lowcore);
df1fe5bb
CH
436int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid,
437 int rfmt, void *buf);
438void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo);
439int css_enable_mcsse(void);
440int css_enable_mss(void);
441int css_do_rsch(SubchDev *sch);
442int css_do_rchp(uint8_t cssid, uint8_t chpid);
443bool css_present(uint8_t cssid);
444#else
7b18aad5
CH
445static inline SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
446 uint16_t schid)
447{
448 return NULL;
449}
450static inline bool css_subch_visible(SubchDev *sch)
451{
452 return false;
453}
454static inline void css_conditional_io_interrupt(SubchDev *sch)
455{
456}
457static inline int css_do_stsch(SubchDev *sch, SCHIB *schib)
458{
459 return -ENODEV;
460}
461static inline bool css_schid_final(uint8_t cssid, uint8_t ssid, uint16_t schid)
462{
463 return true;
464}
465static inline int css_do_msch(SubchDev *sch, SCHIB *schib)
466{
467 return -ENODEV;
468}
469static inline int css_do_xsch(SubchDev *sch)
470{
471 return -ENODEV;
472}
473static inline int css_do_csch(SubchDev *sch)
474{
475 return -ENODEV;
476}
477static inline int css_do_hsch(SubchDev *sch)
478{
479 return -ENODEV;
480}
481static inline int css_do_ssch(SubchDev *sch, ORB *orb)
482{
483 return -ENODEV;
484}
485static inline int css_do_tsch(SubchDev *sch, IRB *irb)
486{
487 return -ENODEV;
488}
489static inline int css_do_stcrw(CRW *crw)
490{
491 return 1;
492}
50c8d9bf 493static inline int css_do_tpi(IOIntCode *int_code, int lowcore)
7b18aad5
CH
494{
495 return 0;
496}
497static inline int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid,
498 int rfmt, uint8_t l_chpid, void *buf)
499{
500 return 0;
501}
502static inline void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo)
503{
504}
505static inline int css_enable_mss(void)
506{
507 return -EINVAL;
508}
509static inline int css_enable_mcsse(void)
510{
511 return -EINVAL;
512}
513static inline int css_do_rsch(SubchDev *sch)
514{
515 return -ENODEV;
516}
517static inline int css_do_rchp(uint8_t cssid, uint8_t chpid)
518{
519 return -ENODEV;
520}
521static inline bool css_present(uint8_t cssid)
522{
523 return false;
524}
df1fe5bb 525#endif
7b18aad5 526
564b863d 527#define cpu_init(model) (&cpu_s390x_init(model)->env)
10ec5117
AG
528#define cpu_exec cpu_s390x_exec
529#define cpu_gen_code cpu_s390x_gen_code
bcec36ea 530#define cpu_signal_handler cpu_s390x_signal_handler
10ec5117 531
904e5fd5
VM
532void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
533#define cpu_list s390_cpu_list
534
022c62cb 535#include "exec/exec-all.h"
bcec36ea 536
bcec36ea
AG
537#define EXCP_EXT 1 /* external interrupt */
538#define EXCP_SVC 2 /* supervisor call (syscall) */
539#define EXCP_PGM 3 /* program interruption */
5d69c547
CH
540#define EXCP_IO 7 /* I/O interrupt */
541#define EXCP_MCHK 8 /* machine check */
bcec36ea 542
bcec36ea
AG
543#define INTERRUPT_EXT (1 << 0)
544#define INTERRUPT_TOD (1 << 1)
545#define INTERRUPT_CPUTIMER (1 << 2)
5d69c547
CH
546#define INTERRUPT_IO (1 << 3)
547#define INTERRUPT_MCHK (1 << 4)
10c339a0
AG
548
549/* Program Status Word. */
550#define S390_PSWM_REGNUM 0
551#define S390_PSWA_REGNUM 1
552/* General Purpose Registers. */
553#define S390_R0_REGNUM 2
554#define S390_R1_REGNUM 3
555#define S390_R2_REGNUM 4
556#define S390_R3_REGNUM 5
557#define S390_R4_REGNUM 6
558#define S390_R5_REGNUM 7
559#define S390_R6_REGNUM 8
560#define S390_R7_REGNUM 9
561#define S390_R8_REGNUM 10
562#define S390_R9_REGNUM 11
563#define S390_R10_REGNUM 12
564#define S390_R11_REGNUM 13
565#define S390_R12_REGNUM 14
566#define S390_R13_REGNUM 15
567#define S390_R14_REGNUM 16
568#define S390_R15_REGNUM 17
569/* Access Registers. */
570#define S390_A0_REGNUM 18
571#define S390_A1_REGNUM 19
572#define S390_A2_REGNUM 20
573#define S390_A3_REGNUM 21
574#define S390_A4_REGNUM 22
575#define S390_A5_REGNUM 23
576#define S390_A6_REGNUM 24
577#define S390_A7_REGNUM 25
578#define S390_A8_REGNUM 26
579#define S390_A9_REGNUM 27
580#define S390_A10_REGNUM 28
581#define S390_A11_REGNUM 29
582#define S390_A12_REGNUM 30
583#define S390_A13_REGNUM 31
584#define S390_A14_REGNUM 32
585#define S390_A15_REGNUM 33
586/* Floating Point Control Word. */
587#define S390_FPC_REGNUM 34
588/* Floating Point Registers. */
589#define S390_F0_REGNUM 35
590#define S390_F1_REGNUM 36
591#define S390_F2_REGNUM 37
592#define S390_F3_REGNUM 38
593#define S390_F4_REGNUM 39
594#define S390_F5_REGNUM 40
595#define S390_F6_REGNUM 41
596#define S390_F7_REGNUM 42
597#define S390_F8_REGNUM 43
598#define S390_F9_REGNUM 44
599#define S390_F10_REGNUM 45
600#define S390_F11_REGNUM 46
601#define S390_F12_REGNUM 47
602#define S390_F13_REGNUM 48
603#define S390_F14_REGNUM 49
604#define S390_F15_REGNUM 50
605/* Total. */
606#define S390_NUM_REGS 51
607
bcec36ea
AG
608/* CC optimization */
609
610enum cc_op {
611 CC_OP_CONST0 = 0, /* CC is 0 */
612 CC_OP_CONST1, /* CC is 1 */
613 CC_OP_CONST2, /* CC is 2 */
614 CC_OP_CONST3, /* CC is 3 */
615
616 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
617 CC_OP_STATIC, /* CC value is env->cc_op */
618
619 CC_OP_NZ, /* env->cc_dst != 0 */
620 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
621 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
622 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
623 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
624 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
625 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
626
627 CC_OP_ADD_64, /* overflow on add (64bit) */
628 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
4e4bb438 629 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
e7d81004
SW
630 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
631 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
4e4bb438 632 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
bcec36ea
AG
633 CC_OP_ABS_64, /* sign eval on abs (64bit) */
634 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
635
636 CC_OP_ADD_32, /* overflow on add (32bit) */
637 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
4e4bb438 638 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
e7d81004
SW
639 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
640 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
4e4bb438 641 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
bcec36ea
AG
642 CC_OP_ABS_32, /* sign eval on abs (64bit) */
643 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
644
645 CC_OP_COMP_32, /* complement */
646 CC_OP_COMP_64, /* complement */
647
648 CC_OP_TM_32, /* test under mask (32bit) */
649 CC_OP_TM_64, /* test under mask (64bit) */
650
bcec36ea
AG
651 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
652 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
587626f8 653 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
bcec36ea
AG
654
655 CC_OP_ICM, /* insert characters under mask */
cbe24bfa
RH
656 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
657 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
102bf2c6 658 CC_OP_FLOGR, /* find leftmost one */
bcec36ea
AG
659 CC_OP_MAX
660};
661
662static const char *cc_names[] = {
663 [CC_OP_CONST0] = "CC_OP_CONST0",
664 [CC_OP_CONST1] = "CC_OP_CONST1",
665 [CC_OP_CONST2] = "CC_OP_CONST2",
666 [CC_OP_CONST3] = "CC_OP_CONST3",
667 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
668 [CC_OP_STATIC] = "CC_OP_STATIC",
669 [CC_OP_NZ] = "CC_OP_NZ",
670 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
671 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
672 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
673 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
674 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
675 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
676 [CC_OP_ADD_64] = "CC_OP_ADD_64",
677 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
4e4bb438 678 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
bcec36ea
AG
679 [CC_OP_SUB_64] = "CC_OP_SUB_64",
680 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
4e4bb438 681 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
bcec36ea
AG
682 [CC_OP_ABS_64] = "CC_OP_ABS_64",
683 [CC_OP_NABS_64] = "CC_OP_NABS_64",
684 [CC_OP_ADD_32] = "CC_OP_ADD_32",
685 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
4e4bb438 686 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
bcec36ea
AG
687 [CC_OP_SUB_32] = "CC_OP_SUB_32",
688 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
4e4bb438 689 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
bcec36ea
AG
690 [CC_OP_ABS_32] = "CC_OP_ABS_32",
691 [CC_OP_NABS_32] = "CC_OP_NABS_32",
692 [CC_OP_COMP_32] = "CC_OP_COMP_32",
693 [CC_OP_COMP_64] = "CC_OP_COMP_64",
694 [CC_OP_TM_32] = "CC_OP_TM_32",
695 [CC_OP_TM_64] = "CC_OP_TM_64",
bcec36ea
AG
696 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
697 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
587626f8 698 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
bcec36ea 699 [CC_OP_ICM] = "CC_OP_ICM",
cbe24bfa
RH
700 [CC_OP_SLA_32] = "CC_OP_SLA_32",
701 [CC_OP_SLA_64] = "CC_OP_SLA_64",
102bf2c6 702 [CC_OP_FLOGR] = "CC_OP_FLOGR",
bcec36ea
AG
703};
704
705static inline const char *cc_name(int cc_op)
706{
707 return cc_names[cc_op];
708}
709
3d0a615f
TH
710static inline void setcc(S390CPU *cpu, uint64_t cc)
711{
712 CPUS390XState *env = &cpu->env;
713
714 env->psw.mask &= ~(3ull << 44);
715 env->psw.mask |= (cc & 3) << 44;
716}
717
bcec36ea
AG
718typedef struct LowCore
719{
720 /* prefix area: defined by architecture */
721 uint32_t ccw1[2]; /* 0x000 */
722 uint32_t ccw2[4]; /* 0x008 */
723 uint8_t pad1[0x80-0x18]; /* 0x018 */
724 uint32_t ext_params; /* 0x080 */
725 uint16_t cpu_addr; /* 0x084 */
726 uint16_t ext_int_code; /* 0x086 */
d5a103cd 727 uint16_t svc_ilen; /* 0x088 */
bcec36ea 728 uint16_t svc_code; /* 0x08a */
d5a103cd 729 uint16_t pgm_ilen; /* 0x08c */
bcec36ea
AG
730 uint16_t pgm_code; /* 0x08e */
731 uint32_t data_exc_code; /* 0x090 */
732 uint16_t mon_class_num; /* 0x094 */
733 uint16_t per_perc_atmid; /* 0x096 */
734 uint64_t per_address; /* 0x098 */
735 uint8_t exc_access_id; /* 0x0a0 */
736 uint8_t per_access_id; /* 0x0a1 */
737 uint8_t op_access_id; /* 0x0a2 */
738 uint8_t ar_access_id; /* 0x0a3 */
739 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
740 uint64_t trans_exc_code; /* 0x0a8 */
741 uint64_t monitor_code; /* 0x0b0 */
742 uint16_t subchannel_id; /* 0x0b8 */
743 uint16_t subchannel_nr; /* 0x0ba */
744 uint32_t io_int_parm; /* 0x0bc */
745 uint32_t io_int_word; /* 0x0c0 */
746 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
747 uint32_t stfl_fac_list; /* 0x0c8 */
748 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
749 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
750 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
751 uint32_t external_damage_code; /* 0x0f4 */
752 uint64_t failing_storage_address; /* 0x0f8 */
753 uint8_t pad6[0x120-0x100]; /* 0x100 */
754 PSW restart_old_psw; /* 0x120 */
755 PSW external_old_psw; /* 0x130 */
756 PSW svc_old_psw; /* 0x140 */
757 PSW program_old_psw; /* 0x150 */
758 PSW mcck_old_psw; /* 0x160 */
759 PSW io_old_psw; /* 0x170 */
760 uint8_t pad7[0x1a0-0x180]; /* 0x180 */
761 PSW restart_psw; /* 0x1a0 */
762 PSW external_new_psw; /* 0x1b0 */
763 PSW svc_new_psw; /* 0x1c0 */
764 PSW program_new_psw; /* 0x1d0 */
765 PSW mcck_new_psw; /* 0x1e0 */
766 PSW io_new_psw; /* 0x1f0 */
767 PSW return_psw; /* 0x200 */
768 uint8_t irb[64]; /* 0x210 */
769 uint64_t sync_enter_timer; /* 0x250 */
770 uint64_t async_enter_timer; /* 0x258 */
771 uint64_t exit_timer; /* 0x260 */
772 uint64_t last_update_timer; /* 0x268 */
773 uint64_t user_timer; /* 0x270 */
774 uint64_t system_timer; /* 0x278 */
775 uint64_t last_update_clock; /* 0x280 */
776 uint64_t steal_clock; /* 0x288 */
777 PSW return_mcck_psw; /* 0x290 */
778 uint8_t pad8[0xc00-0x2a0]; /* 0x2a0 */
779 /* System info area */
780 uint64_t save_area[16]; /* 0xc00 */
781 uint8_t pad9[0xd40-0xc80]; /* 0xc80 */
782 uint64_t kernel_stack; /* 0xd40 */
783 uint64_t thread_info; /* 0xd48 */
784 uint64_t async_stack; /* 0xd50 */
785 uint64_t kernel_asce; /* 0xd58 */
786 uint64_t user_asce; /* 0xd60 */
787 uint64_t panic_stack; /* 0xd68 */
788 uint64_t user_exec_asce; /* 0xd70 */
789 uint8_t pad10[0xdc0-0xd78]; /* 0xd78 */
790
791 /* SMP info area: defined by DJB */
792 uint64_t clock_comparator; /* 0xdc0 */
793 uint64_t ext_call_fast; /* 0xdc8 */
794 uint64_t percpu_offset; /* 0xdd0 */
795 uint64_t current_task; /* 0xdd8 */
796 uint32_t softirq_pending; /* 0xde0 */
797 uint32_t pad_0x0de4; /* 0xde4 */
798 uint64_t int_clock; /* 0xde8 */
799 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
800
801 /* 0xe00 is used as indicator for dump tools */
802 /* whether the kernel died with panic() or not */
803 uint32_t panic_magic; /* 0xe00 */
804
805 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
806
807 /* 64 bit extparam used for pfault, diag 250 etc */
808 uint64_t ext_params2; /* 0x11B8 */
809
810 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
811
812 /* System info area */
813
814 uint64_t floating_pt_save_area[16]; /* 0x1200 */
815 uint64_t gpregs_save_area[16]; /* 0x1280 */
816 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
817 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
818 uint32_t prefixreg_save_area; /* 0x1318 */
819 uint32_t fpt_creg_save_area; /* 0x131c */
820 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
821 uint32_t tod_progreg_save_area; /* 0x1324 */
822 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
823 uint32_t clock_comp_save_area[2]; /* 0x1330 */
824 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
825 uint32_t access_regs_save_area[16]; /* 0x1340 */
826 uint64_t cregs_save_area[16]; /* 0x1380 */
827
828 /* align to the top of the prefix area */
829
830 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
541dc0d4 831} QEMU_PACKED LowCore;
bcec36ea
AG
832
833/* STSI */
834#define STSI_LEVEL_MASK 0x00000000f0000000ULL
835#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
836#define STSI_LEVEL_1 0x0000000010000000ULL
837#define STSI_LEVEL_2 0x0000000020000000ULL
838#define STSI_LEVEL_3 0x0000000030000000ULL
839#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
840#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
841#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
842#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
843
844/* Basic Machine Configuration */
845struct sysib_111 {
846 uint32_t res1[8];
847 uint8_t manuf[16];
848 uint8_t type[4];
849 uint8_t res2[12];
850 uint8_t model[16];
851 uint8_t sequence[16];
852 uint8_t plant[4];
853 uint8_t res3[156];
854};
855
856/* Basic Machine CPU */
857struct sysib_121 {
858 uint32_t res1[80];
859 uint8_t sequence[16];
860 uint8_t plant[4];
861 uint8_t res2[2];
862 uint16_t cpu_addr;
863 uint8_t res3[152];
864};
865
866/* Basic Machine CPUs */
867struct sysib_122 {
868 uint8_t res1[32];
869 uint32_t capability;
870 uint16_t total_cpus;
871 uint16_t active_cpus;
872 uint16_t standby_cpus;
873 uint16_t reserved_cpus;
874 uint16_t adjustments[2026];
875};
876
877/* LPAR CPU */
878struct sysib_221 {
879 uint32_t res1[80];
880 uint8_t sequence[16];
881 uint8_t plant[4];
882 uint16_t cpu_id;
883 uint16_t cpu_addr;
884 uint8_t res3[152];
885};
886
887/* LPAR CPUs */
888struct sysib_222 {
889 uint32_t res1[32];
890 uint16_t lpar_num;
891 uint8_t res2;
892 uint8_t lcpuc;
893 uint16_t total_cpus;
894 uint16_t conf_cpus;
895 uint16_t standby_cpus;
896 uint16_t reserved_cpus;
897 uint8_t name[8];
898 uint32_t caf;
899 uint8_t res3[16];
900 uint16_t dedicated_cpus;
901 uint16_t shared_cpus;
902 uint8_t res4[180];
903};
904
905/* VM CPUs */
906struct sysib_322 {
907 uint8_t res1[31];
908 uint8_t count;
909 struct {
910 uint8_t res2[4];
911 uint16_t total_cpus;
912 uint16_t conf_cpus;
913 uint16_t standby_cpus;
914 uint16_t reserved_cpus;
915 uint8_t name[8];
916 uint32_t caf;
917 uint8_t cpi[16];
918 uint8_t res3[24];
919 } vm[8];
920 uint8_t res4[3552];
921};
922
923/* MMU defines */
924#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
925#define _ASCE_SUBSPACE 0x200 /* subspace group control */
926#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
927#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
928#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
929#define _ASCE_REAL_SPACE 0x20 /* real space control */
930#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
931#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
932#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
933#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
934#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
935#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
936
937#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
938#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
939#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
940#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
941#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
942#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
943#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
944
945#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
c4400206 946#define _SEGMENT_ENTRY_FC 0x400 /* format control */
bcec36ea
AG
947#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
948#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
949
950#define _PAGE_RO 0x200 /* HW read-only bit */
951#define _PAGE_INVALID 0x400 /* HW invalid bit */
952
b9959138
AG
953#define SK_C (0x1 << 1)
954#define SK_R (0x1 << 2)
955#define SK_F (0x1 << 3)
956#define SK_ACC_MASK (0xf << 4)
bcec36ea 957
bcec36ea
AG
958#define SIGP_SENSE 0x01
959#define SIGP_EXTERNAL_CALL 0x02
960#define SIGP_EMERGENCY 0x03
961#define SIGP_START 0x04
962#define SIGP_STOP 0x05
963#define SIGP_RESTART 0x06
964#define SIGP_STOP_STORE_STATUS 0x09
965#define SIGP_INITIAL_CPU_RESET 0x0b
966#define SIGP_CPU_RESET 0x0c
967#define SIGP_SET_PREFIX 0x0d
968#define SIGP_STORE_STATUS_ADDR 0x0e
969#define SIGP_SET_ARCH 0x12
970
971/* cpu status bits */
972#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
973#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
974#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
975#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
976#define SIGP_STAT_STOPPED 0x00000040UL
977#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
978#define SIGP_STAT_CHECK_STOP 0x00000010UL
979#define SIGP_STAT_INOPERATIVE 0x00000004UL
980#define SIGP_STAT_INVALID_ORDER 0x00000002UL
981#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
982
a4e3ad19
AF
983void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
984int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
bcec36ea 985 target_ulong *raddr, int *flags);
6e252802 986int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
a4e3ad19 987uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
bcec36ea
AG
988 uint64_t vr);
989
990#define TARGET_HAS_ICE 1
991
992/* The value of the TOD clock for 1.1.1970. */
993#define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
994
995/* Converts ns to s390's clock format */
996static inline uint64_t time2tod(uint64_t ns) {
997 return (ns << 9) / 125;
998}
999
f9466733 1000static inline void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
bcec36ea
AG
1001 uint64_t param64)
1002{
f9466733
AF
1003 CPUS390XState *env = &cpu->env;
1004
bcec36ea
AG
1005 if (env->ext_index == MAX_EXT_QUEUE - 1) {
1006 /* ugh - can't queue anymore. Let's drop. */
1007 return;
1008 }
1009
1010 env->ext_index++;
1011 assert(env->ext_index < MAX_EXT_QUEUE);
1012
1013 env->ext_queue[env->ext_index].code = code;
1014 env->ext_queue[env->ext_index].param = param;
1015 env->ext_queue[env->ext_index].param64 = param64;
1016
1017 env->pending_int |= INTERRUPT_EXT;
c3affe56 1018 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
bcec36ea 1019}
10c339a0 1020
f9466733 1021static inline void cpu_inject_io(S390CPU *cpu, uint16_t subchannel_id,
5d69c547
CH
1022 uint16_t subchannel_number,
1023 uint32_t io_int_parm, uint32_t io_int_word)
1024{
f9466733 1025 CPUS390XState *env = &cpu->env;
91b0a8f3 1026 int isc = IO_INT_WORD_ISC(io_int_word);
5d69c547
CH
1027
1028 if (env->io_index[isc] == MAX_IO_QUEUE - 1) {
1029 /* ugh - can't queue anymore. Let's drop. */
1030 return;
1031 }
1032
1033 env->io_index[isc]++;
1034 assert(env->io_index[isc] < MAX_IO_QUEUE);
1035
1036 env->io_queue[env->io_index[isc]][isc].id = subchannel_id;
1037 env->io_queue[env->io_index[isc]][isc].nr = subchannel_number;
1038 env->io_queue[env->io_index[isc]][isc].parm = io_int_parm;
1039 env->io_queue[env->io_index[isc]][isc].word = io_int_word;
1040
1041 env->pending_int |= INTERRUPT_IO;
c3affe56 1042 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
5d69c547
CH
1043}
1044
f9466733 1045static inline void cpu_inject_crw_mchk(S390CPU *cpu)
5d69c547 1046{
f9466733
AF
1047 CPUS390XState *env = &cpu->env;
1048
5d69c547
CH
1049 if (env->mchk_index == MAX_MCHK_QUEUE - 1) {
1050 /* ugh - can't queue anymore. Let's drop. */
1051 return;
1052 }
1053
1054 env->mchk_index++;
1055 assert(env->mchk_index < MAX_MCHK_QUEUE);
1056
1057 env->mchk_queue[env->mchk_index].type = 1;
1058
1059 env->pending_int |= INTERRUPT_MCHK;
c3affe56 1060 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
5d69c547
CH
1061}
1062
b6fe0124
MR
1063/* from s390-virtio-ccw */
1064#define MEM_SECTION_SIZE 0x10000000UL
1def6656 1065#define MAX_AVAIL_SLOTS 32
b6fe0124 1066
e72ca652 1067/* fpu_helper.c */
e72ca652
BS
1068uint32_t set_cc_nz_f32(float32 v);
1069uint32_t set_cc_nz_f64(float64 v);
587626f8 1070uint32_t set_cc_nz_f128(float128 v);
e72ca652 1071
aea1e885 1072/* misc_helper.c */
268846ba
ED
1073#ifndef CONFIG_USER_ONLY
1074void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1075#endif
d5a103cd 1076void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
b4e2bd35
RH
1077void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1078 uintptr_t retaddr);
a78b0504 1079
09b99878 1080#ifdef CONFIG_KVM
de13d216 1081void kvm_s390_io_interrupt(uint16_t subchannel_id,
09b99878
CH
1082 uint16_t subchannel_nr, uint32_t io_int_parm,
1083 uint32_t io_int_word);
de13d216 1084void kvm_s390_crw_mchk(void);
09b99878 1085void kvm_s390_enable_css_support(S390CPU *cpu);
cc3ac9c4
CH
1086int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1087 int vq, bool assign);
7f7f9752 1088int kvm_s390_cpu_restart(S390CPU *cpu);
1def6656 1089int kvm_s390_get_memslot_count(KVMState *s);
4cb88c3c 1090void kvm_s390_clear_cmma_callback(void *opaque);
09b99878 1091#else
de13d216 1092static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
df1fe5bb
CH
1093 uint16_t subchannel_nr,
1094 uint32_t io_int_parm,
1095 uint32_t io_int_word)
1096{
1097}
de13d216 1098static inline void kvm_s390_crw_mchk(void)
df1fe5bb
CH
1099{
1100}
09b99878
CH
1101static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1102{
1103}
cc3ac9c4
CH
1104static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1105 uint32_t sch, int vq,
b4436a0b
CH
1106 bool assign)
1107{
1108 return -ENOSYS;
1109}
7f7f9752
ED
1110static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1111{
1112 return -ENOSYS;
1113}
4cb88c3c
DD
1114static inline void kvm_s390_clear_cmma_callback(void *opaque)
1115{
1116}
1def6656
MR
1117static inline int kvm_s390_get_memslot_count(KVMState *s)
1118{
1119 return MAX_AVAIL_SLOTS;
1120}
09b99878 1121#endif
df1fe5bb 1122
4cb88c3c
DD
1123static inline void cmma_reset(S390CPU *cpu)
1124{
1125 if (kvm_enabled()) {
1126 CPUState *cs = CPU(cpu);
1127 kvm_s390_clear_cmma_callback(cs->kvm_state);
1128 }
1129}
1130
7f7f9752
ED
1131static inline int s390_cpu_restart(S390CPU *cpu)
1132{
1133 if (kvm_enabled()) {
1134 return kvm_s390_cpu_restart(cpu);
1135 }
1136 return -ENOSYS;
1137}
1138
1def6656
MR
1139static inline int s390_get_memslot_count(KVMState *s)
1140{
1141 if (kvm_enabled()) {
1142 return kvm_s390_get_memslot_count(s);
1143 } else {
1144 return MAX_AVAIL_SLOTS;
1145 }
1146}
1147
de13d216
CH
1148void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1149 uint32_t io_int_parm, uint32_t io_int_word);
1150void s390_crw_mchk(void);
df1fe5bb 1151
cc3ac9c4
CH
1152static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1153 uint32_t sch_id, int vq,
b4436a0b
CH
1154 bool assign)
1155{
1156 if (kvm_enabled()) {
cc3ac9c4 1157 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
b4436a0b
CH
1158 } else {
1159 return -ENOSYS;
1160 }
1161}
1162
10ec5117 1163#endif