]> git.proxmox.com Git - mirror_qemu.git/blame - target-s390x/cpu.h
Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging
[mirror_qemu.git] / target-s390x / cpu.h
CommitLineData
10ec5117
AG
1/*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
ccb084d3
CB
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
70539e18 20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117
AG
21 */
22#ifndef CPU_S390X_H
23#define CPU_S390X_H
45133b74 24
45133b74 25#include "qemu-common.h"
10ec5117
AG
26
27#define TARGET_LONG_BITS 64
28
4ab23a91 29#define ELF_MACHINE_UNAME "S390X"
10ec5117 30
9349b4f9 31#define CPUArchState struct CPUS390XState
10ec5117 32
022c62cb 33#include "exec/cpu-defs.h"
bcec36ea
AG
34#define TARGET_PAGE_BITS 12
35
5b23fd03 36#define TARGET_PHYS_ADDR_SPACE_BITS 64
bcec36ea
AG
37#define TARGET_VIRT_ADDR_SPACE_BITS 64
38
022c62cb 39#include "exec/cpu-all.h"
10ec5117 40
6b4c305c 41#include "fpu/softfloat.h"
10ec5117 42
bcec36ea 43#define NB_MMU_MODES 3
a3fd5220 44#define TARGET_INSN_START_EXTRA_WORDS 1
10ec5117 45
bcec36ea
AG
46#define MMU_MODE0_SUFFIX _primary
47#define MMU_MODE1_SUFFIX _secondary
48#define MMU_MODE2_SUFFIX _home
49
1f65958d 50#define MMU_USER_IDX 0
bcec36ea
AG
51
52#define MAX_EXT_QUEUE 16
5d69c547
CH
53#define MAX_IO_QUEUE 16
54#define MAX_MCHK_QUEUE 16
55
56#define PSW_MCHK_MASK 0x0004000000000000
57#define PSW_IO_MASK 0x0200000000000000
bcec36ea
AG
58
59typedef struct PSW {
60 uint64_t mask;
61 uint64_t addr;
62} PSW;
63
64typedef struct ExtQueue {
65 uint32_t code;
66 uint32_t param;
67 uint32_t param64;
68} ExtQueue;
10ec5117 69
5d69c547
CH
70typedef struct IOIntQueue {
71 uint16_t id;
72 uint16_t nr;
73 uint32_t parm;
74 uint32_t word;
75} IOIntQueue;
76
77typedef struct MchkQueue {
78 uint16_t type;
79} MchkQueue;
80
10ec5117 81typedef struct CPUS390XState {
1ac5889f 82 uint64_t regs[16]; /* GP registers */
fcb79802
EF
83 /*
84 * The floating point registers are part of the vector registers.
85 * vregs[0][0] -> vregs[15][0] are 16 floating point registers
86 */
87 CPU_DoubleU vregs[32][2]; /* vector registers */
1ac5889f 88 uint32_t aregs[16]; /* access registers */
10ec5117 89
1ac5889f
RH
90 uint32_t fpc; /* floating-point control register */
91 uint32_t cc_op;
10ec5117 92
10ec5117
AG
93 float_status fpu_status; /* passed to softfloat lib */
94
1ac5889f
RH
95 /* The low part of a 128-bit return, or remainder of a divide. */
96 uint64_t retxl;
97
bcec36ea 98 PSW psw;
10ec5117 99
bcec36ea
AG
100 uint64_t cc_src;
101 uint64_t cc_dst;
102 uint64_t cc_vr;
10ec5117
AG
103
104 uint64_t __excp_addr;
bcec36ea
AG
105 uint64_t psa;
106
107 uint32_t int_pgm_code;
d5a103cd 108 uint32_t int_pgm_ilen;
bcec36ea
AG
109
110 uint32_t int_svc_code;
d5a103cd 111 uint32_t int_svc_ilen;
bcec36ea 112
777c98c3
AJ
113 uint64_t per_address;
114 uint16_t per_perc_atmid;
115
bcec36ea
AG
116 uint64_t cregs[16]; /* control registers */
117
bcec36ea 118 ExtQueue ext_queue[MAX_EXT_QUEUE];
5d69c547
CH
119 IOIntQueue io_queue[MAX_IO_QUEUE][8];
120 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
bcec36ea 121
5d69c547 122 int pending_int;
4e836781 123 int ext_index;
5d69c547
CH
124 int io_index[8];
125 int mchk_index;
126
127 uint64_t ckc;
128 uint64_t cputm;
129 uint32_t todpr;
4e836781 130
819bd309
DD
131 uint64_t pfault_token;
132 uint64_t pfault_compare;
133 uint64_t pfault_select;
134
44b0c0bb
CB
135 uint64_t gbea;
136 uint64_t pp;
137
4e836781
AG
138 CPU_COMMON
139
bcec36ea
AG
140 /* reset does memset(0) up to here */
141
7f745b31
RH
142 uint32_t cpu_num;
143 uint32_t machine_type;
144
bcec36ea
AG
145 uint64_t tod_offset;
146 uint64_t tod_basetime;
147 QEMUTimer *tod_timer;
148
149 QEMUTimer *cpu_timer;
75973bfe
DH
150
151 /*
152 * The cpu state represents the logical state of a cpu. In contrast to other
153 * architectures, there is a difference between a halt and a stop on s390.
154 * If all cpus are either stopped (including check stop) or in the disabled
155 * wait state, the vm can be shut down.
156 */
157#define CPU_STATE_UNINITIALIZED 0x00
158#define CPU_STATE_STOPPED 0x01
159#define CPU_STATE_CHECK_STOP 0x02
160#define CPU_STATE_OPERATING 0x03
161#define CPU_STATE_LOAD 0x04
162 uint8_t cpu_state;
163
18ff9494
DH
164 /* currently processed sigp order */
165 uint8_t sigp_order;
166
10ec5117
AG
167} CPUS390XState;
168
c498d8e3
EF
169static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
170{
fcb79802 171 return &cs->vregs[nr][0];
c498d8e3
EF
172}
173
564b863d 174#include "cpu-qom.h"
3d0a615f 175#include <sysemu/kvm.h>
564b863d 176
7b18aad5
CH
177/* distinguish between 24 bit and 31 bit addressing */
178#define HIGH_ORDER_BIT 0x80000000
179
bcec36ea
AG
180/* Interrupt Codes */
181/* Program Interrupts */
182#define PGM_OPERATION 0x0001
183#define PGM_PRIVILEGED 0x0002
184#define PGM_EXECUTE 0x0003
185#define PGM_PROTECTION 0x0004
186#define PGM_ADDRESSING 0x0005
187#define PGM_SPECIFICATION 0x0006
188#define PGM_DATA 0x0007
189#define PGM_FIXPT_OVERFLOW 0x0008
190#define PGM_FIXPT_DIVIDE 0x0009
191#define PGM_DEC_OVERFLOW 0x000a
192#define PGM_DEC_DIVIDE 0x000b
193#define PGM_HFP_EXP_OVERFLOW 0x000c
194#define PGM_HFP_EXP_UNDERFLOW 0x000d
195#define PGM_HFP_SIGNIFICANCE 0x000e
196#define PGM_HFP_DIVIDE 0x000f
197#define PGM_SEGMENT_TRANS 0x0010
198#define PGM_PAGE_TRANS 0x0011
199#define PGM_TRANS_SPEC 0x0012
200#define PGM_SPECIAL_OP 0x0013
201#define PGM_OPERAND 0x0015
202#define PGM_TRACE_TABLE 0x0016
203#define PGM_SPACE_SWITCH 0x001c
204#define PGM_HFP_SQRT 0x001d
205#define PGM_PC_TRANS_SPEC 0x001f
206#define PGM_AFX_TRANS 0x0020
207#define PGM_ASX_TRANS 0x0021
208#define PGM_LX_TRANS 0x0022
209#define PGM_EX_TRANS 0x0023
210#define PGM_PRIM_AUTH 0x0024
211#define PGM_SEC_AUTH 0x0025
212#define PGM_ALET_SPEC 0x0028
213#define PGM_ALEN_SPEC 0x0029
214#define PGM_ALE_SEQ 0x002a
215#define PGM_ASTE_VALID 0x002b
216#define PGM_ASTE_SEQ 0x002c
217#define PGM_EXT_AUTH 0x002d
218#define PGM_STACK_FULL 0x0030
219#define PGM_STACK_EMPTY 0x0031
220#define PGM_STACK_SPEC 0x0032
221#define PGM_STACK_TYPE 0x0033
222#define PGM_STACK_OP 0x0034
223#define PGM_ASCE_TYPE 0x0038
224#define PGM_REG_FIRST_TRANS 0x0039
225#define PGM_REG_SEC_TRANS 0x003a
226#define PGM_REG_THIRD_TRANS 0x003b
227#define PGM_MONITOR 0x0040
228#define PGM_PER 0x0080
229#define PGM_CRYPTO 0x0119
230
231/* External Interrupts */
232#define EXT_INTERRUPT_KEY 0x0040
233#define EXT_CLOCK_COMP 0x1004
234#define EXT_CPU_TIMER 0x1005
235#define EXT_MALFUNCTION 0x1200
236#define EXT_EMERGENCY 0x1201
237#define EXT_EXTERNAL_CALL 0x1202
238#define EXT_ETR 0x1406
239#define EXT_SERVICE 0x2401
240#define EXT_VIRTIO 0x2603
241
242/* PSW defines */
243#undef PSW_MASK_PER
244#undef PSW_MASK_DAT
245#undef PSW_MASK_IO
246#undef PSW_MASK_EXT
247#undef PSW_MASK_KEY
248#undef PSW_SHIFT_KEY
249#undef PSW_MASK_MCHECK
250#undef PSW_MASK_WAIT
251#undef PSW_MASK_PSTATE
252#undef PSW_MASK_ASC
253#undef PSW_MASK_CC
254#undef PSW_MASK_PM
255#undef PSW_MASK_64
29c6157c
CB
256#undef PSW_MASK_32
257#undef PSW_MASK_ESA_ADDR
bcec36ea
AG
258
259#define PSW_MASK_PER 0x4000000000000000ULL
260#define PSW_MASK_DAT 0x0400000000000000ULL
261#define PSW_MASK_IO 0x0200000000000000ULL
262#define PSW_MASK_EXT 0x0100000000000000ULL
263#define PSW_MASK_KEY 0x00F0000000000000ULL
264#define PSW_SHIFT_KEY 56
265#define PSW_MASK_MCHECK 0x0004000000000000ULL
266#define PSW_MASK_WAIT 0x0002000000000000ULL
267#define PSW_MASK_PSTATE 0x0001000000000000ULL
268#define PSW_MASK_ASC 0x0000C00000000000ULL
269#define PSW_MASK_CC 0x0000300000000000ULL
270#define PSW_MASK_PM 0x00000F0000000000ULL
271#define PSW_MASK_64 0x0000000100000000ULL
272#define PSW_MASK_32 0x0000000080000000ULL
29c6157c 273#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
bcec36ea
AG
274
275#undef PSW_ASC_PRIMARY
276#undef PSW_ASC_ACCREG
277#undef PSW_ASC_SECONDARY
278#undef PSW_ASC_HOME
279
280#define PSW_ASC_PRIMARY 0x0000000000000000ULL
281#define PSW_ASC_ACCREG 0x0000400000000000ULL
282#define PSW_ASC_SECONDARY 0x0000800000000000ULL
283#define PSW_ASC_HOME 0x0000C00000000000ULL
284
285/* tb flags */
286
287#define FLAG_MASK_PER (PSW_MASK_PER >> 32)
288#define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
289#define FLAG_MASK_IO (PSW_MASK_IO >> 32)
290#define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
291#define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
292#define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
293#define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
294#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
295#define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
296#define FLAG_MASK_CC (PSW_MASK_CC >> 32)
297#define FLAG_MASK_PM (PSW_MASK_PM >> 32)
298#define FLAG_MASK_64 (PSW_MASK_64 >> 32)
299#define FLAG_MASK_32 0x00001000
300
c4400206 301/* Control register 0 bits */
c3edd628 302#define CR0_LOWPROT 0x0000000010000000ULL
c4400206
TH
303#define CR0_EDAT 0x0000000000800000ULL
304
4decd76d
AJ
305/* MMU */
306#define MMU_PRIMARY_IDX 0
307#define MMU_SECONDARY_IDX 1
308#define MMU_HOME_IDX 2
309
97ed5ccd 310static inline int cpu_mmu_index (CPUS390XState *env, bool ifetch)
10c339a0 311{
1f65958d
AJ
312 switch (env->psw.mask & PSW_MASK_ASC) {
313 case PSW_ASC_PRIMARY:
4decd76d 314 return MMU_PRIMARY_IDX;
1f65958d 315 case PSW_ASC_SECONDARY:
4decd76d 316 return MMU_SECONDARY_IDX;
1f65958d 317 case PSW_ASC_HOME:
4decd76d 318 return MMU_HOME_IDX;
1f65958d
AJ
319 case PSW_ASC_ACCREG:
320 /* Fallthrough: access register mode is not yet supported */
321 default:
322 abort();
bcec36ea 323 }
10c339a0
AG
324}
325
4decd76d
AJ
326static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx)
327{
328 switch (mmu_idx) {
329 case MMU_PRIMARY_IDX:
330 return PSW_ASC_PRIMARY;
331 case MMU_SECONDARY_IDX:
332 return PSW_ASC_SECONDARY;
333 case MMU_HOME_IDX:
334 return PSW_ASC_HOME;
335 default:
336 abort();
337 }
338}
339
a4e3ad19 340static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
bcec36ea
AG
341 target_ulong *cs_base, int *flags)
342{
343 *pc = env->psw.addr;
344 *cs_base = 0;
345 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
346 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
347}
348
d5a103cd
RH
349/* While the PoO talks about ILC (a number between 1-3) what is actually
350 stored in LowCore is shifted left one bit (an even between 2-6). As
351 this is the actual length of the insn and therefore more useful, that
352 is what we want to pass around and manipulate. To make sure that we
353 have applied this distinction universally, rename the "ILC" to "ILEN". */
354static inline int get_ilen(uint8_t opc)
bcec36ea
AG
355{
356 switch (opc >> 6) {
357 case 0:
d5a103cd 358 return 2;
bcec36ea
AG
359 case 1:
360 case 2:
d5a103cd
RH
361 return 4;
362 default:
363 return 6;
bcec36ea 364 }
bcec36ea
AG
365}
366
fb01bf4c
AJ
367/* PER bits from control register 9 */
368#define PER_CR9_EVENT_BRANCH 0x80000000
369#define PER_CR9_EVENT_IFETCH 0x40000000
370#define PER_CR9_EVENT_STORE 0x20000000
371#define PER_CR9_EVENT_STORE_REAL 0x08000000
372#define PER_CR9_EVENT_NULLIFICATION 0x01000000
373#define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
374#define PER_CR9_CONTROL_ALTERATION 0x00200000
375
376/* PER bits from the PER CODE/ATMID/AI in lowcore */
377#define PER_CODE_EVENT_BRANCH 0x8000
378#define PER_CODE_EVENT_IFETCH 0x4000
379#define PER_CODE_EVENT_STORE 0x2000
380#define PER_CODE_EVENT_STORE_REAL 0x0800
381#define PER_CODE_EVENT_NULLIFICATION 0x0100
382
a8f931a9
AJ
383/* Compute the ATMID field that is stored in the per_perc_atmid lowcore
384 entry when a PER exception is triggered. */
385static inline uint8_t get_per_atmid(CPUS390XState *env)
386{
387 return ((env->psw.mask & PSW_MASK_64) ? (1 << 7) : 0) |
388 ( (1 << 6) ) |
389 ((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) |
390 ((env->psw.mask & PSW_MASK_DAT)? (1 << 4) : 0) |
391 ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) |
392 ((env->psw.mask & PSW_ASC_ACCREG)? (1 << 2) : 0);
393}
394
d453d103
AJ
395/* Check if an address is within the PER starting address and the PER
396 ending address. The address range might loop. */
397static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr)
398{
399 if (env->cregs[10] <= env->cregs[11]) {
400 return env->cregs[10] <= addr && addr <= env->cregs[11];
401 } else {
402 return env->cregs[10] <= addr || addr <= env->cregs[11];
403 }
404}
405
d5a103cd
RH
406#ifndef CONFIG_USER_ONLY
407/* In several cases of runtime exceptions, we havn't recorded the true
408 instruction length. Use these codes when raising exceptions in order
409 to re-compute the length by examining the insn in memory. */
410#define ILEN_LATER 0x20
411#define ILEN_LATER_INC 0x21
dfebd7a7 412void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
d5a103cd 413#endif
bcec36ea 414
564b863d 415S390CPU *cpu_s390x_init(const char *cpu_model);
96b1a8bb
MR
416S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp);
417S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp);
bcec36ea 418void s390x_translate_init(void);
ea3e9847 419int cpu_s390x_exec(CPUState *cpu);
10ec5117
AG
420
421/* you can call this signal handler from your SIGBUS and SIGSEGV
422 signal handlers to inform the virtual CPU of exceptions. non zero
423 is returned if the signal was handled by the virtual CPU. */
424int cpu_s390x_signal_handler(int host_signum, void *pinfo,
425 void *puc);
7510454e
AF
426int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
427 int mmu_idx);
10ec5117 428
db1c8f53 429#include "ioinst.h"
52705890 430
3f10341f 431
10c339a0 432#ifndef CONFIG_USER_ONLY
3f10341f
DH
433void do_restart_interrupt(CPUS390XState *env);
434
6cb1e49d
AY
435static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb,
436 uint8_t *ar)
7b18aad5
CH
437{
438 hwaddr addr = 0;
439 uint8_t reg;
440
441 reg = ipb >> 28;
442 if (reg > 0) {
443 addr = env->regs[reg];
444 }
445 addr += (ipb >> 16) & 0xfff;
6cb1e49d
AY
446 if (ar) {
447 *ar = reg;
448 }
7b18aad5
CH
449
450 return addr;
451}
452
638129ff
CH
453/* Base/displacement are at the same locations. */
454#define decode_basedisp_rs decode_basedisp_s
455
85ca3371
DH
456/* helper functions for run_on_cpu() */
457static inline void s390_do_cpu_reset(void *arg)
458{
459 CPUState *cs = arg;
460 S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
461
462 scc->cpu_reset(cs);
463}
464static inline void s390_do_cpu_full_reset(void *arg)
465{
466 CPUState *cs = arg;
467
468 cpu_reset(cs);
469}
470
8f22e0df
AF
471void s390x_tod_timer(void *opaque);
472void s390x_cpu_timer(void *opaque);
473
28e942f8 474int s390_virtio_hypercall(CPUS390XState *env);
bcec36ea 475
1f206266 476#ifdef CONFIG_KVM
de13d216 477void kvm_s390_service_interrupt(uint32_t parm);
66ad0893
CH
478void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
479void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
bbd8bb8e 480int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
801cdd35 481void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
6cb1e49d
AY
482int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf,
483 int len, bool is_write);
3f9e59bb
JH
484int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
485int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
1f206266 486#else
de13d216 487static inline void kvm_s390_service_interrupt(uint32_t parm)
79afc36d
CH
488{
489}
3f9e59bb
JH
490static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
491{
492 return -ENOSYS;
493}
494static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
495{
496 return -ENOSYS;
497}
6cb1e49d
AY
498static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar,
499 void *hostbuf, int len, bool is_write)
a9bcd1b8
TH
500{
501 return -ENOSYS;
502}
801cdd35
TH
503static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
504 uint64_t te_code)
505{
506}
1f206266 507#endif
3f9e59bb
JH
508
509static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
510{
511 if (kvm_enabled()) {
512 return kvm_s390_get_clock(tod_high, tod_low);
513 }
514 /* Fixme TCG */
515 *tod_high = 0;
516 *tod_low = 0;
517 return 0;
518}
519
520static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
521{
522 if (kvm_enabled()) {
523 return kvm_s390_set_clock(tod_high, tod_low);
524 }
525 /* Fixme TCG */
526 return 0;
527}
528
45fa769b 529S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
eb24f7c6
DH
530unsigned int s390_cpu_halt(S390CPU *cpu);
531void s390_cpu_unhalt(S390CPU *cpu);
532unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
18ff9494
DH
533static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
534{
535 return cpu->env.cpu_state;
536}
bcec36ea 537
3f9e59bb
JH
538void gtod_save(QEMUFile *f, void *opaque);
539int gtod_load(QEMUFile *f, void *opaque, int version_id);
540
000a1a38
CB
541/* service interrupts are floating therefore we must not pass an cpustate */
542void s390_sclp_extint(uint32_t parm);
543
ef81522b 544#else
eb24f7c6
DH
545static inline unsigned int s390_cpu_halt(S390CPU *cpu)
546{
547 return 0;
548}
549
550static inline void s390_cpu_unhalt(S390CPU *cpu)
ef81522b
AG
551{
552}
553
eb24f7c6 554static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
ef81522b
AG
555{
556 return 0;
557}
10c339a0 558#endif
bcec36ea
AG
559void cpu_lock(void);
560void cpu_unlock(void);
10c339a0 561
7b18aad5
CH
562typedef struct SubchDev SubchDev;
563
df1fe5bb 564#ifndef CONFIG_USER_ONLY
d9f090ec 565extern void subsystem_reset(void);
df1fe5bb
CH
566SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
567 uint16_t schid);
568bool css_subch_visible(SubchDev *sch);
569void css_conditional_io_interrupt(SubchDev *sch);
570int css_do_stsch(SubchDev *sch, SCHIB *schib);
38dd7cc7 571bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid);
bffd09cd 572int css_do_msch(SubchDev *sch, const SCHIB *schib);
df1fe5bb
CH
573int css_do_xsch(SubchDev *sch);
574int css_do_csch(SubchDev *sch);
575int css_do_hsch(SubchDev *sch);
576int css_do_ssch(SubchDev *sch, ORB *orb);
b7b6348a
TH
577int css_do_tsch_get_irb(SubchDev *sch, IRB *irb, int *irb_len);
578void css_do_tsch_update_subch(SubchDev *sch);
df1fe5bb 579int css_do_stcrw(CRW *crw);
7f74f0aa 580void css_undo_stcrw(CRW *crw);
50c8d9bf 581int css_do_tpi(IOIntCode *int_code, int lowcore);
df1fe5bb
CH
582int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid,
583 int rfmt, void *buf);
584void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo);
585int css_enable_mcsse(void);
586int css_enable_mss(void);
587int css_do_rsch(SubchDev *sch);
588int css_do_rchp(uint8_t cssid, uint8_t chpid);
589bool css_present(uint8_t cssid);
df1fe5bb 590#endif
7b18aad5 591
2994fd96 592#define cpu_init(model) CPU(cpu_s390x_init(model))
10ec5117 593#define cpu_exec cpu_s390x_exec
bcec36ea 594#define cpu_signal_handler cpu_s390x_signal_handler
10ec5117 595
904e5fd5
VM
596void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
597#define cpu_list s390_cpu_list
598
022c62cb 599#include "exec/exec-all.h"
bcec36ea 600
bcec36ea
AG
601#define EXCP_EXT 1 /* external interrupt */
602#define EXCP_SVC 2 /* supervisor call (syscall) */
603#define EXCP_PGM 3 /* program interruption */
5d69c547
CH
604#define EXCP_IO 7 /* I/O interrupt */
605#define EXCP_MCHK 8 /* machine check */
bcec36ea 606
bcec36ea
AG
607#define INTERRUPT_EXT (1 << 0)
608#define INTERRUPT_TOD (1 << 1)
609#define INTERRUPT_CPUTIMER (1 << 2)
5d69c547
CH
610#define INTERRUPT_IO (1 << 3)
611#define INTERRUPT_MCHK (1 << 4)
10c339a0
AG
612
613/* Program Status Word. */
614#define S390_PSWM_REGNUM 0
615#define S390_PSWA_REGNUM 1
616/* General Purpose Registers. */
617#define S390_R0_REGNUM 2
618#define S390_R1_REGNUM 3
619#define S390_R2_REGNUM 4
620#define S390_R3_REGNUM 5
621#define S390_R4_REGNUM 6
622#define S390_R5_REGNUM 7
623#define S390_R6_REGNUM 8
624#define S390_R7_REGNUM 9
625#define S390_R8_REGNUM 10
626#define S390_R9_REGNUM 11
627#define S390_R10_REGNUM 12
628#define S390_R11_REGNUM 13
629#define S390_R12_REGNUM 14
630#define S390_R13_REGNUM 15
631#define S390_R14_REGNUM 16
632#define S390_R15_REGNUM 17
73d510c9
DH
633/* Total Core Registers. */
634#define S390_NUM_CORE_REGS 18
10c339a0 635
bcec36ea
AG
636/* CC optimization */
637
638enum cc_op {
639 CC_OP_CONST0 = 0, /* CC is 0 */
640 CC_OP_CONST1, /* CC is 1 */
641 CC_OP_CONST2, /* CC is 2 */
642 CC_OP_CONST3, /* CC is 3 */
643
644 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
645 CC_OP_STATIC, /* CC value is env->cc_op */
646
647 CC_OP_NZ, /* env->cc_dst != 0 */
648 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
649 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
650 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
651 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
652 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
653 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
654
655 CC_OP_ADD_64, /* overflow on add (64bit) */
656 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
4e4bb438 657 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
e7d81004
SW
658 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
659 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
4e4bb438 660 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
bcec36ea
AG
661 CC_OP_ABS_64, /* sign eval on abs (64bit) */
662 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
663
664 CC_OP_ADD_32, /* overflow on add (32bit) */
665 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
4e4bb438 666 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
e7d81004
SW
667 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
668 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
4e4bb438 669 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
bcec36ea
AG
670 CC_OP_ABS_32, /* sign eval on abs (64bit) */
671 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
672
673 CC_OP_COMP_32, /* complement */
674 CC_OP_COMP_64, /* complement */
675
676 CC_OP_TM_32, /* test under mask (32bit) */
677 CC_OP_TM_64, /* test under mask (64bit) */
678
bcec36ea
AG
679 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
680 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
587626f8 681 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
bcec36ea
AG
682
683 CC_OP_ICM, /* insert characters under mask */
cbe24bfa
RH
684 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
685 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
102bf2c6 686 CC_OP_FLOGR, /* find leftmost one */
bcec36ea
AG
687 CC_OP_MAX
688};
689
690static const char *cc_names[] = {
691 [CC_OP_CONST0] = "CC_OP_CONST0",
692 [CC_OP_CONST1] = "CC_OP_CONST1",
693 [CC_OP_CONST2] = "CC_OP_CONST2",
694 [CC_OP_CONST3] = "CC_OP_CONST3",
695 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
696 [CC_OP_STATIC] = "CC_OP_STATIC",
697 [CC_OP_NZ] = "CC_OP_NZ",
698 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
699 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
700 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
701 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
702 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
703 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
704 [CC_OP_ADD_64] = "CC_OP_ADD_64",
705 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
4e4bb438 706 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
bcec36ea
AG
707 [CC_OP_SUB_64] = "CC_OP_SUB_64",
708 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
4e4bb438 709 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
bcec36ea
AG
710 [CC_OP_ABS_64] = "CC_OP_ABS_64",
711 [CC_OP_NABS_64] = "CC_OP_NABS_64",
712 [CC_OP_ADD_32] = "CC_OP_ADD_32",
713 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
4e4bb438 714 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
bcec36ea
AG
715 [CC_OP_SUB_32] = "CC_OP_SUB_32",
716 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
4e4bb438 717 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
bcec36ea
AG
718 [CC_OP_ABS_32] = "CC_OP_ABS_32",
719 [CC_OP_NABS_32] = "CC_OP_NABS_32",
720 [CC_OP_COMP_32] = "CC_OP_COMP_32",
721 [CC_OP_COMP_64] = "CC_OP_COMP_64",
722 [CC_OP_TM_32] = "CC_OP_TM_32",
723 [CC_OP_TM_64] = "CC_OP_TM_64",
bcec36ea
AG
724 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
725 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
587626f8 726 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
bcec36ea 727 [CC_OP_ICM] = "CC_OP_ICM",
cbe24bfa
RH
728 [CC_OP_SLA_32] = "CC_OP_SLA_32",
729 [CC_OP_SLA_64] = "CC_OP_SLA_64",
102bf2c6 730 [CC_OP_FLOGR] = "CC_OP_FLOGR",
bcec36ea
AG
731};
732
733static inline const char *cc_name(int cc_op)
734{
735 return cc_names[cc_op];
736}
737
3d0a615f
TH
738static inline void setcc(S390CPU *cpu, uint64_t cc)
739{
740 CPUS390XState *env = &cpu->env;
741
742 env->psw.mask &= ~(3ull << 44);
743 env->psw.mask |= (cc & 3) << 44;
06e3c077 744 env->cc_op = cc;
3d0a615f
TH
745}
746
bcec36ea
AG
747typedef struct LowCore
748{
749 /* prefix area: defined by architecture */
750 uint32_t ccw1[2]; /* 0x000 */
751 uint32_t ccw2[4]; /* 0x008 */
752 uint8_t pad1[0x80-0x18]; /* 0x018 */
753 uint32_t ext_params; /* 0x080 */
754 uint16_t cpu_addr; /* 0x084 */
755 uint16_t ext_int_code; /* 0x086 */
d5a103cd 756 uint16_t svc_ilen; /* 0x088 */
bcec36ea 757 uint16_t svc_code; /* 0x08a */
d5a103cd 758 uint16_t pgm_ilen; /* 0x08c */
bcec36ea
AG
759 uint16_t pgm_code; /* 0x08e */
760 uint32_t data_exc_code; /* 0x090 */
761 uint16_t mon_class_num; /* 0x094 */
762 uint16_t per_perc_atmid; /* 0x096 */
763 uint64_t per_address; /* 0x098 */
764 uint8_t exc_access_id; /* 0x0a0 */
765 uint8_t per_access_id; /* 0x0a1 */
766 uint8_t op_access_id; /* 0x0a2 */
767 uint8_t ar_access_id; /* 0x0a3 */
768 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
769 uint64_t trans_exc_code; /* 0x0a8 */
770 uint64_t monitor_code; /* 0x0b0 */
771 uint16_t subchannel_id; /* 0x0b8 */
772 uint16_t subchannel_nr; /* 0x0ba */
773 uint32_t io_int_parm; /* 0x0bc */
774 uint32_t io_int_word; /* 0x0c0 */
775 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
776 uint32_t stfl_fac_list; /* 0x0c8 */
777 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
778 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
779 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
780 uint32_t external_damage_code; /* 0x0f4 */
781 uint64_t failing_storage_address; /* 0x0f8 */
3da0ab35
AJ
782 uint8_t pad6[0x110-0x100]; /* 0x100 */
783 uint64_t per_breaking_event_addr; /* 0x110 */
784 uint8_t pad7[0x120-0x118]; /* 0x118 */
bcec36ea
AG
785 PSW restart_old_psw; /* 0x120 */
786 PSW external_old_psw; /* 0x130 */
787 PSW svc_old_psw; /* 0x140 */
788 PSW program_old_psw; /* 0x150 */
789 PSW mcck_old_psw; /* 0x160 */
790 PSW io_old_psw; /* 0x170 */
3da0ab35 791 uint8_t pad8[0x1a0-0x180]; /* 0x180 */
3f10341f 792 PSW restart_new_psw; /* 0x1a0 */
bcec36ea
AG
793 PSW external_new_psw; /* 0x1b0 */
794 PSW svc_new_psw; /* 0x1c0 */
795 PSW program_new_psw; /* 0x1d0 */
796 PSW mcck_new_psw; /* 0x1e0 */
797 PSW io_new_psw; /* 0x1f0 */
798 PSW return_psw; /* 0x200 */
799 uint8_t irb[64]; /* 0x210 */
800 uint64_t sync_enter_timer; /* 0x250 */
801 uint64_t async_enter_timer; /* 0x258 */
802 uint64_t exit_timer; /* 0x260 */
803 uint64_t last_update_timer; /* 0x268 */
804 uint64_t user_timer; /* 0x270 */
805 uint64_t system_timer; /* 0x278 */
806 uint64_t last_update_clock; /* 0x280 */
807 uint64_t steal_clock; /* 0x288 */
808 PSW return_mcck_psw; /* 0x290 */
3da0ab35 809 uint8_t pad9[0xc00-0x2a0]; /* 0x2a0 */
bcec36ea
AG
810 /* System info area */
811 uint64_t save_area[16]; /* 0xc00 */
3da0ab35 812 uint8_t pad10[0xd40-0xc80]; /* 0xc80 */
bcec36ea
AG
813 uint64_t kernel_stack; /* 0xd40 */
814 uint64_t thread_info; /* 0xd48 */
815 uint64_t async_stack; /* 0xd50 */
816 uint64_t kernel_asce; /* 0xd58 */
817 uint64_t user_asce; /* 0xd60 */
818 uint64_t panic_stack; /* 0xd68 */
819 uint64_t user_exec_asce; /* 0xd70 */
3da0ab35 820 uint8_t pad11[0xdc0-0xd78]; /* 0xd78 */
bcec36ea
AG
821
822 /* SMP info area: defined by DJB */
823 uint64_t clock_comparator; /* 0xdc0 */
824 uint64_t ext_call_fast; /* 0xdc8 */
825 uint64_t percpu_offset; /* 0xdd0 */
826 uint64_t current_task; /* 0xdd8 */
827 uint32_t softirq_pending; /* 0xde0 */
828 uint32_t pad_0x0de4; /* 0xde4 */
829 uint64_t int_clock; /* 0xde8 */
830 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
831
832 /* 0xe00 is used as indicator for dump tools */
833 /* whether the kernel died with panic() or not */
834 uint32_t panic_magic; /* 0xe00 */
835
836 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
837
838 /* 64 bit extparam used for pfault, diag 250 etc */
839 uint64_t ext_params2; /* 0x11B8 */
840
841 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
842
843 /* System info area */
844
845 uint64_t floating_pt_save_area[16]; /* 0x1200 */
846 uint64_t gpregs_save_area[16]; /* 0x1280 */
847 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
848 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
849 uint32_t prefixreg_save_area; /* 0x1318 */
850 uint32_t fpt_creg_save_area; /* 0x131c */
851 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
852 uint32_t tod_progreg_save_area; /* 0x1324 */
853 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
854 uint32_t clock_comp_save_area[2]; /* 0x1330 */
855 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
856 uint32_t access_regs_save_area[16]; /* 0x1340 */
857 uint64_t cregs_save_area[16]; /* 0x1380 */
858
859 /* align to the top of the prefix area */
860
861 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
541dc0d4 862} QEMU_PACKED LowCore;
bcec36ea
AG
863
864/* STSI */
865#define STSI_LEVEL_MASK 0x00000000f0000000ULL
866#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
867#define STSI_LEVEL_1 0x0000000010000000ULL
868#define STSI_LEVEL_2 0x0000000020000000ULL
869#define STSI_LEVEL_3 0x0000000030000000ULL
870#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
871#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
872#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
873#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
874
875/* Basic Machine Configuration */
876struct sysib_111 {
877 uint32_t res1[8];
878 uint8_t manuf[16];
879 uint8_t type[4];
880 uint8_t res2[12];
881 uint8_t model[16];
882 uint8_t sequence[16];
883 uint8_t plant[4];
884 uint8_t res3[156];
885};
886
887/* Basic Machine CPU */
888struct sysib_121 {
889 uint32_t res1[80];
890 uint8_t sequence[16];
891 uint8_t plant[4];
892 uint8_t res2[2];
893 uint16_t cpu_addr;
894 uint8_t res3[152];
895};
896
897/* Basic Machine CPUs */
898struct sysib_122 {
899 uint8_t res1[32];
900 uint32_t capability;
901 uint16_t total_cpus;
902 uint16_t active_cpus;
903 uint16_t standby_cpus;
904 uint16_t reserved_cpus;
905 uint16_t adjustments[2026];
906};
907
908/* LPAR CPU */
909struct sysib_221 {
910 uint32_t res1[80];
911 uint8_t sequence[16];
912 uint8_t plant[4];
913 uint16_t cpu_id;
914 uint16_t cpu_addr;
915 uint8_t res3[152];
916};
917
918/* LPAR CPUs */
919struct sysib_222 {
920 uint32_t res1[32];
921 uint16_t lpar_num;
922 uint8_t res2;
923 uint8_t lcpuc;
924 uint16_t total_cpus;
925 uint16_t conf_cpus;
926 uint16_t standby_cpus;
927 uint16_t reserved_cpus;
928 uint8_t name[8];
929 uint32_t caf;
930 uint8_t res3[16];
931 uint16_t dedicated_cpus;
932 uint16_t shared_cpus;
933 uint8_t res4[180];
934};
935
936/* VM CPUs */
937struct sysib_322 {
938 uint8_t res1[31];
939 uint8_t count;
940 struct {
941 uint8_t res2[4];
942 uint16_t total_cpus;
943 uint16_t conf_cpus;
944 uint16_t standby_cpus;
945 uint16_t reserved_cpus;
946 uint8_t name[8];
947 uint32_t caf;
948 uint8_t cpi[16];
f07177a5
ET
949 uint8_t res5[3];
950 uint8_t ext_name_encoding;
951 uint32_t res3;
952 uint8_t uuid[16];
bcec36ea 953 } vm[8];
f07177a5
ET
954 uint8_t res4[1504];
955 uint8_t ext_names[8][256];
bcec36ea
AG
956};
957
958/* MMU defines */
959#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
960#define _ASCE_SUBSPACE 0x200 /* subspace group control */
961#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
962#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
963#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
964#define _ASCE_REAL_SPACE 0x20 /* real space control */
965#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
966#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
967#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
968#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
969#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
970#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
971
972#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
43d49b01 973#define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
5d180439 974#define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
bcec36ea
AG
975#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
976#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
977#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
978#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
979#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
980#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
981
982#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
c4400206 983#define _SEGMENT_ENTRY_FC 0x400 /* format control */
bcec36ea
AG
984#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
985#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
986
987#define _PAGE_RO 0x200 /* HW read-only bit */
988#define _PAGE_INVALID 0x400 /* HW invalid bit */
b4ecbf80 989#define _PAGE_RES0 0x800 /* bit must be zero */
bcec36ea 990
b9959138
AG
991#define SK_C (0x1 << 1)
992#define SK_R (0x1 << 2)
993#define SK_F (0x1 << 3)
994#define SK_ACC_MASK (0xf << 4)
bcec36ea 995
5172b780 996/* SIGP order codes */
bcec36ea
AG
997#define SIGP_SENSE 0x01
998#define SIGP_EXTERNAL_CALL 0x02
999#define SIGP_EMERGENCY 0x03
1000#define SIGP_START 0x04
1001#define SIGP_STOP 0x05
1002#define SIGP_RESTART 0x06
1003#define SIGP_STOP_STORE_STATUS 0x09
1004#define SIGP_INITIAL_CPU_RESET 0x0b
1005#define SIGP_CPU_RESET 0x0c
1006#define SIGP_SET_PREFIX 0x0d
1007#define SIGP_STORE_STATUS_ADDR 0x0e
1008#define SIGP_SET_ARCH 0x12
abec5356 1009#define SIGP_STORE_ADTL_STATUS 0x17
bcec36ea 1010
5172b780
DH
1011/* SIGP condition codes */
1012#define SIGP_CC_ORDER_CODE_ACCEPTED 0
1013#define SIGP_CC_STATUS_STORED 1
1014#define SIGP_CC_BUSY 2
1015#define SIGP_CC_NOT_OPERATIONAL 3
1016
1017/* SIGP status bits */
bcec36ea
AG
1018#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
1019#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
1020#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
1021#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
1022#define SIGP_STAT_STOPPED 0x00000040UL
1023#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
1024#define SIGP_STAT_CHECK_STOP 0x00000010UL
1025#define SIGP_STAT_INOPERATIVE 0x00000004UL
1026#define SIGP_STAT_INVALID_ORDER 0x00000002UL
1027#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
1028
18ff9494
DH
1029/* SIGP SET ARCHITECTURE modes */
1030#define SIGP_MODE_ESA_S390 0
1031#define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
1032#define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
1033
a4e3ad19
AF
1034void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
1035int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
e3e09d87 1036 target_ulong *raddr, int *flags, bool exc);
6e252802 1037int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
a4e3ad19 1038uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
bcec36ea 1039 uint64_t vr);
311918b9 1040void s390_cpu_recompute_watchpoints(CPUState *cs);
bcec36ea 1041
6cb1e49d
AY
1042int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
1043 int len, bool is_write);
c3edd628 1044
6cb1e49d
AY
1045#define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
1046 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
1047#define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
1048 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
1049#define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
1050 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
c3edd628 1051
bcec36ea
AG
1052/* The value of the TOD clock for 1.1.1970. */
1053#define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
1054
1055/* Converts ns to s390's clock format */
1056static inline uint64_t time2tod(uint64_t ns) {
1057 return (ns << 9) / 125;
1058}
1059
9cb32c44
AJ
1060/* Converts s390's clock format to ns */
1061static inline uint64_t tod2time(uint64_t t) {
1062 return (t * 125) >> 9;
1063}
1064
f9466733 1065static inline void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
bcec36ea
AG
1066 uint64_t param64)
1067{
f9466733
AF
1068 CPUS390XState *env = &cpu->env;
1069
bcec36ea
AG
1070 if (env->ext_index == MAX_EXT_QUEUE - 1) {
1071 /* ugh - can't queue anymore. Let's drop. */
1072 return;
1073 }
1074
1075 env->ext_index++;
1076 assert(env->ext_index < MAX_EXT_QUEUE);
1077
1078 env->ext_queue[env->ext_index].code = code;
1079 env->ext_queue[env->ext_index].param = param;
1080 env->ext_queue[env->ext_index].param64 = param64;
1081
1082 env->pending_int |= INTERRUPT_EXT;
c3affe56 1083 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
bcec36ea 1084}
10c339a0 1085
f9466733 1086static inline void cpu_inject_io(S390CPU *cpu, uint16_t subchannel_id,
5d69c547
CH
1087 uint16_t subchannel_number,
1088 uint32_t io_int_parm, uint32_t io_int_word)
1089{
f9466733 1090 CPUS390XState *env = &cpu->env;
91b0a8f3 1091 int isc = IO_INT_WORD_ISC(io_int_word);
5d69c547
CH
1092
1093 if (env->io_index[isc] == MAX_IO_QUEUE - 1) {
1094 /* ugh - can't queue anymore. Let's drop. */
1095 return;
1096 }
1097
1098 env->io_index[isc]++;
1099 assert(env->io_index[isc] < MAX_IO_QUEUE);
1100
1101 env->io_queue[env->io_index[isc]][isc].id = subchannel_id;
1102 env->io_queue[env->io_index[isc]][isc].nr = subchannel_number;
1103 env->io_queue[env->io_index[isc]][isc].parm = io_int_parm;
1104 env->io_queue[env->io_index[isc]][isc].word = io_int_word;
1105
1106 env->pending_int |= INTERRUPT_IO;
c3affe56 1107 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
5d69c547
CH
1108}
1109
f9466733 1110static inline void cpu_inject_crw_mchk(S390CPU *cpu)
5d69c547 1111{
f9466733
AF
1112 CPUS390XState *env = &cpu->env;
1113
5d69c547
CH
1114 if (env->mchk_index == MAX_MCHK_QUEUE - 1) {
1115 /* ugh - can't queue anymore. Let's drop. */
1116 return;
1117 }
1118
1119 env->mchk_index++;
1120 assert(env->mchk_index < MAX_MCHK_QUEUE);
1121
1122 env->mchk_queue[env->mchk_index].type = 1;
1123
1124 env->pending_int |= INTERRUPT_MCHK;
c3affe56 1125 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
5d69c547
CH
1126}
1127
b6fe0124
MR
1128/* from s390-virtio-ccw */
1129#define MEM_SECTION_SIZE 0x10000000UL
1def6656 1130#define MAX_AVAIL_SLOTS 32
b6fe0124 1131
e72ca652 1132/* fpu_helper.c */
e72ca652
BS
1133uint32_t set_cc_nz_f32(float32 v);
1134uint32_t set_cc_nz_f64(float64 v);
587626f8 1135uint32_t set_cc_nz_f128(float128 v);
e72ca652 1136
aea1e885 1137/* misc_helper.c */
268846ba 1138#ifndef CONFIG_USER_ONLY
8fc639af 1139int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3);
268846ba
ED
1140void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1141#endif
d5a103cd 1142void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
b4e2bd35
RH
1143void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1144 uintptr_t retaddr);
a78b0504 1145
09b99878 1146#ifdef CONFIG_KVM
de13d216 1147void kvm_s390_io_interrupt(uint16_t subchannel_id,
09b99878
CH
1148 uint16_t subchannel_nr, uint32_t io_int_parm,
1149 uint32_t io_int_word);
de13d216 1150void kvm_s390_crw_mchk(void);
09b99878 1151void kvm_s390_enable_css_support(S390CPU *cpu);
cc3ac9c4
CH
1152int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1153 int vq, bool assign);
7f7f9752 1154int kvm_s390_cpu_restart(S390CPU *cpu);
1def6656 1155int kvm_s390_get_memslot_count(KVMState *s);
1cd4e0f6 1156void kvm_s390_cmma_reset(void);
c9e659c9 1157int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
99607144 1158void kvm_s390_reset_vcpu(S390CPU *cpu);
a310b283 1159int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
3cda44f7
JF
1160void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu);
1161int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu);
4ab72920 1162void kvm_s390_crypto_reset(void);
09b99878 1163#else
de13d216 1164static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
df1fe5bb
CH
1165 uint16_t subchannel_nr,
1166 uint32_t io_int_parm,
1167 uint32_t io_int_word)
1168{
1169}
de13d216 1170static inline void kvm_s390_crw_mchk(void)
df1fe5bb
CH
1171{
1172}
09b99878
CH
1173static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1174{
1175}
cc3ac9c4
CH
1176static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1177 uint32_t sch, int vq,
b4436a0b
CH
1178 bool assign)
1179{
1180 return -ENOSYS;
1181}
7f7f9752
ED
1182static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1183{
1184 return -ENOSYS;
1185}
1cd4e0f6 1186static inline void kvm_s390_cmma_reset(void)
4cb88c3c
DD
1187{
1188}
1def6656
MR
1189static inline int kvm_s390_get_memslot_count(KVMState *s)
1190{
1191 return MAX_AVAIL_SLOTS;
1192}
c9e659c9
DH
1193static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
1194{
1195 return -ENOSYS;
1196}
99607144
DH
1197static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
1198{
1199}
a310b283
DD
1200static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
1201 uint64_t *hw_limit)
1202{
1203 return 0;
1204}
3cda44f7
JF
1205static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu)
1206{
1207}
1208static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu)
1209{
1210 return 0;
1211}
4ab72920
DH
1212static inline void kvm_s390_crypto_reset(void)
1213{
1214}
09b99878 1215#endif
df1fe5bb 1216
a310b283
DD
1217static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
1218{
1219 if (kvm_enabled()) {
1220 return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
1221 }
1222 return 0;
1223}
1224
1cd4e0f6 1225static inline void s390_cmma_reset(void)
4cb88c3c
DD
1226{
1227 if (kvm_enabled()) {
1cd4e0f6 1228 kvm_s390_cmma_reset();
4cb88c3c
DD
1229 }
1230}
1231
7f7f9752
ED
1232static inline int s390_cpu_restart(S390CPU *cpu)
1233{
1234 if (kvm_enabled()) {
1235 return kvm_s390_cpu_restart(cpu);
1236 }
1237 return -ENOSYS;
1238}
1239
1def6656
MR
1240static inline int s390_get_memslot_count(KVMState *s)
1241{
1242 if (kvm_enabled()) {
1243 return kvm_s390_get_memslot_count(s);
1244 } else {
1245 return MAX_AVAIL_SLOTS;
1246 }
1247}
1248
de13d216
CH
1249void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1250 uint32_t io_int_parm, uint32_t io_int_word);
1251void s390_crw_mchk(void);
df1fe5bb 1252
cc3ac9c4
CH
1253static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1254 uint32_t sch_id, int vq,
b4436a0b
CH
1255 bool assign)
1256{
a499973f 1257 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
b4436a0b
CH
1258}
1259
4ab72920
DH
1260static inline void s390_crypto_reset(void)
1261{
1262 if (kvm_enabled()) {
1263 kvm_s390_crypto_reset();
1264 }
1265}
1266
b2ac0ff5
EF
1267#ifdef CONFIG_KVM
1268static inline bool vregs_needed(void *opaque)
1269{
1270 if (kvm_enabled()) {
1271 return kvm_check_extension(kvm_state, KVM_CAP_S390_VECTOR_REGISTERS);
1272 }
1273 return 0;
1274}
1275#else
1276static inline bool vregs_needed(void *opaque)
1277{
1278 return 0;
1279}
1280#endif
b080364a
CH
1281
1282/* machine check interruption code */
1283
1284/* subclasses */
1285#define MCIC_SC_SD 0x8000000000000000ULL
1286#define MCIC_SC_PD 0x4000000000000000ULL
1287#define MCIC_SC_SR 0x2000000000000000ULL
1288#define MCIC_SC_CD 0x0800000000000000ULL
1289#define MCIC_SC_ED 0x0400000000000000ULL
1290#define MCIC_SC_DG 0x0100000000000000ULL
1291#define MCIC_SC_W 0x0080000000000000ULL
1292#define MCIC_SC_CP 0x0040000000000000ULL
1293#define MCIC_SC_SP 0x0020000000000000ULL
1294#define MCIC_SC_CK 0x0010000000000000ULL
1295
1296/* subclass modifiers */
1297#define MCIC_SCM_B 0x0002000000000000ULL
1298#define MCIC_SCM_DA 0x0000000020000000ULL
1299#define MCIC_SCM_AP 0x0000000000080000ULL
1300
1301/* storage errors */
1302#define MCIC_SE_SE 0x0000800000000000ULL
1303#define MCIC_SE_SC 0x0000400000000000ULL
1304#define MCIC_SE_KE 0x0000200000000000ULL
1305#define MCIC_SE_DS 0x0000100000000000ULL
1306#define MCIC_SE_IE 0x0000000080000000ULL
1307
1308/* validity bits */
1309#define MCIC_VB_WP 0x0000080000000000ULL
1310#define MCIC_VB_MS 0x0000040000000000ULL
1311#define MCIC_VB_PM 0x0000020000000000ULL
1312#define MCIC_VB_IA 0x0000010000000000ULL
1313#define MCIC_VB_FA 0x0000008000000000ULL
1314#define MCIC_VB_VR 0x0000004000000000ULL
1315#define MCIC_VB_EC 0x0000002000000000ULL
1316#define MCIC_VB_FP 0x0000001000000000ULL
1317#define MCIC_VB_GR 0x0000000800000000ULL
1318#define MCIC_VB_CR 0x0000000400000000ULL
1319#define MCIC_VB_ST 0x0000000100000000ULL
1320#define MCIC_VB_AR 0x0000000040000000ULL
1321#define MCIC_VB_PR 0x0000000000200000ULL
1322#define MCIC_VB_FC 0x0000000000100000ULL
1323#define MCIC_VB_CT 0x0000000000020000ULL
1324#define MCIC_VB_CC 0x0000000000010000ULL
1325
10ec5117 1326#endif