]> git.proxmox.com Git - mirror_qemu.git/blame - target-s390x/ioinst.c
s390x/ioinst: Set condition code in ioinst_handle_tsch() handler
[mirror_qemu.git] / target-s390x / ioinst.c
CommitLineData
db1c8f53
CH
1/*
2 * I/O instructions for S/390
3 *
14b4e13d 4 * Copyright 2012, 2015 IBM Corp.
db1c8f53
CH
5 * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com>
6 *
7 * This work is licensed under the terms of the GNU GPL, version 2 or (at
8 * your option) any later version. See the COPYING file in the top-level
9 * directory.
10 */
11
12#include <sys/types.h>
13
14#include "cpu.h"
15#include "ioinst.h"
7b18aad5 16#include "trace.h"
8cba80c3 17#include "hw/s390x/s390-pci-bus.h"
db1c8f53
CH
18
19int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid,
20 int *schid)
21{
22 if (!IOINST_SCHID_ONE(value)) {
23 return -EINVAL;
24 }
25 if (!IOINST_SCHID_M(value)) {
26 if (IOINST_SCHID_CSSID(value)) {
27 return -EINVAL;
28 }
29 *cssid = 0;
30 *m = 0;
31 } else {
32 *cssid = IOINST_SCHID_CSSID(value);
33 *m = 1;
34 }
35 *ssid = IOINST_SCHID_SSID(value);
36 *schid = IOINST_SCHID_NR(value);
37 return 0;
38}
7b18aad5 39
5d9bf1c0 40void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
41{
42 int cssid, ssid, schid, m;
43 SubchDev *sch;
44 int ret = -ENODEV;
45 int cc;
46
47 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
48 program_interrupt(&cpu->env, PGM_OPERAND, 2);
49 return;
7b18aad5
CH
50 }
51 trace_ioinst_sch_id("xsch", cssid, ssid, schid);
52 sch = css_find_subch(m, cssid, ssid, schid);
53 if (sch && css_subch_visible(sch)) {
54 ret = css_do_xsch(sch);
55 }
56 switch (ret) {
57 case -ENODEV:
58 cc = 3;
59 break;
60 case -EBUSY:
61 cc = 2;
62 break;
63 case 0:
64 cc = 0;
65 break;
66 default:
67 cc = 1;
68 break;
69 }
5d9bf1c0 70 setcc(cpu, cc);
7b18aad5
CH
71}
72
5d9bf1c0 73void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
74{
75 int cssid, ssid, schid, m;
76 SubchDev *sch;
77 int ret = -ENODEV;
78 int cc;
79
80 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
81 program_interrupt(&cpu->env, PGM_OPERAND, 2);
82 return;
7b18aad5
CH
83 }
84 trace_ioinst_sch_id("csch", cssid, ssid, schid);
85 sch = css_find_subch(m, cssid, ssid, schid);
86 if (sch && css_subch_visible(sch)) {
87 ret = css_do_csch(sch);
88 }
89 if (ret == -ENODEV) {
90 cc = 3;
91 } else {
92 cc = 0;
93 }
5d9bf1c0 94 setcc(cpu, cc);
7b18aad5
CH
95}
96
5d9bf1c0 97void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
98{
99 int cssid, ssid, schid, m;
100 SubchDev *sch;
101 int ret = -ENODEV;
102 int cc;
103
104 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
105 program_interrupt(&cpu->env, PGM_OPERAND, 2);
106 return;
7b18aad5
CH
107 }
108 trace_ioinst_sch_id("hsch", cssid, ssid, schid);
109 sch = css_find_subch(m, cssid, ssid, schid);
110 if (sch && css_subch_visible(sch)) {
111 ret = css_do_hsch(sch);
112 }
113 switch (ret) {
114 case -ENODEV:
115 cc = 3;
116 break;
117 case -EBUSY:
118 cc = 2;
119 break;
120 case 0:
121 cc = 0;
122 break;
123 default:
124 cc = 1;
125 break;
126 }
5d9bf1c0 127 setcc(cpu, cc);
7b18aad5
CH
128}
129
130static int ioinst_schib_valid(SCHIB *schib)
131{
132 if ((schib->pmcw.flags & PMCW_FLAGS_MASK_INVALID) ||
133 (schib->pmcw.chars & PMCW_CHARS_MASK_INVALID)) {
134 return 0;
135 }
136 /* Disallow extended measurements for now. */
137 if (schib->pmcw.chars & PMCW_CHARS_MASK_XMWME) {
138 return 0;
139 }
140 return 1;
141}
142
5d9bf1c0 143void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5
CH
144{
145 int cssid, ssid, schid, m;
146 SubchDev *sch;
14b4e13d 147 SCHIB schib;
7b18aad5
CH
148 uint64_t addr;
149 int ret = -ENODEV;
150 int cc;
5d9bf1c0 151 CPUS390XState *env = &cpu->env;
7b18aad5 152
7b18aad5 153 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
154 if (addr & 3) {
155 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 156 return;
61bf0dcb 157 }
14b4e13d
TH
158 if (s390_cpu_virt_mem_read(cpu, addr, &schib, sizeof(schib))) {
159 return;
7b18aad5 160 }
71ed827a 161 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid) ||
14b4e13d 162 !ioinst_schib_valid(&schib)) {
7b18aad5 163 program_interrupt(env, PGM_OPERAND, 2);
14b4e13d 164 return;
7b18aad5 165 }
71ed827a 166 trace_ioinst_sch_id("msch", cssid, ssid, schid);
7b18aad5
CH
167 sch = css_find_subch(m, cssid, ssid, schid);
168 if (sch && css_subch_visible(sch)) {
14b4e13d 169 ret = css_do_msch(sch, &schib);
7b18aad5
CH
170 }
171 switch (ret) {
172 case -ENODEV:
173 cc = 3;
174 break;
175 case -EBUSY:
176 cc = 2;
177 break;
178 case 0:
179 cc = 0;
180 break;
181 default:
182 cc = 1;
183 break;
184 }
5d9bf1c0 185 setcc(cpu, cc);
7b18aad5
CH
186}
187
188static void copy_orb_from_guest(ORB *dest, const ORB *src)
189{
190 dest->intparm = be32_to_cpu(src->intparm);
191 dest->ctrl0 = be16_to_cpu(src->ctrl0);
192 dest->lpm = src->lpm;
193 dest->ctrl1 = src->ctrl1;
194 dest->cpa = be32_to_cpu(src->cpa);
195}
196
197static int ioinst_orb_valid(ORB *orb)
198{
199 if ((orb->ctrl0 & ORB_CTRL0_MASK_INVALID) ||
200 (orb->ctrl1 & ORB_CTRL1_MASK_INVALID)) {
201 return 0;
202 }
203 if ((orb->cpa & HIGH_ORDER_BIT) != 0) {
204 return 0;
205 }
206 return 1;
207}
208
5d9bf1c0 209void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5
CH
210{
211 int cssid, ssid, schid, m;
212 SubchDev *sch;
234d9b1d 213 ORB orig_orb, orb;
7b18aad5
CH
214 uint64_t addr;
215 int ret = -ENODEV;
216 int cc;
5d9bf1c0 217 CPUS390XState *env = &cpu->env;
7b18aad5 218
7b18aad5 219 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
220 if (addr & 3) {
221 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 222 return;
61bf0dcb 223 }
234d9b1d
TH
224 if (s390_cpu_virt_mem_read(cpu, addr, &orig_orb, sizeof(orb))) {
225 return;
7b18aad5 226 }
234d9b1d 227 copy_orb_from_guest(&orb, &orig_orb);
71ed827a
TH
228 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid) ||
229 !ioinst_orb_valid(&orb)) {
7b18aad5 230 program_interrupt(env, PGM_OPERAND, 2);
234d9b1d 231 return;
7b18aad5 232 }
71ed827a 233 trace_ioinst_sch_id("ssch", cssid, ssid, schid);
7b18aad5
CH
234 sch = css_find_subch(m, cssid, ssid, schid);
235 if (sch && css_subch_visible(sch)) {
236 ret = css_do_ssch(sch, &orb);
237 }
238 switch (ret) {
239 case -ENODEV:
240 cc = 3;
241 break;
242 case -EBUSY:
243 cc = 2;
244 break;
245 case 0:
246 cc = 0;
247 break;
248 default:
249 cc = 1;
250 break;
251 }
5d9bf1c0 252 setcc(cpu, cc);
7b18aad5
CH
253}
254
5d9bf1c0 255void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb)
7b18aad5
CH
256{
257 CRW *crw;
258 uint64_t addr;
259 int cc;
260 hwaddr len = sizeof(*crw);
5d9bf1c0 261 CPUS390XState *env = &cpu->env;
7b18aad5
CH
262
263 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
264 if (addr & 3) {
265 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 266 return;
61bf0dcb 267 }
7b18aad5
CH
268 crw = s390_cpu_physical_memory_map(env, addr, &len, 1);
269 if (!crw || len != sizeof(*crw)) {
0056fc9e 270 program_interrupt(env, PGM_ADDRESSING, 2);
7b18aad5
CH
271 goto out;
272 }
273 cc = css_do_stcrw(crw);
274 /* 0 - crw stored, 1 - zeroes stored */
5d9bf1c0
TH
275 setcc(cpu, cc);
276
7b18aad5
CH
277out:
278 s390_cpu_physical_memory_unmap(env, crw, len, 1);
7b18aad5
CH
279}
280
5d9bf1c0 281void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5
CH
282{
283 int cssid, ssid, schid, m;
284 SubchDev *sch;
285 uint64_t addr;
286 int cc;
57b22fc7 287 SCHIB schib;
5d9bf1c0 288 CPUS390XState *env = &cpu->env;
7b18aad5 289
7b18aad5 290 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
291 if (addr & 3) {
292 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 293 return;
61bf0dcb 294 }
71ed827a
TH
295
296 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
57b22fc7
TH
297 /*
298 * As operand exceptions have a lower priority than access exceptions,
299 * we check whether the memory area is writeable (injecting the
300 * access execption if it is not) first.
301 */
302 if (!s390_cpu_virt_mem_check_write(cpu, addr, sizeof(schib))) {
303 program_interrupt(env, PGM_OPERAND, 2);
304 }
305 return;
71ed827a
TH
306 }
307 trace_ioinst_sch_id("stsch", cssid, ssid, schid);
7b18aad5
CH
308 sch = css_find_subch(m, cssid, ssid, schid);
309 if (sch) {
310 if (css_subch_visible(sch)) {
57b22fc7 311 css_do_stsch(sch, &schib);
7b18aad5
CH
312 cc = 0;
313 } else {
314 /* Indicate no more subchannels in this css/ss */
315 cc = 3;
316 }
317 } else {
38dd7cc7 318 if (css_schid_final(m, cssid, ssid, schid)) {
7b18aad5
CH
319 cc = 3; /* No more subchannels in this css/ss */
320 } else {
321 /* Store an empty schib. */
57b22fc7 322 memset(&schib, 0, sizeof(schib));
7b18aad5
CH
323 cc = 0;
324 }
325 }
57b22fc7
TH
326 if (cc != 3) {
327 if (s390_cpu_virt_mem_write(cpu, addr, &schib, sizeof(schib)) != 0) {
328 return;
329 }
330 } else {
331 /* Access exceptions have a higher priority than cc3 */
332 if (s390_cpu_virt_mem_check_write(cpu, addr, sizeof(schib)) != 0) {
333 return;
334 }
335 }
5d9bf1c0 336 setcc(cpu, cc);
7b18aad5
CH
337}
338
653b0809 339int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5 340{
653b0809 341 CPUS390XState *env = &cpu->env;
7b18aad5
CH
342 int cssid, ssid, schid, m;
343 SubchDev *sch;
344 IRB *irb;
345 uint64_t addr;
7b18aad5
CH
346 int cc;
347 hwaddr len = sizeof(*irb);
348
349 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
350 program_interrupt(env, PGM_OPERAND, 2);
351 return -EIO;
352 }
353 trace_ioinst_sch_id("tsch", cssid, ssid, schid);
354 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
355 if (addr & 3) {
356 program_interrupt(env, PGM_SPECIFICATION, 2);
357 return -EIO;
358 }
7b18aad5
CH
359 irb = s390_cpu_physical_memory_map(env, addr, &len, 1);
360 if (!irb || len != sizeof(*irb)) {
0056fc9e 361 program_interrupt(env, PGM_ADDRESSING, 2);
7b18aad5
CH
362 cc = -EIO;
363 goto out;
364 }
365 sch = css_find_subch(m, cssid, ssid, schid);
366 if (sch && css_subch_visible(sch)) {
653b0809 367 cc = css_do_tsch(sch, irb);
7b18aad5 368 /* 0 - status pending, 1 - not status pending */
7b18aad5
CH
369 } else {
370 cc = 3;
371 }
653b0809 372 setcc(cpu, cc);
7b18aad5
CH
373out:
374 s390_cpu_physical_memory_unmap(env, irb, sizeof(*irb), 1);
375 return cc;
376}
377
378typedef struct ChscReq {
379 uint16_t len;
380 uint16_t command;
381 uint32_t param0;
382 uint32_t param1;
383 uint32_t param2;
384} QEMU_PACKED ChscReq;
385
386typedef struct ChscResp {
387 uint16_t len;
388 uint16_t code;
389 uint32_t param;
390 char data[0];
391} QEMU_PACKED ChscResp;
392
393#define CHSC_MIN_RESP_LEN 0x0008
394
395#define CHSC_SCPD 0x0002
396#define CHSC_SCSC 0x0010
397#define CHSC_SDA 0x0031
8cba80c3 398#define CHSC_SEI 0x000e
7b18aad5
CH
399
400#define CHSC_SCPD_0_M 0x20000000
401#define CHSC_SCPD_0_C 0x10000000
402#define CHSC_SCPD_0_FMT 0x0f000000
403#define CHSC_SCPD_0_CSSID 0x00ff0000
404#define CHSC_SCPD_0_RFMT 0x00000f00
405#define CHSC_SCPD_0_RES 0xc000f000
406#define CHSC_SCPD_1_RES 0xffffff00
407#define CHSC_SCPD_01_CHPID 0x000000ff
408static void ioinst_handle_chsc_scpd(ChscReq *req, ChscResp *res)
409{
410 uint16_t len = be16_to_cpu(req->len);
411 uint32_t param0 = be32_to_cpu(req->param0);
412 uint32_t param1 = be32_to_cpu(req->param1);
413 uint16_t resp_code;
414 int rfmt;
415 uint16_t cssid;
416 uint8_t f_chpid, l_chpid;
417 int desc_size;
418 int m;
419
420 rfmt = (param0 & CHSC_SCPD_0_RFMT) >> 8;
421 if ((rfmt == 0) || (rfmt == 1)) {
422 rfmt = !!(param0 & CHSC_SCPD_0_C);
423 }
424 if ((len != 0x0010) || (param0 & CHSC_SCPD_0_RES) ||
425 (param1 & CHSC_SCPD_1_RES) || req->param2) {
426 resp_code = 0x0003;
427 goto out_err;
428 }
429 if (param0 & CHSC_SCPD_0_FMT) {
430 resp_code = 0x0007;
431 goto out_err;
432 }
433 cssid = (param0 & CHSC_SCPD_0_CSSID) >> 16;
434 m = param0 & CHSC_SCPD_0_M;
435 if (cssid != 0) {
436 if (!m || !css_present(cssid)) {
437 resp_code = 0x0008;
438 goto out_err;
439 }
440 }
441 f_chpid = param0 & CHSC_SCPD_01_CHPID;
442 l_chpid = param1 & CHSC_SCPD_01_CHPID;
443 if (l_chpid < f_chpid) {
444 resp_code = 0x0003;
445 goto out_err;
446 }
447 /* css_collect_chp_desc() is endian-aware */
448 desc_size = css_collect_chp_desc(m, cssid, f_chpid, l_chpid, rfmt,
449 &res->data);
450 res->code = cpu_to_be16(0x0001);
451 res->len = cpu_to_be16(8 + desc_size);
452 res->param = cpu_to_be32(rfmt);
453 return;
454
455 out_err:
456 res->code = cpu_to_be16(resp_code);
457 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
458 res->param = cpu_to_be32(rfmt);
459}
460
461#define CHSC_SCSC_0_M 0x20000000
462#define CHSC_SCSC_0_FMT 0x000f0000
463#define CHSC_SCSC_0_CSSID 0x0000ff00
464#define CHSC_SCSC_0_RES 0xdff000ff
465static void ioinst_handle_chsc_scsc(ChscReq *req, ChscResp *res)
466{
467 uint16_t len = be16_to_cpu(req->len);
468 uint32_t param0 = be32_to_cpu(req->param0);
469 uint8_t cssid;
470 uint16_t resp_code;
471 uint32_t general_chars[510];
472 uint32_t chsc_chars[508];
473
474 if (len != 0x0010) {
475 resp_code = 0x0003;
476 goto out_err;
477 }
478
479 if (param0 & CHSC_SCSC_0_FMT) {
480 resp_code = 0x0007;
481 goto out_err;
482 }
483 cssid = (param0 & CHSC_SCSC_0_CSSID) >> 8;
484 if (cssid != 0) {
485 if (!(param0 & CHSC_SCSC_0_M) || !css_present(cssid)) {
486 resp_code = 0x0008;
487 goto out_err;
488 }
489 }
490 if ((param0 & CHSC_SCSC_0_RES) || req->param1 || req->param2) {
491 resp_code = 0x0003;
492 goto out_err;
493 }
494 res->code = cpu_to_be16(0x0001);
495 res->len = cpu_to_be16(4080);
496 res->param = 0;
497
498 memset(general_chars, 0, sizeof(general_chars));
499 memset(chsc_chars, 0, sizeof(chsc_chars));
500
501 general_chars[0] = cpu_to_be32(0x03000000);
502 general_chars[1] = cpu_to_be32(0x00059000);
503
504 chsc_chars[0] = cpu_to_be32(0x40000000);
505 chsc_chars[3] = cpu_to_be32(0x00040000);
506
507 memcpy(res->data, general_chars, sizeof(general_chars));
508 memcpy(res->data + sizeof(general_chars), chsc_chars, sizeof(chsc_chars));
509 return;
510
511 out_err:
512 res->code = cpu_to_be16(resp_code);
513 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
514 res->param = 0;
515}
516
517#define CHSC_SDA_0_FMT 0x0f000000
518#define CHSC_SDA_0_OC 0x0000ffff
519#define CHSC_SDA_0_RES 0xf0ff0000
520#define CHSC_SDA_OC_MCSSE 0x0
521#define CHSC_SDA_OC_MSS 0x2
522static void ioinst_handle_chsc_sda(ChscReq *req, ChscResp *res)
523{
524 uint16_t resp_code = 0x0001;
525 uint16_t len = be16_to_cpu(req->len);
526 uint32_t param0 = be32_to_cpu(req->param0);
527 uint16_t oc;
528 int ret;
529
530 if ((len != 0x0400) || (param0 & CHSC_SDA_0_RES)) {
531 resp_code = 0x0003;
532 goto out;
533 }
534
535 if (param0 & CHSC_SDA_0_FMT) {
536 resp_code = 0x0007;
537 goto out;
538 }
539
540 oc = param0 & CHSC_SDA_0_OC;
541 switch (oc) {
542 case CHSC_SDA_OC_MCSSE:
543 ret = css_enable_mcsse();
544 if (ret == -EINVAL) {
545 resp_code = 0x0101;
546 goto out;
547 }
548 break;
549 case CHSC_SDA_OC_MSS:
550 ret = css_enable_mss();
551 if (ret == -EINVAL) {
552 resp_code = 0x0101;
553 goto out;
554 }
555 break;
556 default:
557 resp_code = 0x0003;
558 goto out;
559 }
560
561out:
562 res->code = cpu_to_be16(resp_code);
563 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
564 res->param = 0;
565}
566
8cba80c3
FB
567static int chsc_sei_nt0_get_event(void *res)
568{
569 /* no events yet */
570 return 1;
571}
572
573static int chsc_sei_nt0_have_event(void)
574{
575 /* no events yet */
576 return 0;
577}
578
579#define CHSC_SEI_NT0 (1ULL << 63)
580#define CHSC_SEI_NT2 (1ULL << 61)
581static void ioinst_handle_chsc_sei(ChscReq *req, ChscResp *res)
582{
583 uint64_t selection_mask = ldq_p(&req->param1);
584 uint8_t *res_flags = (uint8_t *)res->data;
585 int have_event = 0;
586 int have_more = 0;
587
588 /* regarding architecture nt0 can not be masked */
589 have_event = !chsc_sei_nt0_get_event(res);
590 have_more = chsc_sei_nt0_have_event();
591
592 if (selection_mask & CHSC_SEI_NT2) {
593 if (!have_event) {
594 have_event = !chsc_sei_nt2_get_event(res);
595 }
596
597 if (!have_more) {
598 have_more = chsc_sei_nt2_have_event();
599 }
600 }
601
602 if (have_event) {
603 res->code = cpu_to_be16(0x0001);
604 if (have_more) {
605 (*res_flags) |= 0x80;
606 } else {
607 (*res_flags) &= ~0x80;
608 }
609 } else {
610 res->code = cpu_to_be16(0x0004);
611 }
612}
613
7b18aad5
CH
614static void ioinst_handle_chsc_unimplemented(ChscResp *res)
615{
616 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
617 res->code = cpu_to_be16(0x0004);
618 res->param = 0;
619}
620
5d9bf1c0 621void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb)
7b18aad5
CH
622{
623 ChscReq *req;
624 ChscResp *res;
625 uint64_t addr;
626 int reg;
627 uint16_t len;
628 uint16_t command;
629 hwaddr map_size = TARGET_PAGE_SIZE;
5d9bf1c0 630 CPUS390XState *env = &cpu->env;
7b18aad5
CH
631
632 trace_ioinst("chsc");
633 reg = (ipb >> 20) & 0x00f;
634 addr = env->regs[reg];
635 /* Page boundary? */
636 if (addr & 0xfff) {
637 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 638 return;
7b18aad5
CH
639 }
640 req = s390_cpu_physical_memory_map(env, addr, &map_size, 1);
641 if (!req || map_size != TARGET_PAGE_SIZE) {
0056fc9e 642 program_interrupt(env, PGM_ADDRESSING, 2);
7b18aad5
CH
643 goto out;
644 }
645 len = be16_to_cpu(req->len);
646 /* Length field valid? */
647 if ((len < 16) || (len > 4088) || (len & 7)) {
648 program_interrupt(env, PGM_OPERAND, 2);
7b18aad5
CH
649 goto out;
650 }
651 memset((char *)req + len, 0, TARGET_PAGE_SIZE - len);
652 res = (void *)((char *)req + len);
653 command = be16_to_cpu(req->command);
654 trace_ioinst_chsc_cmd(command, len);
655 switch (command) {
656 case CHSC_SCSC:
657 ioinst_handle_chsc_scsc(req, res);
658 break;
659 case CHSC_SCPD:
660 ioinst_handle_chsc_scpd(req, res);
661 break;
662 case CHSC_SDA:
663 ioinst_handle_chsc_sda(req, res);
664 break;
8cba80c3
FB
665 case CHSC_SEI:
666 ioinst_handle_chsc_sei(req, res);
667 break;
7b18aad5
CH
668 default:
669 ioinst_handle_chsc_unimplemented(res);
670 break;
671 }
672
10c8599a 673 setcc(cpu, 0); /* Command execution complete */
7b18aad5
CH
674out:
675 s390_cpu_physical_memory_unmap(env, req, map_size, 1);
7b18aad5
CH
676}
677
678int ioinst_handle_tpi(CPUS390XState *env, uint32_t ipb)
679{
680 uint64_t addr;
681 int lowcore;
50c8d9bf
CH
682 IOIntCode *int_code;
683 hwaddr len, orig_len;
684 int ret;
7b18aad5
CH
685
686 trace_ioinst("tpi");
687 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
688 if (addr & 3) {
689 program_interrupt(env, PGM_SPECIFICATION, 2);
690 return -EIO;
691 }
692
7b18aad5 693 lowcore = addr ? 0 : 1;
50c8d9bf
CH
694 len = lowcore ? 8 /* two words */ : 12 /* three words */;
695 orig_len = len;
696 int_code = s390_cpu_physical_memory_map(env, addr, &len, 1);
697 if (!int_code || (len != orig_len)) {
0056fc9e 698 program_interrupt(env, PGM_ADDRESSING, 2);
50c8d9bf
CH
699 ret = -EIO;
700 goto out;
7b18aad5 701 }
50c8d9bf
CH
702 ret = css_do_tpi(int_code, lowcore);
703out:
704 s390_cpu_physical_memory_unmap(env, int_code, len, 1);
705 return ret;
7b18aad5
CH
706}
707
708#define SCHM_REG1_RES(_reg) (_reg & 0x000000000ffffffc)
709#define SCHM_REG1_MBK(_reg) ((_reg & 0x00000000f0000000) >> 28)
710#define SCHM_REG1_UPD(_reg) ((_reg & 0x0000000000000002) >> 1)
711#define SCHM_REG1_DCT(_reg) (_reg & 0x0000000000000001)
712
5d9bf1c0
TH
713void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
714 uint32_t ipb)
7b18aad5
CH
715{
716 uint8_t mbk;
717 int update;
718 int dct;
5d9bf1c0 719 CPUS390XState *env = &cpu->env;
7b18aad5
CH
720
721 trace_ioinst("schm");
722
723 if (SCHM_REG1_RES(reg1)) {
724 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 725 return;
7b18aad5
CH
726 }
727
728 mbk = SCHM_REG1_MBK(reg1);
729 update = SCHM_REG1_UPD(reg1);
730 dct = SCHM_REG1_DCT(reg1);
731
7ae5a7c0 732 if (update && (reg2 & 0x000000000000001f)) {
7b18aad5 733 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 734 return;
7b18aad5
CH
735 }
736
737 css_do_schm(mbk, update, dct, update ? reg2 : 0);
7b18aad5
CH
738}
739
5d9bf1c0 740void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
741{
742 int cssid, ssid, schid, m;
743 SubchDev *sch;
744 int ret = -ENODEV;
745 int cc;
746
747 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
748 program_interrupt(&cpu->env, PGM_OPERAND, 2);
749 return;
7b18aad5
CH
750 }
751 trace_ioinst_sch_id("rsch", cssid, ssid, schid);
752 sch = css_find_subch(m, cssid, ssid, schid);
753 if (sch && css_subch_visible(sch)) {
754 ret = css_do_rsch(sch);
755 }
756 switch (ret) {
757 case -ENODEV:
758 cc = 3;
759 break;
760 case -EINVAL:
761 cc = 2;
762 break;
763 case 0:
764 cc = 0;
765 break;
766 default:
767 cc = 1;
768 break;
769 }
5d9bf1c0 770 setcc(cpu, cc);
7b18aad5
CH
771}
772
773#define RCHP_REG1_RES(_reg) (_reg & 0x00000000ff00ff00)
774#define RCHP_REG1_CSSID(_reg) ((_reg & 0x0000000000ff0000) >> 16)
775#define RCHP_REG1_CHPID(_reg) (_reg & 0x00000000000000ff)
5d9bf1c0 776void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
777{
778 int cc;
779 uint8_t cssid;
780 uint8_t chpid;
781 int ret;
5d9bf1c0 782 CPUS390XState *env = &cpu->env;
7b18aad5
CH
783
784 if (RCHP_REG1_RES(reg1)) {
785 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 786 return;
7b18aad5
CH
787 }
788
789 cssid = RCHP_REG1_CSSID(reg1);
790 chpid = RCHP_REG1_CHPID(reg1);
791
792 trace_ioinst_chp_id("rchp", cssid, chpid);
793
794 ret = css_do_rchp(cssid, chpid);
795
796 switch (ret) {
797 case -ENODEV:
798 cc = 3;
799 break;
800 case -EBUSY:
801 cc = 2;
802 break;
803 case 0:
804 cc = 0;
805 break;
806 default:
807 /* Invalid channel subsystem. */
808 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 809 return;
7b18aad5 810 }
5d9bf1c0 811 setcc(cpu, cc);
7b18aad5
CH
812}
813
814#define SAL_REG1_INVALID(_reg) (_reg & 0x0000000080000000)
5d9bf1c0 815void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
816{
817 /* We do not provide address limit checking, so let's suppress it. */
818 if (SAL_REG1_INVALID(reg1) || reg1 & 0x000000000000ffff) {
5d9bf1c0 819 program_interrupt(&cpu->env, PGM_OPERAND, 2);
7b18aad5 820 }
7b18aad5 821}