]> git.proxmox.com Git - mirror_qemu.git/blame - target-sparc/cpu.h
tests: acpi: print ASL diff in verbose mode
[mirror_qemu.git] / target-sparc / cpu.h
CommitLineData
7a3f1944
FB
1#ifndef CPU_SPARC_H
2#define CPU_SPARC_H
3
af7bf89b 4#include "config.h"
047b39e4 5#include "qemu-common.h"
1de7afc9 6#include "qemu/bswap.h"
af7bf89b 7
d94f0a8e
PB
8#define ALIGNED_ONLY
9
af7bf89b 10#if !defined(TARGET_SPARC64)
3cf1e035 11#define TARGET_LONG_BITS 32
30038fd8 12#define TARGET_DPREGS 16
83469015 13#define TARGET_PAGE_BITS 12 /* 4k */
058ed88c
RH
14#define TARGET_PHYS_ADDR_SPACE_BITS 36
15#define TARGET_VIRT_ADDR_SPACE_BITS 32
16#else
17#define TARGET_LONG_BITS 64
30038fd8 18#define TARGET_DPREGS 32
058ed88c 19#define TARGET_PAGE_BITS 13 /* 8k */
52705890
RH
20#define TARGET_PHYS_ADDR_SPACE_BITS 41
21# ifdef TARGET_ABI32
22# define TARGET_VIRT_ADDR_SPACE_BITS 32
23# else
24# define TARGET_VIRT_ADDR_SPACE_BITS 44
25# endif
af7bf89b 26#endif
3cf1e035 27
9349b4f9 28#define CPUArchState struct CPUSPARCState
c2764719 29
022c62cb 30#include "exec/cpu-defs.h"
7a3f1944 31
6b4c305c 32#include "fpu/softfloat.h"
7a0e1f41 33
7a3f1944
FB
34/*#define EXCP_INTERRUPT 0x100*/
35
cf495bcf 36/* trap definitions */
3475187d 37#ifndef TARGET_SPARC64
878d3096 38#define TT_TFAULT 0x01
cf495bcf 39#define TT_ILL_INSN 0x02
e8af50a3 40#define TT_PRIV_INSN 0x03
e80cfcfc 41#define TT_NFPU_INSN 0x04
cf495bcf 42#define TT_WIN_OVF 0x05
5fafdf24 43#define TT_WIN_UNF 0x06
d2889a3e 44#define TT_UNALIGNED 0x07
e8af50a3 45#define TT_FP_EXCP 0x08
878d3096 46#define TT_DFAULT 0x09
e32f879d 47#define TT_TOVF 0x0a
878d3096 48#define TT_EXTINT 0x10
1b2e93c1 49#define TT_CODE_ACCESS 0x21
64a88d5d 50#define TT_UNIMP_FLUSH 0x25
b4f0a316 51#define TT_DATA_ACCESS 0x29
cf495bcf 52#define TT_DIV_ZERO 0x2a
fcc72045 53#define TT_NCP_INSN 0x24
cf495bcf 54#define TT_TRAP 0x80
3475187d 55#else
8194f35a 56#define TT_POWER_ON_RESET 0x01
3475187d 57#define TT_TFAULT 0x08
1b2e93c1 58#define TT_CODE_ACCESS 0x0a
3475187d 59#define TT_ILL_INSN 0x10
64a88d5d 60#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
61#define TT_PRIV_INSN 0x11
62#define TT_NFPU_INSN 0x20
63#define TT_FP_EXCP 0x21
e32f879d 64#define TT_TOVF 0x23
3475187d
FB
65#define TT_CLRWIN 0x24
66#define TT_DIV_ZERO 0x28
67#define TT_DFAULT 0x30
b4f0a316 68#define TT_DATA_ACCESS 0x32
d2889a3e 69#define TT_UNALIGNED 0x34
83469015 70#define TT_PRIV_ACT 0x37
3475187d 71#define TT_EXTINT 0x40
74b9decc 72#define TT_IVEC 0x60
e19e4efe
BS
73#define TT_TMISS 0x64
74#define TT_DMISS 0x68
74b9decc 75#define TT_DPROT 0x6c
3475187d
FB
76#define TT_SPILL 0x80
77#define TT_FILL 0xc0
88c8e03f 78#define TT_WOTHER (1 << 5)
3475187d
FB
79#define TT_TRAP 0x100
80#endif
7a3f1944 81
4b8b8b76
BS
82#define PSR_NEG_SHIFT 23
83#define PSR_NEG (1 << PSR_NEG_SHIFT)
84#define PSR_ZERO_SHIFT 22
85#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
86#define PSR_OVF_SHIFT 21
87#define PSR_OVF (1 << PSR_OVF_SHIFT)
88#define PSR_CARRY_SHIFT 20
89#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 90#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 91#if !defined(TARGET_SPARC64)
e80cfcfc
FB
92#define PSR_EF (1<<12)
93#define PSR_PIL 0xf00
e8af50a3
FB
94#define PSR_S (1<<7)
95#define PSR_PS (1<<6)
96#define PSR_ET (1<<5)
97#define PSR_CWP 0x1f
2aae2b8e 98#endif
e8af50a3 99
8393617c
BS
100#define CC_SRC (env->cc_src)
101#define CC_SRC2 (env->cc_src2)
102#define CC_DST (env->cc_dst)
103#define CC_OP (env->cc_op)
104
105enum {
106 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
107 CC_OP_FLAGS, /* all cc are back in status register */
108 CC_OP_DIV, /* modify N, Z and V, C = 0*/
109 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
110 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
111 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
112 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
113 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
114 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
115 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
116 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
117 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
118 CC_OP_NB,
119};
120
e8af50a3
FB
121/* Trap base register */
122#define TBR_BASE_MASK 0xfffff000
123
3475187d 124#if defined(TARGET_SPARC64)
5210977a
IK
125#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
126#define PS_IG (1<<11) /* v9, zero on UA2007 */
127#define PS_MG (1<<10) /* v9, zero on UA2007 */
128#define PS_CLE (1<<9) /* UA2007 */
129#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 130#define PS_RMO (1<<7)
5210977a
IK
131#define PS_RED (1<<5) /* v9, zero on UA2007 */
132#define PS_PEF (1<<4) /* enable fpu */
133#define PS_AM (1<<3) /* address mask */
3475187d
FB
134#define PS_PRIV (1<<2)
135#define PS_IE (1<<1)
5210977a 136#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
137
138#define FPRS_FEF (1<<2)
6f27aba6
BS
139
140#define HS_PRIV (1<<2)
3475187d
FB
141#endif
142
e8af50a3 143/* Fcc */
ba6a9d8c
BS
144#define FSR_RD1 (1ULL << 31)
145#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
146#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
147#define FSR_RD_NEAREST 0
148#define FSR_RD_ZERO FSR_RD0
149#define FSR_RD_POS FSR_RD1
150#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
151
ba6a9d8c
BS
152#define FSR_NVM (1ULL << 27)
153#define FSR_OFM (1ULL << 26)
154#define FSR_UFM (1ULL << 25)
155#define FSR_DZM (1ULL << 24)
156#define FSR_NXM (1ULL << 23)
e8af50a3
FB
157#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
158
ba6a9d8c
BS
159#define FSR_NVA (1ULL << 9)
160#define FSR_OFA (1ULL << 8)
161#define FSR_UFA (1ULL << 7)
162#define FSR_DZA (1ULL << 6)
163#define FSR_NXA (1ULL << 5)
e8af50a3
FB
164#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
165
ba6a9d8c
BS
166#define FSR_NVC (1ULL << 4)
167#define FSR_OFC (1ULL << 3)
168#define FSR_UFC (1ULL << 2)
169#define FSR_DZC (1ULL << 1)
170#define FSR_NXC (1ULL << 0)
e8af50a3
FB
171#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
172
ba6a9d8c
BS
173#define FSR_FTT2 (1ULL << 16)
174#define FSR_FTT1 (1ULL << 15)
175#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
176//gcc warns about constant overflow for ~FSR_FTT_MASK
177//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
178#ifdef TARGET_SPARC64
179#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
180#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
181#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
182#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
183#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
184#else
185#define FSR_FTT_NMASK 0xfffe3fffULL
186#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 187#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 188#endif
3a3b925d 189#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
190#define FSR_FTT_IEEE_EXCP (1ULL << 14)
191#define FSR_FTT_UNIMPFPOP (3ULL << 14)
192#define FSR_FTT_SEQ_ERROR (4ULL << 14)
193#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 194
4b8b8b76 195#define FSR_FCC1_SHIFT 11
ba6a9d8c 196#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 197#define FSR_FCC0_SHIFT 10
ba6a9d8c 198#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
199
200/* MMU */
0f8a249a
BS
201#define MMU_E (1<<0)
202#define MMU_NF (1<<1)
e8af50a3
FB
203
204#define PTE_ENTRYTYPE_MASK 3
205#define PTE_ACCESS_MASK 0x1c
206#define PTE_ACCESS_SHIFT 2
8d5f07fa 207#define PTE_PPN_SHIFT 7
e8af50a3
FB
208#define PTE_ADDR_MASK 0xffffff00
209
0f8a249a
BS
210#define PG_ACCESSED_BIT 5
211#define PG_MODIFIED_BIT 6
e8af50a3
FB
212#define PG_CACHE_BIT 7
213
214#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
215#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
216#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
217
1a14026e
BS
218/* 3 <= NWINDOWS <= 32. */
219#define MIN_NWINDOWS 3
220#define MAX_NWINDOWS 32
cf495bcf 221
6f27aba6 222#if !defined(TARGET_SPARC64)
6ebbf390 223#define NB_MMU_MODES 2
6f27aba6 224#else
2065061e 225#define NB_MMU_MODES 6
375ee38b
BS
226typedef struct trap_state {
227 uint64_t tpc;
228 uint64_t tnpc;
229 uint64_t tstate;
230 uint32_t tt;
231} trap_state;
6f27aba6 232#endif
a3d5ad76 233#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 234
5578ceab
BS
235typedef struct sparc_def_t {
236 const char *name;
237 target_ulong iu_version;
238 uint32_t fpu_version;
239 uint32_t mmu_version;
240 uint32_t mmu_bm;
241 uint32_t mmu_ctpr_mask;
242 uint32_t mmu_cxr_mask;
243 uint32_t mmu_sfsr_mask;
244 uint32_t mmu_trcr_mask;
963262de 245 uint32_t mxcc_version;
5578ceab
BS
246 uint32_t features;
247 uint32_t nwindows;
248 uint32_t maxtl;
249} sparc_def_t;
250
b04d9890
FC
251#define CPU_FEATURE_FLOAT (1 << 0)
252#define CPU_FEATURE_FLOAT128 (1 << 1)
253#define CPU_FEATURE_SWAP (1 << 2)
254#define CPU_FEATURE_MUL (1 << 3)
255#define CPU_FEATURE_DIV (1 << 4)
256#define CPU_FEATURE_FLUSH (1 << 5)
257#define CPU_FEATURE_FSQRT (1 << 6)
258#define CPU_FEATURE_FMUL (1 << 7)
259#define CPU_FEATURE_VIS1 (1 << 8)
260#define CPU_FEATURE_VIS2 (1 << 9)
261#define CPU_FEATURE_FSMULD (1 << 10)
262#define CPU_FEATURE_HYPV (1 << 11)
263#define CPU_FEATURE_CMT (1 << 12)
264#define CPU_FEATURE_GL (1 << 13)
265#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 266#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 267#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 268#define CPU_FEATURE_POWERDOWN (1 << 17)
16c358e9 269#define CPU_FEATURE_CASA (1 << 18)
60f356e8 270
5578ceab
BS
271#ifndef TARGET_SPARC64
272#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
273 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
274 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
275 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
276#else
277#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
278 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
279 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
280 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
16c358e9
SH
281 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
282 CPU_FEATURE_CASA)
5578ceab
BS
283enum {
284 mmu_us_12, // Ultrasparc < III (64 entry TLB)
285 mmu_us_3, // Ultrasparc III (512 entry TLB)
286 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
287 mmu_sun4v, // T1, T2
288};
289#endif
290
f707726e 291#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 292#define TTE_NFO_BIT (1ULL << 60)
f707726e
IK
293#define TTE_USED_BIT (1ULL << 41)
294#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 295#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
296#define TTE_PRIV_BIT (1ULL << 2)
297#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 298#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e
IK
299
300#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 301#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
f707726e
IK
302#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
303#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 304#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
06e12b65
TS
305#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
306#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
2a90358f 307#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
308
309#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
310#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
311
06e12b65
TS
312#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
313#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
314
ccc76c24
TS
315#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
316#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
317#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
318#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
319#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
320#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
321#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
322#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
323#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
324#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
325#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
326#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
327#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
328
329#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
330#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
331#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
332#define SFSR_CT_SECONDARY (1ULL << 4)
333#define SFSR_CT_NUCLEUS (2ULL << 4)
334#define SFSR_CT_NOTRANS (3ULL << 4)
335#define SFSR_CT_MASK (3ULL << 4)
336
79227036
BS
337/* Leon3 cache control */
338
339/* Cache control: emulate the behavior of cache control registers but without
340 any effect on the emulated */
341
342#define CACHE_STATE_MASK 0x3
343#define CACHE_DISABLED 0x0
344#define CACHE_FROZEN 0x1
345#define CACHE_ENABLED 0x3
346
347/* Cache Control register fields */
348
349#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
350#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
351#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
352#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
353#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
354#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
355#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
356#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
357
6e8e7d4c
IK
358typedef struct SparcTLBEntry {
359 uint64_t tag;
360 uint64_t tte;
361} SparcTLBEntry;
362
8f4efc55
IK
363struct CPUTimer
364{
365 const char *name;
366 uint32_t frequency;
367 uint32_t disabled;
368 uint64_t disabled_mask;
e913cac7
MCA
369 uint32_t npt;
370 uint64_t npt_mask;
8f4efc55 371 int64_t clock_offset;
1246b259 372 QEMUTimer *qtimer;
8f4efc55
IK
373};
374
375typedef struct CPUTimer CPUTimer;
376
377struct QEMUFile;
378void cpu_put_timer(struct QEMUFile *f, CPUTimer *s);
379void cpu_get_timer(struct QEMUFile *f, CPUTimer *s);
380
cb159821
AF
381typedef struct CPUSPARCState CPUSPARCState;
382
383struct CPUSPARCState {
af7bf89b
FB
384 target_ulong gregs[8]; /* general registers */
385 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
386 target_ulong pc; /* program counter */
387 target_ulong npc; /* next program counter */
388 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
389
390 /* emulator internal flags handling */
d9bdab86 391 target_ulong cc_src, cc_src2;
dc99a3f2 392 target_ulong cc_dst;
8393617c 393 uint32_t cc_op;
dc99a3f2 394
7c60cc4b
FB
395 target_ulong cond; /* conditional branch result (XXX: save it in a
396 temporary register when possible) */
397
cf495bcf 398 uint32_t psr; /* processor state register */
3475187d 399 target_ulong fsr; /* FPU state register */
30038fd8 400 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
401 uint32_t cwp; /* index of current register window (extracted
402 from PSR) */
5210977a 403#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 404 uint32_t wim; /* window invalid mask */
5210977a 405#endif
3475187d 406 target_ulong tbr; /* trap base register */
2aae2b8e 407#if !defined(TARGET_SPARC64)
e8af50a3
FB
408 int psrs; /* supervisor mode (extracted from PSR) */
409 int psrps; /* previous supervisor mode */
410 int psret; /* enable traps */
5210977a 411#endif
327ac2e7
BS
412 uint32_t psrpil; /* interrupt blocking level */
413 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 414#if !defined(TARGET_SPARC64)
e80cfcfc 415 int psref; /* enable fpu */
2aae2b8e 416#endif
cf495bcf 417 int interrupt_index;
cf495bcf 418 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 419 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 420
a316d335
FB
421 CPU_COMMON
422
f0c3c505 423 /* Fields from here on are preserved across CPU reset. */
89aaf60d
BS
424 target_ulong version;
425 uint32_t nwindows;
426
e8af50a3 427 /* MMU regs */
3475187d
FB
428#if defined(TARGET_SPARC64)
429 uint64_t lsu;
430#define DMMU_E 0x8
431#define IMMU_E 0x4
6e8e7d4c
IK
432 //typedef struct SparcMMU
433 union {
434 uint64_t immuregs[16];
435 struct {
436 uint64_t tsb_tag_target;
437 uint64_t unused_mmu_primary_context; // use DMMU
438 uint64_t unused_mmu_secondary_context; // use DMMU
439 uint64_t sfsr;
440 uint64_t sfar;
441 uint64_t tsb;
442 uint64_t tag_access;
443 } immu;
444 };
445 union {
446 uint64_t dmmuregs[16];
447 struct {
448 uint64_t tsb_tag_target;
449 uint64_t mmu_primary_context;
450 uint64_t mmu_secondary_context;
451 uint64_t sfsr;
452 uint64_t sfar;
453 uint64_t tsb;
454 uint64_t tag_access;
455 } dmmu;
456 };
457 SparcTLBEntry itlb[64];
458 SparcTLBEntry dtlb[64];
fb79ceb9 459 uint32_t mmu_version;
3475187d 460#else
3dd9a152 461 uint32_t mmuregs[32];
952a328f
BS
462 uint64_t mxccdata[4];
463 uint64_t mxccregs[8];
4d2c2b77
BS
464 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
465 uint64_t mmubpaction;
4017190e 466 uint64_t mmubpregs[4];
3ebf5aaf 467 uint64_t prom_addr;
3475187d 468#endif
e8af50a3 469 /* temporary float registers */
1f587329 470 float128 qt0, qt1;
7a0e1f41 471 float_status fp_status;
af7bf89b 472#if defined(TARGET_SPARC64)
c19148bd
BS
473#define MAXTL_MAX 8
474#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 475 trap_state ts[MAXTL_MAX];
0f8a249a 476 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
477 uint32_t asi;
478 uint32_t pstate;
479 uint32_t tl;
c19148bd 480 uint32_t maxtl;
3475187d 481 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
482 uint64_t agregs[8]; /* alternate general registers */
483 uint64_t bgregs[8]; /* backup for normal global registers */
484 uint64_t igregs[8]; /* interrupt general registers */
485 uint64_t mgregs[8]; /* mmu general registers */
3475187d 486 uint64_t fprs;
83469015 487 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 488 CPUTimer *tick, *stick;
709f2c1b
IK
489#define TICK_NPT_MASK 0x8000000000000000ULL
490#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 491 uint64_t gsr;
e9ebed4d
BS
492 uint32_t gl; // UA2005
493 /* UA 2005 hyperprivileged registers */
c19148bd 494 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
8f4efc55 495 CPUTimer *hstick; // UA 2005
361dea40
BS
496 /* Interrupt vector registers */
497 uint64_t ivec_status;
498 uint64_t ivec_data[3];
9d926598 499 uint32_t softint;
8fa211e8
BS
500#define SOFTINT_TIMER 1
501#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
502#define SOFTINT_INTRMASK (0xFFFE)
503#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 504#endif
5578ceab 505 sparc_def_t *def;
b04d9890
FC
506
507 void *irq_manager;
c5f9864e 508 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
509
510 /* Leon3 cache control */
511 uint32_t cache_control;
cb159821 512};
64a88d5d 513
e59be77a
AF
514#include "cpu-qom.h"
515
5a834bb4 516#ifndef NO_CPU_IO_DEFS
ab3b491f 517/* cpu_init.c */
e59be77a 518SPARCCPU *cpu_sparc_init(const char *cpu_model);
91736d37 519void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
047b39e4 520void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
163fa5ca 521/* mmu_helper.c */
7510454e 522int sparc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 523 int mmu_idx);
48585ec5 524target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
c5f9864e 525void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
91736d37 526
44520db1 527#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
f3659eee
AF
528int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
529 uint8_t *buf, int len, bool is_write);
44520db1
FC
530#endif
531
532
91736d37
BS
533/* translate.c */
534void gen_intermediate_code_init(CPUSPARCState *env);
535
536/* cpu-exec.c */
ea3e9847 537int cpu_sparc_exec(CPUState *cpu);
7a3f1944 538
070af384 539/* win_helper.c */
c5f9864e
AF
540target_ulong cpu_get_psr(CPUSPARCState *env1);
541void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
5a834bb4 542#ifdef TARGET_SPARC64
c5f9864e
AF
543target_ulong cpu_get_ccr(CPUSPARCState *env1);
544void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
545target_ulong cpu_get_cwp64(CPUSPARCState *env1);
546void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
547void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
4c6aa085 548#endif
c5f9864e
AF
549int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
550int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
551void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 552
79227036 553/* int_helper.c */
c5f9864e 554void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 555
4c6aa085
BS
556/* sun4m.c, sun4u.c */
557void cpu_check_irqs(CPUSPARCState *env);
1a14026e 558
60f356e8
FC
559/* leon3.c */
560void leon3_irq_ack(void *irq_manager, int intno);
561
299b520c
IK
562#if defined (TARGET_SPARC64)
563
564static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
565{
566 return (x & mask) == (y & mask);
567}
568
569#define MMU_CONTEXT_BITS 13
570#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
571
572static inline int tlb_compare_context(const SparcTLBEntry *tlb,
573 uint64_t context)
574{
575 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
576}
577
0bbd4a0d 578#endif
3475187d
FB
579#endif
580
91736d37 581/* cpu-exec.c */
3c7b48b7 582#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
583void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
584 bool is_write, bool is_exec, int is_asi,
585 unsigned size);
b64b6436 586#if defined(TARGET_SPARC64)
a8170e5e 587hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 588 int mmu_idx);
fe8d8f0f 589#endif
3c7b48b7 590#endif
f0d5e471 591int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 592
e59be77a 593#ifndef NO_CPU_IO_DEFS
2994fd96 594#define cpu_init(cpu_model) CPU(cpu_sparc_init(cpu_model))
e59be77a
AF
595#endif
596
9467d44c 597#define cpu_exec cpu_sparc_exec
9467d44c 598#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 599#define cpu_list sparc_cpu_list
9467d44c 600
4d2c2b77 601#define CPU_SAVE_VERSION 7
b3c7724c 602
6ebbf390 603/* MMU modes definitions */
2aae2b8e
IK
604#if defined (TARGET_SPARC64)
605#define MMU_USER_IDX 0
6f27aba6 606#define MMU_MODE0_SUFFIX _user
2aae2b8e
IK
607#define MMU_USER_SECONDARY_IDX 1
608#define MMU_MODE1_SUFFIX _user_secondary
609#define MMU_KERNEL_IDX 2
610#define MMU_MODE2_SUFFIX _kernel
611#define MMU_KERNEL_SECONDARY_IDX 3
612#define MMU_MODE3_SUFFIX _kernel_secondary
613#define MMU_NUCLEUS_IDX 4
614#define MMU_MODE4_SUFFIX _nucleus
615#define MMU_HYPV_IDX 5
616#define MMU_MODE5_SUFFIX _hypv
617#else
9e31b9e2 618#define MMU_USER_IDX 0
2aae2b8e 619#define MMU_MODE0_SUFFIX _user
9e31b9e2 620#define MMU_KERNEL_IDX 1
2aae2b8e
IK
621#define MMU_MODE1_SUFFIX _kernel
622#endif
623
624#if defined (TARGET_SPARC64)
c5f9864e 625static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e
IK
626{
627 return env1->def->features & CPU_FEATURE_HYPV;
628}
629
c5f9864e 630static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
631{
632 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
633}
634
c5f9864e 635static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
636{
637 return env1->pstate & PS_PRIV;
638}
2065061e 639#endif
9e31b9e2 640
97ed5ccd 641static inline int cpu_mmu_index(CPUSPARCState *env1, bool ifetch)
6ebbf390 642{
6f27aba6 643#if defined(CONFIG_USER_ONLY)
9e31b9e2 644 return MMU_USER_IDX;
6f27aba6 645#elif !defined(TARGET_SPARC64)
22548760 646 return env1->psrs;
6f27aba6 647#else
9fd1ae3a
IK
648 if (env1->tl > 0) {
649 return MMU_NUCLEUS_IDX;
650 } else if (cpu_hypervisor_mode(env1)) {
9e31b9e2 651 return MMU_HYPV_IDX;
2aae2b8e
IK
652 } else if (cpu_supervisor_mode(env1)) {
653 return MMU_KERNEL_IDX;
654 } else {
655 return MMU_USER_IDX;
656 }
6f27aba6
BS
657#endif
658}
659
c5f9864e 660static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
661{
662#if !defined (TARGET_SPARC64)
663 if (env1->psret != 0)
664 return 1;
665#else
666 if (env1->pstate & PS_IE)
667 return 1;
668#endif
669
670 return 0;
671}
672
c5f9864e 673static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
674{
675#if !defined(TARGET_SPARC64)
676 /* level 15 is non-maskable on sparc v8 */
677 return pil == 15 || pil > env1->psrpil;
678#else
679 return pil > env1->psrpil;
680#endif
681}
682
022c62cb 683#include "exec/cpu-all.h"
7a3f1944 684
f4b1a842
BS
685#ifdef TARGET_SPARC64
686/* sun4u.c */
8f4efc55
IK
687void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
688uint64_t cpu_tick_get_count(CPUTimer *timer);
689void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 690trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
691#endif
692
f838e2c5
BS
693#define TB_FLAG_FPU_ENABLED (1 << 4)
694#define TB_FLAG_AM_ENABLED (1 << 5)
695
c5f9864e 696static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
6b917547
AL
697 target_ulong *cs_base, int *flags)
698{
699 *pc = env->pc;
700 *cs_base = env->npc;
701#ifdef TARGET_SPARC64
702 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
f838e2c5 703 *flags = (env->pstate & PS_PRIV) /* 2 */
9fd1ae3a
IK
704 | ((env->lsu & (DMMU_E | IMMU_E)) >> 2) /* 1, 0 */
705 | ((env->tl & 0xff) << 8)
706 | (env->dmmu.mmu_primary_context << 16); /* 16... */
f838e2c5
BS
707 if (env->pstate & PS_AM) {
708 *flags |= TB_FLAG_AM_ENABLED;
709 }
710 if ((env->def->features & CPU_FEATURE_FLOAT) && (env->pstate & PS_PEF)
711 && (env->fprs & FPRS_FEF)) {
712 *flags |= TB_FLAG_FPU_ENABLED;
713 }
6b917547
AL
714#else
715 // FPU enable . Supervisor
f838e2c5
BS
716 *flags = env->psrs;
717 if ((env->def->features & CPU_FEATURE_FLOAT) && env->psref) {
718 *flags |= TB_FLAG_FPU_ENABLED;
719 }
720#endif
721}
722
723static inline bool tb_fpu_enabled(int tb_flags)
724{
725#if defined(CONFIG_USER_ONLY)
726 return true;
727#else
728 return tb_flags & TB_FLAG_FPU_ENABLED;
729#endif
730}
731
732static inline bool tb_am_enabled(int tb_flags)
733{
734#ifndef TARGET_SPARC64
735 return false;
736#else
737 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
738#endif
739}
740
022c62cb 741#include "exec/exec-all.h"
f081c76c 742
7a3f1944 743#endif