]> git.proxmox.com Git - mirror_qemu.git/blame - target-sparc/cpu.h
all: Clean up includes
[mirror_qemu.git] / target-sparc / cpu.h
CommitLineData
7a3f1944
FB
1#ifndef CPU_SPARC_H
2#define CPU_SPARC_H
3
047b39e4 4#include "qemu-common.h"
1de7afc9 5#include "qemu/bswap.h"
af7bf89b 6
d94f0a8e
PB
7#define ALIGNED_ONLY
8
af7bf89b 9#if !defined(TARGET_SPARC64)
3cf1e035 10#define TARGET_LONG_BITS 32
30038fd8 11#define TARGET_DPREGS 16
83469015 12#define TARGET_PAGE_BITS 12 /* 4k */
058ed88c
RH
13#define TARGET_PHYS_ADDR_SPACE_BITS 36
14#define TARGET_VIRT_ADDR_SPACE_BITS 32
15#else
16#define TARGET_LONG_BITS 64
30038fd8 17#define TARGET_DPREGS 32
058ed88c 18#define TARGET_PAGE_BITS 13 /* 8k */
52705890
RH
19#define TARGET_PHYS_ADDR_SPACE_BITS 41
20# ifdef TARGET_ABI32
21# define TARGET_VIRT_ADDR_SPACE_BITS 32
22# else
23# define TARGET_VIRT_ADDR_SPACE_BITS 44
24# endif
af7bf89b 25#endif
3cf1e035 26
9349b4f9 27#define CPUArchState struct CPUSPARCState
c2764719 28
022c62cb 29#include "exec/cpu-defs.h"
7a3f1944 30
6b4c305c 31#include "fpu/softfloat.h"
7a0e1f41 32
7a3f1944
FB
33/*#define EXCP_INTERRUPT 0x100*/
34
cf495bcf 35/* trap definitions */
3475187d 36#ifndef TARGET_SPARC64
878d3096 37#define TT_TFAULT 0x01
cf495bcf 38#define TT_ILL_INSN 0x02
e8af50a3 39#define TT_PRIV_INSN 0x03
e80cfcfc 40#define TT_NFPU_INSN 0x04
cf495bcf 41#define TT_WIN_OVF 0x05
5fafdf24 42#define TT_WIN_UNF 0x06
d2889a3e 43#define TT_UNALIGNED 0x07
e8af50a3 44#define TT_FP_EXCP 0x08
878d3096 45#define TT_DFAULT 0x09
e32f879d 46#define TT_TOVF 0x0a
878d3096 47#define TT_EXTINT 0x10
1b2e93c1 48#define TT_CODE_ACCESS 0x21
64a88d5d 49#define TT_UNIMP_FLUSH 0x25
b4f0a316 50#define TT_DATA_ACCESS 0x29
cf495bcf 51#define TT_DIV_ZERO 0x2a
fcc72045 52#define TT_NCP_INSN 0x24
cf495bcf 53#define TT_TRAP 0x80
3475187d 54#else
8194f35a 55#define TT_POWER_ON_RESET 0x01
3475187d 56#define TT_TFAULT 0x08
1b2e93c1 57#define TT_CODE_ACCESS 0x0a
3475187d 58#define TT_ILL_INSN 0x10
64a88d5d 59#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
60#define TT_PRIV_INSN 0x11
61#define TT_NFPU_INSN 0x20
62#define TT_FP_EXCP 0x21
e32f879d 63#define TT_TOVF 0x23
3475187d
FB
64#define TT_CLRWIN 0x24
65#define TT_DIV_ZERO 0x28
66#define TT_DFAULT 0x30
b4f0a316 67#define TT_DATA_ACCESS 0x32
d2889a3e 68#define TT_UNALIGNED 0x34
83469015 69#define TT_PRIV_ACT 0x37
3475187d 70#define TT_EXTINT 0x40
74b9decc 71#define TT_IVEC 0x60
e19e4efe
BS
72#define TT_TMISS 0x64
73#define TT_DMISS 0x68
74b9decc 74#define TT_DPROT 0x6c
3475187d
FB
75#define TT_SPILL 0x80
76#define TT_FILL 0xc0
88c8e03f 77#define TT_WOTHER (1 << 5)
3475187d
FB
78#define TT_TRAP 0x100
79#endif
7a3f1944 80
4b8b8b76
BS
81#define PSR_NEG_SHIFT 23
82#define PSR_NEG (1 << PSR_NEG_SHIFT)
83#define PSR_ZERO_SHIFT 22
84#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
85#define PSR_OVF_SHIFT 21
86#define PSR_OVF (1 << PSR_OVF_SHIFT)
87#define PSR_CARRY_SHIFT 20
88#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 89#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 90#if !defined(TARGET_SPARC64)
e80cfcfc
FB
91#define PSR_EF (1<<12)
92#define PSR_PIL 0xf00
e8af50a3
FB
93#define PSR_S (1<<7)
94#define PSR_PS (1<<6)
95#define PSR_ET (1<<5)
96#define PSR_CWP 0x1f
2aae2b8e 97#endif
e8af50a3 98
8393617c
BS
99#define CC_SRC (env->cc_src)
100#define CC_SRC2 (env->cc_src2)
101#define CC_DST (env->cc_dst)
102#define CC_OP (env->cc_op)
103
104enum {
105 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
106 CC_OP_FLAGS, /* all cc are back in status register */
107 CC_OP_DIV, /* modify N, Z and V, C = 0*/
108 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
109 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
110 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
111 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
112 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
113 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
114 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
115 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
116 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
117 CC_OP_NB,
118};
119
e8af50a3
FB
120/* Trap base register */
121#define TBR_BASE_MASK 0xfffff000
122
3475187d 123#if defined(TARGET_SPARC64)
5210977a
IK
124#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
125#define PS_IG (1<<11) /* v9, zero on UA2007 */
126#define PS_MG (1<<10) /* v9, zero on UA2007 */
127#define PS_CLE (1<<9) /* UA2007 */
128#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 129#define PS_RMO (1<<7)
5210977a
IK
130#define PS_RED (1<<5) /* v9, zero on UA2007 */
131#define PS_PEF (1<<4) /* enable fpu */
132#define PS_AM (1<<3) /* address mask */
3475187d
FB
133#define PS_PRIV (1<<2)
134#define PS_IE (1<<1)
5210977a 135#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
136
137#define FPRS_FEF (1<<2)
6f27aba6
BS
138
139#define HS_PRIV (1<<2)
3475187d
FB
140#endif
141
e8af50a3 142/* Fcc */
ba6a9d8c
BS
143#define FSR_RD1 (1ULL << 31)
144#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
145#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
146#define FSR_RD_NEAREST 0
147#define FSR_RD_ZERO FSR_RD0
148#define FSR_RD_POS FSR_RD1
149#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
150
ba6a9d8c
BS
151#define FSR_NVM (1ULL << 27)
152#define FSR_OFM (1ULL << 26)
153#define FSR_UFM (1ULL << 25)
154#define FSR_DZM (1ULL << 24)
155#define FSR_NXM (1ULL << 23)
e8af50a3
FB
156#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
157
ba6a9d8c
BS
158#define FSR_NVA (1ULL << 9)
159#define FSR_OFA (1ULL << 8)
160#define FSR_UFA (1ULL << 7)
161#define FSR_DZA (1ULL << 6)
162#define FSR_NXA (1ULL << 5)
e8af50a3
FB
163#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
164
ba6a9d8c
BS
165#define FSR_NVC (1ULL << 4)
166#define FSR_OFC (1ULL << 3)
167#define FSR_UFC (1ULL << 2)
168#define FSR_DZC (1ULL << 1)
169#define FSR_NXC (1ULL << 0)
e8af50a3
FB
170#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
171
ba6a9d8c
BS
172#define FSR_FTT2 (1ULL << 16)
173#define FSR_FTT1 (1ULL << 15)
174#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
175//gcc warns about constant overflow for ~FSR_FTT_MASK
176//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
177#ifdef TARGET_SPARC64
178#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
179#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
180#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
181#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
182#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
183#else
184#define FSR_FTT_NMASK 0xfffe3fffULL
185#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 186#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 187#endif
3a3b925d 188#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
189#define FSR_FTT_IEEE_EXCP (1ULL << 14)
190#define FSR_FTT_UNIMPFPOP (3ULL << 14)
191#define FSR_FTT_SEQ_ERROR (4ULL << 14)
192#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 193
4b8b8b76 194#define FSR_FCC1_SHIFT 11
ba6a9d8c 195#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 196#define FSR_FCC0_SHIFT 10
ba6a9d8c 197#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
198
199/* MMU */
0f8a249a
BS
200#define MMU_E (1<<0)
201#define MMU_NF (1<<1)
e8af50a3
FB
202
203#define PTE_ENTRYTYPE_MASK 3
204#define PTE_ACCESS_MASK 0x1c
205#define PTE_ACCESS_SHIFT 2
8d5f07fa 206#define PTE_PPN_SHIFT 7
e8af50a3
FB
207#define PTE_ADDR_MASK 0xffffff00
208
0f8a249a
BS
209#define PG_ACCESSED_BIT 5
210#define PG_MODIFIED_BIT 6
e8af50a3
FB
211#define PG_CACHE_BIT 7
212
213#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
214#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
215#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
216
1a14026e
BS
217/* 3 <= NWINDOWS <= 32. */
218#define MIN_NWINDOWS 3
219#define MAX_NWINDOWS 32
cf495bcf 220
6f27aba6 221#if !defined(TARGET_SPARC64)
6ebbf390 222#define NB_MMU_MODES 2
6f27aba6 223#else
2065061e 224#define NB_MMU_MODES 6
375ee38b
BS
225typedef struct trap_state {
226 uint64_t tpc;
227 uint64_t tnpc;
228 uint64_t tstate;
229 uint32_t tt;
230} trap_state;
6f27aba6 231#endif
a3d5ad76 232#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 233
5578ceab
BS
234typedef struct sparc_def_t {
235 const char *name;
236 target_ulong iu_version;
237 uint32_t fpu_version;
238 uint32_t mmu_version;
239 uint32_t mmu_bm;
240 uint32_t mmu_ctpr_mask;
241 uint32_t mmu_cxr_mask;
242 uint32_t mmu_sfsr_mask;
243 uint32_t mmu_trcr_mask;
963262de 244 uint32_t mxcc_version;
5578ceab
BS
245 uint32_t features;
246 uint32_t nwindows;
247 uint32_t maxtl;
248} sparc_def_t;
249
b04d9890
FC
250#define CPU_FEATURE_FLOAT (1 << 0)
251#define CPU_FEATURE_FLOAT128 (1 << 1)
252#define CPU_FEATURE_SWAP (1 << 2)
253#define CPU_FEATURE_MUL (1 << 3)
254#define CPU_FEATURE_DIV (1 << 4)
255#define CPU_FEATURE_FLUSH (1 << 5)
256#define CPU_FEATURE_FSQRT (1 << 6)
257#define CPU_FEATURE_FMUL (1 << 7)
258#define CPU_FEATURE_VIS1 (1 << 8)
259#define CPU_FEATURE_VIS2 (1 << 9)
260#define CPU_FEATURE_FSMULD (1 << 10)
261#define CPU_FEATURE_HYPV (1 << 11)
262#define CPU_FEATURE_CMT (1 << 12)
263#define CPU_FEATURE_GL (1 << 13)
264#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 265#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 266#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 267#define CPU_FEATURE_POWERDOWN (1 << 17)
16c358e9 268#define CPU_FEATURE_CASA (1 << 18)
60f356e8 269
5578ceab
BS
270#ifndef TARGET_SPARC64
271#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
272 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
273 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
274 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
275#else
276#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
277 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
278 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
279 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
16c358e9
SH
280 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
281 CPU_FEATURE_CASA)
5578ceab
BS
282enum {
283 mmu_us_12, // Ultrasparc < III (64 entry TLB)
284 mmu_us_3, // Ultrasparc III (512 entry TLB)
285 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
286 mmu_sun4v, // T1, T2
287};
288#endif
289
f707726e 290#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 291#define TTE_NFO_BIT (1ULL << 60)
f707726e
IK
292#define TTE_USED_BIT (1ULL << 41)
293#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 294#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
295#define TTE_PRIV_BIT (1ULL << 2)
296#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 297#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e
IK
298
299#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 300#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
f707726e
IK
301#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
302#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 303#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
06e12b65
TS
304#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
305#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
2a90358f 306#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
307
308#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
309#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
310
06e12b65
TS
311#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
312#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
313
ccc76c24
TS
314#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
315#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
316#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
317#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
318#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
319#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
320#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
321#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
322#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
323#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
324#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
325#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
326#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
327
328#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
329#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
330#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
331#define SFSR_CT_SECONDARY (1ULL << 4)
332#define SFSR_CT_NUCLEUS (2ULL << 4)
333#define SFSR_CT_NOTRANS (3ULL << 4)
334#define SFSR_CT_MASK (3ULL << 4)
335
79227036
BS
336/* Leon3 cache control */
337
338/* Cache control: emulate the behavior of cache control registers but without
339 any effect on the emulated */
340
341#define CACHE_STATE_MASK 0x3
342#define CACHE_DISABLED 0x0
343#define CACHE_FROZEN 0x1
344#define CACHE_ENABLED 0x3
345
346/* Cache Control register fields */
347
348#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
349#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
350#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
351#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
352#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
353#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
354#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
355#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
356
6e8e7d4c
IK
357typedef struct SparcTLBEntry {
358 uint64_t tag;
359 uint64_t tte;
360} SparcTLBEntry;
361
8f4efc55
IK
362struct CPUTimer
363{
364 const char *name;
365 uint32_t frequency;
366 uint32_t disabled;
367 uint64_t disabled_mask;
e913cac7
MCA
368 uint32_t npt;
369 uint64_t npt_mask;
8f4efc55 370 int64_t clock_offset;
1246b259 371 QEMUTimer *qtimer;
8f4efc55
IK
372};
373
374typedef struct CPUTimer CPUTimer;
375
cb159821
AF
376typedef struct CPUSPARCState CPUSPARCState;
377
378struct CPUSPARCState {
af7bf89b
FB
379 target_ulong gregs[8]; /* general registers */
380 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
381 target_ulong pc; /* program counter */
382 target_ulong npc; /* next program counter */
383 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
384
385 /* emulator internal flags handling */
d9bdab86 386 target_ulong cc_src, cc_src2;
dc99a3f2 387 target_ulong cc_dst;
8393617c 388 uint32_t cc_op;
dc99a3f2 389
7c60cc4b
FB
390 target_ulong cond; /* conditional branch result (XXX: save it in a
391 temporary register when possible) */
392
cf495bcf 393 uint32_t psr; /* processor state register */
3475187d 394 target_ulong fsr; /* FPU state register */
30038fd8 395 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
396 uint32_t cwp; /* index of current register window (extracted
397 from PSR) */
5210977a 398#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 399 uint32_t wim; /* window invalid mask */
5210977a 400#endif
3475187d 401 target_ulong tbr; /* trap base register */
2aae2b8e 402#if !defined(TARGET_SPARC64)
e8af50a3
FB
403 int psrs; /* supervisor mode (extracted from PSR) */
404 int psrps; /* previous supervisor mode */
405 int psret; /* enable traps */
5210977a 406#endif
327ac2e7
BS
407 uint32_t psrpil; /* interrupt blocking level */
408 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 409#if !defined(TARGET_SPARC64)
e80cfcfc 410 int psref; /* enable fpu */
2aae2b8e 411#endif
cf495bcf 412 int interrupt_index;
cf495bcf 413 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 414 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 415
a316d335
FB
416 CPU_COMMON
417
f0c3c505 418 /* Fields from here on are preserved across CPU reset. */
89aaf60d
BS
419 target_ulong version;
420 uint32_t nwindows;
421
e8af50a3 422 /* MMU regs */
3475187d
FB
423#if defined(TARGET_SPARC64)
424 uint64_t lsu;
425#define DMMU_E 0x8
426#define IMMU_E 0x4
6e8e7d4c
IK
427 //typedef struct SparcMMU
428 union {
429 uint64_t immuregs[16];
430 struct {
431 uint64_t tsb_tag_target;
432 uint64_t unused_mmu_primary_context; // use DMMU
433 uint64_t unused_mmu_secondary_context; // use DMMU
434 uint64_t sfsr;
435 uint64_t sfar;
436 uint64_t tsb;
437 uint64_t tag_access;
438 } immu;
439 };
440 union {
441 uint64_t dmmuregs[16];
442 struct {
443 uint64_t tsb_tag_target;
444 uint64_t mmu_primary_context;
445 uint64_t mmu_secondary_context;
446 uint64_t sfsr;
447 uint64_t sfar;
448 uint64_t tsb;
449 uint64_t tag_access;
450 } dmmu;
451 };
452 SparcTLBEntry itlb[64];
453 SparcTLBEntry dtlb[64];
fb79ceb9 454 uint32_t mmu_version;
3475187d 455#else
3dd9a152 456 uint32_t mmuregs[32];
952a328f
BS
457 uint64_t mxccdata[4];
458 uint64_t mxccregs[8];
4d2c2b77
BS
459 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
460 uint64_t mmubpaction;
4017190e 461 uint64_t mmubpregs[4];
3ebf5aaf 462 uint64_t prom_addr;
3475187d 463#endif
e8af50a3 464 /* temporary float registers */
1f587329 465 float128 qt0, qt1;
7a0e1f41 466 float_status fp_status;
af7bf89b 467#if defined(TARGET_SPARC64)
c19148bd
BS
468#define MAXTL_MAX 8
469#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 470 trap_state ts[MAXTL_MAX];
0f8a249a 471 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
472 uint32_t asi;
473 uint32_t pstate;
474 uint32_t tl;
c19148bd 475 uint32_t maxtl;
3475187d 476 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
477 uint64_t agregs[8]; /* alternate general registers */
478 uint64_t bgregs[8]; /* backup for normal global registers */
479 uint64_t igregs[8]; /* interrupt general registers */
480 uint64_t mgregs[8]; /* mmu general registers */
3475187d 481 uint64_t fprs;
83469015 482 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 483 CPUTimer *tick, *stick;
709f2c1b
IK
484#define TICK_NPT_MASK 0x8000000000000000ULL
485#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 486 uint64_t gsr;
e9ebed4d
BS
487 uint32_t gl; // UA2005
488 /* UA 2005 hyperprivileged registers */
c19148bd 489 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
8f4efc55 490 CPUTimer *hstick; // UA 2005
361dea40
BS
491 /* Interrupt vector registers */
492 uint64_t ivec_status;
493 uint64_t ivec_data[3];
9d926598 494 uint32_t softint;
8fa211e8
BS
495#define SOFTINT_TIMER 1
496#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
497#define SOFTINT_INTRMASK (0xFFFE)
498#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 499#endif
5578ceab 500 sparc_def_t *def;
b04d9890
FC
501
502 void *irq_manager;
c5f9864e 503 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
504
505 /* Leon3 cache control */
506 uint32_t cache_control;
cb159821 507};
64a88d5d 508
e59be77a
AF
509#include "cpu-qom.h"
510
5a834bb4 511#ifndef NO_CPU_IO_DEFS
ab3b491f 512/* cpu_init.c */
e59be77a 513SPARCCPU *cpu_sparc_init(const char *cpu_model);
91736d37 514void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
047b39e4 515void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
163fa5ca 516/* mmu_helper.c */
7510454e 517int sparc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 518 int mmu_idx);
48585ec5 519target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
c5f9864e 520void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
91736d37 521
44520db1 522#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
f3659eee
AF
523int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
524 uint8_t *buf, int len, bool is_write);
44520db1
FC
525#endif
526
527
91736d37
BS
528/* translate.c */
529void gen_intermediate_code_init(CPUSPARCState *env);
530
531/* cpu-exec.c */
ea3e9847 532int cpu_sparc_exec(CPUState *cpu);
7a3f1944 533
070af384 534/* win_helper.c */
c5f9864e
AF
535target_ulong cpu_get_psr(CPUSPARCState *env1);
536void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
4552a09d 537void cpu_put_psr_raw(CPUSPARCState *env1, target_ulong val);
5a834bb4 538#ifdef TARGET_SPARC64
c5f9864e
AF
539target_ulong cpu_get_ccr(CPUSPARCState *env1);
540void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
541target_ulong cpu_get_cwp64(CPUSPARCState *env1);
542void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
543void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
4c6aa085 544#endif
c5f9864e
AF
545int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
546int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
547void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 548
79227036 549/* int_helper.c */
c5f9864e 550void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 551
4c6aa085
BS
552/* sun4m.c, sun4u.c */
553void cpu_check_irqs(CPUSPARCState *env);
1a14026e 554
60f356e8
FC
555/* leon3.c */
556void leon3_irq_ack(void *irq_manager, int intno);
557
299b520c
IK
558#if defined (TARGET_SPARC64)
559
560static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
561{
562 return (x & mask) == (y & mask);
563}
564
565#define MMU_CONTEXT_BITS 13
566#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
567
568static inline int tlb_compare_context(const SparcTLBEntry *tlb,
569 uint64_t context)
570{
571 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
572}
573
0bbd4a0d 574#endif
3475187d
FB
575#endif
576
91736d37 577/* cpu-exec.c */
3c7b48b7 578#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
579void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
580 bool is_write, bool is_exec, int is_asi,
581 unsigned size);
b64b6436 582#if defined(TARGET_SPARC64)
a8170e5e 583hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 584 int mmu_idx);
fe8d8f0f 585#endif
3c7b48b7 586#endif
f0d5e471 587int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 588
e59be77a 589#ifndef NO_CPU_IO_DEFS
2994fd96 590#define cpu_init(cpu_model) CPU(cpu_sparc_init(cpu_model))
e59be77a
AF
591#endif
592
9467d44c 593#define cpu_exec cpu_sparc_exec
9467d44c 594#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 595#define cpu_list sparc_cpu_list
9467d44c 596
6ebbf390 597/* MMU modes definitions */
2aae2b8e
IK
598#if defined (TARGET_SPARC64)
599#define MMU_USER_IDX 0
6f27aba6 600#define MMU_MODE0_SUFFIX _user
2aae2b8e
IK
601#define MMU_USER_SECONDARY_IDX 1
602#define MMU_MODE1_SUFFIX _user_secondary
603#define MMU_KERNEL_IDX 2
604#define MMU_MODE2_SUFFIX _kernel
605#define MMU_KERNEL_SECONDARY_IDX 3
606#define MMU_MODE3_SUFFIX _kernel_secondary
607#define MMU_NUCLEUS_IDX 4
608#define MMU_MODE4_SUFFIX _nucleus
609#define MMU_HYPV_IDX 5
610#define MMU_MODE5_SUFFIX _hypv
611#else
9e31b9e2 612#define MMU_USER_IDX 0
2aae2b8e 613#define MMU_MODE0_SUFFIX _user
9e31b9e2 614#define MMU_KERNEL_IDX 1
2aae2b8e
IK
615#define MMU_MODE1_SUFFIX _kernel
616#endif
617
618#if defined (TARGET_SPARC64)
c5f9864e 619static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e
IK
620{
621 return env1->def->features & CPU_FEATURE_HYPV;
622}
623
c5f9864e 624static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
625{
626 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
627}
628
c5f9864e 629static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
630{
631 return env1->pstate & PS_PRIV;
632}
2065061e 633#endif
9e31b9e2 634
97ed5ccd 635static inline int cpu_mmu_index(CPUSPARCState *env1, bool ifetch)
6ebbf390 636{
6f27aba6 637#if defined(CONFIG_USER_ONLY)
9e31b9e2 638 return MMU_USER_IDX;
6f27aba6 639#elif !defined(TARGET_SPARC64)
22548760 640 return env1->psrs;
6f27aba6 641#else
9fd1ae3a
IK
642 if (env1->tl > 0) {
643 return MMU_NUCLEUS_IDX;
644 } else if (cpu_hypervisor_mode(env1)) {
9e31b9e2 645 return MMU_HYPV_IDX;
2aae2b8e
IK
646 } else if (cpu_supervisor_mode(env1)) {
647 return MMU_KERNEL_IDX;
648 } else {
649 return MMU_USER_IDX;
650 }
6f27aba6
BS
651#endif
652}
653
c5f9864e 654static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
655{
656#if !defined (TARGET_SPARC64)
657 if (env1->psret != 0)
658 return 1;
659#else
660 if (env1->pstate & PS_IE)
661 return 1;
662#endif
663
664 return 0;
665}
666
c5f9864e 667static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
668{
669#if !defined(TARGET_SPARC64)
670 /* level 15 is non-maskable on sparc v8 */
671 return pil == 15 || pil > env1->psrpil;
672#else
673 return pil > env1->psrpil;
674#endif
675}
676
022c62cb 677#include "exec/cpu-all.h"
7a3f1944 678
f4b1a842
BS
679#ifdef TARGET_SPARC64
680/* sun4u.c */
8f4efc55
IK
681void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
682uint64_t cpu_tick_get_count(CPUTimer *timer);
683void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 684trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
685#endif
686
f838e2c5
BS
687#define TB_FLAG_FPU_ENABLED (1 << 4)
688#define TB_FLAG_AM_ENABLED (1 << 5)
689
c5f9864e 690static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
6b917547
AL
691 target_ulong *cs_base, int *flags)
692{
693 *pc = env->pc;
694 *cs_base = env->npc;
695#ifdef TARGET_SPARC64
696 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
f838e2c5 697 *flags = (env->pstate & PS_PRIV) /* 2 */
9fd1ae3a
IK
698 | ((env->lsu & (DMMU_E | IMMU_E)) >> 2) /* 1, 0 */
699 | ((env->tl & 0xff) << 8)
700 | (env->dmmu.mmu_primary_context << 16); /* 16... */
f838e2c5
BS
701 if (env->pstate & PS_AM) {
702 *flags |= TB_FLAG_AM_ENABLED;
703 }
704 if ((env->def->features & CPU_FEATURE_FLOAT) && (env->pstate & PS_PEF)
705 && (env->fprs & FPRS_FEF)) {
706 *flags |= TB_FLAG_FPU_ENABLED;
707 }
6b917547
AL
708#else
709 // FPU enable . Supervisor
f838e2c5
BS
710 *flags = env->psrs;
711 if ((env->def->features & CPU_FEATURE_FLOAT) && env->psref) {
712 *flags |= TB_FLAG_FPU_ENABLED;
713 }
714#endif
715}
716
717static inline bool tb_fpu_enabled(int tb_flags)
718{
719#if defined(CONFIG_USER_ONLY)
720 return true;
721#else
722 return tb_flags & TB_FLAG_FPU_ENABLED;
723#endif
724}
725
726static inline bool tb_am_enabled(int tb_flags)
727{
728#ifndef TARGET_SPARC64
729 return false;
730#else
731 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
732#endif
733}
734
022c62cb 735#include "exec/exec-all.h"
f081c76c 736
7a3f1944 737#endif