]> git.proxmox.com Git - mirror_qemu.git/blame - target-xtensa/cpu.c
target-unicore32: Introduce QOM realizefn for UniCore32CPU
[mirror_qemu.git] / target-xtensa / cpu.c
CommitLineData
a4633e16
AF
1/*
2 * QEMU Xtensa CPU
3 *
5087a72c 4 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
a4633e16
AF
5 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * * Neither the name of the Open Source and Linux Lab nor the
16 * names of its contributors may be used to endorse or promote products
17 * derived from this software without specific prior written permission.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29 */
30
15be3171 31#include "cpu.h"
a4633e16 32#include "qemu-common.h"
004a5690 33#include "migration/vmstate.h"
a4633e16
AF
34
35
36/* CPUClass::reset() */
37static void xtensa_cpu_reset(CPUState *s)
38{
39 XtensaCPU *cpu = XTENSA_CPU(s);
40 XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
41 CPUXtensaState *env = &cpu->env;
42
43 xcc->parent_reset(s);
44
5087a72c
AF
45 env->exception_taken = 0;
46 env->pc = env->config->exception_vector[EXC_RESET];
47 env->sregs[LITBASE] &= ~1;
48 env->sregs[PS] = xtensa_option_enabled(env->config,
49 XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
50 env->sregs[VECBASE] = env->config->vecbase;
51 env->sregs[IBREAKENABLE] = 0;
4e41d2f5 52 env->sregs[CACHEATTR] = 0x22222222;
fcc803d1
MF
53 env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
54 XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
5087a72c
AF
55
56 env->pending_irq_level = 0;
57 reset_mmu(env);
a4633e16
AF
58}
59
e554bbc6
AF
60static void xtensa_cpu_initfn(Object *obj)
61{
62 XtensaCPU *cpu = XTENSA_CPU(obj);
63 CPUXtensaState *env = &cpu->env;
64
65 cpu_exec_init(env);
66}
67
004a5690
AF
68static const VMStateDescription vmstate_xtensa_cpu = {
69 .name = "cpu",
70 .unmigratable = 1,
71};
72
a4633e16
AF
73static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
74{
004a5690 75 DeviceClass *dc = DEVICE_CLASS(oc);
a4633e16
AF
76 CPUClass *cc = CPU_CLASS(oc);
77 XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);
78
79 xcc->parent_reset = cc->reset;
80 cc->reset = xtensa_cpu_reset;
004a5690
AF
81
82 dc->vmsd = &vmstate_xtensa_cpu;
a4633e16
AF
83}
84
85static const TypeInfo xtensa_cpu_type_info = {
86 .name = TYPE_XTENSA_CPU,
87 .parent = TYPE_CPU,
88 .instance_size = sizeof(XtensaCPU),
e554bbc6 89 .instance_init = xtensa_cpu_initfn,
a4633e16
AF
90 .abstract = false,
91 .class_size = sizeof(XtensaCPUClass),
92 .class_init = xtensa_cpu_class_init,
93};
94
95static void xtensa_cpu_register_types(void)
96{
97 type_register_static(&xtensa_cpu_type_info);
98}
99
100type_init(xtensa_cpu_register_types)