]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/README
tcg: synchronize globals for ops with side effects
[mirror_qemu.git] / tcg / README
CommitLineData
c896fe29
FB
1Tiny Code Generator - Fabrice Bellard.
2
31) Introduction
4
5TCG (Tiny Code Generator) began as a generic backend for a C
6compiler. It was simplified to be used in QEMU. It also has its roots
7in the QOP code generator written by Paul Brook.
8
92) Definitions
10
11The TCG "target" is the architecture for which we generate the
12code. It is of course not the same as the "target" of QEMU which is
13the emulated architecture. As TCG started as a generic C backend used
14for cross compiling, it is assumed that the TCG target is different
15from the host, although it is never the case for QEMU.
16
17A TCG "function" corresponds to a QEMU Translated Block (TB).
18
0a6b7b78
FB
19A TCG "temporary" is a variable only live in a basic
20block. Temporaries are allocated explicitly in each function.
c896fe29 21
0a6b7b78
FB
22A TCG "local temporary" is a variable only live in a function. Local
23temporaries are allocated explicitly in each function.
24
25A TCG "global" is a variable which is live in all the functions
26(equivalent of a C global variable). They are defined before the
27functions defined. A TCG global can be a memory location (e.g. a QEMU
28CPU register), a fixed host register (e.g. the QEMU CPU state pointer)
29or a memory location which is stored in a register outside QEMU TBs
30(not implemented yet).
c896fe29
FB
31
32A TCG "basic block" corresponds to a list of instructions terminated
33by a branch instruction.
34
353) Intermediate representation
36
373.1) Introduction
38
0a6b7b78
FB
39TCG instructions operate on variables which are temporaries, local
40temporaries or globals. TCG instructions and variables are strongly
41typed. Two types are supported: 32 bit integers and 64 bit
42integers. Pointers are defined as an alias to 32 bit or 64 bit
43integers depending on the TCG target word size.
c896fe29
FB
44
45Each instruction has a fixed number of output variable operands, input
46variable operands and always constant operands.
47
48The notable exception is the call instruction which has a variable
49number of outputs and inputs.
50
0a6b7b78
FB
51In the textual form, output operands usually come first, followed by
52input operands, followed by constant operands. The output type is
53included in the instruction name. Constants are prefixed with a '$'.
c896fe29
FB
54
55add_i32 t0, t1, t2 (t0 <- t1 + t2)
56
c896fe29
FB
573.2) Assumptions
58
59* Basic blocks
60
61- Basic blocks end after branches (e.g. brcond_i32 instruction),
62 goto_tb and exit_tb instructions.
86e840ee
AJ
63- Basic blocks start after the end of a previous basic block, or at a
64 set_label instruction.
c896fe29 65
0a6b7b78
FB
66After the end of a basic block, the content of temporaries is
67destroyed, but local temporaries and globals are preserved.
c896fe29
FB
68
69* Floating point types are not supported yet
70
71* Pointers: depending on the TCG target, pointer size is 32 bit or 64
72 bit. The type TCG_TYPE_PTR is an alias to TCG_TYPE_I32 or
73 TCG_TYPE_I64.
74
75* Helpers:
76
77Using the tcg_gen_helper_x_y it is possible to call any function
aa95e3a5 78taking i32, i64 or pointer types. By default, before calling a helper,
a3f5054b 79all globals are stored at their canonical location and it is assumed
aa95e3a5 80that the function can modify them. This can be overridden by the
a3f5054b 81TCG_CALL_CONST function modifier. By default, the helper is allowed to
aa95e3a5 82modify the CPU state or raise an exception. This can be overridden by
a3f5054b
AJ
83the TCG_CALL_PURE function modifier, in which case the call to the
84function is removed if the return value is not used.
c896fe29
FB
85
86On some TCG targets (e.g. x86), several calling conventions are
87supported.
88
89* Branches:
90
626cd050 91Use the instruction 'br' to jump to a label.
c896fe29
FB
92
933.3) Code Optimizations
94
95When generating instructions, you can count on at least the following
96optimizations:
97
98- Single instructions are simplified, e.g.
99
100 and_i32 t0, t0, $0xffffffff
101
102 is suppressed.
103
104- A liveness analysis is done at the basic block level. The
0a6b7b78 105 information is used to suppress moves from a dead variable to
c896fe29
FB
106 another one. It is also used to remove instructions which compute
107 dead results. The later is especially useful for condition code
9804c8e2 108 optimization in QEMU.
c896fe29
FB
109
110 In the following example:
111
112 add_i32 t0, t1, t2
113 add_i32 t0, t0, $1
114 mov_i32 t0, $1
115
116 only the last instruction is kept.
117
c896fe29
FB
1183.4) Instruction Reference
119
120********* Function call
121
122* call <ret> <params> ptr
123
124call function 'ptr' (pointer type)
125
126<ret> optional 32 bit or 64 bit return value
127<params> optional 32 bit or 64 bit parameters
128
129********* Jumps/Labels
130
c896fe29
FB
131* set_label $label
132
133Define label 'label' at the current program point.
134
135* br $label
136
137Jump to label.
138
5a696f6a 139* brcond_i32/i64 t0, t1, cond, label
c896fe29
FB
140
141Conditional jump if t0 cond t1 is true. cond can be:
142 TCG_COND_EQ
143 TCG_COND_NE
144 TCG_COND_LT /* signed */
145 TCG_COND_GE /* signed */
146 TCG_COND_LE /* signed */
147 TCG_COND_GT /* signed */
148 TCG_COND_LTU /* unsigned */
149 TCG_COND_GEU /* unsigned */
150 TCG_COND_LEU /* unsigned */
151 TCG_COND_GTU /* unsigned */
152
153********* Arithmetic
154
155* add_i32/i64 t0, t1, t2
156
157t0=t1+t2
158
159* sub_i32/i64 t0, t1, t2
160
161t0=t1-t2
162
390efc54
PB
163* neg_i32/i64 t0, t1
164
165t0=-t1 (two's complement)
166
c896fe29
FB
167* mul_i32/i64 t0, t1, t2
168
169t0=t1*t2
170
171* div_i32/i64 t0, t1, t2
172
173t0=t1/t2 (signed). Undefined behavior if division by zero or overflow.
174
175* divu_i32/i64 t0, t1, t2
176
177t0=t1/t2 (unsigned). Undefined behavior if division by zero.
178
179* rem_i32/i64 t0, t1, t2
180
181t0=t1%t2 (signed). Undefined behavior if division by zero or overflow.
182
183* remu_i32/i64 t0, t1, t2
184
185t0=t1%t2 (unsigned). Undefined behavior if division by zero.
186
c896fe29
FB
187********* Logical
188
5e85404a
AJ
189* and_i32/i64 t0, t1, t2
190
c896fe29
FB
191t0=t1&t2
192
193* or_i32/i64 t0, t1, t2
194
195t0=t1|t2
196
197* xor_i32/i64 t0, t1, t2
198
199t0=t1^t2
200
0a6b7b78
FB
201* not_i32/i64 t0, t1
202
203t0=~t1
204
f24cb33e
AJ
205* andc_i32/i64 t0, t1, t2
206
207t0=t1&~t2
208
209* eqv_i32/i64 t0, t1, t2
210
8d625cf1 211t0=~(t1^t2), or equivalently, t0=t1^~t2
f24cb33e
AJ
212
213* nand_i32/i64 t0, t1, t2
214
215t0=~(t1&t2)
216
217* nor_i32/i64 t0, t1, t2
218
219t0=~(t1|t2)
220
221* orc_i32/i64 t0, t1, t2
222
223t0=t1|~t2
224
15824571 225********* Shifts/Rotates
c896fe29
FB
226
227* shl_i32/i64 t0, t1, t2
228
229t0=t1 << t2. Undefined behavior if t2 < 0 or t2 >= 32 (resp 64)
230
231* shr_i32/i64 t0, t1, t2
232
233t0=t1 >> t2 (unsigned). Undefined behavior if t2 < 0 or t2 >= 32 (resp 64)
234
235* sar_i32/i64 t0, t1, t2
236
237t0=t1 >> t2 (signed). Undefined behavior if t2 < 0 or t2 >= 32 (resp 64)
238
15824571
AJ
239* rotl_i32/i64 t0, t1, t2
240
241Rotation of t2 bits to the left. Undefined behavior if t2 < 0 or t2 >= 32 (resp 64)
242
243* rotr_i32/i64 t0, t1, t2
244
245Rotation of t2 bits to the right. Undefined behavior if t2 < 0 or t2 >= 32 (resp 64)
246
c896fe29
FB
247********* Misc
248
249* mov_i32/i64 t0, t1
250
251t0 = t1
252
253Move t1 to t0 (both operands must have the same type).
254
255* ext8s_i32/i64 t0, t1
86831435 256ext8u_i32/i64 t0, t1
c896fe29 257ext16s_i32/i64 t0, t1
86831435 258ext16u_i32/i64 t0, t1
c896fe29 259ext32s_i64 t0, t1
86831435 260ext32u_i64 t0, t1
c896fe29 261
86831435 2628, 16 or 32 bit sign/zero extension (both operands must have the same type)
c896fe29 263
4ad4ce16 264* bswap16_i32/i64 t0, t1
c896fe29 265
837d987b
AJ
26616 bit byte swap on a 32/64 bit value. It assumes that the two/six high order
267bytes are set to zero.
c896fe29 268
4ad4ce16 269* bswap32_i32/i64 t0, t1
c896fe29 270
837d987b
AJ
27132 bit byte swap on a 32/64 bit value. With a 64 bit value, it assumes that
272the four high order bytes are set to zero.
c896fe29 273
4ad4ce16 274* bswap64_i64 t0, t1
c896fe29
FB
275
27664 bit byte swap
277
5ff9d6a4
FB
278* discard_i32/i64 t0
279
280Indicate that the value of t0 won't be used later. It is useful to
281force dead code elimination.
282
3a34dfd7 283* deposit_i32/i64 dest, t1, t2, pos, len
b7767f0f
RH
284
285Deposit T2 as a bitfield into T1, placing the result in DEST.
3a34dfd7 286The bitfield is described by POS/LEN, which are immediate values:
b7767f0f
RH
287
288 LEN - the length of the bitfield
289 POS - the position of the first bit, counting from the LSB
290
291For example, pos=8, len=4 indicates a 4-bit field at bit 8.
292This operation would be equivalent to
293
294 dest = (t1 & ~0x0f00) | ((t2 << 8) & 0x0f00)
295
296
be210acb
RH
297********* Conditional moves
298
5a696f6a 299* setcond_i32/i64 dest, t1, t2, cond
be210acb
RH
300
301dest = (t1 cond t2)
302
303Set DEST to 1 if (T1 cond T2) is true, otherwise set to 0.
304
5a696f6a 305* movcond_i32/i64 dest, c1, c2, v1, v2, cond
ffc5ea09
RH
306
307dest = (c1 cond c2 ? v1 : v2)
308
309Set DEST to V1 if (C1 cond C2) is true, otherwise set to V2.
310
c896fe29
FB
311********* Type conversions
312
313* ext_i32_i64 t0, t1
314Convert t1 (32 bit) to t0 (64 bit) and does sign extension
315
316* extu_i32_i64 t0, t1
317Convert t1 (32 bit) to t0 (64 bit) and does zero extension
318
319* trunc_i64_i32 t0, t1
320Truncate t1 (64 bit) to t0 (32 bit)
321
36aa55dc
PB
322* concat_i32_i64 t0, t1, t2
323Construct t0 (64-bit) taking the low half from t1 (32 bit) and the high half
324from t2 (32 bit).
325
945ca823
BS
326* concat32_i64 t0, t1, t2
327Construct t0 (64-bit) taking the low half from t1 (64 bit) and the high half
328from t2 (64 bit).
329
c896fe29
FB
330********* Load/Store
331
332* ld_i32/i64 t0, t1, offset
333ld8s_i32/i64 t0, t1, offset
334ld8u_i32/i64 t0, t1, offset
335ld16s_i32/i64 t0, t1, offset
336ld16u_i32/i64 t0, t1, offset
337ld32s_i64 t0, t1, offset
338ld32u_i64 t0, t1, offset
339
340t0 = read(t1 + offset)
341Load 8, 16, 32 or 64 bits with or without sign extension from host memory.
342offset must be a constant.
343
344* st_i32/i64 t0, t1, offset
345st8_i32/i64 t0, t1, offset
346st16_i32/i64 t0, t1, offset
347st32_i64 t0, t1, offset
348
349write(t0, t1 + offset)
350Write 8, 16, 32 or 64 bits to host memory.
351
b202d41e
AJ
352All this opcodes assume that the pointed host memory doesn't correspond
353to a global. In the latter case the behaviour is unpredictable.
354
a38e609c
RH
355********* 64-bit target on 32-bit host support
356
357The following opcodes are internal to TCG. Thus they are to be implemented by
35832-bit host code generators, but are not to be emitted by guest translators.
359They are emitted as needed by inline functions within "tcg-op.h".
360
5a696f6a 361* brcond2_i32 t0_low, t0_high, t1_low, t1_high, cond, label
a38e609c
RH
362
363Similar to brcond, except that the 64-bit values T0 and T1
364are formed from two 32-bit arguments.
365
366* add2_i32 t0_low, t0_high, t1_low, t1_high, t2_low, t2_high
367* sub2_i32 t0_low, t0_high, t1_low, t1_high, t2_low, t2_high
368
369Similar to add/sub, except that the 64-bit inputs T1 and T2 are
370formed from two 32-bit arguments, and the 64-bit output T0
371is returned in two 32-bit outputs.
372
373* mulu2_i32 t0_low, t0_high, t1, t2
374
375Similar to mul, except two 32-bit (unsigned) inputs T1 and T2 yielding
376the full 64-bit product T0. The later is returned in two 32-bit outputs.
377
5a696f6a 378* setcond2_i32 dest, t1_low, t1_high, t2_low, t2_high, cond
be210acb
RH
379
380Similar to setcond, except that the 64-bit values T1 and T2 are
381formed from two 32-bit arguments. The result is a 32-bit value.
382
c896fe29
FB
383********* QEMU specific operations
384
759c90ba 385* exit_tb t0
c896fe29
FB
386
387Exit the current TB and return the value t0 (word type).
388
389* goto_tb index
390
391Exit the current TB and jump to the TB index 'index' (constant) if the
392current TB was linked to this TB. Otherwise execute the next
9bacf414
MF
393instructions. Only indices 0 and 1 are valid and tcg_gen_goto_tb may be issued
394at most once with each slot index per TB.
c896fe29 395
f53bca18
AJ
396* qemu_ld8u t0, t1, flags
397qemu_ld8s t0, t1, flags
398qemu_ld16u t0, t1, flags
399qemu_ld16s t0, t1, flags
86feb1c8 400qemu_ld32 t0, t1, flags
f53bca18
AJ
401qemu_ld32u t0, t1, flags
402qemu_ld32s t0, t1, flags
403qemu_ld64 t0, t1, flags
c896fe29 404
86feb1c8
RH
405Load data at the QEMU CPU address t1 into t0. t1 has the QEMU CPU address
406type. 'flags' contains the QEMU memory index (selects user or kernel access)
407for example.
408
409Note that "qemu_ld32" implies a 32-bit result, while "qemu_ld32u" and
410"qemu_ld32s" imply a 64-bit result appropriately extended from 32 bits.
c896fe29 411
f53bca18
AJ
412* qemu_st8 t0, t1, flags
413qemu_st16 t0, t1, flags
414qemu_st32 t0, t1, flags
415qemu_st64 t0, t1, flags
c896fe29
FB
416
417Store the data t0 at the QEMU CPU Address t1. t1 has the QEMU CPU
418address type. 'flags' contains the QEMU memory index (selects user or
419kernel access) for example.
420
421Note 1: Some shortcuts are defined when the last operand is known to be
422a constant (e.g. addi for add, movi for mov).
423
424Note 2: When using TCG, the opcodes must never be generated directly
425as some of them may not be available as "real" opcodes. Always use the
426function tcg_gen_xxx(args).
427
4284) Backend
429
430tcg-target.h contains the target specific definitions. tcg-target.c
431contains the target specific code.
432
4334.1) Assumptions
434
435The target word size (TCG_TARGET_REG_BITS) is expected to be 32 bit or
43664 bit. It is expected that the pointer has the same size as the word.
437
438On a 32 bit target, all 64 bit operations are converted to 32 bits. A
439few specific operations must be implemented to allow it (see add2_i32,
440sub2_i32, brcond2_i32).
441
442Floating point operations are not supported in this version. A
443previous incarnation of the code generator had full support of them,
444but it is better to concentrate on integer operations first.
445
446On a 64 bit target, no assumption is made in TCG about the storage of
447the 32 bit values in 64 bit registers.
448
4494.2) Constraints
450
451GCC like constraints are used to define the constraints of every
452instruction. Memory constraints are not supported in this
453version. Aliases are specified in the input operands as for GCC.
454
0c5f3c8d
PB
455The same register may be used for both an input and an output, even when
456they are not explicitly aliased. If an op expands to multiple target
457instructions then care must be taken to avoid clobbering input values.
458GCC style "early clobber" outputs are not currently supported.
459
c896fe29
FB
460A target can define specific register or constant constraints. If an
461operation uses a constant input constraint which does not allow all
462constants, it must also accept registers in order to have a fallback.
463
464The movi_i32 and movi_i64 operations must accept any constants.
465
466The mov_i32 and mov_i64 operations must accept any registers of the
467same type.
468
469The ld/st instructions must accept signed 32 bit constant offsets. It
470can be implemented by reserving a specific register to compute the
471address if the offset is too big.
472
473The ld/st instructions must accept any destination (ld) or source (st)
474register.
475
4764.3) Function call assumptions
477
478- The only supported types for parameters and return value are: 32 and
479 64 bit integers and pointer.
480- The stack grows downwards.
481- The first N parameters are passed in registers.
482- The next parameters are passed on the stack by storing them as words.
483- Some registers are clobbered during the call.
484- The function can return 0 or 1 value in registers. On a 32 bit
485 target, functions must be able to return 2 values in registers for
486 64 bit return type.
487
86e840ee 4885) Recommended coding rules for best performance
0a6b7b78
FB
489
490- Use globals to represent the parts of the QEMU CPU state which are
491 often modified, e.g. the integer registers and the condition
492 codes. TCG will be able to use host registers to store them.
493
494- Avoid globals stored in fixed registers. They must be used only to
495 store the pointer to the CPU state and possibly to store a pointer
86e840ee 496 to a register window.
0a6b7b78
FB
497
498- Use temporaries. Use local temporaries only when really needed,
499 e.g. when you need to use a value after a jump. Local temporaries
500 introduce a performance hit in the current TCG implementation: their
501 content is saved to memory at end of each basic block.
502
503- Free temporaries and local temporaries when they are no longer used
504 (tcg_temp_free). Since tcg_const_x() also creates a temporary, you
505 should free it after it is used. Freeing temporaries does not yield
506 a better generated code, but it reduces the memory usage of TCG and
507 the speed of the translation.
508
509- Don't hesitate to use helpers for complicated or seldom used target
aa95e3a5 510 instructions. There is little performance advantage in using TCG to
0a6b7b78 511 implement target instructions taking more than about twenty TCG
107a47cc
PM
512 instructions. Note that this rule of thumb is more applicable to
513 helpers doing complex logic or arithmetic, where the C compiler has
514 scope to do a good job of optimisation; it is less relevant where
515 the instruction is mostly doing loads and stores, and in those cases
516 inline TCG may still be faster for longer sequences.
517
518- The hard limit on the number of TCG instructions you can generate
519 per target instruction is set by MAX_OP_PER_INSTR in exec-all.h --
520 you cannot exceed this without risking a buffer overrun.
0a6b7b78
FB
521
522- Use the 'discard' instruction if you know that TCG won't be able to
523 prove that a given global is "dead" at a given program point. The
524 x86 target uses it to improve the condition codes optimisation.