]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/arm/tcg-target.h
tcg: Add TCG_MAX_INSNS
[mirror_qemu.git] / tcg / arm / tcg-target.h
CommitLineData
811d4cf4
AZ
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 * Copyright (c) 2008 Andrzej Zaborowski
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
cb9c377f 25#ifndef TCG_TARGET_ARM
811d4cf4
AZ
26#define TCG_TARGET_ARM 1
27
811d4cf4 28#undef TCG_TARGET_STACK_GROWSUP
267c9319 29#define TCG_TARGET_INSN_UNIT_SIZE 4
006f8638 30#define TCG_TARGET_TLB_DISPLACEMENT_BITS 16
811d4cf4 31
771142c2 32typedef enum {
811d4cf4
AZ
33 TCG_REG_R0 = 0,
34 TCG_REG_R1,
35 TCG_REG_R2,
36 TCG_REG_R3,
37 TCG_REG_R4,
38 TCG_REG_R5,
39 TCG_REG_R6,
40 TCG_REG_R7,
41 TCG_REG_R8,
42 TCG_REG_R9,
43 TCG_REG_R10,
44 TCG_REG_R11,
45 TCG_REG_R12,
46 TCG_REG_R13,
47 TCG_REG_R14,
e4a7d5e8 48 TCG_REG_PC,
771142c2 49} TCGReg;
811d4cf4 50
e4a7d5e8 51#define TCG_TARGET_NB_REGS 16
2d69f359 52
72e1ccfc
RH
53#ifdef __ARM_ARCH_EXT_IDIV__
54#define use_idiv_instructions 1
55#else
56extern bool use_idiv_instructions;
57#endif
58
59
811d4cf4 60/* used for function call generation */
bedba0cd
AZ
61#define TCG_REG_CALL_STACK TCG_REG_R13
62#define TCG_TARGET_STACK_ALIGN 8
2488b41b 63#define TCG_TARGET_CALL_ALIGN_ARGS 1
bedba0cd 64#define TCG_TARGET_CALL_STACK_OFFSET 0
811d4cf4 65
36828256 66/* optional instructions */
25c4d9cc
RH
67#define TCG_TARGET_HAS_ext8s_i32 1
68#define TCG_TARGET_HAS_ext16s_i32 1
69#define TCG_TARGET_HAS_ext8u_i32 0 /* and r0, r1, #0xff */
70#define TCG_TARGET_HAS_ext16u_i32 1
71#define TCG_TARGET_HAS_bswap16_i32 1
72#define TCG_TARGET_HAS_bswap32_i32 1
73#define TCG_TARGET_HAS_not_i32 1
74#define TCG_TARGET_HAS_neg_i32 1
75#define TCG_TARGET_HAS_rot_i32 1
76#define TCG_TARGET_HAS_andc_i32 1
77#define TCG_TARGET_HAS_orc_i32 0
78#define TCG_TARGET_HAS_eqv_i32 0
79#define TCG_TARGET_HAS_nand_i32 0
80#define TCG_TARGET_HAS_nor_i32 0
b6b24cb0 81#define TCG_TARGET_HAS_deposit_i32 1
4a1d241e 82#define TCG_TARGET_HAS_movcond_i32 1
df9ebea5 83#define TCG_TARGET_HAS_mulu2_i32 1
d693e147 84#define TCG_TARGET_HAS_muls2_i32 1
03271524
RH
85#define TCG_TARGET_HAS_muluh_i32 0
86#define TCG_TARGET_HAS_mulsh_i32 0
72e1ccfc 87#define TCG_TARGET_HAS_div_i32 use_idiv_instructions
5e1108b3 88#define TCG_TARGET_HAS_rem_i32 0
0637c56c 89
b6b24cb0
RH
90extern bool tcg_target_deposit_valid(int ofs, int len);
91#define TCG_TARGET_deposit_i32_valid tcg_target_deposit_valid
92
811d4cf4 93enum {
05b922dd 94 TCG_AREG0 = TCG_REG_R6,
811d4cf4
AZ
95};
96
b93949ef 97static inline void flush_icache_range(uintptr_t start, uintptr_t stop)
811d4cf4 98{
3233f0d4 99#if QEMU_GNUC_PREREQ(4, 1)
2d69f359 100 __builtin___clear_cache((char *) start, (char *) stop);
3233f0d4 101#else
b93949ef
RH
102 register uintptr_t _beg __asm("a1") = start;
103 register uintptr_t _end __asm("a2") = stop;
104 register uintptr_t _flg __asm("a3") = 0;
811d4cf4 105 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 106#endif
811d4cf4 107}
cb9c377f
PB
108
109#endif