]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/i386/tcg-target.c
tcg-i386: Tidy data16 prefixes.
[mirror_qemu.git] / tcg / i386 / tcg-target.c
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
d4a9eb1f
BS
24
25#ifndef NDEBUG
26static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
c896fe29
FB
27 "%eax",
28 "%ecx",
29 "%edx",
30 "%ebx",
31 "%esp",
32 "%ebp",
33 "%esi",
34 "%edi",
35};
d4a9eb1f 36#endif
c896fe29 37
d4a9eb1f 38static const int tcg_target_reg_alloc_order[] = {
c896fe29
FB
39 TCG_REG_EBX,
40 TCG_REG_ESI,
41 TCG_REG_EDI,
42 TCG_REG_EBP,
6648e296
RH
43 TCG_REG_ECX,
44 TCG_REG_EDX,
45 TCG_REG_EAX,
c896fe29
FB
46};
47
d4a9eb1f
BS
48static const int tcg_target_call_iarg_regs[3] = { TCG_REG_EAX, TCG_REG_EDX, TCG_REG_ECX };
49static const int tcg_target_call_oarg_regs[2] = { TCG_REG_EAX, TCG_REG_EDX };
c896fe29 50
b03cce8e
FB
51static uint8_t *tb_ret_addr;
52
78686523 53static void patch_reloc(uint8_t *code_ptr, int type,
f54b3f92 54 tcg_target_long value, tcg_target_long addend)
c896fe29 55{
f54b3f92 56 value += addend;
c896fe29
FB
57 switch(type) {
58 case R_386_32:
59 *(uint32_t *)code_ptr = value;
60 break;
61 case R_386_PC32:
62 *(uint32_t *)code_ptr = value - (long)code_ptr;
63 break;
f75b56c1
RH
64 case R_386_PC8:
65 value -= (long)code_ptr;
66 if (value != (int8_t)value) {
67 tcg_abort();
68 }
69 *(uint8_t *)code_ptr = value;
70 break;
c896fe29
FB
71 default:
72 tcg_abort();
73 }
74}
75
76/* maximum number of register used for input function arguments */
77static inline int tcg_target_get_call_iarg_regs_count(int flags)
78{
79 flags &= TCG_CALL_TYPE_MASK;
80 switch(flags) {
81 case TCG_CALL_TYPE_STD:
82 return 0;
83 case TCG_CALL_TYPE_REGPARM_1:
84 case TCG_CALL_TYPE_REGPARM_2:
85 case TCG_CALL_TYPE_REGPARM:
86 return flags - TCG_CALL_TYPE_REGPARM_1 + 1;
87 default:
88 tcg_abort();
89 }
90}
91
92/* parse target specific constraints */
d4a9eb1f 93static int target_parse_constraint(TCGArgConstraint *ct, const char **pct_str)
c896fe29
FB
94{
95 const char *ct_str;
96
97 ct_str = *pct_str;
98 switch(ct_str[0]) {
99 case 'a':
100 ct->ct |= TCG_CT_REG;
101 tcg_regset_set_reg(ct->u.regs, TCG_REG_EAX);
102 break;
103 case 'b':
104 ct->ct |= TCG_CT_REG;
105 tcg_regset_set_reg(ct->u.regs, TCG_REG_EBX);
106 break;
107 case 'c':
108 ct->ct |= TCG_CT_REG;
109 tcg_regset_set_reg(ct->u.regs, TCG_REG_ECX);
110 break;
111 case 'd':
112 ct->ct |= TCG_CT_REG;
113 tcg_regset_set_reg(ct->u.regs, TCG_REG_EDX);
114 break;
115 case 'S':
116 ct->ct |= TCG_CT_REG;
117 tcg_regset_set_reg(ct->u.regs, TCG_REG_ESI);
118 break;
119 case 'D':
120 ct->ct |= TCG_CT_REG;
121 tcg_regset_set_reg(ct->u.regs, TCG_REG_EDI);
122 break;
123 case 'q':
124 ct->ct |= TCG_CT_REG;
125 tcg_regset_set32(ct->u.regs, 0, 0xf);
126 break;
127 case 'r':
128 ct->ct |= TCG_CT_REG;
129 tcg_regset_set32(ct->u.regs, 0, 0xff);
130 break;
131
132 /* qemu_ld/st address constraint */
133 case 'L':
134 ct->ct |= TCG_CT_REG;
135 tcg_regset_set32(ct->u.regs, 0, 0xff);
136 tcg_regset_reset_reg(ct->u.regs, TCG_REG_EAX);
137 tcg_regset_reset_reg(ct->u.regs, TCG_REG_EDX);
138 break;
139 default:
140 return -1;
141 }
142 ct_str++;
143 *pct_str = ct_str;
144 return 0;
145}
146
147/* test if a constant matches the constraint */
148static inline int tcg_target_const_match(tcg_target_long val,
149 const TCGArgConstraint *arg_ct)
150{
151 int ct;
152 ct = arg_ct->ct;
153 if (ct & TCG_CT_CONST)
154 return 1;
155 else
156 return 0;
157}
158
96b4cf38
RH
159#define P_EXT 0x100 /* 0x0f opcode prefix */
160#define P_DATA16 0x200 /* 0x66 opcode prefix */
fcb5dac1 161
a369a702
RH
162#define OPC_ARITH_EvIz (0x81)
163#define OPC_ARITH_EvIb (0x83)
81570a70
RH
164#define OPC_ARITH_GvEv (0x03) /* ... plus (ARITH_FOO << 3) */
165#define OPC_ADD_GvEv (OPC_ARITH_GvEv | (ARITH_ADD << 3))
fcb5dac1 166#define OPC_BSWAP (0xc8 | P_EXT)
aadb21a4 167#define OPC_CALL_Jz (0xe8)
81570a70
RH
168#define OPC_CMP_GvEv (OPC_ARITH_GvEv | (ARITH_CMP << 3))
169#define OPC_DEC_r32 (0x48)
0566d387
RH
170#define OPC_IMUL_GvEv (0xaf | P_EXT)
171#define OPC_IMUL_GvEvIb (0x6b)
172#define OPC_IMUL_GvEvIz (0x69)
81570a70 173#define OPC_INC_r32 (0x40)
da441cff
RH
174#define OPC_JCC_long (0x80 | P_EXT) /* ... plus condition code */
175#define OPC_JCC_short (0x70) /* ... plus condition code */
176#define OPC_JMP_long (0xe9)
177#define OPC_JMP_short (0xeb)
34a6d0b7 178#define OPC_LEA (0x8d)
af266089
RH
179#define OPC_MOVB_EvGv (0x88) /* stores, more or less */
180#define OPC_MOVL_EvGv (0x89) /* stores, more or less */
181#define OPC_MOVL_GvEv (0x8b) /* loads, more or less */
ef10b106 182#define OPC_MOVL_Iv (0xb8)
6817c355
RH
183#define OPC_MOVSBL (0xbe | P_EXT)
184#define OPC_MOVSWL (0xbf | P_EXT)
55e082a7
RH
185#define OPC_MOVZBL (0xb6 | P_EXT)
186#define OPC_MOVZWL (0xb7 | P_EXT)
6858614e
RH
187#define OPC_POP_r32 (0x58)
188#define OPC_PUSH_r32 (0x50)
189#define OPC_PUSH_Iv (0x68)
190#define OPC_PUSH_Ib (0x6a)
3c3accc6 191#define OPC_RET (0xc3)
32a8ffb9 192#define OPC_SETCC (0x90 | P_EXT) /* ... plus condition code */
f53dba01
RH
193#define OPC_SHIFT_1 (0xd1)
194#define OPC_SHIFT_Ib (0xc1)
195#define OPC_SHIFT_cl (0xd3)
81570a70 196#define OPC_TESTL (0x85)
b3e66df7 197#define OPC_XCHG_ax_r32 (0x90)
fcb5dac1 198
9363dedb
RH
199#define OPC_GRP3_Ev (0xf7)
200#define OPC_GRP5 (0xff)
201
202/* Group 1 opcode extensions for 0x80-0x83.
203 These are also used as modifiers for OPC_ARITH. */
c896fe29
FB
204#define ARITH_ADD 0
205#define ARITH_OR 1
206#define ARITH_ADC 2
207#define ARITH_SBB 3
208#define ARITH_AND 4
209#define ARITH_SUB 5
210#define ARITH_XOR 6
211#define ARITH_CMP 7
212
da441cff 213/* Group 2 opcode extensions for 0xc0, 0xc1, 0xd0-0xd3. */
9619376c
AJ
214#define SHIFT_ROL 0
215#define SHIFT_ROR 1
c896fe29
FB
216#define SHIFT_SHL 4
217#define SHIFT_SHR 5
218#define SHIFT_SAR 7
219
9363dedb
RH
220/* Group 3 opcode extensions for 0xf6, 0xf7. To be used with OPC_GRP3. */
221#define EXT3_NOT 2
222#define EXT3_NEG 3
223#define EXT3_MUL 4
224#define EXT3_IMUL 5
225#define EXT3_DIV 6
226#define EXT3_IDIV 7
227
228/* Group 5 opcode extensions for 0xff. To be used with OPC_GRP5. */
229#define EXT5_CALLN_Ev 2
230#define EXT5_JMPN_Ev 4
da441cff
RH
231
232/* Condition codes to be added to OPC_JCC_{long,short}. */
c896fe29
FB
233#define JCC_JMP (-1)
234#define JCC_JO 0x0
235#define JCC_JNO 0x1
236#define JCC_JB 0x2
237#define JCC_JAE 0x3
238#define JCC_JE 0x4
239#define JCC_JNE 0x5
240#define JCC_JBE 0x6
241#define JCC_JA 0x7
242#define JCC_JS 0x8
243#define JCC_JNS 0x9
244#define JCC_JP 0xa
245#define JCC_JNP 0xb
246#define JCC_JL 0xc
247#define JCC_JGE 0xd
248#define JCC_JLE 0xe
249#define JCC_JG 0xf
250
c896fe29
FB
251static const uint8_t tcg_cond_to_jcc[10] = {
252 [TCG_COND_EQ] = JCC_JE,
253 [TCG_COND_NE] = JCC_JNE,
254 [TCG_COND_LT] = JCC_JL,
255 [TCG_COND_GE] = JCC_JGE,
256 [TCG_COND_LE] = JCC_JLE,
257 [TCG_COND_GT] = JCC_JG,
258 [TCG_COND_LTU] = JCC_JB,
259 [TCG_COND_GEU] = JCC_JAE,
260 [TCG_COND_LEU] = JCC_JBE,
261 [TCG_COND_GTU] = JCC_JA,
262};
263
264static inline void tcg_out_opc(TCGContext *s, int opc)
265{
96b4cf38
RH
266 if (opc & P_DATA16) {
267 tcg_out8(s, 0x66);
268 }
269 if (opc & P_EXT) {
c896fe29 270 tcg_out8(s, 0x0f);
96b4cf38 271 }
c896fe29
FB
272 tcg_out8(s, opc);
273}
274
275static inline void tcg_out_modrm(TCGContext *s, int opc, int r, int rm)
276{
277 tcg_out_opc(s, opc);
278 tcg_out8(s, 0xc0 | (r << 3) | rm);
279}
280
34a6d0b7
RH
281/* Output an opcode with a full "rm + (index<<shift) + offset" address mode.
282 We handle either RM and INDEX missing with a -1 value. */
283
284static void tcg_out_modrm_sib_offset(TCGContext *s, int opc, int r, int rm,
285 int index, int shift, int32_t offset)
c896fe29 286{
34a6d0b7
RH
287 int mod, len;
288
289 if (index == -1 && rm == -1) {
290 /* Absolute address. */
291 tcg_out_opc(s, opc);
292 tcg_out8(s, (r << 3) | 5);
293 tcg_out32(s, offset);
294 return;
295 }
296
c896fe29 297 tcg_out_opc(s, opc);
34a6d0b7
RH
298
299 /* Find the length of the immediate addend. Note that the encoding
300 that would be used for (%ebp) indicates absolute addressing. */
c896fe29 301 if (rm == -1) {
34a6d0b7 302 mod = 0, len = 4, rm = 5;
c896fe29 303 } else if (offset == 0 && rm != TCG_REG_EBP) {
34a6d0b7
RH
304 mod = 0, len = 0;
305 } else if (offset == (int8_t)offset) {
306 mod = 0x40, len = 1;
c896fe29 307 } else {
34a6d0b7
RH
308 mod = 0x80, len = 4;
309 }
310
311 /* Use a single byte MODRM format if possible. Note that the encoding
312 that would be used for %esp is the escape to the two byte form. */
313 if (index == -1 && rm != TCG_REG_ESP) {
314 /* Single byte MODRM format. */
315 tcg_out8(s, mod | (r << 3) | rm);
316 } else {
317 /* Two byte MODRM+SIB format. */
318
319 /* Note that the encoding that would place %esp into the index
320 field indicates no index register. */
321 if (index == -1) {
322 index = 4;
c896fe29 323 } else {
34a6d0b7 324 assert(index != TCG_REG_ESP);
c896fe29 325 }
34a6d0b7
RH
326
327 tcg_out8(s, mod | (r << 3) | 4);
328 tcg_out8(s, (shift << 6) | (index << 3) | rm);
329 }
330
331 if (len == 1) {
332 tcg_out8(s, offset);
333 } else if (len == 4) {
c896fe29
FB
334 tcg_out32(s, offset);
335 }
336}
337
34a6d0b7
RH
338/* rm == -1 means no register index */
339static inline void tcg_out_modrm_offset(TCGContext *s, int opc, int r, int rm,
340 int32_t offset)
341{
342 tcg_out_modrm_sib_offset(s, opc, r, rm, -1, 0, offset);
343}
344
81570a70
RH
345/* Generate dest op= src. Uses the same ARITH_* codes as tgen_arithi. */
346static inline void tgen_arithr(TCGContext *s, int subop, int dest, int src)
347{
348 tcg_out_modrm(s, OPC_ARITH_GvEv + (subop << 3), dest, src);
349}
350
c896fe29
FB
351static inline void tcg_out_mov(TCGContext *s, int ret, int arg)
352{
af266089
RH
353 if (arg != ret) {
354 tcg_out_modrm(s, OPC_MOVL_GvEv, ret, arg);
355 }
c896fe29
FB
356}
357
358static inline void tcg_out_movi(TCGContext *s, TCGType type,
359 int ret, int32_t arg)
360{
361 if (arg == 0) {
81570a70 362 tgen_arithr(s, ARITH_XOR, ret, ret);
c896fe29 363 } else {
ef10b106 364 tcg_out8(s, OPC_MOVL_Iv + ret);
c896fe29
FB
365 tcg_out32(s, arg);
366 }
367}
368
6858614e
RH
369static inline void tcg_out_pushi(TCGContext *s, tcg_target_long val)
370{
371 if (val == (int8_t)val) {
372 tcg_out_opc(s, OPC_PUSH_Ib);
373 tcg_out8(s, val);
374 } else {
375 tcg_out_opc(s, OPC_PUSH_Iv);
376 tcg_out32(s, val);
377 }
378}
379
380static inline void tcg_out_push(TCGContext *s, int reg)
381{
382 tcg_out_opc(s, OPC_PUSH_r32 + reg);
383}
384
385static inline void tcg_out_pop(TCGContext *s, int reg)
386{
387 tcg_out_opc(s, OPC_POP_r32 + reg);
388}
389
e4d5434c
BS
390static inline void tcg_out_ld(TCGContext *s, TCGType type, int ret,
391 int arg1, tcg_target_long arg2)
c896fe29 392{
af266089 393 tcg_out_modrm_offset(s, OPC_MOVL_GvEv, ret, arg1, arg2);
c896fe29
FB
394}
395
e4d5434c
BS
396static inline void tcg_out_st(TCGContext *s, TCGType type, int arg,
397 int arg1, tcg_target_long arg2)
c896fe29 398{
af266089 399 tcg_out_modrm_offset(s, OPC_MOVL_EvGv, arg, arg1, arg2);
c896fe29
FB
400}
401
f53dba01
RH
402static void tcg_out_shifti(TCGContext *s, int subopc, int reg, int count)
403{
96b4cf38
RH
404 /* Propagate an opcode prefix, such as P_DATA16. */
405 int ext = subopc & ~0x7;
406 subopc &= 0x7;
407
f53dba01 408 if (count == 1) {
96b4cf38 409 tcg_out_modrm(s, OPC_SHIFT_1 | ext, subopc, reg);
f53dba01 410 } else {
96b4cf38 411 tcg_out_modrm(s, OPC_SHIFT_Ib | ext, subopc, reg);
f53dba01
RH
412 tcg_out8(s, count);
413 }
414}
415
fcb5dac1
RH
416static inline void tcg_out_bswap32(TCGContext *s, int reg)
417{
418 tcg_out_opc(s, OPC_BSWAP + reg);
419}
420
421static inline void tcg_out_rolw_8(TCGContext *s, int reg)
422{
96b4cf38 423 tcg_out_shifti(s, SHIFT_ROL | P_DATA16, reg, 8);
fcb5dac1
RH
424}
425
55e082a7
RH
426static inline void tcg_out_ext8u(TCGContext *s, int dest, int src)
427{
428 /* movzbl */
429 assert(src < 4);
430 tcg_out_modrm(s, OPC_MOVZBL, dest, src);
431}
432
6817c355
RH
433static void tcg_out_ext8s(TCGContext *s, int dest, int src)
434{
435 /* movsbl */
436 assert(src < 4);
437 tcg_out_modrm(s, OPC_MOVSBL, dest, src);
438}
439
55e082a7
RH
440static inline void tcg_out_ext16u(TCGContext *s, int dest, int src)
441{
442 /* movzwl */
443 tcg_out_modrm(s, OPC_MOVZWL, dest, src);
444}
445
6817c355
RH
446static inline void tcg_out_ext16s(TCGContext *s, int dest, int src)
447{
448 /* movswl */
449 tcg_out_modrm(s, OPC_MOVSWL, dest, src);
450}
451
81570a70
RH
452static inline void tgen_arithi(TCGContext *s, int c, int r0,
453 int32_t val, int cf)
c896fe29 454{
81570a70
RH
455 /* ??? While INC is 2 bytes shorter than ADDL $1, they also induce
456 partial flags update stalls on Pentium4 and are not recommended
457 by current Intel optimization manuals. */
458 if (!cf && (c == ARITH_ADD || c == ARITH_SUB) && (val == 1 || val == -1)) {
459 int opc = ((c == ARITH_ADD) ^ (val < 0) ? OPC_INC_r32 : OPC_DEC_r32);
460 tcg_out_opc(s, opc + r0);
17cf428f 461 } else if (val == (int8_t)val) {
a369a702 462 tcg_out_modrm(s, OPC_ARITH_EvIb, c, r0);
c896fe29 463 tcg_out8(s, val);
b70650cb 464 } else if (c == ARITH_AND && val == 0xffu && r0 < 4) {
55e082a7 465 tcg_out_ext8u(s, r0, r0);
b70650cb 466 } else if (c == ARITH_AND && val == 0xffffu) {
55e082a7 467 tcg_out_ext16u(s, r0, r0);
c896fe29 468 } else {
a369a702 469 tcg_out_modrm(s, OPC_ARITH_EvIz, c, r0);
c896fe29
FB
470 tcg_out32(s, val);
471 }
472}
473
3e9a474e 474static void tcg_out_addi(TCGContext *s, int reg, tcg_target_long val)
c896fe29
FB
475{
476 if (val != 0)
17cf428f 477 tgen_arithi(s, ARITH_ADD, reg, val, 0);
c896fe29
FB
478}
479
f75b56c1
RH
480/* Use SMALL != 0 to force a short forward branch. */
481static void tcg_out_jxx(TCGContext *s, int opc, int label_index, int small)
c896fe29
FB
482{
483 int32_t val, val1;
484 TCGLabel *l = &s->labels[label_index];
78686523 485
c896fe29
FB
486 if (l->has_value) {
487 val = l->u.value - (tcg_target_long)s->code_ptr;
488 val1 = val - 2;
489 if ((int8_t)val1 == val1) {
f75b56c1 490 if (opc == -1) {
da441cff 491 tcg_out8(s, OPC_JMP_short);
f75b56c1 492 } else {
da441cff 493 tcg_out8(s, OPC_JCC_short + opc);
f75b56c1 494 }
c896fe29
FB
495 tcg_out8(s, val1);
496 } else {
f75b56c1
RH
497 if (small) {
498 tcg_abort();
499 }
c896fe29 500 if (opc == -1) {
da441cff 501 tcg_out8(s, OPC_JMP_long);
c896fe29
FB
502 tcg_out32(s, val - 5);
503 } else {
da441cff 504 tcg_out_opc(s, OPC_JCC_long + opc);
c896fe29
FB
505 tcg_out32(s, val - 6);
506 }
507 }
f75b56c1
RH
508 } else if (small) {
509 if (opc == -1) {
da441cff 510 tcg_out8(s, OPC_JMP_short);
f75b56c1 511 } else {
da441cff 512 tcg_out8(s, OPC_JCC_short + opc);
f75b56c1
RH
513 }
514 tcg_out_reloc(s, s->code_ptr, R_386_PC8, label_index, -1);
515 s->code_ptr += 1;
c896fe29
FB
516 } else {
517 if (opc == -1) {
da441cff 518 tcg_out8(s, OPC_JMP_long);
c896fe29 519 } else {
da441cff 520 tcg_out_opc(s, OPC_JCC_long + opc);
c896fe29
FB
521 }
522 tcg_out_reloc(s, s->code_ptr, R_386_PC32, label_index, -4);
623e265c 523 s->code_ptr += 4;
c896fe29
FB
524 }
525}
526
1d2699ae
RH
527static void tcg_out_cmp(TCGContext *s, TCGArg arg1, TCGArg arg2,
528 int const_arg2)
c896fe29 529{
c896fe29
FB
530 if (const_arg2) {
531 if (arg2 == 0) {
c896fe29 532 /* test r, r */
81570a70 533 tcg_out_modrm(s, OPC_TESTL, arg1, arg1);
c896fe29 534 } else {
17cf428f 535 tgen_arithi(s, ARITH_CMP, arg1, arg2, 0);
c896fe29
FB
536 }
537 } else {
81570a70 538 tgen_arithr(s, ARITH_CMP, arg1, arg2);
c896fe29 539 }
1d2699ae
RH
540}
541
8a56e840 542static void tcg_out_brcond(TCGContext *s, TCGCond cond,
1d2699ae
RH
543 TCGArg arg1, TCGArg arg2, int const_arg2,
544 int label_index, int small)
545{
546 tcg_out_cmp(s, arg1, arg2, const_arg2);
f75b56c1 547 tcg_out_jxx(s, tcg_cond_to_jcc[cond], label_index, small);
c896fe29
FB
548}
549
550/* XXX: we implement it at the target level to avoid having to
551 handle cross basic blocks temporaries */
f75b56c1
RH
552static void tcg_out_brcond2(TCGContext *s, const TCGArg *args,
553 const int *const_args, int small)
c896fe29
FB
554{
555 int label_next;
556 label_next = gen_new_label();
557 switch(args[4]) {
558 case TCG_COND_EQ:
f75b56c1
RH
559 tcg_out_brcond(s, TCG_COND_NE, args[0], args[2], const_args[2],
560 label_next, 1);
561 tcg_out_brcond(s, TCG_COND_EQ, args[1], args[3], const_args[3],
562 args[5], small);
c896fe29
FB
563 break;
564 case TCG_COND_NE:
f75b56c1
RH
565 tcg_out_brcond(s, TCG_COND_NE, args[0], args[2], const_args[2],
566 args[5], small);
567 tcg_out_brcond(s, TCG_COND_NE, args[1], args[3], const_args[3],
568 args[5], small);
c896fe29
FB
569 break;
570 case TCG_COND_LT:
f75b56c1
RH
571 tcg_out_brcond(s, TCG_COND_LT, args[1], args[3], const_args[3],
572 args[5], small);
573 tcg_out_jxx(s, JCC_JNE, label_next, 1);
574 tcg_out_brcond(s, TCG_COND_LTU, args[0], args[2], const_args[2],
575 args[5], small);
c896fe29
FB
576 break;
577 case TCG_COND_LE:
f75b56c1
RH
578 tcg_out_brcond(s, TCG_COND_LT, args[1], args[3], const_args[3],
579 args[5], small);
580 tcg_out_jxx(s, JCC_JNE, label_next, 1);
581 tcg_out_brcond(s, TCG_COND_LEU, args[0], args[2], const_args[2],
582 args[5], small);
c896fe29
FB
583 break;
584 case TCG_COND_GT:
f75b56c1
RH
585 tcg_out_brcond(s, TCG_COND_GT, args[1], args[3], const_args[3],
586 args[5], small);
587 tcg_out_jxx(s, JCC_JNE, label_next, 1);
588 tcg_out_brcond(s, TCG_COND_GTU, args[0], args[2], const_args[2],
589 args[5], small);
c896fe29
FB
590 break;
591 case TCG_COND_GE:
f75b56c1
RH
592 tcg_out_brcond(s, TCG_COND_GT, args[1], args[3], const_args[3],
593 args[5], small);
594 tcg_out_jxx(s, JCC_JNE, label_next, 1);
595 tcg_out_brcond(s, TCG_COND_GEU, args[0], args[2], const_args[2],
596 args[5], small);
c896fe29
FB
597 break;
598 case TCG_COND_LTU:
f75b56c1
RH
599 tcg_out_brcond(s, TCG_COND_LTU, args[1], args[3], const_args[3],
600 args[5], small);
601 tcg_out_jxx(s, JCC_JNE, label_next, 1);
602 tcg_out_brcond(s, TCG_COND_LTU, args[0], args[2], const_args[2],
603 args[5], small);
c896fe29
FB
604 break;
605 case TCG_COND_LEU:
f75b56c1
RH
606 tcg_out_brcond(s, TCG_COND_LTU, args[1], args[3], const_args[3],
607 args[5], small);
608 tcg_out_jxx(s, JCC_JNE, label_next, 1);
609 tcg_out_brcond(s, TCG_COND_LEU, args[0], args[2], const_args[2],
610 args[5], small);
c896fe29
FB
611 break;
612 case TCG_COND_GTU:
f75b56c1
RH
613 tcg_out_brcond(s, TCG_COND_GTU, args[1], args[3], const_args[3],
614 args[5], small);
615 tcg_out_jxx(s, JCC_JNE, label_next, 1);
616 tcg_out_brcond(s, TCG_COND_GTU, args[0], args[2], const_args[2],
617 args[5], small);
c896fe29
FB
618 break;
619 case TCG_COND_GEU:
f75b56c1
RH
620 tcg_out_brcond(s, TCG_COND_GTU, args[1], args[3], const_args[3],
621 args[5], small);
622 tcg_out_jxx(s, JCC_JNE, label_next, 1);
623 tcg_out_brcond(s, TCG_COND_GEU, args[0], args[2], const_args[2],
624 args[5], small);
c896fe29
FB
625 break;
626 default:
627 tcg_abort();
628 }
629 tcg_out_label(s, label_next, (tcg_target_long)s->code_ptr);
630}
631
8a56e840 632static void tcg_out_setcond(TCGContext *s, TCGCond cond, TCGArg dest,
1d2699ae
RH
633 TCGArg arg1, TCGArg arg2, int const_arg2)
634{
635 tcg_out_cmp(s, arg1, arg2, const_arg2);
32a8ffb9 636 tcg_out_modrm(s, OPC_SETCC | tcg_cond_to_jcc[cond], 0, dest);
a369a702 637 tcg_out_ext8u(s, dest, dest);
1d2699ae
RH
638}
639
640static void tcg_out_setcond2(TCGContext *s, const TCGArg *args,
641 const int *const_args)
642{
643 TCGArg new_args[6];
644 int label_true, label_over;
645
646 memcpy(new_args, args+1, 5*sizeof(TCGArg));
647
648 if (args[0] == args[1] || args[0] == args[2]
649 || (!const_args[3] && args[0] == args[3])
650 || (!const_args[4] && args[0] == args[4])) {
651 /* When the destination overlaps with one of the argument
652 registers, don't do anything tricky. */
653 label_true = gen_new_label();
654 label_over = gen_new_label();
655
656 new_args[5] = label_true;
657 tcg_out_brcond2(s, new_args, const_args+1, 1);
658
659 tcg_out_movi(s, TCG_TYPE_I32, args[0], 0);
660 tcg_out_jxx(s, JCC_JMP, label_over, 1);
661 tcg_out_label(s, label_true, (tcg_target_long)s->code_ptr);
662
663 tcg_out_movi(s, TCG_TYPE_I32, args[0], 1);
664 tcg_out_label(s, label_over, (tcg_target_long)s->code_ptr);
665 } else {
666 /* When the destination does not overlap one of the arguments,
667 clear the destination first, jump if cond false, and emit an
668 increment in the true case. This results in smaller code. */
669
670 tcg_out_movi(s, TCG_TYPE_I32, args[0], 0);
671
672 label_over = gen_new_label();
673 new_args[4] = tcg_invert_cond(new_args[4]);
674 new_args[5] = label_over;
675 tcg_out_brcond2(s, new_args, const_args+1, 1);
676
677 tgen_arithi(s, ARITH_ADD, args[0], 1, 0);
678 tcg_out_label(s, label_over, (tcg_target_long)s->code_ptr);
679 }
680}
681
aadb21a4
RH
682static void tcg_out_calli(TCGContext *s, tcg_target_long dest)
683{
684 tcg_out_opc(s, OPC_CALL_Jz);
685 tcg_out32(s, dest - (tcg_target_long)s->code_ptr - 4);
686}
687
c896fe29 688#if defined(CONFIG_SOFTMMU)
79383c9c
BS
689
690#include "../../softmmu_defs.h"
c896fe29
FB
691
692static void *qemu_ld_helpers[4] = {
693 __ldb_mmu,
694 __ldw_mmu,
695 __ldl_mmu,
696 __ldq_mmu,
697};
698
699static void *qemu_st_helpers[4] = {
700 __stb_mmu,
701 __stw_mmu,
702 __stl_mmu,
703 __stq_mmu,
704};
705#endif
706
379f6698
PB
707#ifndef CONFIG_USER_ONLY
708#define GUEST_BASE 0
709#endif
710
c896fe29
FB
711/* XXX: qemu_ld and qemu_st could be modified to clobber only EDX and
712 EAX. It will be useful once fixed registers globals are less
713 common. */
714static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
715 int opc)
716{
717 int addr_reg, data_reg, data_reg2, r0, r1, mem_index, s_bits, bswap;
718#if defined(CONFIG_SOFTMMU)
719 uint8_t *label1_ptr, *label2_ptr;
720#endif
721#if TARGET_LONG_BITS == 64
722#if defined(CONFIG_SOFTMMU)
723 uint8_t *label3_ptr;
724#endif
725 int addr_reg2;
726#endif
727
728 data_reg = *args++;
729 if (opc == 3)
730 data_reg2 = *args++;
731 else
732 data_reg2 = 0;
733 addr_reg = *args++;
734#if TARGET_LONG_BITS == 64
735 addr_reg2 = *args++;
736#endif
737 mem_index = *args;
738 s_bits = opc & 3;
739
740 r0 = TCG_REG_EAX;
741 r1 = TCG_REG_EDX;
742
743#if defined(CONFIG_SOFTMMU)
78686523
RH
744 tcg_out_mov(s, r1, addr_reg);
745 tcg_out_mov(s, r0, addr_reg);
a369a702 746
f53dba01
RH
747 tcg_out_shifti(s, SHIFT_SHR, r1, TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS);
748
a369a702
RH
749 tgen_arithi(s, ARITH_AND, r0, TARGET_PAGE_MASK | ((1 << s_bits) - 1), 0);
750 tgen_arithi(s, ARITH_AND, r1, (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS, 0);
c896fe29 751
34a6d0b7
RH
752 tcg_out_modrm_sib_offset(s, OPC_LEA, r1, TCG_AREG0, r1, 0,
753 offsetof(CPUState,
754 tlb_table[mem_index][0].addr_read));
c896fe29
FB
755
756 /* cmp 0(r1), r0 */
81570a70 757 tcg_out_modrm_offset(s, OPC_CMP_GvEv, r0, r1, 0);
78686523 758
c896fe29 759 tcg_out_mov(s, r0, addr_reg);
78686523 760
c896fe29
FB
761#if TARGET_LONG_BITS == 32
762 /* je label1 */
da441cff 763 tcg_out8(s, OPC_JCC_short + JCC_JE);
c896fe29
FB
764 label1_ptr = s->code_ptr;
765 s->code_ptr++;
766#else
767 /* jne label3 */
da441cff 768 tcg_out8(s, OPC_JCC_short + JCC_JNE);
c896fe29
FB
769 label3_ptr = s->code_ptr;
770 s->code_ptr++;
78686523 771
c896fe29 772 /* cmp 4(r1), addr_reg2 */
81570a70 773 tcg_out_modrm_offset(s, OPC_CMP_GvEv, addr_reg2, r1, 4);
c896fe29
FB
774
775 /* je label1 */
da441cff 776 tcg_out8(s, OPC_JCC_short + JCC_JE);
c896fe29
FB
777 label1_ptr = s->code_ptr;
778 s->code_ptr++;
78686523 779
c896fe29
FB
780 /* label3: */
781 *label3_ptr = s->code_ptr - label3_ptr - 1;
782#endif
783
784 /* XXX: move that code at the end of the TB */
785#if TARGET_LONG_BITS == 32
786 tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_EDX, mem_index);
787#else
788 tcg_out_mov(s, TCG_REG_EDX, addr_reg2);
789 tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_ECX, mem_index);
790#endif
aadb21a4 791 tcg_out_calli(s, (tcg_target_long)qemu_ld_helpers[s_bits]);
c896fe29
FB
792
793 switch(opc) {
794 case 0 | 4:
6817c355 795 tcg_out_ext8s(s, data_reg, TCG_REG_EAX);
c896fe29
FB
796 break;
797 case 1 | 4:
6817c355 798 tcg_out_ext16s(s, data_reg, TCG_REG_EAX);
c896fe29
FB
799 break;
800 case 0:
55e082a7 801 tcg_out_ext8u(s, data_reg, TCG_REG_EAX);
9db3ba4d 802 break;
c896fe29 803 case 1:
55e082a7 804 tcg_out_ext16u(s, data_reg, TCG_REG_EAX);
9db3ba4d 805 break;
c896fe29
FB
806 case 2:
807 default:
808 tcg_out_mov(s, data_reg, TCG_REG_EAX);
809 break;
810 case 3:
811 if (data_reg == TCG_REG_EDX) {
b3e66df7
RH
812 /* xchg %edx, %eax */
813 tcg_out_opc(s, OPC_XCHG_ax_r32 + TCG_REG_EDX);
c896fe29
FB
814 tcg_out_mov(s, data_reg2, TCG_REG_EAX);
815 } else {
816 tcg_out_mov(s, data_reg, TCG_REG_EAX);
817 tcg_out_mov(s, data_reg2, TCG_REG_EDX);
818 }
819 break;
820 }
821
822 /* jmp label2 */
da441cff 823 tcg_out8(s, OPC_JMP_short);
c896fe29
FB
824 label2_ptr = s->code_ptr;
825 s->code_ptr++;
78686523 826
c896fe29
FB
827 /* label1: */
828 *label1_ptr = s->code_ptr - label1_ptr - 1;
829
830 /* add x(r1), r0 */
81570a70
RH
831 tcg_out_modrm_offset(s, OPC_ADD_GvEv, r0, r1,
832 offsetof(CPUTLBEntry, addend) -
c896fe29
FB
833 offsetof(CPUTLBEntry, addr_read));
834#else
835 r0 = addr_reg;
836#endif
837
838#ifdef TARGET_WORDS_BIGENDIAN
839 bswap = 1;
840#else
841 bswap = 0;
842#endif
843 switch(opc) {
844 case 0:
845 /* movzbl */
55e082a7 846 tcg_out_modrm_offset(s, OPC_MOVZBL, data_reg, r0, GUEST_BASE);
c896fe29
FB
847 break;
848 case 0 | 4:
849 /* movsbl */
6817c355 850 tcg_out_modrm_offset(s, OPC_MOVSBL, data_reg, r0, GUEST_BASE);
c896fe29
FB
851 break;
852 case 1:
853 /* movzwl */
55e082a7 854 tcg_out_modrm_offset(s, OPC_MOVZWL, data_reg, r0, GUEST_BASE);
c896fe29 855 if (bswap) {
fcb5dac1 856 tcg_out_rolw_8(s, data_reg);
c896fe29
FB
857 }
858 break;
859 case 1 | 4:
860 /* movswl */
6817c355 861 tcg_out_modrm_offset(s, OPC_MOVSWL, data_reg, r0, GUEST_BASE);
c896fe29 862 if (bswap) {
fcb5dac1 863 tcg_out_rolw_8(s, data_reg);
c896fe29
FB
864
865 /* movswl data_reg, data_reg */
6817c355 866 tcg_out_modrm(s, OPC_MOVSWL, data_reg, data_reg);
c896fe29
FB
867 }
868 break;
869 case 2:
af266089 870 tcg_out_ld(s, TCG_TYPE_I32, data_reg, r0, GUEST_BASE);
c896fe29 871 if (bswap) {
fcb5dac1 872 tcg_out_bswap32(s, data_reg);
c896fe29
FB
873 }
874 break;
875 case 3:
a042ef94
RH
876 if (bswap) {
877 int t = data_reg;
878 data_reg = data_reg2;
879 data_reg2 = t;
c896fe29 880 }
a042ef94 881 if (r0 != data_reg) {
af266089
RH
882 tcg_out_ld(s, TCG_TYPE_I32, data_reg, r0, GUEST_BASE);
883 tcg_out_ld(s, TCG_TYPE_I32, data_reg2, r0, GUEST_BASE + 4);
c896fe29 884 } else {
a042ef94
RH
885 tcg_out_ld(s, TCG_TYPE_I32, data_reg2, r0, GUEST_BASE + 4);
886 tcg_out_ld(s, TCG_TYPE_I32, data_reg, r0, GUEST_BASE);
887 }
888 if (bswap) {
fcb5dac1 889 tcg_out_bswap32(s, data_reg);
fcb5dac1 890 tcg_out_bswap32(s, data_reg2);
c896fe29
FB
891 }
892 break;
893 default:
894 tcg_abort();
895 }
896
897#if defined(CONFIG_SOFTMMU)
898 /* label2: */
899 *label2_ptr = s->code_ptr - label2_ptr - 1;
900#endif
901}
902
903
904static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args,
905 int opc)
906{
907 int addr_reg, data_reg, data_reg2, r0, r1, mem_index, s_bits, bswap;
908#if defined(CONFIG_SOFTMMU)
aadb21a4 909 int stack_adjust;
c896fe29
FB
910 uint8_t *label1_ptr, *label2_ptr;
911#endif
912#if TARGET_LONG_BITS == 64
913#if defined(CONFIG_SOFTMMU)
914 uint8_t *label3_ptr;
915#endif
916 int addr_reg2;
917#endif
918
919 data_reg = *args++;
920 if (opc == 3)
921 data_reg2 = *args++;
922 else
923 data_reg2 = 0;
924 addr_reg = *args++;
925#if TARGET_LONG_BITS == 64
926 addr_reg2 = *args++;
927#endif
928 mem_index = *args;
929
930 s_bits = opc;
931
932 r0 = TCG_REG_EAX;
933 r1 = TCG_REG_EDX;
934
935#if defined(CONFIG_SOFTMMU)
78686523
RH
936 tcg_out_mov(s, r1, addr_reg);
937 tcg_out_mov(s, r0, addr_reg);
938
f53dba01
RH
939 tcg_out_shifti(s, SHIFT_SHR, r1, TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS);
940
a369a702
RH
941 tgen_arithi(s, ARITH_AND, r0, TARGET_PAGE_MASK | ((1 << s_bits) - 1), 0);
942 tgen_arithi(s, ARITH_AND, r1, (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS, 0);
c896fe29 943
34a6d0b7
RH
944 tcg_out_modrm_sib_offset(s, OPC_LEA, r1, TCG_AREG0, r1, 0,
945 offsetof(CPUState,
946 tlb_table[mem_index][0].addr_write));
c896fe29
FB
947
948 /* cmp 0(r1), r0 */
81570a70 949 tcg_out_modrm_offset(s, OPC_CMP_GvEv, r0, r1, 0);
78686523 950
c896fe29 951 tcg_out_mov(s, r0, addr_reg);
78686523 952
c896fe29
FB
953#if TARGET_LONG_BITS == 32
954 /* je label1 */
da441cff 955 tcg_out8(s, OPC_JCC_short + JCC_JE);
c896fe29
FB
956 label1_ptr = s->code_ptr;
957 s->code_ptr++;
958#else
959 /* jne label3 */
da441cff 960 tcg_out8(s, OPC_JCC_short + JCC_JNE);
c896fe29
FB
961 label3_ptr = s->code_ptr;
962 s->code_ptr++;
78686523 963
c896fe29 964 /* cmp 4(r1), addr_reg2 */
81570a70 965 tcg_out_modrm_offset(s, OPC_CMP_GvEv, addr_reg2, r1, 4);
c896fe29
FB
966
967 /* je label1 */
da441cff 968 tcg_out8(s, OPC_JCC_short + JCC_JE);
c896fe29
FB
969 label1_ptr = s->code_ptr;
970 s->code_ptr++;
78686523 971
c896fe29
FB
972 /* label3: */
973 *label3_ptr = s->code_ptr - label3_ptr - 1;
974#endif
975
976 /* XXX: move that code at the end of the TB */
977#if TARGET_LONG_BITS == 32
978 if (opc == 3) {
979 tcg_out_mov(s, TCG_REG_EDX, data_reg);
980 tcg_out_mov(s, TCG_REG_ECX, data_reg2);
6858614e 981 tcg_out_pushi(s, mem_index);
aadb21a4 982 stack_adjust = 4;
c896fe29
FB
983 } else {
984 switch(opc) {
985 case 0:
55e082a7 986 tcg_out_ext8u(s, TCG_REG_EDX, data_reg);
c896fe29
FB
987 break;
988 case 1:
55e082a7 989 tcg_out_ext16u(s, TCG_REG_EDX, data_reg);
c896fe29
FB
990 break;
991 case 2:
992 tcg_out_mov(s, TCG_REG_EDX, data_reg);
993 break;
994 }
995 tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_ECX, mem_index);
aadb21a4 996 stack_adjust = 0;
c896fe29
FB
997 }
998#else
999 if (opc == 3) {
1000 tcg_out_mov(s, TCG_REG_EDX, addr_reg2);
6858614e
RH
1001 tcg_out_pushi(s, mem_index);
1002 tcg_out_push(s, data_reg2);
1003 tcg_out_push(s, data_reg);
aadb21a4 1004 stack_adjust = 12;
c896fe29
FB
1005 } else {
1006 tcg_out_mov(s, TCG_REG_EDX, addr_reg2);
1007 switch(opc) {
1008 case 0:
55e082a7 1009 tcg_out_ext8u(s, TCG_REG_ECX, data_reg);
c896fe29
FB
1010 break;
1011 case 1:
55e082a7 1012 tcg_out_ext16u(s, TCG_REG_ECX, data_reg);
c896fe29
FB
1013 break;
1014 case 2:
1015 tcg_out_mov(s, TCG_REG_ECX, data_reg);
1016 break;
1017 }
6858614e 1018 tcg_out_pushi(s, mem_index);
aadb21a4 1019 stack_adjust = 4;
c896fe29
FB
1020 }
1021#endif
aadb21a4
RH
1022
1023 tcg_out_calli(s, (tcg_target_long)qemu_st_helpers[s_bits]);
1024
1025 if (stack_adjust == 4) {
1026 /* Pop and discard. This is 2 bytes smaller than the add. */
1027 tcg_out_pop(s, TCG_REG_ECX);
1028 } else if (stack_adjust != 0) {
1029 tcg_out_addi(s, TCG_REG_ESP, stack_adjust);
1030 }
1031
c896fe29 1032 /* jmp label2 */
da441cff 1033 tcg_out8(s, OPC_JMP_short);
c896fe29
FB
1034 label2_ptr = s->code_ptr;
1035 s->code_ptr++;
78686523 1036
c896fe29
FB
1037 /* label1: */
1038 *label1_ptr = s->code_ptr - label1_ptr - 1;
1039
1040 /* add x(r1), r0 */
81570a70
RH
1041 tcg_out_modrm_offset(s, OPC_ADD_GvEv, r0, r1,
1042 offsetof(CPUTLBEntry, addend) -
c896fe29
FB
1043 offsetof(CPUTLBEntry, addr_write));
1044#else
1045 r0 = addr_reg;
1046#endif
1047
1048#ifdef TARGET_WORDS_BIGENDIAN
1049 bswap = 1;
1050#else
1051 bswap = 0;
1052#endif
1053 switch(opc) {
1054 case 0:
af266089 1055 tcg_out_modrm_offset(s, OPC_MOVB_EvGv, data_reg, r0, GUEST_BASE);
c896fe29
FB
1056 break;
1057 case 1:
1058 if (bswap) {
1059 tcg_out_mov(s, r1, data_reg);
fcb5dac1 1060 tcg_out_rolw_8(s, r1);
c896fe29
FB
1061 data_reg = r1;
1062 }
1063 /* movw */
96b4cf38
RH
1064 tcg_out_modrm_offset(s, OPC_MOVL_EvGv | P_DATA16,
1065 data_reg, r0, GUEST_BASE);
c896fe29
FB
1066 break;
1067 case 2:
1068 if (bswap) {
1069 tcg_out_mov(s, r1, data_reg);
fcb5dac1 1070 tcg_out_bswap32(s, r1);
c896fe29
FB
1071 data_reg = r1;
1072 }
af266089 1073 tcg_out_st(s, TCG_TYPE_I32, data_reg, r0, GUEST_BASE);
c896fe29
FB
1074 break;
1075 case 3:
1076 if (bswap) {
1077 tcg_out_mov(s, r1, data_reg2);
fcb5dac1 1078 tcg_out_bswap32(s, r1);
af266089 1079 tcg_out_st(s, TCG_TYPE_I32, r1, r0, GUEST_BASE);
c896fe29 1080 tcg_out_mov(s, r1, data_reg);
fcb5dac1 1081 tcg_out_bswap32(s, r1);
af266089 1082 tcg_out_st(s, TCG_TYPE_I32, r1, r0, GUEST_BASE + 4);
c896fe29 1083 } else {
af266089
RH
1084 tcg_out_st(s, TCG_TYPE_I32, data_reg, r0, GUEST_BASE);
1085 tcg_out_st(s, TCG_TYPE_I32, data_reg2, r0, GUEST_BASE + 4);
c896fe29
FB
1086 }
1087 break;
1088 default:
1089 tcg_abort();
1090 }
1091
1092#if defined(CONFIG_SOFTMMU)
1093 /* label2: */
1094 *label2_ptr = s->code_ptr - label2_ptr - 1;
1095#endif
1096}
1097
a9751609 1098static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
c896fe29
FB
1099 const TCGArg *args, const int *const_args)
1100{
1101 int c;
78686523 1102
c896fe29
FB
1103 switch(opc) {
1104 case INDEX_op_exit_tb:
1105 tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_EAX, args[0]);
da441cff 1106 tcg_out8(s, OPC_JMP_long); /* jmp tb_ret_addr */
b03cce8e 1107 tcg_out32(s, tb_ret_addr - s->code_ptr - 4);
c896fe29
FB
1108 break;
1109 case INDEX_op_goto_tb:
1110 if (s->tb_jmp_offset) {
1111 /* direct jump method */
da441cff 1112 tcg_out8(s, OPC_JMP_long); /* jmp im */
c896fe29
FB
1113 s->tb_jmp_offset[args[0]] = s->code_ptr - s->code_buf;
1114 tcg_out32(s, 0);
1115 } else {
1116 /* indirect jump method */
9363dedb 1117 tcg_out_modrm_offset(s, OPC_GRP5, EXT5_JMPN_Ev, -1,
c896fe29
FB
1118 (tcg_target_long)(s->tb_next + args[0]));
1119 }
1120 s->tb_next_offset[args[0]] = s->code_ptr - s->code_buf;
1121 break;
1122 case INDEX_op_call:
1123 if (const_args[0]) {
aadb21a4 1124 tcg_out_calli(s, args[0]);
c896fe29 1125 } else {
aadb21a4 1126 /* call *reg */
9363dedb 1127 tcg_out_modrm(s, OPC_GRP5, EXT5_CALLN_Ev, args[0]);
c896fe29
FB
1128 }
1129 break;
1130 case INDEX_op_jmp:
1131 if (const_args[0]) {
da441cff 1132 tcg_out8(s, OPC_JMP_long);
c896fe29
FB
1133 tcg_out32(s, args[0] - (tcg_target_long)s->code_ptr - 4);
1134 } else {
da441cff 1135 /* jmp *reg */
9363dedb 1136 tcg_out_modrm(s, OPC_GRP5, EXT5_JMPN_Ev, args[0]);
c896fe29
FB
1137 }
1138 break;
1139 case INDEX_op_br:
f75b56c1 1140 tcg_out_jxx(s, JCC_JMP, args[0], 0);
c896fe29
FB
1141 break;
1142 case INDEX_op_movi_i32:
1143 tcg_out_movi(s, TCG_TYPE_I32, args[0], args[1]);
1144 break;
1145 case INDEX_op_ld8u_i32:
1146 /* movzbl */
55e082a7 1147 tcg_out_modrm_offset(s, OPC_MOVZBL, args[0], args[1], args[2]);
c896fe29
FB
1148 break;
1149 case INDEX_op_ld8s_i32:
1150 /* movsbl */
6817c355 1151 tcg_out_modrm_offset(s, OPC_MOVSBL, args[0], args[1], args[2]);
c896fe29
FB
1152 break;
1153 case INDEX_op_ld16u_i32:
1154 /* movzwl */
55e082a7 1155 tcg_out_modrm_offset(s, OPC_MOVZWL, args[0], args[1], args[2]);
c896fe29
FB
1156 break;
1157 case INDEX_op_ld16s_i32:
1158 /* movswl */
6817c355 1159 tcg_out_modrm_offset(s, OPC_MOVSWL, args[0], args[1], args[2]);
c896fe29
FB
1160 break;
1161 case INDEX_op_ld_i32:
af266089 1162 tcg_out_ld(s, TCG_TYPE_I32, args[0], args[1], args[2]);
c896fe29
FB
1163 break;
1164 case INDEX_op_st8_i32:
1165 /* movb */
af266089 1166 tcg_out_modrm_offset(s, OPC_MOVB_EvGv, args[0], args[1], args[2]);
c896fe29
FB
1167 break;
1168 case INDEX_op_st16_i32:
1169 /* movw */
96b4cf38
RH
1170 tcg_out_modrm_offset(s, OPC_MOVL_EvGv | P_DATA16,
1171 args[0], args[1], args[2]);
c896fe29
FB
1172 break;
1173 case INDEX_op_st_i32:
af266089 1174 tcg_out_st(s, TCG_TYPE_I32, args[0], args[1], args[2]);
c896fe29 1175 break;
5d1e4e85
RH
1176 case INDEX_op_add_i32:
1177 /* For 3-operand addition, use LEA. */
1178 if (args[0] != args[1]) {
1179 TCGArg a0 = args[0], a1 = args[1], a2 = args[2], c3 = 0;
1180
1181 if (const_args[2]) {
1182 c3 = a2, a2 = -1;
1183 } else if (a0 == a2) {
1184 /* Watch out for dest = src + dest, since we've removed
1185 the matching constraint on the add. */
1186 tgen_arithr(s, ARITH_ADD, a0, a1);
1187 break;
1188 }
1189
1190 tcg_out_modrm_sib_offset(s, OPC_LEA, a0, a1, a2, 0, c3);
1191 break;
1192 }
1193 c = ARITH_ADD;
1194 goto gen_arith;
c896fe29
FB
1195 case INDEX_op_sub_i32:
1196 c = ARITH_SUB;
1197 goto gen_arith;
1198 case INDEX_op_and_i32:
1199 c = ARITH_AND;
1200 goto gen_arith;
1201 case INDEX_op_or_i32:
1202 c = ARITH_OR;
1203 goto gen_arith;
1204 case INDEX_op_xor_i32:
1205 c = ARITH_XOR;
1206 goto gen_arith;
c896fe29
FB
1207 gen_arith:
1208 if (const_args[2]) {
17cf428f 1209 tgen_arithi(s, c, args[0], args[2], 0);
c896fe29 1210 } else {
81570a70 1211 tgen_arithr(s, c, args[0], args[2]);
c896fe29
FB
1212 }
1213 break;
1214 case INDEX_op_mul_i32:
1215 if (const_args[2]) {
1216 int32_t val;
1217 val = args[2];
1218 if (val == (int8_t)val) {
0566d387 1219 tcg_out_modrm(s, OPC_IMUL_GvEvIb, args[0], args[0]);
c896fe29
FB
1220 tcg_out8(s, val);
1221 } else {
0566d387 1222 tcg_out_modrm(s, OPC_IMUL_GvEvIz, args[0], args[0]);
c896fe29
FB
1223 tcg_out32(s, val);
1224 }
1225 } else {
0566d387 1226 tcg_out_modrm(s, OPC_IMUL_GvEv, args[0], args[2]);
c896fe29
FB
1227 }
1228 break;
1229 case INDEX_op_mulu2_i32:
9363dedb 1230 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_MUL, args[3]);
c896fe29
FB
1231 break;
1232 case INDEX_op_div2_i32:
9363dedb 1233 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_IDIV, args[4]);
c896fe29
FB
1234 break;
1235 case INDEX_op_divu2_i32:
9363dedb 1236 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_DIV, args[4]);
c896fe29
FB
1237 break;
1238 case INDEX_op_shl_i32:
1239 c = SHIFT_SHL;
1240 gen_shift32:
1241 if (const_args[2]) {
f53dba01 1242 tcg_out_shifti(s, c, args[0], args[2]);
c896fe29 1243 } else {
f53dba01 1244 tcg_out_modrm(s, OPC_SHIFT_cl, c, args[0]);
c896fe29
FB
1245 }
1246 break;
1247 case INDEX_op_shr_i32:
1248 c = SHIFT_SHR;
1249 goto gen_shift32;
1250 case INDEX_op_sar_i32:
1251 c = SHIFT_SAR;
1252 goto gen_shift32;
9619376c
AJ
1253 case INDEX_op_rotl_i32:
1254 c = SHIFT_ROL;
1255 goto gen_shift32;
1256 case INDEX_op_rotr_i32:
1257 c = SHIFT_ROR;
1258 goto gen_shift32;
1259
c896fe29 1260 case INDEX_op_add2_i32:
81570a70 1261 if (const_args[4]) {
17cf428f 1262 tgen_arithi(s, ARITH_ADD, args[0], args[4], 1);
81570a70
RH
1263 } else {
1264 tgen_arithr(s, ARITH_ADD, args[0], args[4]);
1265 }
1266 if (const_args[5]) {
17cf428f 1267 tgen_arithi(s, ARITH_ADC, args[1], args[5], 1);
81570a70
RH
1268 } else {
1269 tgen_arithr(s, ARITH_ADC, args[1], args[5]);
1270 }
c896fe29
FB
1271 break;
1272 case INDEX_op_sub2_i32:
81570a70 1273 if (const_args[4]) {
17cf428f 1274 tgen_arithi(s, ARITH_SUB, args[0], args[4], 1);
81570a70
RH
1275 } else {
1276 tgen_arithr(s, ARITH_SUB, args[0], args[4]);
1277 }
1278 if (const_args[5]) {
17cf428f 1279 tgen_arithi(s, ARITH_SBB, args[1], args[5], 1);
81570a70
RH
1280 } else {
1281 tgen_arithr(s, ARITH_SBB, args[1], args[5]);
1282 }
c896fe29
FB
1283 break;
1284 case INDEX_op_brcond_i32:
f75b56c1
RH
1285 tcg_out_brcond(s, args[2], args[0], args[1], const_args[1],
1286 args[3], 0);
c896fe29
FB
1287 break;
1288 case INDEX_op_brcond2_i32:
f75b56c1 1289 tcg_out_brcond2(s, args, const_args, 0);
c896fe29
FB
1290 break;
1291
5d40cd63 1292 case INDEX_op_bswap16_i32:
fcb5dac1 1293 tcg_out_rolw_8(s, args[0]);
5d40cd63 1294 break;
66896cb8 1295 case INDEX_op_bswap32_i32:
fcb5dac1 1296 tcg_out_bswap32(s, args[0]);
9619376c
AJ
1297 break;
1298
1299 case INDEX_op_neg_i32:
9363dedb 1300 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_NEG, args[0]);
9619376c
AJ
1301 break;
1302
1303 case INDEX_op_not_i32:
9363dedb 1304 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_NOT, args[0]);
9619376c
AJ
1305 break;
1306
1307 case INDEX_op_ext8s_i32:
6817c355 1308 tcg_out_ext8s(s, args[0], args[1]);
9619376c
AJ
1309 break;
1310 case INDEX_op_ext16s_i32:
6817c355 1311 tcg_out_ext16s(s, args[0], args[1]);
9619376c 1312 break;
5f0ce17f 1313 case INDEX_op_ext8u_i32:
55e082a7 1314 tcg_out_ext8u(s, args[0], args[1]);
5f0ce17f
AJ
1315 break;
1316 case INDEX_op_ext16u_i32:
55e082a7 1317 tcg_out_ext16u(s, args[0], args[1]);
5f0ce17f 1318 break;
9619376c 1319
1d2699ae
RH
1320 case INDEX_op_setcond_i32:
1321 tcg_out_setcond(s, args[3], args[0], args[1], args[2], const_args[2]);
1322 break;
1323 case INDEX_op_setcond2_i32:
1324 tcg_out_setcond2(s, args, const_args);
1325 break;
1326
c896fe29
FB
1327 case INDEX_op_qemu_ld8u:
1328 tcg_out_qemu_ld(s, args, 0);
1329 break;
1330 case INDEX_op_qemu_ld8s:
1331 tcg_out_qemu_ld(s, args, 0 | 4);
1332 break;
1333 case INDEX_op_qemu_ld16u:
1334 tcg_out_qemu_ld(s, args, 1);
1335 break;
1336 case INDEX_op_qemu_ld16s:
1337 tcg_out_qemu_ld(s, args, 1 | 4);
1338 break;
86feb1c8 1339 case INDEX_op_qemu_ld32:
c896fe29
FB
1340 tcg_out_qemu_ld(s, args, 2);
1341 break;
1342 case INDEX_op_qemu_ld64:
1343 tcg_out_qemu_ld(s, args, 3);
1344 break;
78686523 1345
c896fe29
FB
1346 case INDEX_op_qemu_st8:
1347 tcg_out_qemu_st(s, args, 0);
1348 break;
1349 case INDEX_op_qemu_st16:
1350 tcg_out_qemu_st(s, args, 1);
1351 break;
1352 case INDEX_op_qemu_st32:
1353 tcg_out_qemu_st(s, args, 2);
1354 break;
1355 case INDEX_op_qemu_st64:
1356 tcg_out_qemu_st(s, args, 3);
1357 break;
1358
1359 default:
1360 tcg_abort();
1361 }
1362}
1363
1364static const TCGTargetOpDef x86_op_defs[] = {
1365 { INDEX_op_exit_tb, { } },
1366 { INDEX_op_goto_tb, { } },
1367 { INDEX_op_call, { "ri" } },
1368 { INDEX_op_jmp, { "ri" } },
1369 { INDEX_op_br, { } },
1370 { INDEX_op_mov_i32, { "r", "r" } },
1371 { INDEX_op_movi_i32, { "r" } },
1372 { INDEX_op_ld8u_i32, { "r", "r" } },
1373 { INDEX_op_ld8s_i32, { "r", "r" } },
1374 { INDEX_op_ld16u_i32, { "r", "r" } },
1375 { INDEX_op_ld16s_i32, { "r", "r" } },
1376 { INDEX_op_ld_i32, { "r", "r" } },
1377 { INDEX_op_st8_i32, { "q", "r" } },
1378 { INDEX_op_st16_i32, { "r", "r" } },
1379 { INDEX_op_st_i32, { "r", "r" } },
1380
5d1e4e85 1381 { INDEX_op_add_i32, { "r", "r", "ri" } },
c896fe29
FB
1382 { INDEX_op_sub_i32, { "r", "0", "ri" } },
1383 { INDEX_op_mul_i32, { "r", "0", "ri" } },
1384 { INDEX_op_mulu2_i32, { "a", "d", "a", "r" } },
1385 { INDEX_op_div2_i32, { "a", "d", "0", "1", "r" } },
1386 { INDEX_op_divu2_i32, { "a", "d", "0", "1", "r" } },
1387 { INDEX_op_and_i32, { "r", "0", "ri" } },
1388 { INDEX_op_or_i32, { "r", "0", "ri" } },
1389 { INDEX_op_xor_i32, { "r", "0", "ri" } },
1390
1391 { INDEX_op_shl_i32, { "r", "0", "ci" } },
1392 { INDEX_op_shr_i32, { "r", "0", "ci" } },
1393 { INDEX_op_sar_i32, { "r", "0", "ci" } },
9619376c
AJ
1394 { INDEX_op_rotl_i32, { "r", "0", "ci" } },
1395 { INDEX_op_rotr_i32, { "r", "0", "ci" } },
c896fe29
FB
1396
1397 { INDEX_op_brcond_i32, { "r", "ri" } },
1398
1399 { INDEX_op_add2_i32, { "r", "r", "0", "1", "ri", "ri" } },
1400 { INDEX_op_sub2_i32, { "r", "r", "0", "1", "ri", "ri" } },
1401 { INDEX_op_brcond2_i32, { "r", "r", "ri", "ri" } },
1402
5d40cd63 1403 { INDEX_op_bswap16_i32, { "r", "0" } },
66896cb8 1404 { INDEX_op_bswap32_i32, { "r", "0" } },
9619376c
AJ
1405
1406 { INDEX_op_neg_i32, { "r", "0" } },
1407
1408 { INDEX_op_not_i32, { "r", "0" } },
1409
1410 { INDEX_op_ext8s_i32, { "r", "q" } },
1411 { INDEX_op_ext16s_i32, { "r", "r" } },
55e082a7
RH
1412 { INDEX_op_ext8u_i32, { "r", "q" } },
1413 { INDEX_op_ext16u_i32, { "r", "r" } },
9619376c 1414
1d2699ae
RH
1415 { INDEX_op_setcond_i32, { "q", "r", "ri" } },
1416 { INDEX_op_setcond2_i32, { "r", "r", "r", "ri", "ri" } },
1417
c896fe29
FB
1418#if TARGET_LONG_BITS == 32
1419 { INDEX_op_qemu_ld8u, { "r", "L" } },
1420 { INDEX_op_qemu_ld8s, { "r", "L" } },
1421 { INDEX_op_qemu_ld16u, { "r", "L" } },
1422 { INDEX_op_qemu_ld16s, { "r", "L" } },
86feb1c8 1423 { INDEX_op_qemu_ld32, { "r", "L" } },
c896fe29
FB
1424 { INDEX_op_qemu_ld64, { "r", "r", "L" } },
1425
1426 { INDEX_op_qemu_st8, { "cb", "L" } },
1427 { INDEX_op_qemu_st16, { "L", "L" } },
1428 { INDEX_op_qemu_st32, { "L", "L" } },
1429 { INDEX_op_qemu_st64, { "L", "L", "L" } },
1430#else
1431 { INDEX_op_qemu_ld8u, { "r", "L", "L" } },
1432 { INDEX_op_qemu_ld8s, { "r", "L", "L" } },
1433 { INDEX_op_qemu_ld16u, { "r", "L", "L" } },
1434 { INDEX_op_qemu_ld16s, { "r", "L", "L" } },
86feb1c8 1435 { INDEX_op_qemu_ld32, { "r", "L", "L" } },
c896fe29
FB
1436 { INDEX_op_qemu_ld64, { "r", "r", "L", "L" } },
1437
1438 { INDEX_op_qemu_st8, { "cb", "L", "L" } },
1439 { INDEX_op_qemu_st16, { "L", "L", "L" } },
1440 { INDEX_op_qemu_st32, { "L", "L", "L" } },
1441 { INDEX_op_qemu_st64, { "L", "L", "L", "L" } },
1442#endif
1443 { -1 },
1444};
1445
b03cce8e
FB
1446static int tcg_target_callee_save_regs[] = {
1447 /* TCG_REG_EBP, */ /* currently used for the global env, so no
1448 need to save */
1449 TCG_REG_EBX,
1450 TCG_REG_ESI,
1451 TCG_REG_EDI,
1452};
1453
b03cce8e
FB
1454/* Generate global QEMU prologue and epilogue code */
1455void tcg_target_qemu_prologue(TCGContext *s)
1456{
1457 int i, frame_size, push_size, stack_addend;
78686523 1458
b03cce8e
FB
1459 /* TB prologue */
1460 /* save all callee saved registers */
1461 for(i = 0; i < ARRAY_SIZE(tcg_target_callee_save_regs); i++) {
1462 tcg_out_push(s, tcg_target_callee_save_regs[i]);
1463 }
1464 /* reserve some stack space */
1465 push_size = 4 + ARRAY_SIZE(tcg_target_callee_save_regs) * 4;
1466 frame_size = push_size + TCG_STATIC_CALL_ARGS_SIZE;
78686523 1467 frame_size = (frame_size + TCG_TARGET_STACK_ALIGN - 1) &
b03cce8e
FB
1468 ~(TCG_TARGET_STACK_ALIGN - 1);
1469 stack_addend = frame_size - push_size;
1470 tcg_out_addi(s, TCG_REG_ESP, -stack_addend);
1471
9363dedb 1472 tcg_out_modrm(s, OPC_GRP5, EXT5_JMPN_Ev, TCG_REG_EAX); /* jmp *%eax */
78686523 1473
b03cce8e
FB
1474 /* TB epilogue */
1475 tb_ret_addr = s->code_ptr;
1476 tcg_out_addi(s, TCG_REG_ESP, stack_addend);
1477 for(i = ARRAY_SIZE(tcg_target_callee_save_regs) - 1; i >= 0; i--) {
1478 tcg_out_pop(s, tcg_target_callee_save_regs[i]);
1479 }
3c3accc6 1480 tcg_out_opc(s, OPC_RET);
b03cce8e
FB
1481}
1482
c896fe29
FB
1483void tcg_target_init(TCGContext *s)
1484{
20cb400d 1485#if !defined(CONFIG_USER_ONLY)
c896fe29
FB
1486 /* fail safe */
1487 if ((1 << CPU_TLB_ENTRY_BITS) != sizeof(CPUTLBEntry))
1488 tcg_abort();
20cb400d 1489#endif
c896fe29
FB
1490
1491 tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I32], 0, 0xff);
4ab50ccf
RH
1492
1493 tcg_regset_clear(tcg_target_call_clobber_regs);
1494 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_EAX);
1495 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_EDX);
1496 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_ECX);
1497
c896fe29
FB
1498 tcg_regset_clear(s->reserved_regs);
1499 tcg_regset_set_reg(s->reserved_regs, TCG_REG_ESP);
1500
1501 tcg_add_target_add_op_defs(x86_op_defs);
1502}