]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg-op.h
spapr_pci: Switch to vfio_eeh_as_op() interface
[mirror_qemu.git] / tcg / tcg-op.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
951c6300 24
c896fe29 25#include "tcg.h"
944eea96 26#include "exec/helper-proto.h"
c017230d
RH
27#include "exec/helper-gen.h"
28
951c6300 29/* Basic output routines. Not for general consumption. */
c896fe29 30
951c6300
RH
31void tcg_gen_op1(TCGContext *, TCGOpcode, TCGArg);
32void tcg_gen_op2(TCGContext *, TCGOpcode, TCGArg, TCGArg);
33void tcg_gen_op3(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg);
34void tcg_gen_op4(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg, TCGArg);
35void tcg_gen_op5(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg,
36 TCGArg, TCGArg);
37void tcg_gen_op6(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg,
38 TCGArg, TCGArg, TCGArg);
212c328d 39
951c6300
RH
40
41static inline void tcg_gen_op1_i32(TCGOpcode opc, TCGv_i32 a1)
c896fe29 42{
951c6300 43 tcg_gen_op1(&tcg_ctx, opc, GET_TCGV_I32(a1));
a7812ae4
PB
44}
45
951c6300 46static inline void tcg_gen_op1_i64(TCGOpcode opc, TCGv_i64 a1)
a7812ae4 47{
951c6300 48 tcg_gen_op1(&tcg_ctx, opc, GET_TCGV_I64(a1));
c896fe29
FB
49}
50
951c6300 51static inline void tcg_gen_op1i(TCGOpcode opc, TCGArg a1)
c896fe29 52{
951c6300 53 tcg_gen_op1(&tcg_ctx, opc, a1);
c896fe29
FB
54}
55
951c6300 56static inline void tcg_gen_op2_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2)
a7812ae4 57{
951c6300 58 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2));
a7812ae4
PB
59}
60
951c6300 61static inline void tcg_gen_op2_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2)
a7812ae4 62{
951c6300 63 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2));
a7812ae4
PB
64}
65
951c6300 66static inline void tcg_gen_op2i_i32(TCGOpcode opc, TCGv_i32 a1, TCGArg a2)
c896fe29 67{
951c6300 68 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I32(a1), a2);
c896fe29
FB
69}
70
951c6300 71static inline void tcg_gen_op2i_i64(TCGOpcode opc, TCGv_i64 a1, TCGArg a2)
c896fe29 72{
951c6300 73 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I64(a1), a2);
ac56dd48
PB
74}
75
951c6300 76static inline void tcg_gen_op2ii(TCGOpcode opc, TCGArg a1, TCGArg a2)
bcb0126f 77{
951c6300 78 tcg_gen_op2(&tcg_ctx, opc, a1, a2);
bcb0126f
PB
79}
80
951c6300
RH
81static inline void tcg_gen_op3_i32(TCGOpcode opc, TCGv_i32 a1,
82 TCGv_i32 a2, TCGv_i32 a3)
a7812ae4 83{
951c6300
RH
84 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I32(a1),
85 GET_TCGV_I32(a2), GET_TCGV_I32(a3));
a7812ae4
PB
86}
87
951c6300
RH
88static inline void tcg_gen_op3_i64(TCGOpcode opc, TCGv_i64 a1,
89 TCGv_i64 a2, TCGv_i64 a3)
a7812ae4 90{
951c6300
RH
91 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I64(a1),
92 GET_TCGV_I64(a2), GET_TCGV_I64(a3));
a7812ae4
PB
93}
94
951c6300
RH
95static inline void tcg_gen_op3i_i32(TCGOpcode opc, TCGv_i32 a1,
96 TCGv_i32 a2, TCGArg a3)
ac56dd48 97{
951c6300 98 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2), a3);
ac56dd48
PB
99}
100
951c6300
RH
101static inline void tcg_gen_op3i_i64(TCGOpcode opc, TCGv_i64 a1,
102 TCGv_i64 a2, TCGArg a3)
ac56dd48 103{
951c6300 104 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2), a3);
ac56dd48
PB
105}
106
a9751609
RH
107static inline void tcg_gen_ldst_op_i32(TCGOpcode opc, TCGv_i32 val,
108 TCGv_ptr base, TCGArg offset)
a7812ae4 109{
951c6300 110 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I32(val), GET_TCGV_PTR(base), offset);
a7812ae4
PB
111}
112
a9751609
RH
113static inline void tcg_gen_ldst_op_i64(TCGOpcode opc, TCGv_i64 val,
114 TCGv_ptr base, TCGArg offset)
a7812ae4 115{
951c6300 116 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I64(val), GET_TCGV_PTR(base), offset);
a7812ae4
PB
117}
118
951c6300
RH
119static inline void tcg_gen_op4_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
120 TCGv_i32 a3, TCGv_i32 a4)
a7812ae4 121{
951c6300
RH
122 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
123 GET_TCGV_I32(a3), GET_TCGV_I32(a4));
a7812ae4
PB
124}
125
951c6300
RH
126static inline void tcg_gen_op4_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
127 TCGv_i64 a3, TCGv_i64 a4)
a7812ae4 128{
951c6300
RH
129 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
130 GET_TCGV_I64(a3), GET_TCGV_I64(a4));
a7812ae4
PB
131}
132
951c6300
RH
133static inline void tcg_gen_op4i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
134 TCGv_i32 a3, TCGArg a4)
a7812ae4 135{
951c6300
RH
136 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
137 GET_TCGV_I32(a3), a4);
a7812ae4
PB
138}
139
951c6300
RH
140static inline void tcg_gen_op4i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
141 TCGv_i64 a3, TCGArg a4)
ac56dd48 142{
951c6300
RH
143 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
144 GET_TCGV_I64(a3), a4);
ac56dd48
PB
145}
146
951c6300
RH
147static inline void tcg_gen_op4ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
148 TCGArg a3, TCGArg a4)
ac56dd48 149{
951c6300 150 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2), a3, a4);
c896fe29
FB
151}
152
951c6300
RH
153static inline void tcg_gen_op4ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
154 TCGArg a3, TCGArg a4)
c896fe29 155{
951c6300 156 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2), a3, a4);
ac56dd48
PB
157}
158
951c6300
RH
159static inline void tcg_gen_op5_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
160 TCGv_i32 a3, TCGv_i32 a4, TCGv_i32 a5)
a7812ae4 161{
951c6300
RH
162 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
163 GET_TCGV_I32(a3), GET_TCGV_I32(a4), GET_TCGV_I32(a5));
a7812ae4
PB
164}
165
951c6300
RH
166static inline void tcg_gen_op5_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
167 TCGv_i64 a3, TCGv_i64 a4, TCGv_i64 a5)
a7812ae4 168{
951c6300
RH
169 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
170 GET_TCGV_I64(a3), GET_TCGV_I64(a4), GET_TCGV_I64(a5));
a7812ae4
PB
171}
172
951c6300
RH
173static inline void tcg_gen_op5i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
174 TCGv_i32 a3, TCGv_i32 a4, TCGArg a5)
ac56dd48 175{
951c6300
RH
176 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
177 GET_TCGV_I32(a3), GET_TCGV_I32(a4), a5);
ac56dd48
PB
178}
179
951c6300
RH
180static inline void tcg_gen_op5i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
181 TCGv_i64 a3, TCGv_i64 a4, TCGArg a5)
ac56dd48 182{
951c6300
RH
183 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
184 GET_TCGV_I64(a3), GET_TCGV_I64(a4), a5);
c896fe29
FB
185}
186
951c6300
RH
187static inline void tcg_gen_op5ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
188 TCGv_i32 a3, TCGArg a4, TCGArg a5)
b7767f0f 189{
951c6300
RH
190 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
191 GET_TCGV_I32(a3), a4, a5);
b7767f0f
RH
192}
193
951c6300
RH
194static inline void tcg_gen_op5ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
195 TCGv_i64 a3, TCGArg a4, TCGArg a5)
b7767f0f 196{
951c6300
RH
197 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
198 GET_TCGV_I64(a3), a4, a5);
b7767f0f
RH
199}
200
951c6300
RH
201static inline void tcg_gen_op6_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
202 TCGv_i32 a3, TCGv_i32 a4,
203 TCGv_i32 a5, TCGv_i32 a6)
a7812ae4 204{
951c6300
RH
205 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
206 GET_TCGV_I32(a3), GET_TCGV_I32(a4), GET_TCGV_I32(a5),
207 GET_TCGV_I32(a6));
a7812ae4
PB
208}
209
951c6300
RH
210static inline void tcg_gen_op6_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
211 TCGv_i64 a3, TCGv_i64 a4,
212 TCGv_i64 a5, TCGv_i64 a6)
c896fe29 213{
951c6300
RH
214 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
215 GET_TCGV_I64(a3), GET_TCGV_I64(a4), GET_TCGV_I64(a5),
216 GET_TCGV_I64(a6));
ac56dd48
PB
217}
218
951c6300
RH
219static inline void tcg_gen_op6i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
220 TCGv_i32 a3, TCGv_i32 a4,
221 TCGv_i32 a5, TCGArg a6)
be210acb 222{
951c6300
RH
223 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
224 GET_TCGV_I32(a3), GET_TCGV_I32(a4), GET_TCGV_I32(a5), a6);
be210acb
RH
225}
226
951c6300
RH
227static inline void tcg_gen_op6i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
228 TCGv_i64 a3, TCGv_i64 a4,
229 TCGv_i64 a5, TCGArg a6)
be210acb 230{
951c6300
RH
231 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
232 GET_TCGV_I64(a3), GET_TCGV_I64(a4), GET_TCGV_I64(a5), a6);
be210acb
RH
233}
234
951c6300
RH
235static inline void tcg_gen_op6ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
236 TCGv_i32 a3, TCGv_i32 a4,
237 TCGArg a5, TCGArg a6)
ac56dd48 238{
951c6300
RH
239 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
240 GET_TCGV_I32(a3), GET_TCGV_I32(a4), a5, a6);
a7812ae4
PB
241}
242
951c6300
RH
243static inline void tcg_gen_op6ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
244 TCGv_i64 a3, TCGv_i64 a4,
245 TCGArg a5, TCGArg a6)
a7812ae4 246{
951c6300
RH
247 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
248 GET_TCGV_I64(a3), GET_TCGV_I64(a4), a5, a6);
c896fe29
FB
249}
250
f713d6ad 251
951c6300
RH
252/* Generic ops. */
253
42a268c2 254static inline void gen_set_label(TCGLabel *l)
c896fe29 255{
42a268c2 256 tcg_gen_op1(&tcg_ctx, INDEX_op_set_label, label_arg(l));
c896fe29
FB
257}
258
42a268c2 259static inline void tcg_gen_br(TCGLabel *l)
fb50d413 260{
42a268c2 261 tcg_gen_op1(&tcg_ctx, INDEX_op_br, label_arg(l));
951c6300
RH
262}
263
951c6300
RH
264/* Helper calls. */
265
266/* 32 bit ops */
267
268void tcg_gen_addi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
269void tcg_gen_subfi_i32(TCGv_i32 ret, int32_t arg1, TCGv_i32 arg2);
270void tcg_gen_subi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
271void tcg_gen_andi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
272void tcg_gen_ori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
273void tcg_gen_xori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
274void tcg_gen_shli_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
275void tcg_gen_shri_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
276void tcg_gen_sari_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
277void tcg_gen_muli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
278void tcg_gen_div_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
279void tcg_gen_rem_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
280void tcg_gen_divu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
281void tcg_gen_remu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
282void tcg_gen_andc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
283void tcg_gen_eqv_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
284void tcg_gen_nand_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
285void tcg_gen_nor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
286void tcg_gen_orc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
287void tcg_gen_rotl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
288void tcg_gen_rotli_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
289void tcg_gen_rotr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
290void tcg_gen_rotri_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
291void tcg_gen_deposit_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2,
292 unsigned int ofs, unsigned int len);
42a268c2
RH
293void tcg_gen_brcond_i32(TCGCond cond, TCGv_i32 arg1, TCGv_i32 arg2, TCGLabel *);
294void tcg_gen_brcondi_i32(TCGCond cond, TCGv_i32 arg1, int32_t arg2, TCGLabel *);
951c6300
RH
295void tcg_gen_setcond_i32(TCGCond cond, TCGv_i32 ret,
296 TCGv_i32 arg1, TCGv_i32 arg2);
297void tcg_gen_setcondi_i32(TCGCond cond, TCGv_i32 ret,
298 TCGv_i32 arg1, int32_t arg2);
299void tcg_gen_movcond_i32(TCGCond cond, TCGv_i32 ret, TCGv_i32 c1,
300 TCGv_i32 c2, TCGv_i32 v1, TCGv_i32 v2);
301void tcg_gen_add2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
302 TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
303void tcg_gen_sub2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
304 TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
305void tcg_gen_mulu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
306void tcg_gen_muls2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
307void tcg_gen_ext8s_i32(TCGv_i32 ret, TCGv_i32 arg);
308void tcg_gen_ext16s_i32(TCGv_i32 ret, TCGv_i32 arg);
309void tcg_gen_ext8u_i32(TCGv_i32 ret, TCGv_i32 arg);
310void tcg_gen_ext16u_i32(TCGv_i32 ret, TCGv_i32 arg);
311void tcg_gen_bswap16_i32(TCGv_i32 ret, TCGv_i32 arg);
312void tcg_gen_bswap32_i32(TCGv_i32 ret, TCGv_i32 arg);
313
314static inline void tcg_gen_discard_i32(TCGv_i32 arg)
315{
316 tcg_gen_op1_i32(INDEX_op_discard, arg);
fb50d413
BS
317}
318
a7812ae4 319static inline void tcg_gen_mov_i32(TCGv_i32 ret, TCGv_i32 arg)
c896fe29 320{
951c6300 321 if (!TCGV_EQUAL_I32(ret, arg)) {
a7812ae4 322 tcg_gen_op2_i32(INDEX_op_mov_i32, ret, arg);
951c6300 323 }
c896fe29
FB
324}
325
a7812ae4 326static inline void tcg_gen_movi_i32(TCGv_i32 ret, int32_t arg)
c896fe29 327{
a7812ae4 328 tcg_gen_op2i_i32(INDEX_op_movi_i32, ret, arg);
c896fe29
FB
329}
330
951c6300
RH
331static inline void tcg_gen_ld8u_i32(TCGv_i32 ret, TCGv_ptr arg2,
332 tcg_target_long offset)
c896fe29 333{
a7812ae4 334 tcg_gen_ldst_op_i32(INDEX_op_ld8u_i32, ret, arg2, offset);
c896fe29
FB
335}
336
951c6300
RH
337static inline void tcg_gen_ld8s_i32(TCGv_i32 ret, TCGv_ptr arg2,
338 tcg_target_long offset)
c896fe29 339{
a7812ae4 340 tcg_gen_ldst_op_i32(INDEX_op_ld8s_i32, ret, arg2, offset);
c896fe29
FB
341}
342
951c6300
RH
343static inline void tcg_gen_ld16u_i32(TCGv_i32 ret, TCGv_ptr arg2,
344 tcg_target_long offset)
c896fe29 345{
a7812ae4 346 tcg_gen_ldst_op_i32(INDEX_op_ld16u_i32, ret, arg2, offset);
c896fe29
FB
347}
348
951c6300
RH
349static inline void tcg_gen_ld16s_i32(TCGv_i32 ret, TCGv_ptr arg2,
350 tcg_target_long offset)
c896fe29 351{
a7812ae4 352 tcg_gen_ldst_op_i32(INDEX_op_ld16s_i32, ret, arg2, offset);
c896fe29
FB
353}
354
951c6300
RH
355static inline void tcg_gen_ld_i32(TCGv_i32 ret, TCGv_ptr arg2,
356 tcg_target_long offset)
c896fe29 357{
a7812ae4 358 tcg_gen_ldst_op_i32(INDEX_op_ld_i32, ret, arg2, offset);
c896fe29
FB
359}
360
951c6300
RH
361static inline void tcg_gen_st8_i32(TCGv_i32 arg1, TCGv_ptr arg2,
362 tcg_target_long offset)
c896fe29 363{
a7812ae4 364 tcg_gen_ldst_op_i32(INDEX_op_st8_i32, arg1, arg2, offset);
c896fe29
FB
365}
366
951c6300
RH
367static inline void tcg_gen_st16_i32(TCGv_i32 arg1, TCGv_ptr arg2,
368 tcg_target_long offset)
c896fe29 369{
a7812ae4 370 tcg_gen_ldst_op_i32(INDEX_op_st16_i32, arg1, arg2, offset);
c896fe29
FB
371}
372
951c6300
RH
373static inline void tcg_gen_st_i32(TCGv_i32 arg1, TCGv_ptr arg2,
374 tcg_target_long offset)
c896fe29 375{
a7812ae4 376 tcg_gen_ldst_op_i32(INDEX_op_st_i32, arg1, arg2, offset);
c896fe29
FB
377}
378
a7812ae4 379static inline void tcg_gen_add_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 380{
a7812ae4 381 tcg_gen_op3_i32(INDEX_op_add_i32, ret, arg1, arg2);
c896fe29
FB
382}
383
a7812ae4 384static inline void tcg_gen_sub_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 385{
a7812ae4 386 tcg_gen_op3_i32(INDEX_op_sub_i32, ret, arg1, arg2);
c896fe29
FB
387}
388
a7812ae4 389static inline void tcg_gen_and_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 390{
951c6300 391 tcg_gen_op3_i32(INDEX_op_and_i32, ret, arg1, arg2);
c896fe29
FB
392}
393
a7812ae4 394static inline void tcg_gen_or_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 395{
951c6300 396 tcg_gen_op3_i32(INDEX_op_or_i32, ret, arg1, arg2);
c896fe29
FB
397}
398
a7812ae4 399static inline void tcg_gen_xor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 400{
951c6300 401 tcg_gen_op3_i32(INDEX_op_xor_i32, ret, arg1, arg2);
c896fe29
FB
402}
403
a7812ae4 404static inline void tcg_gen_shl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 405{
a7812ae4 406 tcg_gen_op3_i32(INDEX_op_shl_i32, ret, arg1, arg2);
c896fe29
FB
407}
408
a7812ae4 409static inline void tcg_gen_shr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 410{
a7812ae4 411 tcg_gen_op3_i32(INDEX_op_shr_i32, ret, arg1, arg2);
c896fe29
FB
412}
413
a7812ae4 414static inline void tcg_gen_sar_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 415{
a7812ae4 416 tcg_gen_op3_i32(INDEX_op_sar_i32, ret, arg1, arg2);
c896fe29
FB
417}
418
a7812ae4 419static inline void tcg_gen_mul_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 420{
a7812ae4 421 tcg_gen_op3_i32(INDEX_op_mul_i32, ret, arg1, arg2);
c896fe29
FB
422}
423
951c6300 424static inline void tcg_gen_neg_i32(TCGv_i32 ret, TCGv_i32 arg)
c896fe29 425{
951c6300
RH
426 if (TCG_TARGET_HAS_neg_i32) {
427 tcg_gen_op2_i32(INDEX_op_neg_i32, ret, arg);
25c4d9cc 428 } else {
951c6300 429 tcg_gen_subfi_i32(ret, 0, arg);
25c4d9cc 430 }
31d66551
AJ
431}
432
951c6300 433static inline void tcg_gen_not_i32(TCGv_i32 ret, TCGv_i32 arg)
31d66551 434{
951c6300
RH
435 if (TCG_TARGET_HAS_not_i32) {
436 tcg_gen_op2_i32(INDEX_op_not_i32, ret, arg);
25c4d9cc 437 } else {
951c6300 438 tcg_gen_xori_i32(ret, arg, -1);
25c4d9cc 439 }
31d66551
AJ
440}
441
951c6300
RH
442/* 64 bit ops */
443
444void tcg_gen_addi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
445void tcg_gen_subfi_i64(TCGv_i64 ret, int64_t arg1, TCGv_i64 arg2);
446void tcg_gen_subi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
447void tcg_gen_andi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
448void tcg_gen_ori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
449void tcg_gen_xori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
450void tcg_gen_shli_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
451void tcg_gen_shri_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
452void tcg_gen_sari_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
453void tcg_gen_muli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
454void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
455void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
456void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
457void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
458void tcg_gen_andc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
459void tcg_gen_eqv_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
460void tcg_gen_nand_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
461void tcg_gen_nor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
462void tcg_gen_orc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
463void tcg_gen_rotl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
464void tcg_gen_rotli_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
465void tcg_gen_rotr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
466void tcg_gen_rotri_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
467void tcg_gen_deposit_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2,
468 unsigned int ofs, unsigned int len);
42a268c2
RH
469void tcg_gen_brcond_i64(TCGCond cond, TCGv_i64 arg1, TCGv_i64 arg2, TCGLabel *);
470void tcg_gen_brcondi_i64(TCGCond cond, TCGv_i64 arg1, int64_t arg2, TCGLabel *);
951c6300
RH
471void tcg_gen_setcond_i64(TCGCond cond, TCGv_i64 ret,
472 TCGv_i64 arg1, TCGv_i64 arg2);
473void tcg_gen_setcondi_i64(TCGCond cond, TCGv_i64 ret,
474 TCGv_i64 arg1, int64_t arg2);
475void tcg_gen_movcond_i64(TCGCond cond, TCGv_i64 ret, TCGv_i64 c1,
476 TCGv_i64 c2, TCGv_i64 v1, TCGv_i64 v2);
477void tcg_gen_add2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
478 TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
479void tcg_gen_sub2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
480 TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
481void tcg_gen_mulu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
482void tcg_gen_muls2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
483void tcg_gen_not_i64(TCGv_i64 ret, TCGv_i64 arg);
484void tcg_gen_ext8s_i64(TCGv_i64 ret, TCGv_i64 arg);
485void tcg_gen_ext16s_i64(TCGv_i64 ret, TCGv_i64 arg);
486void tcg_gen_ext32s_i64(TCGv_i64 ret, TCGv_i64 arg);
487void tcg_gen_ext8u_i64(TCGv_i64 ret, TCGv_i64 arg);
488void tcg_gen_ext16u_i64(TCGv_i64 ret, TCGv_i64 arg);
489void tcg_gen_ext32u_i64(TCGv_i64 ret, TCGv_i64 arg);
490void tcg_gen_bswap16_i64(TCGv_i64 ret, TCGv_i64 arg);
491void tcg_gen_bswap32_i64(TCGv_i64 ret, TCGv_i64 arg);
492void tcg_gen_bswap64_i64(TCGv_i64 ret, TCGv_i64 arg);
c896fe29 493
951c6300
RH
494#if TCG_TARGET_REG_BITS == 64
495static inline void tcg_gen_discard_i64(TCGv_i64 arg)
496{
497 tcg_gen_op1_i64(INDEX_op_discard, arg);
498}
c896fe29 499
a7812ae4 500static inline void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg)
c896fe29 501{
fe75bcf7 502 if (!TCGV_EQUAL_I64(ret, arg)) {
951c6300 503 tcg_gen_op2_i64(INDEX_op_mov_i64, ret, arg);
4d07272d 504 }
c896fe29
FB
505}
506
a7812ae4 507static inline void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg)
c896fe29 508{
951c6300 509 tcg_gen_op2i_i64(INDEX_op_movi_i64, ret, arg);
c896fe29
FB
510}
511
a7812ae4
PB
512static inline void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2,
513 tcg_target_long offset)
c896fe29 514{
951c6300 515 tcg_gen_ldst_op_i64(INDEX_op_ld8u_i64, ret, arg2, offset);
c896fe29
FB
516}
517
a7812ae4
PB
518static inline void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2,
519 tcg_target_long offset)
c896fe29 520{
951c6300 521 tcg_gen_ldst_op_i64(INDEX_op_ld8s_i64, ret, arg2, offset);
c896fe29
FB
522}
523
a7812ae4
PB
524static inline void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2,
525 tcg_target_long offset)
c896fe29 526{
951c6300 527 tcg_gen_ldst_op_i64(INDEX_op_ld16u_i64, ret, arg2, offset);
c896fe29
FB
528}
529
a7812ae4
PB
530static inline void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2,
531 tcg_target_long offset)
c896fe29 532{
951c6300 533 tcg_gen_ldst_op_i64(INDEX_op_ld16s_i64, ret, arg2, offset);
c896fe29
FB
534}
535
a7812ae4
PB
536static inline void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2,
537 tcg_target_long offset)
c896fe29 538{
951c6300 539 tcg_gen_ldst_op_i64(INDEX_op_ld32u_i64, ret, arg2, offset);
c896fe29
FB
540}
541
a7812ae4
PB
542static inline void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2,
543 tcg_target_long offset)
c896fe29 544{
951c6300 545 tcg_gen_ldst_op_i64(INDEX_op_ld32s_i64, ret, arg2, offset);
c896fe29
FB
546}
547
a7812ae4
PB
548static inline void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2,
549 tcg_target_long offset)
c896fe29 550{
951c6300 551 tcg_gen_ldst_op_i64(INDEX_op_ld_i64, ret, arg2, offset);
c896fe29
FB
552}
553
a7812ae4
PB
554static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
555 tcg_target_long offset)
c896fe29 556{
951c6300 557 tcg_gen_ldst_op_i64(INDEX_op_st8_i64, arg1, arg2, offset);
c896fe29
FB
558}
559
a7812ae4
PB
560static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
561 tcg_target_long offset)
c896fe29 562{
951c6300 563 tcg_gen_ldst_op_i64(INDEX_op_st16_i64, arg1, arg2, offset);
c896fe29
FB
564}
565
a7812ae4
PB
566static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
567 tcg_target_long offset)
c896fe29 568{
951c6300 569 tcg_gen_ldst_op_i64(INDEX_op_st32_i64, arg1, arg2, offset);
c896fe29
FB
570}
571
a7812ae4
PB
572static inline void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2,
573 tcg_target_long offset)
c896fe29 574{
951c6300 575 tcg_gen_ldst_op_i64(INDEX_op_st_i64, arg1, arg2, offset);
c896fe29
FB
576}
577
a7812ae4 578static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 579{
951c6300 580 tcg_gen_op3_i64(INDEX_op_add_i64, ret, arg1, arg2);
c896fe29
FB
581}
582
a7812ae4 583static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 584{
951c6300 585 tcg_gen_op3_i64(INDEX_op_sub_i64, ret, arg1, arg2);
c896fe29
FB
586}
587
a7812ae4 588static inline void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 589{
951c6300 590 tcg_gen_op3_i64(INDEX_op_and_i64, ret, arg1, arg2);
c896fe29
FB
591}
592
a7812ae4 593static inline void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 594{
951c6300 595 tcg_gen_op3_i64(INDEX_op_or_i64, ret, arg1, arg2);
c896fe29
FB
596}
597
a7812ae4 598static inline void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 599{
951c6300 600 tcg_gen_op3_i64(INDEX_op_xor_i64, ret, arg1, arg2);
c896fe29
FB
601}
602
a7812ae4 603static inline void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 604{
951c6300 605 tcg_gen_op3_i64(INDEX_op_shl_i64, ret, arg1, arg2);
c896fe29
FB
606}
607
a7812ae4 608static inline void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 609{
951c6300 610 tcg_gen_op3_i64(INDEX_op_shr_i64, ret, arg1, arg2);
c896fe29
FB
611}
612
a7812ae4 613static inline void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 614{
951c6300 615 tcg_gen_op3_i64(INDEX_op_sar_i64, ret, arg1, arg2);
5105c556
AJ
616}
617
a7812ae4 618static inline void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 619{
951c6300 620 tcg_gen_op3_i64(INDEX_op_mul_i64, ret, arg1, arg2);
c896fe29 621}
951c6300
RH
622#else /* TCG_TARGET_REG_BITS == 32 */
623static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
624 tcg_target_long offset)
c896fe29 625{
951c6300 626 tcg_gen_st8_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
627}
628
951c6300
RH
629static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
630 tcg_target_long offset)
c896fe29 631{
951c6300 632 tcg_gen_st16_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
633}
634
951c6300
RH
635static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
636 tcg_target_long offset)
c896fe29 637{
951c6300 638 tcg_gen_st_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
639}
640
951c6300 641static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 642{
951c6300
RH
643 tcg_gen_add2_i32(TCGV_LOW(ret), TCGV_HIGH(ret), TCGV_LOW(arg1),
644 TCGV_HIGH(arg1), TCGV_LOW(arg2), TCGV_HIGH(arg2));
c896fe29
FB
645}
646
951c6300 647static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 648{
951c6300
RH
649 tcg_gen_sub2_i32(TCGV_LOW(ret), TCGV_HIGH(ret), TCGV_LOW(arg1),
650 TCGV_HIGH(arg1), TCGV_LOW(arg2), TCGV_HIGH(arg2));
651}
652
653void tcg_gen_discard_i64(TCGv_i64 arg);
654void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg);
655void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg);
656void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
657void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
658void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
659void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
660void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
661void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
662void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
663void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2, tcg_target_long offset);
664void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
665void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
666void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
667void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
668void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
669void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
670void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
671#endif /* TCG_TARGET_REG_BITS */
c896fe29 672
951c6300 673static inline void tcg_gen_neg_i64(TCGv_i64 ret, TCGv_i64 arg)
c896fe29 674{
951c6300
RH
675 if (TCG_TARGET_HAS_neg_i64) {
676 tcg_gen_op2_i64(INDEX_op_neg_i64, ret, arg);
677 } else {
678 tcg_gen_subfi_i64(ret, 0, arg);
679 }
c896fe29
FB
680}
681
951c6300 682/* Size changing operations. */
c896fe29 683
951c6300
RH
684void tcg_gen_extu_i32_i64(TCGv_i64 ret, TCGv_i32 arg);
685void tcg_gen_ext_i32_i64(TCGv_i64 ret, TCGv_i32 arg);
686void tcg_gen_concat_i32_i64(TCGv_i64 dest, TCGv_i32 low, TCGv_i32 high);
609ad705
RH
687void tcg_gen_extrl_i64_i32(TCGv_i32 ret, TCGv_i64 arg);
688void tcg_gen_extrh_i64_i32(TCGv_i32 ret, TCGv_i64 arg);
951c6300
RH
689void tcg_gen_extr_i64_i32(TCGv_i32 lo, TCGv_i32 hi, TCGv_i64 arg);
690void tcg_gen_extr32_i64(TCGv_i64 lo, TCGv_i64 hi, TCGv_i64 arg);
c896fe29 691
951c6300 692static inline void tcg_gen_concat32_i64(TCGv_i64 ret, TCGv_i64 lo, TCGv_i64 hi)
c896fe29 693{
951c6300 694 tcg_gen_deposit_i64(ret, lo, hi, 32, 32);
c896fe29
FB
695}
696
951c6300 697/* QEMU specific operations. */
c896fe29 698
951c6300
RH
699#ifndef TARGET_LONG_BITS
700#error must include QEMU headers
701#endif
c896fe29 702
9aef40ed
RH
703#if TARGET_INSN_START_WORDS == 1
704# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
705static inline void tcg_gen_insn_start(target_ulong pc)
c896fe29 706{
9aef40ed
RH
707 tcg_gen_op1(&tcg_ctx, INDEX_op_insn_start, pc);
708}
709# else
710static inline void tcg_gen_insn_start(target_ulong pc)
711{
712 tcg_gen_op2(&tcg_ctx, INDEX_op_insn_start,
713 (uint32_t)pc, (uint32_t)(pc >> 32));
714}
715# endif
716#elif TARGET_INSN_START_WORDS == 2
717# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
718static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1)
719{
720 tcg_gen_op2(&tcg_ctx, INDEX_op_insn_start, pc, a1);
721}
722# else
723static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1)
724{
725 tcg_gen_op4(&tcg_ctx, INDEX_op_insn_start,
726 (uint32_t)pc, (uint32_t)(pc >> 32),
727 (uint32_t)a1, (uint32_t)(a1 >> 32));
728}
729# endif
730#elif TARGET_INSN_START_WORDS == 3
731# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
732static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1,
733 target_ulong a2)
734{
735 tcg_gen_op3(&tcg_ctx, INDEX_op_insn_start, pc, a1, a2);
736}
737# else
738static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1,
739 target_ulong a2)
740{
741 tcg_gen_op6(&tcg_ctx, INDEX_op_insn_start,
742 (uint32_t)pc, (uint32_t)(pc >> 32),
743 (uint32_t)a1, (uint32_t)(a1 >> 32),
744 (uint32_t)a2, (uint32_t)(a2 >> 32));
745}
746# endif
951c6300 747#else
9aef40ed 748# error "Unhandled number of operands to insn_start"
951c6300 749#endif
c896fe29 750
951c6300 751static inline void tcg_gen_exit_tb(uintptr_t val)
c896fe29 752{
951c6300 753 tcg_gen_op1i(INDEX_op_exit_tb, val);
c896fe29
FB
754}
755
951c6300 756void tcg_gen_goto_tb(unsigned idx);
c896fe29 757
a7812ae4 758#if TARGET_LONG_BITS == 32
a7812ae4
PB
759#define tcg_temp_new() tcg_temp_new_i32()
760#define tcg_global_reg_new tcg_global_reg_new_i32
761#define tcg_global_mem_new tcg_global_mem_new_i32
df9247b2 762#define tcg_temp_local_new() tcg_temp_local_new_i32()
a7812ae4 763#define tcg_temp_free tcg_temp_free_i32
a7812ae4 764#define TCGV_UNUSED(x) TCGV_UNUSED_I32(x)
afcb92be 765#define TCGV_IS_UNUSED(x) TCGV_IS_UNUSED_I32(x)
fe75bcf7 766#define TCGV_EQUAL(a, b) TCGV_EQUAL_I32(a, b)
f713d6ad
RH
767#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i32
768#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i32
a7812ae4 769#else
a7812ae4
PB
770#define tcg_temp_new() tcg_temp_new_i64()
771#define tcg_global_reg_new tcg_global_reg_new_i64
772#define tcg_global_mem_new tcg_global_mem_new_i64
df9247b2 773#define tcg_temp_local_new() tcg_temp_local_new_i64()
a7812ae4 774#define tcg_temp_free tcg_temp_free_i64
a7812ae4 775#define TCGV_UNUSED(x) TCGV_UNUSED_I64(x)
afcb92be 776#define TCGV_IS_UNUSED(x) TCGV_IS_UNUSED_I64(x)
fe75bcf7 777#define TCGV_EQUAL(a, b) TCGV_EQUAL_I64(a, b)
f713d6ad
RH
778#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i64
779#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i64
a7812ae4
PB
780#endif
781
f713d6ad
RH
782void tcg_gen_qemu_ld_i32(TCGv_i32, TCGv, TCGArg, TCGMemOp);
783void tcg_gen_qemu_st_i32(TCGv_i32, TCGv, TCGArg, TCGMemOp);
784void tcg_gen_qemu_ld_i64(TCGv_i64, TCGv, TCGArg, TCGMemOp);
785void tcg_gen_qemu_st_i64(TCGv_i64, TCGv, TCGArg, TCGMemOp);
c896fe29 786
ac56dd48 787static inline void tcg_gen_qemu_ld8u(TCGv ret, TCGv addr, int mem_index)
c896fe29 788{
f713d6ad 789 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_UB);
c896fe29
FB
790}
791
ac56dd48 792static inline void tcg_gen_qemu_ld8s(TCGv ret, TCGv addr, int mem_index)
c896fe29 793{
f713d6ad 794 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_SB);
c896fe29
FB
795}
796
ac56dd48 797static inline void tcg_gen_qemu_ld16u(TCGv ret, TCGv addr, int mem_index)
c896fe29 798{
f713d6ad 799 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TEUW);
c896fe29
FB
800}
801
ac56dd48 802static inline void tcg_gen_qemu_ld16s(TCGv ret, TCGv addr, int mem_index)
c896fe29 803{
f713d6ad 804 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TESW);
c896fe29
FB
805}
806
ac56dd48 807static inline void tcg_gen_qemu_ld32u(TCGv ret, TCGv addr, int mem_index)
c896fe29 808{
f713d6ad 809 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TEUL);
c896fe29
FB
810}
811
ac56dd48 812static inline void tcg_gen_qemu_ld32s(TCGv ret, TCGv addr, int mem_index)
c896fe29 813{
f713d6ad 814 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TESL);
c896fe29
FB
815}
816
a7812ae4 817static inline void tcg_gen_qemu_ld64(TCGv_i64 ret, TCGv addr, int mem_index)
c896fe29 818{
f713d6ad 819 tcg_gen_qemu_ld_i64(ret, addr, mem_index, MO_TEQ);
c896fe29
FB
820}
821
ac56dd48 822static inline void tcg_gen_qemu_st8(TCGv arg, TCGv addr, int mem_index)
c896fe29 823{
f713d6ad 824 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_UB);
c896fe29
FB
825}
826
ac56dd48 827static inline void tcg_gen_qemu_st16(TCGv arg, TCGv addr, int mem_index)
c896fe29 828{
f713d6ad 829 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_TEUW);
c896fe29
FB
830}
831
ac56dd48 832static inline void tcg_gen_qemu_st32(TCGv arg, TCGv addr, int mem_index)
c896fe29 833{
f713d6ad 834 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_TEUL);
c896fe29
FB
835}
836
a7812ae4 837static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
c896fe29 838{
f713d6ad 839 tcg_gen_qemu_st_i64(arg, addr, mem_index, MO_TEQ);
c896fe29
FB
840}
841
f8422f52 842#if TARGET_LONG_BITS == 64
f8422f52
BS
843#define tcg_gen_movi_tl tcg_gen_movi_i64
844#define tcg_gen_mov_tl tcg_gen_mov_i64
845#define tcg_gen_ld8u_tl tcg_gen_ld8u_i64
846#define tcg_gen_ld8s_tl tcg_gen_ld8s_i64
847#define tcg_gen_ld16u_tl tcg_gen_ld16u_i64
848#define tcg_gen_ld16s_tl tcg_gen_ld16s_i64
849#define tcg_gen_ld32u_tl tcg_gen_ld32u_i64
850#define tcg_gen_ld32s_tl tcg_gen_ld32s_i64
851#define tcg_gen_ld_tl tcg_gen_ld_i64
852#define tcg_gen_st8_tl tcg_gen_st8_i64
853#define tcg_gen_st16_tl tcg_gen_st16_i64
854#define tcg_gen_st32_tl tcg_gen_st32_i64
855#define tcg_gen_st_tl tcg_gen_st_i64
856#define tcg_gen_add_tl tcg_gen_add_i64
857#define tcg_gen_addi_tl tcg_gen_addi_i64
858#define tcg_gen_sub_tl tcg_gen_sub_i64
390efc54 859#define tcg_gen_neg_tl tcg_gen_neg_i64
10460c8a 860#define tcg_gen_subfi_tl tcg_gen_subfi_i64
f8422f52
BS
861#define tcg_gen_subi_tl tcg_gen_subi_i64
862#define tcg_gen_and_tl tcg_gen_and_i64
863#define tcg_gen_andi_tl tcg_gen_andi_i64
864#define tcg_gen_or_tl tcg_gen_or_i64
865#define tcg_gen_ori_tl tcg_gen_ori_i64
866#define tcg_gen_xor_tl tcg_gen_xor_i64
867#define tcg_gen_xori_tl tcg_gen_xori_i64
0b6ce4cf 868#define tcg_gen_not_tl tcg_gen_not_i64
f8422f52
BS
869#define tcg_gen_shl_tl tcg_gen_shl_i64
870#define tcg_gen_shli_tl tcg_gen_shli_i64
871#define tcg_gen_shr_tl tcg_gen_shr_i64
872#define tcg_gen_shri_tl tcg_gen_shri_i64
873#define tcg_gen_sar_tl tcg_gen_sar_i64
874#define tcg_gen_sari_tl tcg_gen_sari_i64
0cf767d6 875#define tcg_gen_brcond_tl tcg_gen_brcond_i64
cb63669a 876#define tcg_gen_brcondi_tl tcg_gen_brcondi_i64
be210acb 877#define tcg_gen_setcond_tl tcg_gen_setcond_i64
add1e7ea 878#define tcg_gen_setcondi_tl tcg_gen_setcondi_i64
f730fd27
TS
879#define tcg_gen_mul_tl tcg_gen_mul_i64
880#define tcg_gen_muli_tl tcg_gen_muli_i64
ab36421e
AJ
881#define tcg_gen_div_tl tcg_gen_div_i64
882#define tcg_gen_rem_tl tcg_gen_rem_i64
864951af
AJ
883#define tcg_gen_divu_tl tcg_gen_divu_i64
884#define tcg_gen_remu_tl tcg_gen_remu_i64
a768e4b2 885#define tcg_gen_discard_tl tcg_gen_discard_i64
ecc7b3aa 886#define tcg_gen_trunc_tl_i32 tcg_gen_extrl_i64_i32
e429073d
BS
887#define tcg_gen_trunc_i64_tl tcg_gen_mov_i64
888#define tcg_gen_extu_i32_tl tcg_gen_extu_i32_i64
889#define tcg_gen_ext_i32_tl tcg_gen_ext_i32_i64
890#define tcg_gen_extu_tl_i64 tcg_gen_mov_i64
891#define tcg_gen_ext_tl_i64 tcg_gen_mov_i64
0b6ce4cf
FB
892#define tcg_gen_ext8u_tl tcg_gen_ext8u_i64
893#define tcg_gen_ext8s_tl tcg_gen_ext8s_i64
894#define tcg_gen_ext16u_tl tcg_gen_ext16u_i64
895#define tcg_gen_ext16s_tl tcg_gen_ext16s_i64
896#define tcg_gen_ext32u_tl tcg_gen_ext32u_i64
897#define tcg_gen_ext32s_tl tcg_gen_ext32s_i64
911d79ba
AJ
898#define tcg_gen_bswap16_tl tcg_gen_bswap16_i64
899#define tcg_gen_bswap32_tl tcg_gen_bswap32_i64
900#define tcg_gen_bswap64_tl tcg_gen_bswap64_i64
945ca823 901#define tcg_gen_concat_tl_i64 tcg_gen_concat32_i64
3c51a985 902#define tcg_gen_extr_i64_tl tcg_gen_extr32_i64
f24cb33e
AJ
903#define tcg_gen_andc_tl tcg_gen_andc_i64
904#define tcg_gen_eqv_tl tcg_gen_eqv_i64
905#define tcg_gen_nand_tl tcg_gen_nand_i64
906#define tcg_gen_nor_tl tcg_gen_nor_i64
907#define tcg_gen_orc_tl tcg_gen_orc_i64
15824571
AJ
908#define tcg_gen_rotl_tl tcg_gen_rotl_i64
909#define tcg_gen_rotli_tl tcg_gen_rotli_i64
910#define tcg_gen_rotr_tl tcg_gen_rotr_i64
911#define tcg_gen_rotri_tl tcg_gen_rotri_i64
b7767f0f 912#define tcg_gen_deposit_tl tcg_gen_deposit_i64
a98824ac 913#define tcg_const_tl tcg_const_i64
bdffd4a9 914#define tcg_const_local_tl tcg_const_local_i64
ffc5ea09 915#define tcg_gen_movcond_tl tcg_gen_movcond_i64
f6953a73
RH
916#define tcg_gen_add2_tl tcg_gen_add2_i64
917#define tcg_gen_sub2_tl tcg_gen_sub2_i64
696a8be6
RH
918#define tcg_gen_mulu2_tl tcg_gen_mulu2_i64
919#define tcg_gen_muls2_tl tcg_gen_muls2_i64
f8422f52 920#else
f8422f52
BS
921#define tcg_gen_movi_tl tcg_gen_movi_i32
922#define tcg_gen_mov_tl tcg_gen_mov_i32
923#define tcg_gen_ld8u_tl tcg_gen_ld8u_i32
924#define tcg_gen_ld8s_tl tcg_gen_ld8s_i32
925#define tcg_gen_ld16u_tl tcg_gen_ld16u_i32
926#define tcg_gen_ld16s_tl tcg_gen_ld16s_i32
927#define tcg_gen_ld32u_tl tcg_gen_ld_i32
928#define tcg_gen_ld32s_tl tcg_gen_ld_i32
929#define tcg_gen_ld_tl tcg_gen_ld_i32
930#define tcg_gen_st8_tl tcg_gen_st8_i32
931#define tcg_gen_st16_tl tcg_gen_st16_i32
932#define tcg_gen_st32_tl tcg_gen_st_i32
933#define tcg_gen_st_tl tcg_gen_st_i32
934#define tcg_gen_add_tl tcg_gen_add_i32
935#define tcg_gen_addi_tl tcg_gen_addi_i32
936#define tcg_gen_sub_tl tcg_gen_sub_i32
390efc54 937#define tcg_gen_neg_tl tcg_gen_neg_i32
0045734a 938#define tcg_gen_subfi_tl tcg_gen_subfi_i32
f8422f52
BS
939#define tcg_gen_subi_tl tcg_gen_subi_i32
940#define tcg_gen_and_tl tcg_gen_and_i32
941#define tcg_gen_andi_tl tcg_gen_andi_i32
942#define tcg_gen_or_tl tcg_gen_or_i32
943#define tcg_gen_ori_tl tcg_gen_ori_i32
944#define tcg_gen_xor_tl tcg_gen_xor_i32
945#define tcg_gen_xori_tl tcg_gen_xori_i32
0b6ce4cf 946#define tcg_gen_not_tl tcg_gen_not_i32
f8422f52
BS
947#define tcg_gen_shl_tl tcg_gen_shl_i32
948#define tcg_gen_shli_tl tcg_gen_shli_i32
949#define tcg_gen_shr_tl tcg_gen_shr_i32
950#define tcg_gen_shri_tl tcg_gen_shri_i32
951#define tcg_gen_sar_tl tcg_gen_sar_i32
952#define tcg_gen_sari_tl tcg_gen_sari_i32
0cf767d6 953#define tcg_gen_brcond_tl tcg_gen_brcond_i32
cb63669a 954#define tcg_gen_brcondi_tl tcg_gen_brcondi_i32
be210acb 955#define tcg_gen_setcond_tl tcg_gen_setcond_i32
add1e7ea 956#define tcg_gen_setcondi_tl tcg_gen_setcondi_i32
f730fd27
TS
957#define tcg_gen_mul_tl tcg_gen_mul_i32
958#define tcg_gen_muli_tl tcg_gen_muli_i32
ab36421e
AJ
959#define tcg_gen_div_tl tcg_gen_div_i32
960#define tcg_gen_rem_tl tcg_gen_rem_i32
864951af
AJ
961#define tcg_gen_divu_tl tcg_gen_divu_i32
962#define tcg_gen_remu_tl tcg_gen_remu_i32
a768e4b2 963#define tcg_gen_discard_tl tcg_gen_discard_i32
e429073d 964#define tcg_gen_trunc_tl_i32 tcg_gen_mov_i32
ecc7b3aa 965#define tcg_gen_trunc_i64_tl tcg_gen_extrl_i64_i32
e429073d
BS
966#define tcg_gen_extu_i32_tl tcg_gen_mov_i32
967#define tcg_gen_ext_i32_tl tcg_gen_mov_i32
968#define tcg_gen_extu_tl_i64 tcg_gen_extu_i32_i64
969#define tcg_gen_ext_tl_i64 tcg_gen_ext_i32_i64
0b6ce4cf
FB
970#define tcg_gen_ext8u_tl tcg_gen_ext8u_i32
971#define tcg_gen_ext8s_tl tcg_gen_ext8s_i32
972#define tcg_gen_ext16u_tl tcg_gen_ext16u_i32
973#define tcg_gen_ext16s_tl tcg_gen_ext16s_i32
974#define tcg_gen_ext32u_tl tcg_gen_mov_i32
975#define tcg_gen_ext32s_tl tcg_gen_mov_i32
911d79ba
AJ
976#define tcg_gen_bswap16_tl tcg_gen_bswap16_i32
977#define tcg_gen_bswap32_tl tcg_gen_bswap32_i32
945ca823 978#define tcg_gen_concat_tl_i64 tcg_gen_concat_i32_i64
e3eb9806 979#define tcg_gen_extr_i64_tl tcg_gen_extr_i64_i32
f24cb33e
AJ
980#define tcg_gen_andc_tl tcg_gen_andc_i32
981#define tcg_gen_eqv_tl tcg_gen_eqv_i32
982#define tcg_gen_nand_tl tcg_gen_nand_i32
983#define tcg_gen_nor_tl tcg_gen_nor_i32
984#define tcg_gen_orc_tl tcg_gen_orc_i32
15824571
AJ
985#define tcg_gen_rotl_tl tcg_gen_rotl_i32
986#define tcg_gen_rotli_tl tcg_gen_rotli_i32
987#define tcg_gen_rotr_tl tcg_gen_rotr_i32
988#define tcg_gen_rotri_tl tcg_gen_rotri_i32
b7767f0f 989#define tcg_gen_deposit_tl tcg_gen_deposit_i32
a98824ac 990#define tcg_const_tl tcg_const_i32
bdffd4a9 991#define tcg_const_local_tl tcg_const_local_i32
ffc5ea09 992#define tcg_gen_movcond_tl tcg_gen_movcond_i32
f6953a73
RH
993#define tcg_gen_add2_tl tcg_gen_add2_i32
994#define tcg_gen_sub2_tl tcg_gen_sub2_i32
696a8be6
RH
995#define tcg_gen_mulu2_tl tcg_gen_mulu2_i32
996#define tcg_gen_muls2_tl tcg_gen_muls2_i32
f8422f52 997#endif
6ddbc6e4 998
71b92699 999#if UINTPTR_MAX == UINT32_MAX
f713d6ad
RH
1000# define tcg_gen_ld_ptr(R, A, O) \
1001 tcg_gen_ld_i32(TCGV_PTR_TO_NAT(R), (A), (O))
1002# define tcg_gen_discard_ptr(A) \
1003 tcg_gen_discard_i32(TCGV_PTR_TO_NAT(A))
1004# define tcg_gen_add_ptr(R, A, B) \
1005 tcg_gen_add_i32(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), TCGV_PTR_TO_NAT(B))
1006# define tcg_gen_addi_ptr(R, A, B) \
1007 tcg_gen_addi_i32(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), (B))
1008# define tcg_gen_ext_i32_ptr(R, A) \
1009 tcg_gen_mov_i32(TCGV_PTR_TO_NAT(R), (A))
1010#else
1011# define tcg_gen_ld_ptr(R, A, O) \
1012 tcg_gen_ld_i64(TCGV_PTR_TO_NAT(R), (A), (O))
1013# define tcg_gen_discard_ptr(A) \
1014 tcg_gen_discard_i64(TCGV_PTR_TO_NAT(A))
1015# define tcg_gen_add_ptr(R, A, B) \
1016 tcg_gen_add_i64(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), TCGV_PTR_TO_NAT(B))
1017# define tcg_gen_addi_ptr(R, A, B) \
1018 tcg_gen_addi_i64(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), (B))
1019# define tcg_gen_ext_i32_ptr(R, A) \
1020 tcg_gen_ext_i32_i64(TCGV_PTR_TO_NAT(R), (A))
71b92699 1021#endif /* UINTPTR_MAX == UINT32_MAX */