]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg-op.h
block/curl: Check protocol prefix
[mirror_qemu.git] / tcg / tcg-op.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
951c6300 24
c896fe29 25#include "tcg.h"
944eea96 26#include "exec/helper-proto.h"
c017230d
RH
27#include "exec/helper-gen.h"
28
951c6300 29/* Basic output routines. Not for general consumption. */
c896fe29 30
951c6300
RH
31void tcg_gen_op1(TCGContext *, TCGOpcode, TCGArg);
32void tcg_gen_op2(TCGContext *, TCGOpcode, TCGArg, TCGArg);
33void tcg_gen_op3(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg);
34void tcg_gen_op4(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg, TCGArg);
35void tcg_gen_op5(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg,
36 TCGArg, TCGArg);
37void tcg_gen_op6(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg,
38 TCGArg, TCGArg, TCGArg);
212c328d 39
951c6300
RH
40
41static inline void tcg_gen_op1_i32(TCGOpcode opc, TCGv_i32 a1)
c896fe29 42{
951c6300 43 tcg_gen_op1(&tcg_ctx, opc, GET_TCGV_I32(a1));
a7812ae4
PB
44}
45
951c6300 46static inline void tcg_gen_op1_i64(TCGOpcode opc, TCGv_i64 a1)
a7812ae4 47{
951c6300 48 tcg_gen_op1(&tcg_ctx, opc, GET_TCGV_I64(a1));
c896fe29
FB
49}
50
951c6300 51static inline void tcg_gen_op1i(TCGOpcode opc, TCGArg a1)
c896fe29 52{
951c6300 53 tcg_gen_op1(&tcg_ctx, opc, a1);
c896fe29
FB
54}
55
951c6300 56static inline void tcg_gen_op2_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2)
a7812ae4 57{
951c6300 58 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2));
a7812ae4
PB
59}
60
951c6300 61static inline void tcg_gen_op2_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2)
a7812ae4 62{
951c6300 63 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2));
a7812ae4
PB
64}
65
951c6300 66static inline void tcg_gen_op2i_i32(TCGOpcode opc, TCGv_i32 a1, TCGArg a2)
c896fe29 67{
951c6300 68 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I32(a1), a2);
c896fe29
FB
69}
70
951c6300 71static inline void tcg_gen_op2i_i64(TCGOpcode opc, TCGv_i64 a1, TCGArg a2)
c896fe29 72{
951c6300 73 tcg_gen_op2(&tcg_ctx, opc, GET_TCGV_I64(a1), a2);
ac56dd48
PB
74}
75
951c6300 76static inline void tcg_gen_op2ii(TCGOpcode opc, TCGArg a1, TCGArg a2)
bcb0126f 77{
951c6300 78 tcg_gen_op2(&tcg_ctx, opc, a1, a2);
bcb0126f
PB
79}
80
951c6300
RH
81static inline void tcg_gen_op3_i32(TCGOpcode opc, TCGv_i32 a1,
82 TCGv_i32 a2, TCGv_i32 a3)
a7812ae4 83{
951c6300
RH
84 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I32(a1),
85 GET_TCGV_I32(a2), GET_TCGV_I32(a3));
a7812ae4
PB
86}
87
951c6300
RH
88static inline void tcg_gen_op3_i64(TCGOpcode opc, TCGv_i64 a1,
89 TCGv_i64 a2, TCGv_i64 a3)
a7812ae4 90{
951c6300
RH
91 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I64(a1),
92 GET_TCGV_I64(a2), GET_TCGV_I64(a3));
a7812ae4
PB
93}
94
951c6300
RH
95static inline void tcg_gen_op3i_i32(TCGOpcode opc, TCGv_i32 a1,
96 TCGv_i32 a2, TCGArg a3)
ac56dd48 97{
951c6300 98 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2), a3);
ac56dd48
PB
99}
100
951c6300
RH
101static inline void tcg_gen_op3i_i64(TCGOpcode opc, TCGv_i64 a1,
102 TCGv_i64 a2, TCGArg a3)
ac56dd48 103{
951c6300 104 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2), a3);
ac56dd48
PB
105}
106
a9751609
RH
107static inline void tcg_gen_ldst_op_i32(TCGOpcode opc, TCGv_i32 val,
108 TCGv_ptr base, TCGArg offset)
a7812ae4 109{
951c6300 110 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I32(val), GET_TCGV_PTR(base), offset);
a7812ae4
PB
111}
112
a9751609
RH
113static inline void tcg_gen_ldst_op_i64(TCGOpcode opc, TCGv_i64 val,
114 TCGv_ptr base, TCGArg offset)
a7812ae4 115{
951c6300 116 tcg_gen_op3(&tcg_ctx, opc, GET_TCGV_I64(val), GET_TCGV_PTR(base), offset);
a7812ae4
PB
117}
118
951c6300
RH
119static inline void tcg_gen_op4_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
120 TCGv_i32 a3, TCGv_i32 a4)
a7812ae4 121{
951c6300
RH
122 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
123 GET_TCGV_I32(a3), GET_TCGV_I32(a4));
a7812ae4
PB
124}
125
951c6300
RH
126static inline void tcg_gen_op4_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
127 TCGv_i64 a3, TCGv_i64 a4)
a7812ae4 128{
951c6300
RH
129 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
130 GET_TCGV_I64(a3), GET_TCGV_I64(a4));
a7812ae4
PB
131}
132
951c6300
RH
133static inline void tcg_gen_op4i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
134 TCGv_i32 a3, TCGArg a4)
a7812ae4 135{
951c6300
RH
136 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
137 GET_TCGV_I32(a3), a4);
a7812ae4
PB
138}
139
951c6300
RH
140static inline void tcg_gen_op4i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
141 TCGv_i64 a3, TCGArg a4)
ac56dd48 142{
951c6300
RH
143 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
144 GET_TCGV_I64(a3), a4);
ac56dd48
PB
145}
146
951c6300
RH
147static inline void tcg_gen_op4ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
148 TCGArg a3, TCGArg a4)
ac56dd48 149{
951c6300 150 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2), a3, a4);
c896fe29
FB
151}
152
951c6300
RH
153static inline void tcg_gen_op4ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
154 TCGArg a3, TCGArg a4)
c896fe29 155{
951c6300 156 tcg_gen_op4(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2), a3, a4);
ac56dd48
PB
157}
158
951c6300
RH
159static inline void tcg_gen_op5_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
160 TCGv_i32 a3, TCGv_i32 a4, TCGv_i32 a5)
a7812ae4 161{
951c6300
RH
162 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
163 GET_TCGV_I32(a3), GET_TCGV_I32(a4), GET_TCGV_I32(a5));
a7812ae4
PB
164}
165
951c6300
RH
166static inline void tcg_gen_op5_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
167 TCGv_i64 a3, TCGv_i64 a4, TCGv_i64 a5)
a7812ae4 168{
951c6300
RH
169 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
170 GET_TCGV_I64(a3), GET_TCGV_I64(a4), GET_TCGV_I64(a5));
a7812ae4
PB
171}
172
951c6300
RH
173static inline void tcg_gen_op5i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
174 TCGv_i32 a3, TCGv_i32 a4, TCGArg a5)
ac56dd48 175{
951c6300
RH
176 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
177 GET_TCGV_I32(a3), GET_TCGV_I32(a4), a5);
ac56dd48
PB
178}
179
951c6300
RH
180static inline void tcg_gen_op5i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
181 TCGv_i64 a3, TCGv_i64 a4, TCGArg a5)
ac56dd48 182{
951c6300
RH
183 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
184 GET_TCGV_I64(a3), GET_TCGV_I64(a4), a5);
c896fe29
FB
185}
186
951c6300
RH
187static inline void tcg_gen_op5ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
188 TCGv_i32 a3, TCGArg a4, TCGArg a5)
b7767f0f 189{
951c6300
RH
190 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
191 GET_TCGV_I32(a3), a4, a5);
b7767f0f
RH
192}
193
951c6300
RH
194static inline void tcg_gen_op5ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
195 TCGv_i64 a3, TCGArg a4, TCGArg a5)
b7767f0f 196{
951c6300
RH
197 tcg_gen_op5(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
198 GET_TCGV_I64(a3), a4, a5);
b7767f0f
RH
199}
200
951c6300
RH
201static inline void tcg_gen_op6_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
202 TCGv_i32 a3, TCGv_i32 a4,
203 TCGv_i32 a5, TCGv_i32 a6)
a7812ae4 204{
951c6300
RH
205 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
206 GET_TCGV_I32(a3), GET_TCGV_I32(a4), GET_TCGV_I32(a5),
207 GET_TCGV_I32(a6));
a7812ae4
PB
208}
209
951c6300
RH
210static inline void tcg_gen_op6_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
211 TCGv_i64 a3, TCGv_i64 a4,
212 TCGv_i64 a5, TCGv_i64 a6)
c896fe29 213{
951c6300
RH
214 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
215 GET_TCGV_I64(a3), GET_TCGV_I64(a4), GET_TCGV_I64(a5),
216 GET_TCGV_I64(a6));
ac56dd48
PB
217}
218
951c6300
RH
219static inline void tcg_gen_op6i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
220 TCGv_i32 a3, TCGv_i32 a4,
221 TCGv_i32 a5, TCGArg a6)
be210acb 222{
951c6300
RH
223 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
224 GET_TCGV_I32(a3), GET_TCGV_I32(a4), GET_TCGV_I32(a5), a6);
be210acb
RH
225}
226
951c6300
RH
227static inline void tcg_gen_op6i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
228 TCGv_i64 a3, TCGv_i64 a4,
229 TCGv_i64 a5, TCGArg a6)
be210acb 230{
951c6300
RH
231 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
232 GET_TCGV_I64(a3), GET_TCGV_I64(a4), GET_TCGV_I64(a5), a6);
be210acb
RH
233}
234
951c6300
RH
235static inline void tcg_gen_op6ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
236 TCGv_i32 a3, TCGv_i32 a4,
237 TCGArg a5, TCGArg a6)
ac56dd48 238{
951c6300
RH
239 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I32(a1), GET_TCGV_I32(a2),
240 GET_TCGV_I32(a3), GET_TCGV_I32(a4), a5, a6);
a7812ae4
PB
241}
242
951c6300
RH
243static inline void tcg_gen_op6ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
244 TCGv_i64 a3, TCGv_i64 a4,
245 TCGArg a5, TCGArg a6)
a7812ae4 246{
951c6300
RH
247 tcg_gen_op6(&tcg_ctx, opc, GET_TCGV_I64(a1), GET_TCGV_I64(a2),
248 GET_TCGV_I64(a3), GET_TCGV_I64(a4), a5, a6);
c896fe29
FB
249}
250
f713d6ad 251
951c6300
RH
252/* Generic ops. */
253
42a268c2 254static inline void gen_set_label(TCGLabel *l)
c896fe29 255{
42a268c2 256 tcg_gen_op1(&tcg_ctx, INDEX_op_set_label, label_arg(l));
c896fe29
FB
257}
258
42a268c2 259static inline void tcg_gen_br(TCGLabel *l)
fb50d413 260{
42a268c2 261 tcg_gen_op1(&tcg_ctx, INDEX_op_br, label_arg(l));
951c6300
RH
262}
263
f65e19bc
PK
264void tcg_gen_mb(TCGBar);
265
951c6300
RH
266/* Helper calls. */
267
268/* 32 bit ops */
269
270void tcg_gen_addi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
271void tcg_gen_subfi_i32(TCGv_i32 ret, int32_t arg1, TCGv_i32 arg2);
272void tcg_gen_subi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
273void tcg_gen_andi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
274void tcg_gen_ori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
275void tcg_gen_xori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
276void tcg_gen_shli_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
277void tcg_gen_shri_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
278void tcg_gen_sari_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
279void tcg_gen_muli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
280void tcg_gen_div_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
281void tcg_gen_rem_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
282void tcg_gen_divu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
283void tcg_gen_remu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
284void tcg_gen_andc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
285void tcg_gen_eqv_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
286void tcg_gen_nand_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
287void tcg_gen_nor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
288void tcg_gen_orc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
0e28d006
RH
289void tcg_gen_clz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
290void tcg_gen_ctz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
291void tcg_gen_clzi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
292void tcg_gen_ctzi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
086920c2 293void tcg_gen_clrsb_i32(TCGv_i32 ret, TCGv_i32 arg);
a768e4e9 294void tcg_gen_ctpop_i32(TCGv_i32 a1, TCGv_i32 a2);
951c6300
RH
295void tcg_gen_rotl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
296void tcg_gen_rotli_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
297void tcg_gen_rotr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
298void tcg_gen_rotri_i32(TCGv_i32 ret, TCGv_i32 arg1, unsigned arg2);
299void tcg_gen_deposit_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2,
300 unsigned int ofs, unsigned int len);
07cc68d5
RH
301void tcg_gen_deposit_z_i32(TCGv_i32 ret, TCGv_i32 arg,
302 unsigned int ofs, unsigned int len);
7ec8bab3
RH
303void tcg_gen_extract_i32(TCGv_i32 ret, TCGv_i32 arg,
304 unsigned int ofs, unsigned int len);
305void tcg_gen_sextract_i32(TCGv_i32 ret, TCGv_i32 arg,
306 unsigned int ofs, unsigned int len);
42a268c2
RH
307void tcg_gen_brcond_i32(TCGCond cond, TCGv_i32 arg1, TCGv_i32 arg2, TCGLabel *);
308void tcg_gen_brcondi_i32(TCGCond cond, TCGv_i32 arg1, int32_t arg2, TCGLabel *);
951c6300
RH
309void tcg_gen_setcond_i32(TCGCond cond, TCGv_i32 ret,
310 TCGv_i32 arg1, TCGv_i32 arg2);
311void tcg_gen_setcondi_i32(TCGCond cond, TCGv_i32 ret,
312 TCGv_i32 arg1, int32_t arg2);
313void tcg_gen_movcond_i32(TCGCond cond, TCGv_i32 ret, TCGv_i32 c1,
314 TCGv_i32 c2, TCGv_i32 v1, TCGv_i32 v2);
315void tcg_gen_add2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
316 TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
317void tcg_gen_sub2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
318 TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
319void tcg_gen_mulu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
320void tcg_gen_muls2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
5087abfb 321void tcg_gen_mulsu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
951c6300
RH
322void tcg_gen_ext8s_i32(TCGv_i32 ret, TCGv_i32 arg);
323void tcg_gen_ext16s_i32(TCGv_i32 ret, TCGv_i32 arg);
324void tcg_gen_ext8u_i32(TCGv_i32 ret, TCGv_i32 arg);
325void tcg_gen_ext16u_i32(TCGv_i32 ret, TCGv_i32 arg);
326void tcg_gen_bswap16_i32(TCGv_i32 ret, TCGv_i32 arg);
327void tcg_gen_bswap32_i32(TCGv_i32 ret, TCGv_i32 arg);
328
329static inline void tcg_gen_discard_i32(TCGv_i32 arg)
330{
331 tcg_gen_op1_i32(INDEX_op_discard, arg);
fb50d413
BS
332}
333
a7812ae4 334static inline void tcg_gen_mov_i32(TCGv_i32 ret, TCGv_i32 arg)
c896fe29 335{
951c6300 336 if (!TCGV_EQUAL_I32(ret, arg)) {
a7812ae4 337 tcg_gen_op2_i32(INDEX_op_mov_i32, ret, arg);
951c6300 338 }
c896fe29
FB
339}
340
a7812ae4 341static inline void tcg_gen_movi_i32(TCGv_i32 ret, int32_t arg)
c896fe29 342{
a7812ae4 343 tcg_gen_op2i_i32(INDEX_op_movi_i32, ret, arg);
c896fe29
FB
344}
345
951c6300
RH
346static inline void tcg_gen_ld8u_i32(TCGv_i32 ret, TCGv_ptr arg2,
347 tcg_target_long offset)
c896fe29 348{
a7812ae4 349 tcg_gen_ldst_op_i32(INDEX_op_ld8u_i32, ret, arg2, offset);
c896fe29
FB
350}
351
951c6300
RH
352static inline void tcg_gen_ld8s_i32(TCGv_i32 ret, TCGv_ptr arg2,
353 tcg_target_long offset)
c896fe29 354{
a7812ae4 355 tcg_gen_ldst_op_i32(INDEX_op_ld8s_i32, ret, arg2, offset);
c896fe29
FB
356}
357
951c6300
RH
358static inline void tcg_gen_ld16u_i32(TCGv_i32 ret, TCGv_ptr arg2,
359 tcg_target_long offset)
c896fe29 360{
a7812ae4 361 tcg_gen_ldst_op_i32(INDEX_op_ld16u_i32, ret, arg2, offset);
c896fe29
FB
362}
363
951c6300
RH
364static inline void tcg_gen_ld16s_i32(TCGv_i32 ret, TCGv_ptr arg2,
365 tcg_target_long offset)
c896fe29 366{
a7812ae4 367 tcg_gen_ldst_op_i32(INDEX_op_ld16s_i32, ret, arg2, offset);
c896fe29
FB
368}
369
951c6300
RH
370static inline void tcg_gen_ld_i32(TCGv_i32 ret, TCGv_ptr arg2,
371 tcg_target_long offset)
c896fe29 372{
a7812ae4 373 tcg_gen_ldst_op_i32(INDEX_op_ld_i32, ret, arg2, offset);
c896fe29
FB
374}
375
951c6300
RH
376static inline void tcg_gen_st8_i32(TCGv_i32 arg1, TCGv_ptr arg2,
377 tcg_target_long offset)
c896fe29 378{
a7812ae4 379 tcg_gen_ldst_op_i32(INDEX_op_st8_i32, arg1, arg2, offset);
c896fe29
FB
380}
381
951c6300
RH
382static inline void tcg_gen_st16_i32(TCGv_i32 arg1, TCGv_ptr arg2,
383 tcg_target_long offset)
c896fe29 384{
a7812ae4 385 tcg_gen_ldst_op_i32(INDEX_op_st16_i32, arg1, arg2, offset);
c896fe29
FB
386}
387
951c6300
RH
388static inline void tcg_gen_st_i32(TCGv_i32 arg1, TCGv_ptr arg2,
389 tcg_target_long offset)
c896fe29 390{
a7812ae4 391 tcg_gen_ldst_op_i32(INDEX_op_st_i32, arg1, arg2, offset);
c896fe29
FB
392}
393
a7812ae4 394static inline void tcg_gen_add_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 395{
a7812ae4 396 tcg_gen_op3_i32(INDEX_op_add_i32, ret, arg1, arg2);
c896fe29
FB
397}
398
a7812ae4 399static inline void tcg_gen_sub_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 400{
a7812ae4 401 tcg_gen_op3_i32(INDEX_op_sub_i32, ret, arg1, arg2);
c896fe29
FB
402}
403
a7812ae4 404static inline void tcg_gen_and_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 405{
951c6300 406 tcg_gen_op3_i32(INDEX_op_and_i32, ret, arg1, arg2);
c896fe29
FB
407}
408
a7812ae4 409static inline void tcg_gen_or_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 410{
951c6300 411 tcg_gen_op3_i32(INDEX_op_or_i32, ret, arg1, arg2);
c896fe29
FB
412}
413
a7812ae4 414static inline void tcg_gen_xor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 415{
951c6300 416 tcg_gen_op3_i32(INDEX_op_xor_i32, ret, arg1, arg2);
c896fe29
FB
417}
418
a7812ae4 419static inline void tcg_gen_shl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 420{
a7812ae4 421 tcg_gen_op3_i32(INDEX_op_shl_i32, ret, arg1, arg2);
c896fe29
FB
422}
423
a7812ae4 424static inline void tcg_gen_shr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 425{
a7812ae4 426 tcg_gen_op3_i32(INDEX_op_shr_i32, ret, arg1, arg2);
c896fe29
FB
427}
428
a7812ae4 429static inline void tcg_gen_sar_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 430{
a7812ae4 431 tcg_gen_op3_i32(INDEX_op_sar_i32, ret, arg1, arg2);
c896fe29
FB
432}
433
a7812ae4 434static inline void tcg_gen_mul_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 435{
a7812ae4 436 tcg_gen_op3_i32(INDEX_op_mul_i32, ret, arg1, arg2);
c896fe29
FB
437}
438
951c6300 439static inline void tcg_gen_neg_i32(TCGv_i32 ret, TCGv_i32 arg)
c896fe29 440{
951c6300
RH
441 if (TCG_TARGET_HAS_neg_i32) {
442 tcg_gen_op2_i32(INDEX_op_neg_i32, ret, arg);
25c4d9cc 443 } else {
951c6300 444 tcg_gen_subfi_i32(ret, 0, arg);
25c4d9cc 445 }
31d66551
AJ
446}
447
951c6300 448static inline void tcg_gen_not_i32(TCGv_i32 ret, TCGv_i32 arg)
31d66551 449{
951c6300
RH
450 if (TCG_TARGET_HAS_not_i32) {
451 tcg_gen_op2_i32(INDEX_op_not_i32, ret, arg);
25c4d9cc 452 } else {
951c6300 453 tcg_gen_xori_i32(ret, arg, -1);
25c4d9cc 454 }
31d66551
AJ
455}
456
951c6300
RH
457/* 64 bit ops */
458
459void tcg_gen_addi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
460void tcg_gen_subfi_i64(TCGv_i64 ret, int64_t arg1, TCGv_i64 arg2);
461void tcg_gen_subi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
462void tcg_gen_andi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
463void tcg_gen_ori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
464void tcg_gen_xori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
465void tcg_gen_shli_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
466void tcg_gen_shri_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
467void tcg_gen_sari_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
468void tcg_gen_muli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
469void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
470void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
471void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
472void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
473void tcg_gen_andc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
474void tcg_gen_eqv_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
475void tcg_gen_nand_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
476void tcg_gen_nor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
477void tcg_gen_orc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
0e28d006
RH
478void tcg_gen_clz_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
479void tcg_gen_ctz_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
480void tcg_gen_clzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
481void tcg_gen_ctzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
086920c2 482void tcg_gen_clrsb_i64(TCGv_i64 ret, TCGv_i64 arg);
a768e4e9 483void tcg_gen_ctpop_i64(TCGv_i64 a1, TCGv_i64 a2);
951c6300
RH
484void tcg_gen_rotl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
485void tcg_gen_rotli_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
486void tcg_gen_rotr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
487void tcg_gen_rotri_i64(TCGv_i64 ret, TCGv_i64 arg1, unsigned arg2);
488void tcg_gen_deposit_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2,
489 unsigned int ofs, unsigned int len);
07cc68d5
RH
490void tcg_gen_deposit_z_i64(TCGv_i64 ret, TCGv_i64 arg,
491 unsigned int ofs, unsigned int len);
7ec8bab3
RH
492void tcg_gen_extract_i64(TCGv_i64 ret, TCGv_i64 arg,
493 unsigned int ofs, unsigned int len);
494void tcg_gen_sextract_i64(TCGv_i64 ret, TCGv_i64 arg,
495 unsigned int ofs, unsigned int len);
42a268c2
RH
496void tcg_gen_brcond_i64(TCGCond cond, TCGv_i64 arg1, TCGv_i64 arg2, TCGLabel *);
497void tcg_gen_brcondi_i64(TCGCond cond, TCGv_i64 arg1, int64_t arg2, TCGLabel *);
951c6300
RH
498void tcg_gen_setcond_i64(TCGCond cond, TCGv_i64 ret,
499 TCGv_i64 arg1, TCGv_i64 arg2);
500void tcg_gen_setcondi_i64(TCGCond cond, TCGv_i64 ret,
501 TCGv_i64 arg1, int64_t arg2);
502void tcg_gen_movcond_i64(TCGCond cond, TCGv_i64 ret, TCGv_i64 c1,
503 TCGv_i64 c2, TCGv_i64 v1, TCGv_i64 v2);
504void tcg_gen_add2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
505 TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
506void tcg_gen_sub2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
507 TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
508void tcg_gen_mulu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
509void tcg_gen_muls2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
5087abfb 510void tcg_gen_mulsu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
951c6300
RH
511void tcg_gen_not_i64(TCGv_i64 ret, TCGv_i64 arg);
512void tcg_gen_ext8s_i64(TCGv_i64 ret, TCGv_i64 arg);
513void tcg_gen_ext16s_i64(TCGv_i64 ret, TCGv_i64 arg);
514void tcg_gen_ext32s_i64(TCGv_i64 ret, TCGv_i64 arg);
515void tcg_gen_ext8u_i64(TCGv_i64 ret, TCGv_i64 arg);
516void tcg_gen_ext16u_i64(TCGv_i64 ret, TCGv_i64 arg);
517void tcg_gen_ext32u_i64(TCGv_i64 ret, TCGv_i64 arg);
518void tcg_gen_bswap16_i64(TCGv_i64 ret, TCGv_i64 arg);
519void tcg_gen_bswap32_i64(TCGv_i64 ret, TCGv_i64 arg);
520void tcg_gen_bswap64_i64(TCGv_i64 ret, TCGv_i64 arg);
c896fe29 521
951c6300
RH
522#if TCG_TARGET_REG_BITS == 64
523static inline void tcg_gen_discard_i64(TCGv_i64 arg)
524{
525 tcg_gen_op1_i64(INDEX_op_discard, arg);
526}
c896fe29 527
a7812ae4 528static inline void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg)
c896fe29 529{
fe75bcf7 530 if (!TCGV_EQUAL_I64(ret, arg)) {
951c6300 531 tcg_gen_op2_i64(INDEX_op_mov_i64, ret, arg);
4d07272d 532 }
c896fe29
FB
533}
534
a7812ae4 535static inline void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg)
c896fe29 536{
951c6300 537 tcg_gen_op2i_i64(INDEX_op_movi_i64, ret, arg);
c896fe29
FB
538}
539
a7812ae4
PB
540static inline void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2,
541 tcg_target_long offset)
c896fe29 542{
951c6300 543 tcg_gen_ldst_op_i64(INDEX_op_ld8u_i64, ret, arg2, offset);
c896fe29
FB
544}
545
a7812ae4
PB
546static inline void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2,
547 tcg_target_long offset)
c896fe29 548{
951c6300 549 tcg_gen_ldst_op_i64(INDEX_op_ld8s_i64, ret, arg2, offset);
c896fe29
FB
550}
551
a7812ae4
PB
552static inline void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2,
553 tcg_target_long offset)
c896fe29 554{
951c6300 555 tcg_gen_ldst_op_i64(INDEX_op_ld16u_i64, ret, arg2, offset);
c896fe29
FB
556}
557
a7812ae4
PB
558static inline void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2,
559 tcg_target_long offset)
c896fe29 560{
951c6300 561 tcg_gen_ldst_op_i64(INDEX_op_ld16s_i64, ret, arg2, offset);
c896fe29
FB
562}
563
a7812ae4
PB
564static inline void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2,
565 tcg_target_long offset)
c896fe29 566{
951c6300 567 tcg_gen_ldst_op_i64(INDEX_op_ld32u_i64, ret, arg2, offset);
c896fe29
FB
568}
569
a7812ae4
PB
570static inline void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2,
571 tcg_target_long offset)
c896fe29 572{
951c6300 573 tcg_gen_ldst_op_i64(INDEX_op_ld32s_i64, ret, arg2, offset);
c896fe29
FB
574}
575
a7812ae4
PB
576static inline void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2,
577 tcg_target_long offset)
c896fe29 578{
951c6300 579 tcg_gen_ldst_op_i64(INDEX_op_ld_i64, ret, arg2, offset);
c896fe29
FB
580}
581
a7812ae4
PB
582static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
583 tcg_target_long offset)
c896fe29 584{
951c6300 585 tcg_gen_ldst_op_i64(INDEX_op_st8_i64, arg1, arg2, offset);
c896fe29
FB
586}
587
a7812ae4
PB
588static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
589 tcg_target_long offset)
c896fe29 590{
951c6300 591 tcg_gen_ldst_op_i64(INDEX_op_st16_i64, arg1, arg2, offset);
c896fe29
FB
592}
593
a7812ae4
PB
594static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
595 tcg_target_long offset)
c896fe29 596{
951c6300 597 tcg_gen_ldst_op_i64(INDEX_op_st32_i64, arg1, arg2, offset);
c896fe29
FB
598}
599
a7812ae4
PB
600static inline void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2,
601 tcg_target_long offset)
c896fe29 602{
951c6300 603 tcg_gen_ldst_op_i64(INDEX_op_st_i64, arg1, arg2, offset);
c896fe29
FB
604}
605
a7812ae4 606static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 607{
951c6300 608 tcg_gen_op3_i64(INDEX_op_add_i64, ret, arg1, arg2);
c896fe29
FB
609}
610
a7812ae4 611static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 612{
951c6300 613 tcg_gen_op3_i64(INDEX_op_sub_i64, ret, arg1, arg2);
c896fe29
FB
614}
615
a7812ae4 616static inline void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 617{
951c6300 618 tcg_gen_op3_i64(INDEX_op_and_i64, ret, arg1, arg2);
c896fe29
FB
619}
620
a7812ae4 621static inline void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 622{
951c6300 623 tcg_gen_op3_i64(INDEX_op_or_i64, ret, arg1, arg2);
c896fe29
FB
624}
625
a7812ae4 626static inline void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 627{
951c6300 628 tcg_gen_op3_i64(INDEX_op_xor_i64, ret, arg1, arg2);
c896fe29
FB
629}
630
a7812ae4 631static inline void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 632{
951c6300 633 tcg_gen_op3_i64(INDEX_op_shl_i64, ret, arg1, arg2);
c896fe29
FB
634}
635
a7812ae4 636static inline void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 637{
951c6300 638 tcg_gen_op3_i64(INDEX_op_shr_i64, ret, arg1, arg2);
c896fe29
FB
639}
640
a7812ae4 641static inline void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 642{
951c6300 643 tcg_gen_op3_i64(INDEX_op_sar_i64, ret, arg1, arg2);
5105c556
AJ
644}
645
a7812ae4 646static inline void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 647{
951c6300 648 tcg_gen_op3_i64(INDEX_op_mul_i64, ret, arg1, arg2);
c896fe29 649}
951c6300
RH
650#else /* TCG_TARGET_REG_BITS == 32 */
651static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
652 tcg_target_long offset)
c896fe29 653{
951c6300 654 tcg_gen_st8_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
655}
656
951c6300
RH
657static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
658 tcg_target_long offset)
c896fe29 659{
951c6300 660 tcg_gen_st16_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
661}
662
951c6300
RH
663static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
664 tcg_target_long offset)
c896fe29 665{
951c6300 666 tcg_gen_st_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
667}
668
951c6300 669static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 670{
951c6300
RH
671 tcg_gen_add2_i32(TCGV_LOW(ret), TCGV_HIGH(ret), TCGV_LOW(arg1),
672 TCGV_HIGH(arg1), TCGV_LOW(arg2), TCGV_HIGH(arg2));
c896fe29
FB
673}
674
951c6300 675static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 676{
951c6300
RH
677 tcg_gen_sub2_i32(TCGV_LOW(ret), TCGV_HIGH(ret), TCGV_LOW(arg1),
678 TCGV_HIGH(arg1), TCGV_LOW(arg2), TCGV_HIGH(arg2));
679}
680
681void tcg_gen_discard_i64(TCGv_i64 arg);
682void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg);
683void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg);
684void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
685void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
686void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
687void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
688void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
689void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
690void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
691void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2, tcg_target_long offset);
692void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
693void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
694void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
695void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
696void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
697void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
698void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
699#endif /* TCG_TARGET_REG_BITS */
c896fe29 700
951c6300 701static inline void tcg_gen_neg_i64(TCGv_i64 ret, TCGv_i64 arg)
c896fe29 702{
951c6300
RH
703 if (TCG_TARGET_HAS_neg_i64) {
704 tcg_gen_op2_i64(INDEX_op_neg_i64, ret, arg);
705 } else {
706 tcg_gen_subfi_i64(ret, 0, arg);
707 }
c896fe29
FB
708}
709
951c6300 710/* Size changing operations. */
c896fe29 711
951c6300
RH
712void tcg_gen_extu_i32_i64(TCGv_i64 ret, TCGv_i32 arg);
713void tcg_gen_ext_i32_i64(TCGv_i64 ret, TCGv_i32 arg);
714void tcg_gen_concat_i32_i64(TCGv_i64 dest, TCGv_i32 low, TCGv_i32 high);
609ad705
RH
715void tcg_gen_extrl_i64_i32(TCGv_i32 ret, TCGv_i64 arg);
716void tcg_gen_extrh_i64_i32(TCGv_i32 ret, TCGv_i64 arg);
951c6300
RH
717void tcg_gen_extr_i64_i32(TCGv_i32 lo, TCGv_i32 hi, TCGv_i64 arg);
718void tcg_gen_extr32_i64(TCGv_i64 lo, TCGv_i64 hi, TCGv_i64 arg);
c896fe29 719
951c6300 720static inline void tcg_gen_concat32_i64(TCGv_i64 ret, TCGv_i64 lo, TCGv_i64 hi)
c896fe29 721{
951c6300 722 tcg_gen_deposit_i64(ret, lo, hi, 32, 32);
c896fe29
FB
723}
724
951c6300 725/* QEMU specific operations. */
c896fe29 726
951c6300
RH
727#ifndef TARGET_LONG_BITS
728#error must include QEMU headers
729#endif
c896fe29 730
9aef40ed
RH
731#if TARGET_INSN_START_WORDS == 1
732# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
733static inline void tcg_gen_insn_start(target_ulong pc)
c896fe29 734{
9aef40ed
RH
735 tcg_gen_op1(&tcg_ctx, INDEX_op_insn_start, pc);
736}
737# else
738static inline void tcg_gen_insn_start(target_ulong pc)
739{
740 tcg_gen_op2(&tcg_ctx, INDEX_op_insn_start,
741 (uint32_t)pc, (uint32_t)(pc >> 32));
742}
743# endif
744#elif TARGET_INSN_START_WORDS == 2
745# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
746static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1)
747{
748 tcg_gen_op2(&tcg_ctx, INDEX_op_insn_start, pc, a1);
749}
750# else
751static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1)
752{
753 tcg_gen_op4(&tcg_ctx, INDEX_op_insn_start,
754 (uint32_t)pc, (uint32_t)(pc >> 32),
755 (uint32_t)a1, (uint32_t)(a1 >> 32));
756}
757# endif
758#elif TARGET_INSN_START_WORDS == 3
759# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
760static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1,
761 target_ulong a2)
762{
763 tcg_gen_op3(&tcg_ctx, INDEX_op_insn_start, pc, a1, a2);
764}
765# else
766static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1,
767 target_ulong a2)
768{
769 tcg_gen_op6(&tcg_ctx, INDEX_op_insn_start,
770 (uint32_t)pc, (uint32_t)(pc >> 32),
771 (uint32_t)a1, (uint32_t)(a1 >> 32),
772 (uint32_t)a2, (uint32_t)(a2 >> 32));
773}
774# endif
951c6300 775#else
9aef40ed 776# error "Unhandled number of operands to insn_start"
951c6300 777#endif
c896fe29 778
951c6300 779static inline void tcg_gen_exit_tb(uintptr_t val)
c896fe29 780{
951c6300 781 tcg_gen_op1i(INDEX_op_exit_tb, val);
c896fe29
FB
782}
783
5b053a4a
SF
784/**
785 * tcg_gen_goto_tb() - output goto_tb TCG operation
786 * @idx: Direct jump slot index (0 or 1)
787 *
788 * See tcg/README for more info about this TCG operation.
789 *
90aa39a1
SF
790 * NOTE: In softmmu emulation, direct jumps with goto_tb are only safe within
791 * the pages this TB resides in because we don't take care of direct jumps when
792 * address mapping changes, e.g. in tlb_flush(). In user mode, there's only a
793 * static address translation, so the destination address is always valid, TBs
794 * are always invalidated properly, and direct jumps are reset when mapping
795 * changes.
5b053a4a 796 */
951c6300 797void tcg_gen_goto_tb(unsigned idx);
c896fe29 798
a7812ae4 799#if TARGET_LONG_BITS == 32
a7812ae4
PB
800#define tcg_temp_new() tcg_temp_new_i32()
801#define tcg_global_reg_new tcg_global_reg_new_i32
802#define tcg_global_mem_new tcg_global_mem_new_i32
df9247b2 803#define tcg_temp_local_new() tcg_temp_local_new_i32()
a7812ae4 804#define tcg_temp_free tcg_temp_free_i32
a7812ae4 805#define TCGV_UNUSED(x) TCGV_UNUSED_I32(x)
afcb92be 806#define TCGV_IS_UNUSED(x) TCGV_IS_UNUSED_I32(x)
fe75bcf7 807#define TCGV_EQUAL(a, b) TCGV_EQUAL_I32(a, b)
f713d6ad
RH
808#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i32
809#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i32
a7812ae4 810#else
a7812ae4
PB
811#define tcg_temp_new() tcg_temp_new_i64()
812#define tcg_global_reg_new tcg_global_reg_new_i64
813#define tcg_global_mem_new tcg_global_mem_new_i64
df9247b2 814#define tcg_temp_local_new() tcg_temp_local_new_i64()
a7812ae4 815#define tcg_temp_free tcg_temp_free_i64
a7812ae4 816#define TCGV_UNUSED(x) TCGV_UNUSED_I64(x)
afcb92be 817#define TCGV_IS_UNUSED(x) TCGV_IS_UNUSED_I64(x)
fe75bcf7 818#define TCGV_EQUAL(a, b) TCGV_EQUAL_I64(a, b)
f713d6ad
RH
819#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i64
820#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i64
a7812ae4
PB
821#endif
822
f713d6ad
RH
823void tcg_gen_qemu_ld_i32(TCGv_i32, TCGv, TCGArg, TCGMemOp);
824void tcg_gen_qemu_st_i32(TCGv_i32, TCGv, TCGArg, TCGMemOp);
825void tcg_gen_qemu_ld_i64(TCGv_i64, TCGv, TCGArg, TCGMemOp);
826void tcg_gen_qemu_st_i64(TCGv_i64, TCGv, TCGArg, TCGMemOp);
c896fe29 827
ac56dd48 828static inline void tcg_gen_qemu_ld8u(TCGv ret, TCGv addr, int mem_index)
c896fe29 829{
f713d6ad 830 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_UB);
c896fe29
FB
831}
832
ac56dd48 833static inline void tcg_gen_qemu_ld8s(TCGv ret, TCGv addr, int mem_index)
c896fe29 834{
f713d6ad 835 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_SB);
c896fe29
FB
836}
837
ac56dd48 838static inline void tcg_gen_qemu_ld16u(TCGv ret, TCGv addr, int mem_index)
c896fe29 839{
f713d6ad 840 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TEUW);
c896fe29
FB
841}
842
ac56dd48 843static inline void tcg_gen_qemu_ld16s(TCGv ret, TCGv addr, int mem_index)
c896fe29 844{
f713d6ad 845 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TESW);
c896fe29
FB
846}
847
ac56dd48 848static inline void tcg_gen_qemu_ld32u(TCGv ret, TCGv addr, int mem_index)
c896fe29 849{
f713d6ad 850 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TEUL);
c896fe29
FB
851}
852
ac56dd48 853static inline void tcg_gen_qemu_ld32s(TCGv ret, TCGv addr, int mem_index)
c896fe29 854{
f713d6ad 855 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TESL);
c896fe29
FB
856}
857
a7812ae4 858static inline void tcg_gen_qemu_ld64(TCGv_i64 ret, TCGv addr, int mem_index)
c896fe29 859{
f713d6ad 860 tcg_gen_qemu_ld_i64(ret, addr, mem_index, MO_TEQ);
c896fe29
FB
861}
862
ac56dd48 863static inline void tcg_gen_qemu_st8(TCGv arg, TCGv addr, int mem_index)
c896fe29 864{
f713d6ad 865 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_UB);
c896fe29
FB
866}
867
ac56dd48 868static inline void tcg_gen_qemu_st16(TCGv arg, TCGv addr, int mem_index)
c896fe29 869{
f713d6ad 870 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_TEUW);
c896fe29
FB
871}
872
ac56dd48 873static inline void tcg_gen_qemu_st32(TCGv arg, TCGv addr, int mem_index)
c896fe29 874{
f713d6ad 875 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_TEUL);
c896fe29
FB
876}
877
a7812ae4 878static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
c896fe29 879{
f713d6ad 880 tcg_gen_qemu_st_i64(arg, addr, mem_index, MO_TEQ);
c896fe29
FB
881}
882
c482cb11
RH
883void tcg_gen_atomic_cmpxchg_i32(TCGv_i32, TCGv, TCGv_i32, TCGv_i32,
884 TCGArg, TCGMemOp);
885void tcg_gen_atomic_cmpxchg_i64(TCGv_i64, TCGv, TCGv_i64, TCGv_i64,
886 TCGArg, TCGMemOp);
887
888void tcg_gen_atomic_xchg_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
889void tcg_gen_atomic_xchg_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
890void tcg_gen_atomic_fetch_add_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
891void tcg_gen_atomic_fetch_add_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
892void tcg_gen_atomic_fetch_and_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
893void tcg_gen_atomic_fetch_and_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
894void tcg_gen_atomic_fetch_or_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
895void tcg_gen_atomic_fetch_or_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
896void tcg_gen_atomic_fetch_xor_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
897void tcg_gen_atomic_fetch_xor_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
898void tcg_gen_atomic_add_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
899void tcg_gen_atomic_add_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
900void tcg_gen_atomic_and_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
901void tcg_gen_atomic_and_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
902void tcg_gen_atomic_or_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
903void tcg_gen_atomic_or_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
904void tcg_gen_atomic_xor_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, TCGMemOp);
905void tcg_gen_atomic_xor_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, TCGMemOp);
906
f8422f52 907#if TARGET_LONG_BITS == 64
f8422f52
BS
908#define tcg_gen_movi_tl tcg_gen_movi_i64
909#define tcg_gen_mov_tl tcg_gen_mov_i64
910#define tcg_gen_ld8u_tl tcg_gen_ld8u_i64
911#define tcg_gen_ld8s_tl tcg_gen_ld8s_i64
912#define tcg_gen_ld16u_tl tcg_gen_ld16u_i64
913#define tcg_gen_ld16s_tl tcg_gen_ld16s_i64
914#define tcg_gen_ld32u_tl tcg_gen_ld32u_i64
915#define tcg_gen_ld32s_tl tcg_gen_ld32s_i64
916#define tcg_gen_ld_tl tcg_gen_ld_i64
917#define tcg_gen_st8_tl tcg_gen_st8_i64
918#define tcg_gen_st16_tl tcg_gen_st16_i64
919#define tcg_gen_st32_tl tcg_gen_st32_i64
920#define tcg_gen_st_tl tcg_gen_st_i64
921#define tcg_gen_add_tl tcg_gen_add_i64
922#define tcg_gen_addi_tl tcg_gen_addi_i64
923#define tcg_gen_sub_tl tcg_gen_sub_i64
390efc54 924#define tcg_gen_neg_tl tcg_gen_neg_i64
10460c8a 925#define tcg_gen_subfi_tl tcg_gen_subfi_i64
f8422f52
BS
926#define tcg_gen_subi_tl tcg_gen_subi_i64
927#define tcg_gen_and_tl tcg_gen_and_i64
928#define tcg_gen_andi_tl tcg_gen_andi_i64
929#define tcg_gen_or_tl tcg_gen_or_i64
930#define tcg_gen_ori_tl tcg_gen_ori_i64
931#define tcg_gen_xor_tl tcg_gen_xor_i64
932#define tcg_gen_xori_tl tcg_gen_xori_i64
0b6ce4cf 933#define tcg_gen_not_tl tcg_gen_not_i64
f8422f52
BS
934#define tcg_gen_shl_tl tcg_gen_shl_i64
935#define tcg_gen_shli_tl tcg_gen_shli_i64
936#define tcg_gen_shr_tl tcg_gen_shr_i64
937#define tcg_gen_shri_tl tcg_gen_shri_i64
938#define tcg_gen_sar_tl tcg_gen_sar_i64
939#define tcg_gen_sari_tl tcg_gen_sari_i64
0cf767d6 940#define tcg_gen_brcond_tl tcg_gen_brcond_i64
cb63669a 941#define tcg_gen_brcondi_tl tcg_gen_brcondi_i64
be210acb 942#define tcg_gen_setcond_tl tcg_gen_setcond_i64
add1e7ea 943#define tcg_gen_setcondi_tl tcg_gen_setcondi_i64
f730fd27
TS
944#define tcg_gen_mul_tl tcg_gen_mul_i64
945#define tcg_gen_muli_tl tcg_gen_muli_i64
ab36421e
AJ
946#define tcg_gen_div_tl tcg_gen_div_i64
947#define tcg_gen_rem_tl tcg_gen_rem_i64
864951af
AJ
948#define tcg_gen_divu_tl tcg_gen_divu_i64
949#define tcg_gen_remu_tl tcg_gen_remu_i64
a768e4b2 950#define tcg_gen_discard_tl tcg_gen_discard_i64
ecc7b3aa 951#define tcg_gen_trunc_tl_i32 tcg_gen_extrl_i64_i32
e429073d
BS
952#define tcg_gen_trunc_i64_tl tcg_gen_mov_i64
953#define tcg_gen_extu_i32_tl tcg_gen_extu_i32_i64
954#define tcg_gen_ext_i32_tl tcg_gen_ext_i32_i64
955#define tcg_gen_extu_tl_i64 tcg_gen_mov_i64
956#define tcg_gen_ext_tl_i64 tcg_gen_mov_i64
0b6ce4cf
FB
957#define tcg_gen_ext8u_tl tcg_gen_ext8u_i64
958#define tcg_gen_ext8s_tl tcg_gen_ext8s_i64
959#define tcg_gen_ext16u_tl tcg_gen_ext16u_i64
960#define tcg_gen_ext16s_tl tcg_gen_ext16s_i64
961#define tcg_gen_ext32u_tl tcg_gen_ext32u_i64
962#define tcg_gen_ext32s_tl tcg_gen_ext32s_i64
911d79ba
AJ
963#define tcg_gen_bswap16_tl tcg_gen_bswap16_i64
964#define tcg_gen_bswap32_tl tcg_gen_bswap32_i64
965#define tcg_gen_bswap64_tl tcg_gen_bswap64_i64
945ca823 966#define tcg_gen_concat_tl_i64 tcg_gen_concat32_i64
3c51a985 967#define tcg_gen_extr_i64_tl tcg_gen_extr32_i64
f24cb33e
AJ
968#define tcg_gen_andc_tl tcg_gen_andc_i64
969#define tcg_gen_eqv_tl tcg_gen_eqv_i64
970#define tcg_gen_nand_tl tcg_gen_nand_i64
971#define tcg_gen_nor_tl tcg_gen_nor_i64
972#define tcg_gen_orc_tl tcg_gen_orc_i64
0e28d006
RH
973#define tcg_gen_clz_tl tcg_gen_clz_i64
974#define tcg_gen_ctz_tl tcg_gen_ctz_i64
975#define tcg_gen_clzi_tl tcg_gen_clzi_i64
976#define tcg_gen_ctzi_tl tcg_gen_ctzi_i64
086920c2 977#define tcg_gen_clrsb_tl tcg_gen_clrsb_i64
a768e4e9 978#define tcg_gen_ctpop_tl tcg_gen_ctpop_i64
15824571
AJ
979#define tcg_gen_rotl_tl tcg_gen_rotl_i64
980#define tcg_gen_rotli_tl tcg_gen_rotli_i64
981#define tcg_gen_rotr_tl tcg_gen_rotr_i64
982#define tcg_gen_rotri_tl tcg_gen_rotri_i64
b7767f0f 983#define tcg_gen_deposit_tl tcg_gen_deposit_i64
07cc68d5 984#define tcg_gen_deposit_z_tl tcg_gen_deposit_z_i64
7ec8bab3
RH
985#define tcg_gen_extract_tl tcg_gen_extract_i64
986#define tcg_gen_sextract_tl tcg_gen_sextract_i64
a98824ac 987#define tcg_const_tl tcg_const_i64
bdffd4a9 988#define tcg_const_local_tl tcg_const_local_i64
ffc5ea09 989#define tcg_gen_movcond_tl tcg_gen_movcond_i64
f6953a73
RH
990#define tcg_gen_add2_tl tcg_gen_add2_i64
991#define tcg_gen_sub2_tl tcg_gen_sub2_i64
696a8be6
RH
992#define tcg_gen_mulu2_tl tcg_gen_mulu2_i64
993#define tcg_gen_muls2_tl tcg_gen_muls2_i64
5087abfb 994#define tcg_gen_mulsu2_tl tcg_gen_mulsu2_i64
c482cb11
RH
995#define tcg_gen_atomic_cmpxchg_tl tcg_gen_atomic_cmpxchg_i64
996#define tcg_gen_atomic_xchg_tl tcg_gen_atomic_xchg_i64
997#define tcg_gen_atomic_fetch_add_tl tcg_gen_atomic_fetch_add_i64
998#define tcg_gen_atomic_fetch_and_tl tcg_gen_atomic_fetch_and_i64
999#define tcg_gen_atomic_fetch_or_tl tcg_gen_atomic_fetch_or_i64
1000#define tcg_gen_atomic_fetch_xor_tl tcg_gen_atomic_fetch_xor_i64
1001#define tcg_gen_atomic_add_fetch_tl tcg_gen_atomic_add_fetch_i64
1002#define tcg_gen_atomic_and_fetch_tl tcg_gen_atomic_and_fetch_i64
1003#define tcg_gen_atomic_or_fetch_tl tcg_gen_atomic_or_fetch_i64
1004#define tcg_gen_atomic_xor_fetch_tl tcg_gen_atomic_xor_fetch_i64
f8422f52 1005#else
f8422f52
BS
1006#define tcg_gen_movi_tl tcg_gen_movi_i32
1007#define tcg_gen_mov_tl tcg_gen_mov_i32
1008#define tcg_gen_ld8u_tl tcg_gen_ld8u_i32
1009#define tcg_gen_ld8s_tl tcg_gen_ld8s_i32
1010#define tcg_gen_ld16u_tl tcg_gen_ld16u_i32
1011#define tcg_gen_ld16s_tl tcg_gen_ld16s_i32
1012#define tcg_gen_ld32u_tl tcg_gen_ld_i32
1013#define tcg_gen_ld32s_tl tcg_gen_ld_i32
1014#define tcg_gen_ld_tl tcg_gen_ld_i32
1015#define tcg_gen_st8_tl tcg_gen_st8_i32
1016#define tcg_gen_st16_tl tcg_gen_st16_i32
1017#define tcg_gen_st32_tl tcg_gen_st_i32
1018#define tcg_gen_st_tl tcg_gen_st_i32
1019#define tcg_gen_add_tl tcg_gen_add_i32
1020#define tcg_gen_addi_tl tcg_gen_addi_i32
1021#define tcg_gen_sub_tl tcg_gen_sub_i32
390efc54 1022#define tcg_gen_neg_tl tcg_gen_neg_i32
0045734a 1023#define tcg_gen_subfi_tl tcg_gen_subfi_i32
f8422f52
BS
1024#define tcg_gen_subi_tl tcg_gen_subi_i32
1025#define tcg_gen_and_tl tcg_gen_and_i32
1026#define tcg_gen_andi_tl tcg_gen_andi_i32
1027#define tcg_gen_or_tl tcg_gen_or_i32
1028#define tcg_gen_ori_tl tcg_gen_ori_i32
1029#define tcg_gen_xor_tl tcg_gen_xor_i32
1030#define tcg_gen_xori_tl tcg_gen_xori_i32
0b6ce4cf 1031#define tcg_gen_not_tl tcg_gen_not_i32
f8422f52
BS
1032#define tcg_gen_shl_tl tcg_gen_shl_i32
1033#define tcg_gen_shli_tl tcg_gen_shli_i32
1034#define tcg_gen_shr_tl tcg_gen_shr_i32
1035#define tcg_gen_shri_tl tcg_gen_shri_i32
1036#define tcg_gen_sar_tl tcg_gen_sar_i32
1037#define tcg_gen_sari_tl tcg_gen_sari_i32
0cf767d6 1038#define tcg_gen_brcond_tl tcg_gen_brcond_i32
cb63669a 1039#define tcg_gen_brcondi_tl tcg_gen_brcondi_i32
be210acb 1040#define tcg_gen_setcond_tl tcg_gen_setcond_i32
add1e7ea 1041#define tcg_gen_setcondi_tl tcg_gen_setcondi_i32
f730fd27
TS
1042#define tcg_gen_mul_tl tcg_gen_mul_i32
1043#define tcg_gen_muli_tl tcg_gen_muli_i32
ab36421e
AJ
1044#define tcg_gen_div_tl tcg_gen_div_i32
1045#define tcg_gen_rem_tl tcg_gen_rem_i32
864951af
AJ
1046#define tcg_gen_divu_tl tcg_gen_divu_i32
1047#define tcg_gen_remu_tl tcg_gen_remu_i32
a768e4b2 1048#define tcg_gen_discard_tl tcg_gen_discard_i32
e429073d 1049#define tcg_gen_trunc_tl_i32 tcg_gen_mov_i32
ecc7b3aa 1050#define tcg_gen_trunc_i64_tl tcg_gen_extrl_i64_i32
e429073d
BS
1051#define tcg_gen_extu_i32_tl tcg_gen_mov_i32
1052#define tcg_gen_ext_i32_tl tcg_gen_mov_i32
1053#define tcg_gen_extu_tl_i64 tcg_gen_extu_i32_i64
1054#define tcg_gen_ext_tl_i64 tcg_gen_ext_i32_i64
0b6ce4cf
FB
1055#define tcg_gen_ext8u_tl tcg_gen_ext8u_i32
1056#define tcg_gen_ext8s_tl tcg_gen_ext8s_i32
1057#define tcg_gen_ext16u_tl tcg_gen_ext16u_i32
1058#define tcg_gen_ext16s_tl tcg_gen_ext16s_i32
1059#define tcg_gen_ext32u_tl tcg_gen_mov_i32
1060#define tcg_gen_ext32s_tl tcg_gen_mov_i32
911d79ba
AJ
1061#define tcg_gen_bswap16_tl tcg_gen_bswap16_i32
1062#define tcg_gen_bswap32_tl tcg_gen_bswap32_i32
945ca823 1063#define tcg_gen_concat_tl_i64 tcg_gen_concat_i32_i64
e3eb9806 1064#define tcg_gen_extr_i64_tl tcg_gen_extr_i64_i32
f24cb33e
AJ
1065#define tcg_gen_andc_tl tcg_gen_andc_i32
1066#define tcg_gen_eqv_tl tcg_gen_eqv_i32
1067#define tcg_gen_nand_tl tcg_gen_nand_i32
1068#define tcg_gen_nor_tl tcg_gen_nor_i32
1069#define tcg_gen_orc_tl tcg_gen_orc_i32
0e28d006
RH
1070#define tcg_gen_clz_tl tcg_gen_clz_i32
1071#define tcg_gen_ctz_tl tcg_gen_ctz_i32
1072#define tcg_gen_clzi_tl tcg_gen_clzi_i32
1073#define tcg_gen_ctzi_tl tcg_gen_ctzi_i32
086920c2 1074#define tcg_gen_clrsb_tl tcg_gen_clrsb_i32
a768e4e9 1075#define tcg_gen_ctpop_tl tcg_gen_ctpop_i32
15824571
AJ
1076#define tcg_gen_rotl_tl tcg_gen_rotl_i32
1077#define tcg_gen_rotli_tl tcg_gen_rotli_i32
1078#define tcg_gen_rotr_tl tcg_gen_rotr_i32
1079#define tcg_gen_rotri_tl tcg_gen_rotri_i32
b7767f0f 1080#define tcg_gen_deposit_tl tcg_gen_deposit_i32
07cc68d5 1081#define tcg_gen_deposit_z_tl tcg_gen_deposit_z_i32
7ec8bab3
RH
1082#define tcg_gen_extract_tl tcg_gen_extract_i32
1083#define tcg_gen_sextract_tl tcg_gen_sextract_i32
a98824ac 1084#define tcg_const_tl tcg_const_i32
bdffd4a9 1085#define tcg_const_local_tl tcg_const_local_i32
ffc5ea09 1086#define tcg_gen_movcond_tl tcg_gen_movcond_i32
f6953a73
RH
1087#define tcg_gen_add2_tl tcg_gen_add2_i32
1088#define tcg_gen_sub2_tl tcg_gen_sub2_i32
696a8be6
RH
1089#define tcg_gen_mulu2_tl tcg_gen_mulu2_i32
1090#define tcg_gen_muls2_tl tcg_gen_muls2_i32
5087abfb 1091#define tcg_gen_mulsu2_tl tcg_gen_mulsu2_i32
c482cb11
RH
1092#define tcg_gen_atomic_cmpxchg_tl tcg_gen_atomic_cmpxchg_i32
1093#define tcg_gen_atomic_xchg_tl tcg_gen_atomic_xchg_i32
1094#define tcg_gen_atomic_fetch_add_tl tcg_gen_atomic_fetch_add_i32
1095#define tcg_gen_atomic_fetch_and_tl tcg_gen_atomic_fetch_and_i32
1096#define tcg_gen_atomic_fetch_or_tl tcg_gen_atomic_fetch_or_i32
1097#define tcg_gen_atomic_fetch_xor_tl tcg_gen_atomic_fetch_xor_i32
1098#define tcg_gen_atomic_add_fetch_tl tcg_gen_atomic_add_fetch_i32
1099#define tcg_gen_atomic_and_fetch_tl tcg_gen_atomic_and_fetch_i32
1100#define tcg_gen_atomic_or_fetch_tl tcg_gen_atomic_or_fetch_i32
1101#define tcg_gen_atomic_xor_fetch_tl tcg_gen_atomic_xor_fetch_i32
f8422f52 1102#endif
6ddbc6e4 1103
71b92699 1104#if UINTPTR_MAX == UINT32_MAX
f713d6ad
RH
1105# define tcg_gen_ld_ptr(R, A, O) \
1106 tcg_gen_ld_i32(TCGV_PTR_TO_NAT(R), (A), (O))
1107# define tcg_gen_discard_ptr(A) \
1108 tcg_gen_discard_i32(TCGV_PTR_TO_NAT(A))
1109# define tcg_gen_add_ptr(R, A, B) \
1110 tcg_gen_add_i32(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), TCGV_PTR_TO_NAT(B))
1111# define tcg_gen_addi_ptr(R, A, B) \
1112 tcg_gen_addi_i32(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), (B))
1113# define tcg_gen_ext_i32_ptr(R, A) \
1114 tcg_gen_mov_i32(TCGV_PTR_TO_NAT(R), (A))
1115#else
1116# define tcg_gen_ld_ptr(R, A, O) \
1117 tcg_gen_ld_i64(TCGV_PTR_TO_NAT(R), (A), (O))
1118# define tcg_gen_discard_ptr(A) \
1119 tcg_gen_discard_i64(TCGV_PTR_TO_NAT(A))
1120# define tcg_gen_add_ptr(R, A, B) \
1121 tcg_gen_add_i64(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), TCGV_PTR_TO_NAT(B))
1122# define tcg_gen_addi_ptr(R, A, B) \
1123 tcg_gen_addi_i64(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), (B))
1124# define tcg_gen_ext_i32_ptr(R, A) \
1125 tcg_gen_ext_i32_i64(TCGV_PTR_TO_NAT(R), (A))
71b92699 1126#endif /* UINTPTR_MAX == UINT32_MAX */