]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg-opc.h
tcg/s390: Implement field extraction opcodes
[mirror_qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c61aaf7a
AJ
24
25/*
26 * DEF(name, oargs, iargs, cargs, flags)
27 */
c896fe29
FB
28
29/* predefined ops */
c1a61f6c
RH
30DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT)
31DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
32
33/* variable number of parameters */
96d0ee7f 34DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT)
5ff9d6a4 35
344028ba 36DEF(br, 0, 0, 1, TCG_OPF_BB_END)
c896fe29 37
4ef76952 38#define IMPL(X) (__builtin_constant_p(X) && !(X) ? TCG_OPF_NOT_PRESENT : 0)
25c4d9cc
RH
39#if TCG_TARGET_REG_BITS == 32
40# define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT
41#else
42# define IMPL64 TCG_OPF_64BIT
43#endif
44
f65e19bc
PK
45DEF(mb, 0, 0, 1, 0)
46
96d0ee7f
RH
47DEF(mov_i32, 1, 1, 0, TCG_OPF_NOT_PRESENT)
48DEF(movi_i32, 1, 0, 1, TCG_OPF_NOT_PRESENT)
c61aaf7a 49DEF(setcond_i32, 1, 2, 1, 0)
ffc5ea09 50DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
c896fe29 51/* load/store */
c61aaf7a
AJ
52DEF(ld8u_i32, 1, 1, 1, 0)
53DEF(ld8s_i32, 1, 1, 1, 0)
54DEF(ld16u_i32, 1, 1, 1, 0)
55DEF(ld16s_i32, 1, 1, 1, 0)
56DEF(ld_i32, 1, 1, 1, 0)
b202d41e
AJ
57DEF(st8_i32, 0, 2, 1, 0)
58DEF(st16_i32, 0, 2, 1, 0)
59DEF(st_i32, 0, 2, 1, 0)
c896fe29 60/* arith */
c61aaf7a
AJ
61DEF(add_i32, 1, 2, 0, 0)
62DEF(sub_i32, 1, 2, 0, 0)
63DEF(mul_i32, 1, 2, 0, 0)
25c4d9cc
RH
64DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
65DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
ca675f46
RH
66DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
67DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
25c4d9cc
RH
68DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
69DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
c61aaf7a
AJ
70DEF(and_i32, 1, 2, 0, 0)
71DEF(or_i32, 1, 2, 0, 0)
72DEF(xor_i32, 1, 2, 0, 0)
d42f183c 73/* shifts/rotates */
c61aaf7a
AJ
74DEF(shl_i32, 1, 2, 0, 0)
75DEF(shr_i32, 1, 2, 0, 0)
76DEF(sar_i32, 1, 2, 0, 0)
25c4d9cc
RH
77DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
78DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
79DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32))
7ec8bab3
RH
80DEF(extract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_extract_i32))
81DEF(sextract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_sextract_i32))
c896fe29 82
344028ba 83DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END)
c896fe29 84
e6a72734
RH
85DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32))
86DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32))
87DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32))
4d3203fd 88DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32))
03271524
RH
89DEF(muluh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i32))
90DEF(mulsh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i32))
344028ba 91DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | IMPL(TCG_TARGET_REG_BITS == 32))
25c4d9cc
RH
92DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32))
93
94DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32))
95DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
96DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32))
97DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32))
98DEF(bswap16_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap16_i32))
99DEF(bswap32_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap32_i32))
100DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32))
101DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32))
102DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32))
103DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32))
104DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32))
105DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32))
106DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
107
96d0ee7f
RH
108DEF(mov_i64, 1, 1, 0, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
109DEF(movi_i64, 1, 0, 1, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
25c4d9cc 110DEF(setcond_i64, 1, 2, 1, IMPL64)
ffc5ea09 111DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
c896fe29 112/* load/store */
25c4d9cc
RH
113DEF(ld8u_i64, 1, 1, 1, IMPL64)
114DEF(ld8s_i64, 1, 1, 1, IMPL64)
115DEF(ld16u_i64, 1, 1, 1, IMPL64)
116DEF(ld16s_i64, 1, 1, 1, IMPL64)
117DEF(ld32u_i64, 1, 1, 1, IMPL64)
118DEF(ld32s_i64, 1, 1, 1, IMPL64)
119DEF(ld_i64, 1, 1, 1, IMPL64)
b202d41e
AJ
120DEF(st8_i64, 0, 2, 1, IMPL64)
121DEF(st16_i64, 0, 2, 1, IMPL64)
122DEF(st32_i64, 0, 2, 1, IMPL64)
123DEF(st_i64, 0, 2, 1, IMPL64)
c896fe29 124/* arith */
25c4d9cc
RH
125DEF(add_i64, 1, 2, 0, IMPL64)
126DEF(sub_i64, 1, 2, 0, IMPL64)
127DEF(mul_i64, 1, 2, 0, IMPL64)
128DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
129DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
ca675f46
RH
130DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
131DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
25c4d9cc
RH
132DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
133DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
134DEF(and_i64, 1, 2, 0, IMPL64)
135DEF(or_i64, 1, 2, 0, IMPL64)
136DEF(xor_i64, 1, 2, 0, IMPL64)
d42f183c 137/* shifts/rotates */
25c4d9cc
RH
138DEF(shl_i64, 1, 2, 0, IMPL64)
139DEF(shr_i64, 1, 2, 0, IMPL64)
140DEF(sar_i64, 1, 2, 0, IMPL64)
141DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
142DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
143DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64))
7ec8bab3
RH
144DEF(extract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_extract_i64))
145DEF(sextract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_sextract_i64))
c896fe29 146
4f2331e5
AJ
147/* size changing ops */
148DEF(ext_i32_i64, 1, 1, 0, IMPL64)
149DEF(extu_i32_i64, 1, 1, 0, IMPL64)
609ad705
RH
150DEF(extrl_i64_i32, 1, 1, 0,
151 IMPL(TCG_TARGET_HAS_extrl_i64_i32)
152 | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
153DEF(extrh_i64_i32, 1, 1, 0,
154 IMPL(TCG_TARGET_HAS_extrh_i64_i32)
4bb7a41e
RH
155 | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
156
344028ba 157DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | IMPL64)
25c4d9cc
RH
158DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64))
159DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64))
160DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64))
161DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64))
162DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64))
163DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64))
164DEF(bswap16_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64))
165DEF(bswap32_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64))
166DEF(bswap64_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64))
167DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64))
168DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64))
169DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64))
170DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64))
171DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64))
172DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64))
173DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64))
c896fe29 174
d7156f7c
RH
175DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64))
176DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64))
177DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64))
4d3203fd 178DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64))
03271524
RH
179DEF(muluh_i64, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i64))
180DEF(mulsh_i64, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i64))
d7156f7c 181
c0e40dbd
JH
182#define TLADDR_ARGS (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS ? 1 : 2)
183#define DATA64_ARGS (TCG_TARGET_REG_BITS == 64 ? 1 : 2)
184
c896fe29 185/* QEMU specific */
c0e40dbd
JH
186DEF(insn_start, 0, 0, TLADDR_ARGS * TARGET_INSN_START_WORDS,
187 TCG_OPF_NOT_PRESENT)
344028ba
AJ
188DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_END)
189DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_END)
f713d6ad 190
59227d5d 191DEF(qemu_ld_i32, 1, TLADDR_ARGS, 1,
3d1b2ff6 192 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
59227d5d 193DEF(qemu_st_i32, 0, TLADDR_ARGS + 1, 1,
3d1b2ff6 194 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
59227d5d 195DEF(qemu_ld_i64, DATA64_ARGS, TLADDR_ARGS, 1,
3d1b2ff6 196 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
59227d5d 197DEF(qemu_st_i64, 0, TLADDR_ARGS + DATA64_ARGS, 1,
3d1b2ff6
RH
198 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
199
200#undef TLADDR_ARGS
201#undef DATA64_ARGS
25c4d9cc
RH
202#undef IMPL
203#undef IMPL64
c61aaf7a 204#undef DEF