]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg-opc.h
Merge remote-tracking branch 'luiz/queue/qmp' into staging
[mirror_qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c61aaf7a
AJ
24
25/*
26 * DEF(name, oargs, iargs, cargs, flags)
27 */
c896fe29
FB
28
29/* predefined ops */
c1a61f6c
RH
30DEF(end, 0, 0, 0, TCG_OPF_NOT_PRESENT) /* must be kept first */
31DEF(nop, 0, 0, 0, TCG_OPF_NOT_PRESENT)
32DEF(nop1, 0, 0, 1, TCG_OPF_NOT_PRESENT)
33DEF(nop2, 0, 0, 2, TCG_OPF_NOT_PRESENT)
34DEF(nop3, 0, 0, 3, TCG_OPF_NOT_PRESENT)
c896fe29 35
c1a61f6c
RH
36/* variable number of parameters */
37DEF(nopn, 0, 0, 1, TCG_OPF_NOT_PRESENT)
38
39DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT)
40DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
41
42/* variable number of parameters */
43DEF(call, 0, 1, 2, TCG_OPF_CALL_CLOBBER)
5ff9d6a4 44
344028ba 45DEF(br, 0, 0, 1, TCG_OPF_BB_END)
c896fe29 46
4ef76952 47#define IMPL(X) (__builtin_constant_p(X) && !(X) ? TCG_OPF_NOT_PRESENT : 0)
25c4d9cc
RH
48#if TCG_TARGET_REG_BITS == 32
49# define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT
50#else
51# define IMPL64 TCG_OPF_64BIT
52#endif
53
c61aaf7a
AJ
54DEF(mov_i32, 1, 1, 0, 0)
55DEF(movi_i32, 1, 0, 1, 0)
56DEF(setcond_i32, 1, 2, 1, 0)
ffc5ea09 57DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
c896fe29 58/* load/store */
c61aaf7a
AJ
59DEF(ld8u_i32, 1, 1, 1, 0)
60DEF(ld8s_i32, 1, 1, 1, 0)
61DEF(ld16u_i32, 1, 1, 1, 0)
62DEF(ld16s_i32, 1, 1, 1, 0)
63DEF(ld_i32, 1, 1, 1, 0)
b202d41e
AJ
64DEF(st8_i32, 0, 2, 1, 0)
65DEF(st16_i32, 0, 2, 1, 0)
66DEF(st_i32, 0, 2, 1, 0)
c896fe29 67/* arith */
c61aaf7a
AJ
68DEF(add_i32, 1, 2, 0, 0)
69DEF(sub_i32, 1, 2, 0, 0)
70DEF(mul_i32, 1, 2, 0, 0)
25c4d9cc
RH
71DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
72DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
ca675f46
RH
73DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
74DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
25c4d9cc
RH
75DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
76DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
c61aaf7a
AJ
77DEF(and_i32, 1, 2, 0, 0)
78DEF(or_i32, 1, 2, 0, 0)
79DEF(xor_i32, 1, 2, 0, 0)
d42f183c 80/* shifts/rotates */
c61aaf7a
AJ
81DEF(shl_i32, 1, 2, 0, 0)
82DEF(shr_i32, 1, 2, 0, 0)
83DEF(sar_i32, 1, 2, 0, 0)
25c4d9cc
RH
84DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
85DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
86DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32))
c896fe29 87
344028ba 88DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END)
c896fe29 89
e6a72734
RH
90DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32))
91DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32))
92DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32))
4d3203fd 93DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32))
344028ba 94DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | IMPL(TCG_TARGET_REG_BITS == 32))
25c4d9cc
RH
95DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32))
96
97DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32))
98DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
99DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32))
100DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32))
101DEF(bswap16_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap16_i32))
102DEF(bswap32_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap32_i32))
103DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32))
104DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32))
105DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32))
106DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32))
107DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32))
108DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32))
109DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
110
111DEF(mov_i64, 1, 1, 0, IMPL64)
112DEF(movi_i64, 1, 0, 1, IMPL64)
113DEF(setcond_i64, 1, 2, 1, IMPL64)
ffc5ea09 114DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
c896fe29 115/* load/store */
25c4d9cc
RH
116DEF(ld8u_i64, 1, 1, 1, IMPL64)
117DEF(ld8s_i64, 1, 1, 1, IMPL64)
118DEF(ld16u_i64, 1, 1, 1, IMPL64)
119DEF(ld16s_i64, 1, 1, 1, IMPL64)
120DEF(ld32u_i64, 1, 1, 1, IMPL64)
121DEF(ld32s_i64, 1, 1, 1, IMPL64)
122DEF(ld_i64, 1, 1, 1, IMPL64)
b202d41e
AJ
123DEF(st8_i64, 0, 2, 1, IMPL64)
124DEF(st16_i64, 0, 2, 1, IMPL64)
125DEF(st32_i64, 0, 2, 1, IMPL64)
126DEF(st_i64, 0, 2, 1, IMPL64)
c896fe29 127/* arith */
25c4d9cc
RH
128DEF(add_i64, 1, 2, 0, IMPL64)
129DEF(sub_i64, 1, 2, 0, IMPL64)
130DEF(mul_i64, 1, 2, 0, IMPL64)
131DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
132DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
ca675f46
RH
133DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
134DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
25c4d9cc
RH
135DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
136DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
137DEF(and_i64, 1, 2, 0, IMPL64)
138DEF(or_i64, 1, 2, 0, IMPL64)
139DEF(xor_i64, 1, 2, 0, IMPL64)
d42f183c 140/* shifts/rotates */
25c4d9cc
RH
141DEF(shl_i64, 1, 2, 0, IMPL64)
142DEF(shr_i64, 1, 2, 0, IMPL64)
143DEF(sar_i64, 1, 2, 0, IMPL64)
144DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
145DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
146DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64))
c896fe29 147
344028ba 148DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | IMPL64)
25c4d9cc
RH
149DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64))
150DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64))
151DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64))
152DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64))
153DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64))
154DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64))
155DEF(bswap16_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64))
156DEF(bswap32_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64))
157DEF(bswap64_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64))
158DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64))
159DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64))
160DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64))
161DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64))
162DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64))
163DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64))
164DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64))
c896fe29 165
d7156f7c
RH
166DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64))
167DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64))
168DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64))
4d3203fd 169DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64))
d7156f7c 170
c896fe29 171/* QEMU specific */
7e4597d7 172#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
c1a61f6c 173DEF(debug_insn_start, 0, 0, 2, TCG_OPF_NOT_PRESENT)
7e4597d7 174#else
c1a61f6c 175DEF(debug_insn_start, 0, 0, 1, TCG_OPF_NOT_PRESENT)
7e4597d7 176#endif
344028ba
AJ
177DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_END)
178DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_END)
c896fe29
FB
179/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
180 constants must be defined */
181#if TCG_TARGET_REG_BITS == 32
182#if TARGET_LONG_BITS == 32
c61aaf7a 183DEF(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 184#else
c61aaf7a 185DEF(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
186#endif
187#if TARGET_LONG_BITS == 32
c61aaf7a 188DEF(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 189#else
c61aaf7a 190DEF(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
191#endif
192#if TARGET_LONG_BITS == 32
c61aaf7a 193DEF(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 194#else
c61aaf7a 195DEF(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
196#endif
197#if TARGET_LONG_BITS == 32
c61aaf7a 198DEF(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 199#else
c61aaf7a 200DEF(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
201#endif
202#if TARGET_LONG_BITS == 32
c61aaf7a 203DEF(qemu_ld32, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 204#else
c61aaf7a 205DEF(qemu_ld32, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
206#endif
207#if TARGET_LONG_BITS == 32
c61aaf7a 208DEF(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 209#else
c61aaf7a 210DEF(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
211#endif
212
213#if TARGET_LONG_BITS == 32
c61aaf7a 214DEF(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 215#else
c61aaf7a 216DEF(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
217#endif
218#if TARGET_LONG_BITS == 32
c61aaf7a 219DEF(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 220#else
c61aaf7a 221DEF(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
222#endif
223#if TARGET_LONG_BITS == 32
c61aaf7a 224DEF(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 225#else
c61aaf7a 226DEF(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
227#endif
228#if TARGET_LONG_BITS == 32
c61aaf7a 229DEF(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 230#else
c61aaf7a 231DEF(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
232#endif
233
234#else /* TCG_TARGET_REG_BITS == 32 */
235
c61aaf7a
AJ
236DEF(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
237DEF(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
238DEF(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
239DEF(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
240DEF(qemu_ld32, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
241DEF(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
242DEF(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
243DEF(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 244
c61aaf7a
AJ
245DEF(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
246DEF(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
247DEF(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
248DEF(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
249
250#endif /* TCG_TARGET_REG_BITS != 32 */
251
25c4d9cc
RH
252#undef IMPL
253#undef IMPL64
c61aaf7a 254#undef DEF