]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg.c
tcg: Add TCGContext.emit_before_op
[mirror_qemu.git] / tcg / tcg.c
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
757e725b 25#include "qemu/osdep.h"
cca82982 26
813da627
RH
27/* Define to jump the ELF file used to communicate with GDB. */
28#undef DEBUG_JIT
29
72fd2efb 30#include "qemu/error-report.h"
f348b6d1 31#include "qemu/cutils.h"
1de7afc9 32#include "qemu/host-utils.h"
d4c51a0a 33#include "qemu/qemu-print.h"
084cfca1 34#include "qemu/cacheflush.h"
ad768e6f 35#include "qemu/cacheinfo.h"
533206f0 36#include "qemu/timer.h"
cac9b0fd 37#include "exec/translation-block.h"
d0a9bb5e 38#include "exec/tlb-common.h"
d7ec12f8 39#include "tcg/startup.h"
ad3d0e4d 40#include "tcg/tcg-op-common.h"
813da627 41
edee2579 42#if UINTPTR_MAX == UINT32_MAX
813da627 43# define ELF_CLASS ELFCLASS32
edee2579
RH
44#else
45# define ELF_CLASS ELFCLASS64
813da627 46#endif
e03b5686 47#if HOST_BIG_ENDIAN
813da627
RH
48# define ELF_DATA ELFDATA2MSB
49#else
50# define ELF_DATA ELFDATA2LSB
51#endif
52
c896fe29 53#include "elf.h"
508127e2 54#include "exec/log.h"
d2ba8026 55#include "tcg/tcg-ldst.h"
47f7313d 56#include "tcg/tcg-temp-internal.h"
5ff7258c 57#include "tcg-internal.h"
327b75a4 58#include "tcg/perf.h"
7d478306
RH
59#ifdef CONFIG_USER_ONLY
60#include "exec/user/guest-base.h"
61#endif
c896fe29 62
139c1837 63/* Forward declarations for functions declared in tcg-target.c.inc and
ce151109 64 used here. */
e4d58b41
RH
65static void tcg_target_init(TCGContext *s);
66static void tcg_target_qemu_prologue(TCGContext *s);
6ac17786 67static bool patch_reloc(tcg_insn_unit *code_ptr, int type,
2ba7fae2 68 intptr_t value, intptr_t addend);
c896fe29 69
497a22eb
RH
70/* The CIE and FDE header definitions will be common to all hosts. */
71typedef struct {
72 uint32_t len __attribute__((aligned((sizeof(void *)))));
73 uint32_t id;
74 uint8_t version;
75 char augmentation[1];
76 uint8_t code_align;
77 uint8_t data_align;
78 uint8_t return_column;
79} DebugFrameCIE;
80
81typedef struct QEMU_PACKED {
82 uint32_t len __attribute__((aligned((sizeof(void *)))));
83 uint32_t cie_offset;
edee2579
RH
84 uintptr_t func_start;
85 uintptr_t func_len;
497a22eb
RH
86} DebugFrameFDEHeader;
87
2c90784a
RH
88typedef struct QEMU_PACKED {
89 DebugFrameCIE cie;
90 DebugFrameFDEHeader fde;
91} DebugFrameHeader;
92
2528f771
RH
93typedef struct TCGLabelQemuLdst {
94 bool is_ld; /* qemu_ld: true, qemu_st: false */
95 MemOpIdx oi;
96 TCGType type; /* result type of a load */
97 TCGReg addrlo_reg; /* reg index for low word of guest virtual addr */
98 TCGReg addrhi_reg; /* reg index for high word of guest virtual addr */
99 TCGReg datalo_reg; /* reg index for low word to be loaded or stored */
100 TCGReg datahi_reg; /* reg index for high word to be loaded or stored */
101 const tcg_insn_unit *raddr; /* addr of the next IR of qemu_ld/st IR */
102 tcg_insn_unit *label_ptr[2]; /* label pointers to be updated */
103 QSIMPLEQ_ENTRY(TCGLabelQemuLdst) next;
104} TCGLabelQemuLdst;
105
755bf9e5 106static void tcg_register_jit_int(const void *buf, size_t size,
2c90784a
RH
107 const void *debug_frame,
108 size_t debug_frame_size)
813da627
RH
109 __attribute__((unused));
110
139c1837 111/* Forward declarations for functions declared and used in tcg-target.c.inc. */
9358fbbf 112static void tcg_out_tb_start(TCGContext *s);
2a534aff 113static void tcg_out_ld(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg1,
a05b5b9b 114 intptr_t arg2);
78113e83 115static bool tcg_out_mov(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg);
c0ad3001 116static void tcg_out_movi(TCGContext *s, TCGType type,
2a534aff 117 TCGReg ret, tcg_target_long arg);
678155b2 118static void tcg_out_ext8s(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg);
753e42ea 119static void tcg_out_ext16s(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg);
d0e66c89 120static void tcg_out_ext8u(TCGContext *s, TCGReg ret, TCGReg arg);
379afdff 121static void tcg_out_ext16u(TCGContext *s, TCGReg ret, TCGReg arg);
52bf3398 122static void tcg_out_ext32s(TCGContext *s, TCGReg ret, TCGReg arg);
9ecf5f61 123static void tcg_out_ext32u(TCGContext *s, TCGReg ret, TCGReg arg);
9c6aa274 124static void tcg_out_exts_i32_i64(TCGContext *s, TCGReg ret, TCGReg arg);
b9bfe000 125static void tcg_out_extu_i32_i64(TCGContext *s, TCGReg ret, TCGReg arg);
b8b94ac6 126static void tcg_out_extrl_i64_i32(TCGContext *s, TCGReg ret, TCGReg arg);
313bdea8 127static void tcg_out_addi_ptr(TCGContext *s, TCGReg, TCGReg, tcg_target_long);
129f1f9e 128static bool tcg_out_xchg(TCGContext *s, TCGType type, TCGReg r1, TCGReg r2);
b55a8d9d 129static void tcg_out_exit_tb(TCGContext *s, uintptr_t arg);
cf7d6b8e 130static void tcg_out_goto_tb(TCGContext *s, int which);
5e8892db
MR
131static void tcg_out_op(TCGContext *s, TCGOpcode opc,
132 const TCGArg args[TCG_MAX_OP_ARGS],
133 const int const_args[TCG_MAX_OP_ARGS]);
d2fd745f 134#if TCG_TARGET_MAYBE_vec
e7632cfa
RH
135static bool tcg_out_dup_vec(TCGContext *s, TCGType type, unsigned vece,
136 TCGReg dst, TCGReg src);
d6ecb4a9
RH
137static bool tcg_out_dupm_vec(TCGContext *s, TCGType type, unsigned vece,
138 TCGReg dst, TCGReg base, intptr_t offset);
4e186175
RH
139static void tcg_out_dupi_vec(TCGContext *s, TCGType type, unsigned vece,
140 TCGReg dst, int64_t arg);
5e8892db
MR
141static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc,
142 unsigned vecl, unsigned vece,
143 const TCGArg args[TCG_MAX_OP_ARGS],
144 const int const_args[TCG_MAX_OP_ARGS]);
d2fd745f 145#else
e7632cfa
RH
146static inline bool tcg_out_dup_vec(TCGContext *s, TCGType type, unsigned vece,
147 TCGReg dst, TCGReg src)
148{
149 g_assert_not_reached();
150}
d6ecb4a9
RH
151static inline bool tcg_out_dupm_vec(TCGContext *s, TCGType type, unsigned vece,
152 TCGReg dst, TCGReg base, intptr_t offset)
153{
154 g_assert_not_reached();
155}
4e186175
RH
156static inline void tcg_out_dupi_vec(TCGContext *s, TCGType type, unsigned vece,
157 TCGReg dst, int64_t arg)
e7632cfa
RH
158{
159 g_assert_not_reached();
160}
5e8892db
MR
161static inline void tcg_out_vec_op(TCGContext *s, TCGOpcode opc,
162 unsigned vecl, unsigned vece,
163 const TCGArg args[TCG_MAX_OP_ARGS],
164 const int const_args[TCG_MAX_OP_ARGS])
d2fd745f
RH
165{
166 g_assert_not_reached();
167}
168#endif
2a534aff 169static void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg, TCGReg arg1,
a05b5b9b 170 intptr_t arg2);
59d7c14e
RH
171static bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val,
172 TCGReg base, intptr_t ofs);
7b7d8b2d 173static void tcg_out_call(TCGContext *s, const tcg_insn_unit *target,
cee44b03 174 const TCGHelperInfo *info);
5e3d0c19 175static TCGReg tcg_target_call_oarg_reg(TCGCallReturnKind kind, int slot);
21e9a8ae
RH
176static bool tcg_target_const_match(int64_t val, int ct,
177 TCGType type, TCGCond cond, int vece);
659ef5cb 178#ifdef TCG_TARGET_NEED_LDST_LABELS
aeee05f5 179static int tcg_out_ldst_finalize(TCGContext *s);
659ef5cb 180#endif
c896fe29 181
23088ca0
RH
182#ifndef CONFIG_USER_ONLY
183#define guest_base ({ qemu_build_not_reached(); (uintptr_t)0; })
184#endif
185
8429a1ca
RH
186typedef struct TCGLdstHelperParam {
187 TCGReg (*ra_gen)(TCGContext *s, const TCGLabelQemuLdst *l, int arg_reg);
188 unsigned ntmp;
189 int tmp[3];
190} TCGLdstHelperParam;
191
192static void tcg_out_ld_helper_args(TCGContext *s, const TCGLabelQemuLdst *l,
193 const TCGLdstHelperParam *p)
194 __attribute__((unused));
195static void tcg_out_ld_helper_ret(TCGContext *s, const TCGLabelQemuLdst *l,
196 bool load_sign, const TCGLdstHelperParam *p)
197 __attribute__((unused));
198static void tcg_out_st_helper_args(TCGContext *s, const TCGLabelQemuLdst *l,
199 const TCGLdstHelperParam *p)
200 __attribute__((unused));
201
de95016d 202static void * const qemu_ld_helpers[MO_SSIZE + 1] __attribute__((unused)) = {
0cadc1ed
RH
203 [MO_UB] = helper_ldub_mmu,
204 [MO_SB] = helper_ldsb_mmu,
205 [MO_UW] = helper_lduw_mmu,
206 [MO_SW] = helper_ldsw_mmu,
207 [MO_UL] = helper_ldul_mmu,
208 [MO_UQ] = helper_ldq_mmu,
209#if TCG_TARGET_REG_BITS == 64
210 [MO_SL] = helper_ldsl_mmu,
ebebea53 211 [MO_128] = helper_ld16_mmu,
0cadc1ed
RH
212#endif
213};
214
de95016d 215static void * const qemu_st_helpers[MO_SIZE + 1] __attribute__((unused)) = {
0cadc1ed
RH
216 [MO_8] = helper_stb_mmu,
217 [MO_16] = helper_stw_mmu,
218 [MO_32] = helper_stl_mmu,
219 [MO_64] = helper_stq_mmu,
ebebea53
RH
220#if TCG_TARGET_REG_BITS == 64
221 [MO_128] = helper_st16_mmu,
222#endif
0cadc1ed 223};
0cadc1ed 224
e63b8a29
RH
225typedef struct {
226 MemOp atom; /* lg2 bits of atomicity required */
227 MemOp align; /* lg2 bits of alignment to use */
228} TCGAtomAlign;
229
230static TCGAtomAlign atom_and_align_for_opc(TCGContext *s, MemOp opc,
231 MemOp host_atom, bool allow_two_ops)
232 __attribute__((unused));
233
397cabaa
RH
234#ifdef CONFIG_USER_ONLY
235bool tcg_use_softmmu;
236#endif
237
42eb6dfc
RH
238TCGContext tcg_init_ctx;
239__thread TCGContext *tcg_ctx;
240
5ff7258c 241TCGContext **tcg_ctxs;
0e2d61cf
RH
242unsigned int tcg_cur_ctxs;
243unsigned int tcg_max_ctxs;
ad75a51e 244TCGv_env tcg_env;
c8bc1168 245const void *tcg_code_gen_epilogue;
db0c51a3 246uintptr_t tcg_splitwx_diff;
df2cce29 247
b91ccb31
RH
248#ifndef CONFIG_TCG_INTERPRETER
249tcg_prologue_fn *tcg_qemu_tb_exec;
250#endif
251
d2fd745f 252static TCGRegSet tcg_target_available_regs[TCG_TYPE_COUNT];
b1d8e52e 253static TCGRegSet tcg_target_call_clobber_regs;
c896fe29 254
1813e175 255#if TCG_TARGET_INSN_UNIT_SIZE == 1
4196dca6 256static __attribute__((unused)) inline void tcg_out8(TCGContext *s, uint8_t v)
c896fe29
FB
257{
258 *s->code_ptr++ = v;
259}
260
4196dca6
PM
261static __attribute__((unused)) inline void tcg_patch8(tcg_insn_unit *p,
262 uint8_t v)
5c53bb81 263{
1813e175 264 *p = v;
5c53bb81 265}
1813e175 266#endif
5c53bb81 267
1813e175 268#if TCG_TARGET_INSN_UNIT_SIZE <= 2
4196dca6 269static __attribute__((unused)) inline void tcg_out16(TCGContext *s, uint16_t v)
c896fe29 270{
1813e175
RH
271 if (TCG_TARGET_INSN_UNIT_SIZE == 2) {
272 *s->code_ptr++ = v;
273 } else {
274 tcg_insn_unit *p = s->code_ptr;
275 memcpy(p, &v, sizeof(v));
276 s->code_ptr = p + (2 / TCG_TARGET_INSN_UNIT_SIZE);
277 }
c896fe29
FB
278}
279
4196dca6
PM
280static __attribute__((unused)) inline void tcg_patch16(tcg_insn_unit *p,
281 uint16_t v)
5c53bb81 282{
1813e175
RH
283 if (TCG_TARGET_INSN_UNIT_SIZE == 2) {
284 *p = v;
285 } else {
286 memcpy(p, &v, sizeof(v));
287 }
5c53bb81 288}
1813e175 289#endif
5c53bb81 290
1813e175 291#if TCG_TARGET_INSN_UNIT_SIZE <= 4
4196dca6 292static __attribute__((unused)) inline void tcg_out32(TCGContext *s, uint32_t v)
c896fe29 293{
1813e175
RH
294 if (TCG_TARGET_INSN_UNIT_SIZE == 4) {
295 *s->code_ptr++ = v;
296 } else {
297 tcg_insn_unit *p = s->code_ptr;
298 memcpy(p, &v, sizeof(v));
299 s->code_ptr = p + (4 / TCG_TARGET_INSN_UNIT_SIZE);
300 }
c896fe29
FB
301}
302
4196dca6
PM
303static __attribute__((unused)) inline void tcg_patch32(tcg_insn_unit *p,
304 uint32_t v)
5c53bb81 305{
1813e175
RH
306 if (TCG_TARGET_INSN_UNIT_SIZE == 4) {
307 *p = v;
308 } else {
309 memcpy(p, &v, sizeof(v));
310 }
5c53bb81 311}
1813e175 312#endif
5c53bb81 313
1813e175 314#if TCG_TARGET_INSN_UNIT_SIZE <= 8
4196dca6 315static __attribute__((unused)) inline void tcg_out64(TCGContext *s, uint64_t v)
ac26eb69 316{
1813e175
RH
317 if (TCG_TARGET_INSN_UNIT_SIZE == 8) {
318 *s->code_ptr++ = v;
319 } else {
320 tcg_insn_unit *p = s->code_ptr;
321 memcpy(p, &v, sizeof(v));
322 s->code_ptr = p + (8 / TCG_TARGET_INSN_UNIT_SIZE);
323 }
ac26eb69
RH
324}
325
4196dca6
PM
326static __attribute__((unused)) inline void tcg_patch64(tcg_insn_unit *p,
327 uint64_t v)
5c53bb81 328{
1813e175
RH
329 if (TCG_TARGET_INSN_UNIT_SIZE == 8) {
330 *p = v;
331 } else {
332 memcpy(p, &v, sizeof(v));
333 }
5c53bb81 334}
1813e175 335#endif
5c53bb81 336
c896fe29
FB
337/* label relocation processing */
338
1813e175 339static void tcg_out_reloc(TCGContext *s, tcg_insn_unit *code_ptr, int type,
bec16311 340 TCGLabel *l, intptr_t addend)
c896fe29 341{
7ecd02a0 342 TCGRelocation *r = tcg_malloc(sizeof(TCGRelocation));
c896fe29 343
7ecd02a0
RH
344 r->type = type;
345 r->ptr = code_ptr;
346 r->addend = addend;
347 QSIMPLEQ_INSERT_TAIL(&l->relocs, r, next);
c896fe29
FB
348}
349
92ab8e7d 350static void tcg_out_label(TCGContext *s, TCGLabel *l)
c896fe29 351{
eabb7b91 352 tcg_debug_assert(!l->has_value);
c896fe29 353 l->has_value = 1;
92ab8e7d 354 l->u.value_ptr = tcg_splitwx_to_rx(s->code_ptr);
c896fe29
FB
355}
356
42a268c2 357TCGLabel *gen_new_label(void)
c896fe29 358{
b1311c4a 359 TCGContext *s = tcg_ctx;
51e3972c 360 TCGLabel *l = tcg_malloc(sizeof(TCGLabel));
c896fe29 361
7ecd02a0
RH
362 memset(l, 0, sizeof(TCGLabel));
363 l->id = s->nb_labels++;
f85b1fc4 364 QSIMPLEQ_INIT(&l->branches);
7ecd02a0
RH
365 QSIMPLEQ_INIT(&l->relocs);
366
bef16ab4 367 QSIMPLEQ_INSERT_TAIL(&s->labels, l, next);
42a268c2
RH
368
369 return l;
c896fe29
FB
370}
371
7ecd02a0
RH
372static bool tcg_resolve_relocs(TCGContext *s)
373{
374 TCGLabel *l;
375
376 QSIMPLEQ_FOREACH(l, &s->labels, next) {
377 TCGRelocation *r;
378 uintptr_t value = l->u.value;
379
380 QSIMPLEQ_FOREACH(r, &l->relocs, next) {
381 if (!patch_reloc(r->ptr, r->type, value, r->addend)) {
382 return false;
383 }
384 }
385 }
386 return true;
387}
388
9f754620
RH
389static void set_jmp_reset_offset(TCGContext *s, int which)
390{
f14bed3f
RH
391 /*
392 * We will check for overflow at the end of the opcode loop in
393 * tcg_gen_code, where we bound tcg_current_code_size to UINT16_MAX.
394 */
b7e4afbd 395 s->gen_tb->jmp_reset_offset[which] = tcg_current_code_size(s);
9f754620
RH
396}
397
b52a2c03
RH
398static void G_GNUC_UNUSED set_jmp_insn_offset(TCGContext *s, int which)
399{
400 /*
401 * We will check for overflow at the end of the opcode loop in
402 * tcg_gen_code, where we bound tcg_current_code_size to UINT16_MAX.
403 */
9da6079b 404 s->gen_tb->jmp_insn_offset[which] = tcg_current_code_size(s);
b52a2c03
RH
405}
406
becc452a
RH
407static uintptr_t G_GNUC_UNUSED get_jmp_target_addr(TCGContext *s, int which)
408{
409 /*
410 * Return the read-execute version of the pointer, for the benefit
411 * of any pc-relative addressing mode.
412 */
9da6079b 413 return (uintptr_t)tcg_splitwx_to_rx(&s->gen_tb->jmp_target_addr[which]);
becc452a
RH
414}
415
397cabaa
RH
416static int __attribute__((unused))
417tlb_mask_table_ofs(TCGContext *s, int which)
d0a9bb5e 418{
7857ee11
RH
419 return (offsetof(CPUNegativeOffsetState, tlb.f[which]) -
420 sizeof(CPUNegativeOffsetState));
d0a9bb5e 421}
d0a9bb5e 422
db6b7d0c 423/* Signal overflow, starting over with fewer guest insns. */
8905770b
MAL
424static G_NORETURN
425void tcg_raise_tb_overflow(TCGContext *s)
db6b7d0c
RH
426{
427 siglongjmp(s->jmp_trans, -2);
428}
429
8429a1ca
RH
430/*
431 * Used by tcg_out_movext{1,2} to hold the arguments for tcg_out_movext.
432 * By the time we arrive at tcg_out_movext1, @dst is always a TCGReg.
433 *
434 * However, tcg_out_helper_load_slots reuses this field to hold an
435 * argument slot number (which may designate a argument register or an
436 * argument stack slot), converting to TCGReg once all arguments that
437 * are destined for the stack are processed.
438 */
129f1f9e 439typedef struct TCGMovExtend {
8429a1ca 440 unsigned dst;
129f1f9e
RH
441 TCGReg src;
442 TCGType dst_type;
443 TCGType src_type;
444 MemOp src_ext;
445} TCGMovExtend;
446
b3dfd5fc
RH
447/**
448 * tcg_out_movext -- move and extend
449 * @s: tcg context
450 * @dst_type: integral type for destination
451 * @dst: destination register
452 * @src_type: integral type for source
453 * @src_ext: extension to apply to source
454 * @src: source register
455 *
456 * Move or extend @src into @dst, depending on @src_ext and the types.
457 */
129f1f9e
RH
458static void tcg_out_movext(TCGContext *s, TCGType dst_type, TCGReg dst,
459 TCGType src_type, MemOp src_ext, TCGReg src)
b3dfd5fc
RH
460{
461 switch (src_ext) {
462 case MO_UB:
463 tcg_out_ext8u(s, dst, src);
464 break;
465 case MO_SB:
466 tcg_out_ext8s(s, dst_type, dst, src);
467 break;
468 case MO_UW:
469 tcg_out_ext16u(s, dst, src);
470 break;
471 case MO_SW:
472 tcg_out_ext16s(s, dst_type, dst, src);
473 break;
474 case MO_UL:
475 case MO_SL:
476 if (dst_type == TCG_TYPE_I32) {
477 if (src_type == TCG_TYPE_I32) {
478 tcg_out_mov(s, TCG_TYPE_I32, dst, src);
479 } else {
480 tcg_out_extrl_i64_i32(s, dst, src);
481 }
482 } else if (src_type == TCG_TYPE_I32) {
483 if (src_ext & MO_SIGN) {
484 tcg_out_exts_i32_i64(s, dst, src);
485 } else {
486 tcg_out_extu_i32_i64(s, dst, src);
487 }
488 } else {
489 if (src_ext & MO_SIGN) {
490 tcg_out_ext32s(s, dst, src);
491 } else {
492 tcg_out_ext32u(s, dst, src);
493 }
494 }
495 break;
496 case MO_UQ:
497 tcg_debug_assert(TCG_TARGET_REG_BITS == 64);
498 if (dst_type == TCG_TYPE_I32) {
499 tcg_out_extrl_i64_i32(s, dst, src);
500 } else {
501 tcg_out_mov(s, TCG_TYPE_I64, dst, src);
502 }
503 break;
504 default:
505 g_assert_not_reached();
506 }
507}
508
129f1f9e
RH
509/* Minor variations on a theme, using a structure. */
510static void tcg_out_movext1_new_src(TCGContext *s, const TCGMovExtend *i,
511 TCGReg src)
512{
513 tcg_out_movext(s, i->dst_type, i->dst, i->src_type, i->src_ext, src);
514}
515
516static void tcg_out_movext1(TCGContext *s, const TCGMovExtend *i)
517{
518 tcg_out_movext1_new_src(s, i, i->src);
519}
520
521/**
522 * tcg_out_movext2 -- move and extend two pair
523 * @s: tcg context
524 * @i1: first move description
525 * @i2: second move description
526 * @scratch: temporary register, or -1 for none
527 *
528 * As tcg_out_movext, for both @i1 and @i2, caring for overlap
529 * between the sources and destinations.
530 */
531
8429a1ca
RH
532static void tcg_out_movext2(TCGContext *s, const TCGMovExtend *i1,
533 const TCGMovExtend *i2, int scratch)
129f1f9e
RH
534{
535 TCGReg src1 = i1->src;
536 TCGReg src2 = i2->src;
537
538 if (i1->dst != src2) {
539 tcg_out_movext1(s, i1);
540 tcg_out_movext1(s, i2);
541 return;
542 }
543 if (i2->dst == src1) {
544 TCGType src1_type = i1->src_type;
545 TCGType src2_type = i2->src_type;
546
547 if (tcg_out_xchg(s, MAX(src1_type, src2_type), src1, src2)) {
548 /* The data is now in the correct registers, now extend. */
549 src1 = i2->src;
550 src2 = i1->src;
551 } else {
552 tcg_debug_assert(scratch >= 0);
553 tcg_out_mov(s, src1_type, scratch, src1);
554 src1 = scratch;
555 }
556 }
557 tcg_out_movext1_new_src(s, i2, src2);
558 tcg_out_movext1_new_src(s, i1, src1);
559}
560
2462e30e
RH
561/**
562 * tcg_out_movext3 -- move and extend three pair
563 * @s: tcg context
564 * @i1: first move description
565 * @i2: second move description
566 * @i3: third move description
567 * @scratch: temporary register, or -1 for none
568 *
569 * As tcg_out_movext, for all of @i1, @i2 and @i3, caring for overlap
570 * between the sources and destinations.
571 */
572
573static void tcg_out_movext3(TCGContext *s, const TCGMovExtend *i1,
574 const TCGMovExtend *i2, const TCGMovExtend *i3,
575 int scratch)
576{
577 TCGReg src1 = i1->src;
578 TCGReg src2 = i2->src;
579 TCGReg src3 = i3->src;
580
581 if (i1->dst != src2 && i1->dst != src3) {
582 tcg_out_movext1(s, i1);
583 tcg_out_movext2(s, i2, i3, scratch);
584 return;
585 }
586 if (i2->dst != src1 && i2->dst != src3) {
587 tcg_out_movext1(s, i2);
588 tcg_out_movext2(s, i1, i3, scratch);
589 return;
590 }
591 if (i3->dst != src1 && i3->dst != src2) {
592 tcg_out_movext1(s, i3);
593 tcg_out_movext2(s, i1, i2, scratch);
594 return;
595 }
596
597 /*
598 * There is a cycle. Since there are only 3 nodes, the cycle is
599 * either "clockwise" or "anti-clockwise", and can be solved with
600 * a single scratch or two xchg.
601 */
602 if (i1->dst == src2 && i2->dst == src3 && i3->dst == src1) {
603 /* "Clockwise" */
604 if (tcg_out_xchg(s, MAX(i1->src_type, i2->src_type), src1, src2)) {
605 tcg_out_xchg(s, MAX(i2->src_type, i3->src_type), src2, src3);
606 /* The data is now in the correct registers, now extend. */
607 tcg_out_movext1_new_src(s, i1, i1->dst);
608 tcg_out_movext1_new_src(s, i2, i2->dst);
609 tcg_out_movext1_new_src(s, i3, i3->dst);
610 } else {
611 tcg_debug_assert(scratch >= 0);
612 tcg_out_mov(s, i1->src_type, scratch, src1);
613 tcg_out_movext1(s, i3);
614 tcg_out_movext1(s, i2);
615 tcg_out_movext1_new_src(s, i1, scratch);
616 }
617 } else if (i1->dst == src3 && i2->dst == src1 && i3->dst == src2) {
618 /* "Anti-clockwise" */
619 if (tcg_out_xchg(s, MAX(i2->src_type, i3->src_type), src2, src3)) {
620 tcg_out_xchg(s, MAX(i1->src_type, i2->src_type), src1, src2);
621 /* The data is now in the correct registers, now extend. */
622 tcg_out_movext1_new_src(s, i1, i1->dst);
623 tcg_out_movext1_new_src(s, i2, i2->dst);
624 tcg_out_movext1_new_src(s, i3, i3->dst);
625 } else {
626 tcg_debug_assert(scratch >= 0);
627 tcg_out_mov(s, i1->src_type, scratch, src1);
628 tcg_out_movext1(s, i2);
629 tcg_out_movext1(s, i3);
630 tcg_out_movext1_new_src(s, i1, scratch);
631 }
632 } else {
633 g_assert_not_reached();
634 }
635}
636
4c22e840
RH
637#define C_PFX1(P, A) P##A
638#define C_PFX2(P, A, B) P##A##_##B
639#define C_PFX3(P, A, B, C) P##A##_##B##_##C
640#define C_PFX4(P, A, B, C, D) P##A##_##B##_##C##_##D
641#define C_PFX5(P, A, B, C, D, E) P##A##_##B##_##C##_##D##_##E
642#define C_PFX6(P, A, B, C, D, E, F) P##A##_##B##_##C##_##D##_##E##_##F
643
644/* Define an enumeration for the various combinations. */
645
646#define C_O0_I1(I1) C_PFX1(c_o0_i1_, I1),
647#define C_O0_I2(I1, I2) C_PFX2(c_o0_i2_, I1, I2),
648#define C_O0_I3(I1, I2, I3) C_PFX3(c_o0_i3_, I1, I2, I3),
649#define C_O0_I4(I1, I2, I3, I4) C_PFX4(c_o0_i4_, I1, I2, I3, I4),
650
651#define C_O1_I1(O1, I1) C_PFX2(c_o1_i1_, O1, I1),
652#define C_O1_I2(O1, I1, I2) C_PFX3(c_o1_i2_, O1, I1, I2),
653#define C_O1_I3(O1, I1, I2, I3) C_PFX4(c_o1_i3_, O1, I1, I2, I3),
654#define C_O1_I4(O1, I1, I2, I3, I4) C_PFX5(c_o1_i4_, O1, I1, I2, I3, I4),
655
656#define C_N1_I2(O1, I1, I2) C_PFX3(c_n1_i2_, O1, I1, I2),
ca5bed07 657#define C_N1O1_I1(O1, O2, I1) C_PFX3(c_n1o1_i1_, O1, O2, I1),
fa645b48 658#define C_N2_I1(O1, O2, I1) C_PFX3(c_n2_i1_, O1, O2, I1),
4c22e840
RH
659
660#define C_O2_I1(O1, O2, I1) C_PFX3(c_o2_i1_, O1, O2, I1),
661#define C_O2_I2(O1, O2, I1, I2) C_PFX4(c_o2_i2_, O1, O2, I1, I2),
662#define C_O2_I3(O1, O2, I1, I2, I3) C_PFX5(c_o2_i3_, O1, O2, I1, I2, I3),
663#define C_O2_I4(O1, O2, I1, I2, I3, I4) C_PFX6(c_o2_i4_, O1, O2, I1, I2, I3, I4),
22d2e535 664#define C_N1_O1_I4(O1, O2, I1, I2, I3, I4) C_PFX6(c_n1_o1_i4_, O1, O2, I1, I2, I3, I4),
4c22e840
RH
665
666typedef enum {
667#include "tcg-target-con-set.h"
668} TCGConstraintSetIndex;
669
670static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode);
671
672#undef C_O0_I1
673#undef C_O0_I2
674#undef C_O0_I3
675#undef C_O0_I4
676#undef C_O1_I1
677#undef C_O1_I2
678#undef C_O1_I3
679#undef C_O1_I4
680#undef C_N1_I2
ca5bed07 681#undef C_N1O1_I1
fa645b48 682#undef C_N2_I1
4c22e840
RH
683#undef C_O2_I1
684#undef C_O2_I2
685#undef C_O2_I3
686#undef C_O2_I4
22d2e535 687#undef C_N1_O1_I4
4c22e840
RH
688
689/* Put all of the constraint sets into an array, indexed by the enum. */
690
691#define C_O0_I1(I1) { .args_ct_str = { #I1 } },
692#define C_O0_I2(I1, I2) { .args_ct_str = { #I1, #I2 } },
693#define C_O0_I3(I1, I2, I3) { .args_ct_str = { #I1, #I2, #I3 } },
694#define C_O0_I4(I1, I2, I3, I4) { .args_ct_str = { #I1, #I2, #I3, #I4 } },
695
696#define C_O1_I1(O1, I1) { .args_ct_str = { #O1, #I1 } },
697#define C_O1_I2(O1, I1, I2) { .args_ct_str = { #O1, #I1, #I2 } },
698#define C_O1_I3(O1, I1, I2, I3) { .args_ct_str = { #O1, #I1, #I2, #I3 } },
699#define C_O1_I4(O1, I1, I2, I3, I4) { .args_ct_str = { #O1, #I1, #I2, #I3, #I4 } },
700
701#define C_N1_I2(O1, I1, I2) { .args_ct_str = { "&" #O1, #I1, #I2 } },
ca5bed07 702#define C_N1O1_I1(O1, O2, I1) { .args_ct_str = { "&" #O1, #O2, #I1 } },
fa645b48 703#define C_N2_I1(O1, O2, I1) { .args_ct_str = { "&" #O1, "&" #O2, #I1 } },
4c22e840
RH
704
705#define C_O2_I1(O1, O2, I1) { .args_ct_str = { #O1, #O2, #I1 } },
706#define C_O2_I2(O1, O2, I1, I2) { .args_ct_str = { #O1, #O2, #I1, #I2 } },
707#define C_O2_I3(O1, O2, I1, I2, I3) { .args_ct_str = { #O1, #O2, #I1, #I2, #I3 } },
708#define C_O2_I4(O1, O2, I1, I2, I3, I4) { .args_ct_str = { #O1, #O2, #I1, #I2, #I3, #I4 } },
22d2e535 709#define C_N1_O1_I4(O1, O2, I1, I2, I3, I4) { .args_ct_str = { "&" #O1, #O2, #I1, #I2, #I3, #I4 } },
4c22e840
RH
710
711static const TCGTargetOpDef constraint_sets[] = {
712#include "tcg-target-con-set.h"
713};
714
715
716#undef C_O0_I1
717#undef C_O0_I2
718#undef C_O0_I3
719#undef C_O0_I4
720#undef C_O1_I1
721#undef C_O1_I2
722#undef C_O1_I3
723#undef C_O1_I4
724#undef C_N1_I2
ca5bed07 725#undef C_N1O1_I1
fa645b48 726#undef C_N2_I1
4c22e840
RH
727#undef C_O2_I1
728#undef C_O2_I2
729#undef C_O2_I3
730#undef C_O2_I4
22d2e535 731#undef C_N1_O1_I4
4c22e840
RH
732
733/* Expand the enumerator to be returned from tcg_target_op_def(). */
734
735#define C_O0_I1(I1) C_PFX1(c_o0_i1_, I1)
736#define C_O0_I2(I1, I2) C_PFX2(c_o0_i2_, I1, I2)
737#define C_O0_I3(I1, I2, I3) C_PFX3(c_o0_i3_, I1, I2, I3)
738#define C_O0_I4(I1, I2, I3, I4) C_PFX4(c_o0_i4_, I1, I2, I3, I4)
739
740#define C_O1_I1(O1, I1) C_PFX2(c_o1_i1_, O1, I1)
741#define C_O1_I2(O1, I1, I2) C_PFX3(c_o1_i2_, O1, I1, I2)
742#define C_O1_I3(O1, I1, I2, I3) C_PFX4(c_o1_i3_, O1, I1, I2, I3)
743#define C_O1_I4(O1, I1, I2, I3, I4) C_PFX5(c_o1_i4_, O1, I1, I2, I3, I4)
744
745#define C_N1_I2(O1, I1, I2) C_PFX3(c_n1_i2_, O1, I1, I2)
ca5bed07 746#define C_N1O1_I1(O1, O2, I1) C_PFX3(c_n1o1_i1_, O1, O2, I1)
fa645b48 747#define C_N2_I1(O1, O2, I1) C_PFX3(c_n2_i1_, O1, O2, I1)
4c22e840
RH
748
749#define C_O2_I1(O1, O2, I1) C_PFX3(c_o2_i1_, O1, O2, I1)
750#define C_O2_I2(O1, O2, I1, I2) C_PFX4(c_o2_i2_, O1, O2, I1, I2)
751#define C_O2_I3(O1, O2, I1, I2, I3) C_PFX5(c_o2_i3_, O1, O2, I1, I2, I3)
752#define C_O2_I4(O1, O2, I1, I2, I3, I4) C_PFX6(c_o2_i4_, O1, O2, I1, I2, I3, I4)
22d2e535 753#define C_N1_O1_I4(O1, O2, I1, I2, I3, I4) C_PFX6(c_n1_o1_i4_, O1, O2, I1, I2, I3, I4)
4c22e840 754
139c1837 755#include "tcg-target.c.inc"
c896fe29 756
7857ee11
RH
757#ifndef CONFIG_TCG_INTERPRETER
758/* Validate CPUTLBDescFast placement. */
759QEMU_BUILD_BUG_ON((int)(offsetof(CPUNegativeOffsetState, tlb.f[0]) -
760 sizeof(CPUNegativeOffsetState))
761 < MIN_TLB_MASK_TABLE_OFS);
762#endif
763
38b47b19
EC
764static void alloc_tcg_plugin_context(TCGContext *s)
765{
766#ifdef CONFIG_PLUGIN
767 s->plugin_tb = g_new0(struct qemu_plugin_tb, 1);
768 s->plugin_tb->insns =
769 g_ptr_array_new_with_free_func(qemu_plugin_insn_cleanup_fn);
770#endif
771}
772
3468b59e
EC
773/*
774 * All TCG threads except the parent (i.e. the one that called tcg_context_init
775 * and registered the target's TCG globals) must register with this function
776 * before initiating translation.
777 *
778 * In user-mode we just point tcg_ctx to tcg_init_ctx. See the documentation
779 * of tcg_region_init() for the reasoning behind this.
780 *
7893e42d
PMD
781 * In system-mode each caller registers its context in tcg_ctxs[]. Note that in
782 * system-mode tcg_ctxs[] does not track tcg_ctx_init, since the initial context
3468b59e
EC
783 * is not used anymore for translation once this function is called.
784 *
7893e42d
PMD
785 * Not tracking tcg_init_ctx in tcg_ctxs[] in system-mode keeps code that
786 * iterates over the array (e.g. tcg_code_size() the same for both system/user
787 * modes.
3468b59e
EC
788 */
789#ifdef CONFIG_USER_ONLY
790void tcg_register_thread(void)
791{
792 tcg_ctx = &tcg_init_ctx;
793}
794#else
795void tcg_register_thread(void)
796{
797 TCGContext *s = g_malloc(sizeof(*s));
798 unsigned int i, n;
3468b59e
EC
799
800 *s = tcg_init_ctx;
801
802 /* Relink mem_base. */
803 for (i = 0, n = tcg_init_ctx.nb_globals; i < n; ++i) {
804 if (tcg_init_ctx.temps[i].mem_base) {
805 ptrdiff_t b = tcg_init_ctx.temps[i].mem_base - tcg_init_ctx.temps;
806 tcg_debug_assert(b >= 0 && b < n);
807 s->temps[i].mem_base = &s->temps[b];
808 }
809 }
810
811 /* Claim an entry in tcg_ctxs */
0e2d61cf
RH
812 n = qatomic_fetch_inc(&tcg_cur_ctxs);
813 g_assert(n < tcg_max_ctxs);
d73415a3 814 qatomic_set(&tcg_ctxs[n], s);
3468b59e 815
38b47b19
EC
816 if (n > 0) {
817 alloc_tcg_plugin_context(s);
bf042e8e 818 tcg_region_initial_alloc(s);
38b47b19
EC
819 }
820
3468b59e 821 tcg_ctx = s;
e8feb96f 822}
3468b59e 823#endif /* !CONFIG_USER_ONLY */
e8feb96f 824
c896fe29
FB
825/* pool based memory allocation */
826void *tcg_malloc_internal(TCGContext *s, int size)
827{
828 TCGPool *p;
829 int pool_size;
a813e36f 830
c896fe29
FB
831 if (size > TCG_POOL_CHUNK_SIZE) {
832 /* big malloc: insert a new pool (XXX: could optimize) */
7267c094 833 p = g_malloc(sizeof(TCGPool) + size);
c896fe29 834 p->size = size;
4055299e
KB
835 p->next = s->pool_first_large;
836 s->pool_first_large = p;
837 return p->data;
c896fe29
FB
838 } else {
839 p = s->pool_current;
840 if (!p) {
841 p = s->pool_first;
842 if (!p)
843 goto new_pool;
844 } else {
845 if (!p->next) {
846 new_pool:
847 pool_size = TCG_POOL_CHUNK_SIZE;
7267c094 848 p = g_malloc(sizeof(TCGPool) + pool_size);
c896fe29
FB
849 p->size = pool_size;
850 p->next = NULL;
a813e36f 851 if (s->pool_current) {
c896fe29 852 s->pool_current->next = p;
a813e36f 853 } else {
c896fe29 854 s->pool_first = p;
a813e36f 855 }
c896fe29
FB
856 } else {
857 p = p->next;
858 }
859 }
860 }
861 s->pool_current = p;
862 s->pool_cur = p->data + size;
863 s->pool_end = p->data + p->size;
864 return p->data;
865}
866
867void tcg_pool_reset(TCGContext *s)
868{
4055299e
KB
869 TCGPool *p, *t;
870 for (p = s->pool_first_large; p; p = t) {
871 t = p->next;
872 g_free(p);
873 }
874 s->pool_first_large = NULL;
c896fe29
FB
875 s->pool_cur = s->pool_end = NULL;
876 s->pool_current = NULL;
877}
878
8429a1ca
RH
879/*
880 * Create TCGHelperInfo structures for "tcg/tcg-ldst.h" functions,
881 * akin to what "exec/helper-tcg.h" does with DEF_HELPER_FLAGS_N.
882 * We only use these for layout in tcg_out_ld_helper_ret and
883 * tcg_out_st_helper_args, and share them between several of
884 * the helpers, with the end result that it's easier to build manually.
885 */
886
887#if TCG_TARGET_REG_BITS == 32
888# define dh_typecode_ttl dh_typecode_i32
889#else
890# define dh_typecode_ttl dh_typecode_i64
891#endif
892
893static TCGHelperInfo info_helper_ld32_mmu = {
894 .flags = TCG_CALL_NO_WG,
895 .typemask = dh_typemask(ttl, 0) /* return tcg_target_ulong */
896 | dh_typemask(env, 1)
24e46e6c 897 | dh_typemask(i64, 2) /* uint64_t addr */
8429a1ca
RH
898 | dh_typemask(i32, 3) /* unsigned oi */
899 | dh_typemask(ptr, 4) /* uintptr_t ra */
900};
901
902static TCGHelperInfo info_helper_ld64_mmu = {
903 .flags = TCG_CALL_NO_WG,
904 .typemask = dh_typemask(i64, 0) /* return uint64_t */
905 | dh_typemask(env, 1)
24e46e6c 906 | dh_typemask(i64, 2) /* uint64_t addr */
8429a1ca
RH
907 | dh_typemask(i32, 3) /* unsigned oi */
908 | dh_typemask(ptr, 4) /* uintptr_t ra */
909};
910
ebebea53
RH
911static TCGHelperInfo info_helper_ld128_mmu = {
912 .flags = TCG_CALL_NO_WG,
913 .typemask = dh_typemask(i128, 0) /* return Int128 */
914 | dh_typemask(env, 1)
24e46e6c 915 | dh_typemask(i64, 2) /* uint64_t addr */
ebebea53
RH
916 | dh_typemask(i32, 3) /* unsigned oi */
917 | dh_typemask(ptr, 4) /* uintptr_t ra */
918};
919
8429a1ca
RH
920static TCGHelperInfo info_helper_st32_mmu = {
921 .flags = TCG_CALL_NO_WG,
922 .typemask = dh_typemask(void, 0)
923 | dh_typemask(env, 1)
24e46e6c 924 | dh_typemask(i64, 2) /* uint64_t addr */
8429a1ca
RH
925 | dh_typemask(i32, 3) /* uint32_t data */
926 | dh_typemask(i32, 4) /* unsigned oi */
927 | dh_typemask(ptr, 5) /* uintptr_t ra */
928};
929
930static TCGHelperInfo info_helper_st64_mmu = {
931 .flags = TCG_CALL_NO_WG,
932 .typemask = dh_typemask(void, 0)
933 | dh_typemask(env, 1)
24e46e6c 934 | dh_typemask(i64, 2) /* uint64_t addr */
8429a1ca
RH
935 | dh_typemask(i64, 3) /* uint64_t data */
936 | dh_typemask(i32, 4) /* unsigned oi */
937 | dh_typemask(ptr, 5) /* uintptr_t ra */
938};
939
ebebea53
RH
940static TCGHelperInfo info_helper_st128_mmu = {
941 .flags = TCG_CALL_NO_WG,
942 .typemask = dh_typemask(void, 0)
943 | dh_typemask(env, 1)
24e46e6c 944 | dh_typemask(i64, 2) /* uint64_t addr */
ebebea53
RH
945 | dh_typemask(i128, 3) /* Int128 data */
946 | dh_typemask(i32, 4) /* unsigned oi */
947 | dh_typemask(ptr, 5) /* uintptr_t ra */
948};
949
22f15579 950#ifdef CONFIG_TCG_INTERPRETER
c6ef8c7b
PMD
951static ffi_type *typecode_to_ffi(int argmask)
952{
e9709e17
RH
953 /*
954 * libffi does not support __int128_t, so we have forced Int128
955 * to use the structure definition instead of the builtin type.
956 */
957 static ffi_type *ffi_type_i128_elements[3] = {
958 &ffi_type_uint64,
959 &ffi_type_uint64,
960 NULL
961 };
962 static ffi_type ffi_type_i128 = {
963 .size = 16,
964 .alignment = __alignof__(Int128),
965 .type = FFI_TYPE_STRUCT,
966 .elements = ffi_type_i128_elements,
967 };
968
c6ef8c7b
PMD
969 switch (argmask) {
970 case dh_typecode_void:
971 return &ffi_type_void;
972 case dh_typecode_i32:
973 return &ffi_type_uint32;
974 case dh_typecode_s32:
975 return &ffi_type_sint32;
976 case dh_typecode_i64:
977 return &ffi_type_uint64;
978 case dh_typecode_s64:
979 return &ffi_type_sint64;
980 case dh_typecode_ptr:
981 return &ffi_type_pointer;
e9709e17
RH
982 case dh_typecode_i128:
983 return &ffi_type_i128;
c6ef8c7b
PMD
984 }
985 g_assert_not_reached();
986}
0c22e176 987
d53106c9 988static ffi_cif *init_ffi_layout(TCGHelperInfo *info)
0c22e176 989{
d53106c9
RH
990 unsigned typemask = info->typemask;
991 struct {
992 ffi_cif cif;
993 ffi_type *args[];
994 } *ca;
995 ffi_status status;
996 int nargs;
997
998 /* Ignoring the return type, find the last non-zero field. */
999 nargs = 32 - clz32(typemask >> 3);
1000 nargs = DIV_ROUND_UP(nargs, 3);
1001 assert(nargs <= MAX_CALL_IARGS);
1002
1003 ca = g_malloc0(sizeof(*ca) + nargs * sizeof(ffi_type *));
1004 ca->cif.rtype = typecode_to_ffi(typemask & 7);
1005 ca->cif.nargs = nargs;
1006
1007 if (nargs != 0) {
1008 ca->cif.arg_types = ca->args;
1009 for (int j = 0; j < nargs; ++j) {
1010 int typecode = extract32(typemask, (j + 1) * 3, 3);
1011 ca->args[j] = typecode_to_ffi(typecode);
0c22e176 1012 }
0c22e176 1013 }
f9c4bb80 1014
d53106c9
RH
1015 status = ffi_prep_cif(&ca->cif, FFI_DEFAULT_ABI, nargs,
1016 ca->cif.rtype, ca->cif.arg_types);
1017 assert(status == FFI_OK);
1018
1019 return &ca->cif;
0c22e176 1020}
d53106c9
RH
1021
1022#define HELPER_INFO_INIT(I) (&(I)->cif)
1023#define HELPER_INFO_INIT_VAL(I) init_ffi_layout(I)
1024#else
1025#define HELPER_INFO_INIT(I) (&(I)->init)
1026#define HELPER_INFO_INIT_VAL(I) 1
0c22e176 1027#endif /* CONFIG_TCG_INTERPRETER */
22f15579 1028
338b61e9
RH
1029static inline bool arg_slot_reg_p(unsigned arg_slot)
1030{
1031 /*
1032 * Split the sizeof away from the comparison to avoid Werror from
1033 * "unsigned < 0 is always false", when iarg_regs is empty.
1034 */
1035 unsigned nreg = ARRAY_SIZE(tcg_target_call_iarg_regs);
1036 return arg_slot < nreg;
1037}
1038
d78e4a4f
RH
1039static inline int arg_slot_stk_ofs(unsigned arg_slot)
1040{
1041 unsigned max = TCG_STATIC_CALL_ARGS_SIZE / sizeof(tcg_target_long);
1042 unsigned stk_slot = arg_slot - ARRAY_SIZE(tcg_target_call_iarg_regs);
1043
1044 tcg_debug_assert(stk_slot < max);
1045 return TCG_TARGET_CALL_STACK_OFFSET + stk_slot * sizeof(tcg_target_long);
1046}
1047
39004a71
RH
1048typedef struct TCGCumulativeArgs {
1049 int arg_idx; /* tcg_gen_callN args[] */
1050 int info_in_idx; /* TCGHelperInfo in[] */
1051 int arg_slot; /* regs+stack slot */
1052 int ref_slot; /* stack slots for references */
1053} TCGCumulativeArgs;
1054
1055static void layout_arg_even(TCGCumulativeArgs *cum)
1056{
1057 cum->arg_slot += cum->arg_slot & 1;
1058}
1059
1060static void layout_arg_1(TCGCumulativeArgs *cum, TCGHelperInfo *info,
1061 TCGCallArgumentKind kind)
1062{
1063 TCGCallArgumentLoc *loc = &info->in[cum->info_in_idx];
1064
1065 *loc = (TCGCallArgumentLoc){
1066 .kind = kind,
1067 .arg_idx = cum->arg_idx,
1068 .arg_slot = cum->arg_slot,
1069 };
1070 cum->info_in_idx++;
1071 cum->arg_slot++;
1072}
1073
1074static void layout_arg_normal_n(TCGCumulativeArgs *cum,
1075 TCGHelperInfo *info, int n)
1076{
1077 TCGCallArgumentLoc *loc = &info->in[cum->info_in_idx];
1078
1079 for (int i = 0; i < n; ++i) {
1080 /* Layout all using the same arg_idx, adjusting the subindex. */
1081 loc[i] = (TCGCallArgumentLoc){
1082 .kind = TCG_CALL_ARG_NORMAL,
1083 .arg_idx = cum->arg_idx,
1084 .tmp_subindex = i,
1085 .arg_slot = cum->arg_slot + i,
1086 };
1087 }
1088 cum->info_in_idx += n;
1089 cum->arg_slot += n;
1090}
1091
313bdea8
RH
1092static void layout_arg_by_ref(TCGCumulativeArgs *cum, TCGHelperInfo *info)
1093{
1094 TCGCallArgumentLoc *loc = &info->in[cum->info_in_idx];
1095 int n = 128 / TCG_TARGET_REG_BITS;
1096
1097 /* The first subindex carries the pointer. */
1098 layout_arg_1(cum, info, TCG_CALL_ARG_BY_REF);
1099
1100 /*
1101 * The callee is allowed to clobber memory associated with
1102 * structure pass by-reference. Therefore we must make copies.
1103 * Allocate space from "ref_slot", which will be adjusted to
1104 * follow the parameters on the stack.
1105 */
1106 loc[0].ref_slot = cum->ref_slot;
1107
1108 /*
1109 * Subsequent words also go into the reference slot, but
1110 * do not accumulate into the regular arguments.
1111 */
1112 for (int i = 1; i < n; ++i) {
1113 loc[i] = (TCGCallArgumentLoc){
1114 .kind = TCG_CALL_ARG_BY_REF_N,
1115 .arg_idx = cum->arg_idx,
1116 .tmp_subindex = i,
1117 .ref_slot = cum->ref_slot + i,
1118 };
1119 }
e18ed26c 1120 cum->info_in_idx += n - 1; /* i=0 accounted for in layout_arg_1 */
313bdea8
RH
1121 cum->ref_slot += n;
1122}
1123
39004a71
RH
1124static void init_call_layout(TCGHelperInfo *info)
1125{
1126 int max_reg_slots = ARRAY_SIZE(tcg_target_call_iarg_regs);
1127 int max_stk_slots = TCG_STATIC_CALL_ARGS_SIZE / sizeof(tcg_target_long);
1128 unsigned typemask = info->typemask;
1129 unsigned typecode;
1130 TCGCumulativeArgs cum = { };
1131
1132 /*
1133 * Parse and place any function return value.
1134 */
1135 typecode = typemask & 7;
1136 switch (typecode) {
1137 case dh_typecode_void:
1138 info->nr_out = 0;
1139 break;
1140 case dh_typecode_i32:
1141 case dh_typecode_s32:
1142 case dh_typecode_ptr:
1143 info->nr_out = 1;
1144 info->out_kind = TCG_CALL_RET_NORMAL;
1145 break;
1146 case dh_typecode_i64:
1147 case dh_typecode_s64:
1148 info->nr_out = 64 / TCG_TARGET_REG_BITS;
1149 info->out_kind = TCG_CALL_RET_NORMAL;
5e3d0c19
RH
1150 /* Query the last register now to trigger any assert early. */
1151 tcg_target_call_oarg_reg(info->out_kind, info->nr_out - 1);
466d3759
RH
1152 break;
1153 case dh_typecode_i128:
1154 info->nr_out = 128 / TCG_TARGET_REG_BITS;
5427a9a7
RH
1155 info->out_kind = TCG_TARGET_CALL_RET_I128;
1156 switch (TCG_TARGET_CALL_RET_I128) {
466d3759 1157 case TCG_CALL_RET_NORMAL:
5e3d0c19
RH
1158 /* Query the last register now to trigger any assert early. */
1159 tcg_target_call_oarg_reg(info->out_kind, info->nr_out - 1);
466d3759 1160 break;
c6556aa0
RH
1161 case TCG_CALL_RET_BY_VEC:
1162 /* Query the single register now to trigger any assert early. */
1163 tcg_target_call_oarg_reg(TCG_CALL_RET_BY_VEC, 0);
1164 break;
313bdea8
RH
1165 case TCG_CALL_RET_BY_REF:
1166 /*
1167 * Allocate the first argument to the output.
1168 * We don't need to store this anywhere, just make it
1169 * unavailable for use in the input loop below.
1170 */
1171 cum.arg_slot = 1;
1172 break;
466d3759
RH
1173 default:
1174 qemu_build_not_reached();
1175 }
39004a71
RH
1176 break;
1177 default:
1178 g_assert_not_reached();
1179 }
39004a71
RH
1180
1181 /*
1182 * Parse and place function arguments.
1183 */
1184 for (typemask >>= 3; typemask; typemask >>= 3, cum.arg_idx++) {
1185 TCGCallArgumentKind kind;
1186 TCGType type;
1187
1188 typecode = typemask & 7;
1189 switch (typecode) {
1190 case dh_typecode_i32:
1191 case dh_typecode_s32:
1192 type = TCG_TYPE_I32;
1193 break;
1194 case dh_typecode_i64:
1195 case dh_typecode_s64:
1196 type = TCG_TYPE_I64;
1197 break;
1198 case dh_typecode_ptr:
1199 type = TCG_TYPE_PTR;
1200 break;
466d3759
RH
1201 case dh_typecode_i128:
1202 type = TCG_TYPE_I128;
1203 break;
39004a71
RH
1204 default:
1205 g_assert_not_reached();
1206 }
1207
1208 switch (type) {
1209 case TCG_TYPE_I32:
1210 switch (TCG_TARGET_CALL_ARG_I32) {
1211 case TCG_CALL_ARG_EVEN:
1212 layout_arg_even(&cum);
1213 /* fall through */
1214 case TCG_CALL_ARG_NORMAL:
1215 layout_arg_1(&cum, info, TCG_CALL_ARG_NORMAL);
1216 break;
1217 case TCG_CALL_ARG_EXTEND:
1218 kind = TCG_CALL_ARG_EXTEND_U + (typecode & 1);
1219 layout_arg_1(&cum, info, kind);
1220 break;
1221 default:
1222 qemu_build_not_reached();
1223 }
1224 break;
1225
1226 case TCG_TYPE_I64:
1227 switch (TCG_TARGET_CALL_ARG_I64) {
1228 case TCG_CALL_ARG_EVEN:
1229 layout_arg_even(&cum);
1230 /* fall through */
1231 case TCG_CALL_ARG_NORMAL:
1232 if (TCG_TARGET_REG_BITS == 32) {
1233 layout_arg_normal_n(&cum, info, 2);
1234 } else {
1235 layout_arg_1(&cum, info, TCG_CALL_ARG_NORMAL);
1236 }
1237 break;
1238 default:
1239 qemu_build_not_reached();
1240 }
1241 break;
1242
466d3759 1243 case TCG_TYPE_I128:
5427a9a7 1244 switch (TCG_TARGET_CALL_ARG_I128) {
466d3759
RH
1245 case TCG_CALL_ARG_EVEN:
1246 layout_arg_even(&cum);
1247 /* fall through */
1248 case TCG_CALL_ARG_NORMAL:
1249 layout_arg_normal_n(&cum, info, 128 / TCG_TARGET_REG_BITS);
1250 break;
313bdea8
RH
1251 case TCG_CALL_ARG_BY_REF:
1252 layout_arg_by_ref(&cum, info);
1253 break;
466d3759
RH
1254 default:
1255 qemu_build_not_reached();
1256 }
1257 break;
1258
39004a71
RH
1259 default:
1260 g_assert_not_reached();
1261 }
1262 }
1263 info->nr_in = cum.info_in_idx;
1264
1265 /* Validate that we didn't overrun the input array. */
1266 assert(cum.info_in_idx <= ARRAY_SIZE(info->in));
1267 /* Validate the backend has enough argument space. */
1268 assert(cum.arg_slot <= max_reg_slots + max_stk_slots);
313bdea8
RH
1269
1270 /*
1271 * Relocate the "ref_slot" area to the end of the parameters.
1272 * Minimizing this stack offset helps code size for x86,
1273 * which has a signed 8-bit offset encoding.
1274 */
1275 if (cum.ref_slot != 0) {
1276 int ref_base = 0;
1277
1278 if (cum.arg_slot > max_reg_slots) {
1279 int align = __alignof(Int128) / sizeof(tcg_target_long);
1280
1281 ref_base = cum.arg_slot - max_reg_slots;
1282 if (align > 1) {
1283 ref_base = ROUND_UP(ref_base, align);
1284 }
1285 }
1286 assert(ref_base + cum.ref_slot <= max_stk_slots);
d78e4a4f 1287 ref_base += max_reg_slots;
313bdea8
RH
1288
1289 if (ref_base != 0) {
1290 for (int i = cum.info_in_idx - 1; i >= 0; --i) {
1291 TCGCallArgumentLoc *loc = &info->in[i];
1292 switch (loc->kind) {
1293 case TCG_CALL_ARG_BY_REF:
1294 case TCG_CALL_ARG_BY_REF_N:
1295 loc->ref_slot += ref_base;
1296 break;
1297 default:
1298 break;
1299 }
1300 }
1301 }
1302 }
39004a71
RH
1303}
1304
91478cef 1305static int indirect_reg_alloc_order[ARRAY_SIZE(tcg_target_reg_alloc_order)];
f69d277e 1306static void process_op_defs(TCGContext *s);
1c2adb95
RH
1307static TCGTemp *tcg_global_reg_new_internal(TCGContext *s, TCGType type,
1308 TCGReg reg, const char *name);
91478cef 1309
43b972b7 1310static void tcg_context_init(unsigned max_cpus)
c896fe29 1311{
a76aabd3 1312 TCGContext *s = &tcg_init_ctx;
100b5e01 1313 int op, total_args, n, i;
c896fe29
FB
1314 TCGOpDef *def;
1315 TCGArgConstraint *args_ct;
1c2adb95 1316 TCGTemp *ts;
c896fe29
FB
1317
1318 memset(s, 0, sizeof(*s));
c896fe29 1319 s->nb_globals = 0;
c70fbf0a 1320
c896fe29
FB
1321 /* Count total number of arguments and allocate the corresponding
1322 space */
1323 total_args = 0;
1324 for(op = 0; op < NB_OPS; op++) {
1325 def = &tcg_op_defs[op];
1326 n = def->nb_iargs + def->nb_oargs;
1327 total_args += n;
1328 }
1329
bc2b17e6 1330 args_ct = g_new0(TCGArgConstraint, total_args);
c896fe29
FB
1331
1332 for(op = 0; op < NB_OPS; op++) {
1333 def = &tcg_op_defs[op];
1334 def->args_ct = args_ct;
c896fe29 1335 n = def->nb_iargs + def->nb_oargs;
c896fe29
FB
1336 args_ct += n;
1337 }
5cd8f621 1338
8429a1ca
RH
1339 init_call_layout(&info_helper_ld32_mmu);
1340 init_call_layout(&info_helper_ld64_mmu);
ebebea53 1341 init_call_layout(&info_helper_ld128_mmu);
8429a1ca
RH
1342 init_call_layout(&info_helper_st32_mmu);
1343 init_call_layout(&info_helper_st64_mmu);
ebebea53 1344 init_call_layout(&info_helper_st128_mmu);
8429a1ca 1345
c896fe29 1346 tcg_target_init(s);
f69d277e 1347 process_op_defs(s);
91478cef
RH
1348
1349 /* Reverse the order of the saved registers, assuming they're all at
1350 the start of tcg_target_reg_alloc_order. */
1351 for (n = 0; n < ARRAY_SIZE(tcg_target_reg_alloc_order); ++n) {
1352 int r = tcg_target_reg_alloc_order[n];
1353 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, r)) {
1354 break;
1355 }
1356 }
1357 for (i = 0; i < n; ++i) {
1358 indirect_reg_alloc_order[i] = tcg_target_reg_alloc_order[n - 1 - i];
1359 }
1360 for (; i < ARRAY_SIZE(tcg_target_reg_alloc_order); ++i) {
1361 indirect_reg_alloc_order[i] = tcg_target_reg_alloc_order[i];
1362 }
b1311c4a 1363
38b47b19
EC
1364 alloc_tcg_plugin_context(s);
1365
b1311c4a 1366 tcg_ctx = s;
3468b59e
EC
1367 /*
1368 * In user-mode we simply share the init context among threads, since we
1369 * use a single region. See the documentation tcg_region_init() for the
1370 * reasoning behind this.
7893e42d 1371 * In system-mode we will have at most max_cpus TCG threads.
3468b59e
EC
1372 */
1373#ifdef CONFIG_USER_ONLY
df2cce29 1374 tcg_ctxs = &tcg_ctx;
0e2d61cf
RH
1375 tcg_cur_ctxs = 1;
1376 tcg_max_ctxs = 1;
3468b59e 1377#else
0e2d61cf
RH
1378 tcg_max_ctxs = max_cpus;
1379 tcg_ctxs = g_new0(TCGContext *, max_cpus);
3468b59e 1380#endif
1c2adb95
RH
1381
1382 tcg_debug_assert(!tcg_regset_test_reg(s->reserved_regs, TCG_AREG0));
1383 ts = tcg_global_reg_new_internal(s, TCG_TYPE_PTR, TCG_AREG0, "env");
ad75a51e 1384 tcg_env = temp_tcgv_ptr(ts);
9002ec79 1385}
b03cce8e 1386
43b972b7 1387void tcg_init(size_t tb_size, int splitwx, unsigned max_cpus)
a76aabd3 1388{
43b972b7
RH
1389 tcg_context_init(max_cpus);
1390 tcg_region_init(tb_size, splitwx, max_cpus);
a76aabd3
RH
1391}
1392
6e3b2bfd
EC
1393/*
1394 * Allocate TBs right before their corresponding translated code, making
1395 * sure that TBs and code are on different cache lines.
1396 */
1397TranslationBlock *tcg_tb_alloc(TCGContext *s)
1398{
1399 uintptr_t align = qemu_icache_linesize;
1400 TranslationBlock *tb;
1401 void *next;
1402
e8feb96f 1403 retry:
6e3b2bfd
EC
1404 tb = (void *)ROUND_UP((uintptr_t)s->code_gen_ptr, align);
1405 next = (void *)ROUND_UP((uintptr_t)(tb + 1), align);
1406
1407 if (unlikely(next > s->code_gen_highwater)) {
e8feb96f
EC
1408 if (tcg_region_alloc(s)) {
1409 return NULL;
1410 }
1411 goto retry;
6e3b2bfd 1412 }
d73415a3 1413 qatomic_set(&s->code_gen_ptr, next);
57a26946 1414 s->data_gen_ptr = NULL;
6e3b2bfd
EC
1415 return tb;
1416}
1417
935f75ae 1418void tcg_prologue_init(void)
9002ec79 1419{
935f75ae 1420 TCGContext *s = tcg_ctx;
b0a0794a 1421 size_t prologue_size;
8163b749 1422
b0a0794a
RH
1423 s->code_ptr = s->code_gen_ptr;
1424 s->code_buf = s->code_gen_ptr;
5b38ee31 1425 s->data_gen_ptr = NULL;
b91ccb31
RH
1426
1427#ifndef CONFIG_TCG_INTERPRETER
b0a0794a 1428 tcg_qemu_tb_exec = (tcg_prologue_fn *)tcg_splitwx_to_rx(s->code_ptr);
b91ccb31 1429#endif
8163b749 1430
5b38ee31
RH
1431#ifdef TCG_TARGET_NEED_POOL_LABELS
1432 s->pool_labels = NULL;
1433#endif
1434
653b87eb 1435 qemu_thread_jit_write();
8163b749 1436 /* Generate the prologue. */
b03cce8e 1437 tcg_target_qemu_prologue(s);
5b38ee31
RH
1438
1439#ifdef TCG_TARGET_NEED_POOL_LABELS
1440 /* Allow the prologue to put e.g. guest_base into a pool entry. */
1441 {
1768987b
RH
1442 int result = tcg_out_pool_finalize(s);
1443 tcg_debug_assert(result == 0);
5b38ee31
RH
1444 }
1445#endif
1446
b0a0794a 1447 prologue_size = tcg_current_code_size(s);
5584e2db 1448 perf_report_prologue(s->code_gen_ptr, prologue_size);
b0a0794a 1449
df5d2b16 1450#ifndef CONFIG_TCG_INTERPRETER
b0a0794a
RH
1451 flush_idcache_range((uintptr_t)tcg_splitwx_to_rx(s->code_buf),
1452 (uintptr_t)s->code_buf, prologue_size);
df5d2b16 1453#endif
8163b749 1454
d6b64b2b 1455 if (qemu_loglevel_mask(CPU_LOG_TB_OUT_ASM)) {
c60f599b 1456 FILE *logfile = qemu_log_trylock();
78b54858
RH
1457 if (logfile) {
1458 fprintf(logfile, "PROLOGUE: [size=%zu]\n", prologue_size);
1459 if (s->data_gen_ptr) {
1460 size_t code_size = s->data_gen_ptr - s->code_gen_ptr;
1461 size_t data_size = prologue_size - code_size;
1462 size_t i;
1463
1464 disas(logfile, s->code_gen_ptr, code_size);
1465
1466 for (i = 0; i < data_size; i += sizeof(tcg_target_ulong)) {
1467 if (sizeof(tcg_target_ulong) == 8) {
1468 fprintf(logfile,
1469 "0x%08" PRIxPTR ": .quad 0x%016" PRIx64 "\n",
1470 (uintptr_t)s->data_gen_ptr + i,
1471 *(uint64_t *)(s->data_gen_ptr + i));
1472 } else {
1473 fprintf(logfile,
1474 "0x%08" PRIxPTR ": .long 0x%08x\n",
1475 (uintptr_t)s->data_gen_ptr + i,
1476 *(uint32_t *)(s->data_gen_ptr + i));
1477 }
5b38ee31 1478 }
78b54858
RH
1479 } else {
1480 disas(logfile, s->code_gen_ptr, prologue_size);
5b38ee31 1481 }
78b54858 1482 fprintf(logfile, "\n");
78b54858 1483 qemu_log_unlock(logfile);
5b38ee31 1484 }
d6b64b2b 1485 }
cedbcb01 1486
6eea0434
RH
1487#ifndef CONFIG_TCG_INTERPRETER
1488 /*
1489 * Assert that goto_ptr is implemented completely, setting an epilogue.
1490 * For tci, we use NULL as the signal to return from the interpreter,
1491 * so skip this check.
1492 */
f4e01e30 1493 tcg_debug_assert(tcg_code_gen_epilogue != NULL);
6eea0434 1494#endif
d1c74ab3
RH
1495
1496 tcg_region_prologue_set(s);
c896fe29
FB
1497}
1498
c896fe29
FB
1499void tcg_func_start(TCGContext *s)
1500{
1501 tcg_pool_reset(s);
1502 s->nb_temps = s->nb_globals;
0ec9eabc
RH
1503
1504 /* No temps have been previously allocated for size or locality. */
1505 memset(s->free_temps, 0, sizeof(s->free_temps));
1506
c0522136
RH
1507 /* No constant temps have been previously allocated. */
1508 for (int i = 0; i < TCG_TYPE_COUNT; ++i) {
1509 if (s->const_table[i]) {
1510 g_hash_table_remove_all(s->const_table[i]);
1511 }
1512 }
1513
abebf925 1514 s->nb_ops = 0;
c896fe29
FB
1515 s->nb_labels = 0;
1516 s->current_frame_offset = s->frame_start;
1517
0a209d4b
RH
1518#ifdef CONFIG_DEBUG_TCG
1519 s->goto_tb_issue_mask = 0;
1520#endif
1521
15fa08f8
RH
1522 QTAILQ_INIT(&s->ops);
1523 QTAILQ_INIT(&s->free_ops);
07843f75 1524 s->emit_before_op = NULL;
bef16ab4 1525 QSIMPLEQ_INIT(&s->labels);
4baf3978
RH
1526
1527 tcg_debug_assert(s->addr_type == TCG_TYPE_I32 ||
1528 s->addr_type == TCG_TYPE_I64);
d0a9bb5e 1529
747bd69d 1530 tcg_debug_assert(s->insn_start_words > 0);
c896fe29
FB
1531}
1532
ae30e866 1533static TCGTemp *tcg_temp_alloc(TCGContext *s)
7ca4b752
RH
1534{
1535 int n = s->nb_temps++;
ae30e866
RH
1536
1537 if (n >= TCG_MAX_TEMPS) {
db6b7d0c 1538 tcg_raise_tb_overflow(s);
ae30e866 1539 }
7ca4b752
RH
1540 return memset(&s->temps[n], 0, sizeof(TCGTemp));
1541}
1542
ae30e866 1543static TCGTemp *tcg_global_alloc(TCGContext *s)
7ca4b752 1544{
fa477d25
RH
1545 TCGTemp *ts;
1546
7ca4b752 1547 tcg_debug_assert(s->nb_globals == s->nb_temps);
ae30e866 1548 tcg_debug_assert(s->nb_globals < TCG_MAX_TEMPS);
7ca4b752 1549 s->nb_globals++;
fa477d25 1550 ts = tcg_temp_alloc(s);
ee17db83 1551 ts->kind = TEMP_GLOBAL;
fa477d25
RH
1552
1553 return ts;
c896fe29
FB
1554}
1555
085272b3
RH
1556static TCGTemp *tcg_global_reg_new_internal(TCGContext *s, TCGType type,
1557 TCGReg reg, const char *name)
c896fe29 1558{
c896fe29 1559 TCGTemp *ts;
c896fe29 1560
1a057554 1561 tcg_debug_assert(TCG_TARGET_REG_BITS == 64 || type == TCG_TYPE_I32);
7ca4b752
RH
1562
1563 ts = tcg_global_alloc(s);
c896fe29
FB
1564 ts->base_type = type;
1565 ts->type = type;
ee17db83 1566 ts->kind = TEMP_FIXED;
c896fe29 1567 ts->reg = reg;
c896fe29 1568 ts->name = name;
c896fe29 1569 tcg_regset_set_reg(s->reserved_regs, reg);
7ca4b752 1570
085272b3 1571 return ts;
a7812ae4
PB
1572}
1573
b6638662 1574void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size)
b3a62939 1575{
b3a62939
RH
1576 s->frame_start = start;
1577 s->frame_end = start + size;
085272b3
RH
1578 s->frame_temp
1579 = tcg_global_reg_new_internal(s, TCG_TYPE_PTR, reg, "_frame");
b3a62939
RH
1580}
1581
4643f3e0
RH
1582static TCGTemp *tcg_global_mem_new_internal(TCGv_ptr base, intptr_t offset,
1583 const char *name, TCGType type)
c896fe29 1584{
b1311c4a 1585 TCGContext *s = tcg_ctx;
dc41aa7d 1586 TCGTemp *base_ts = tcgv_ptr_temp(base);
7ca4b752 1587 TCGTemp *ts = tcg_global_alloc(s);
aef85402 1588 int indirect_reg = 0;
c896fe29 1589
c0522136
RH
1590 switch (base_ts->kind) {
1591 case TEMP_FIXED:
1592 break;
1593 case TEMP_GLOBAL:
5a18407f
RH
1594 /* We do not support double-indirect registers. */
1595 tcg_debug_assert(!base_ts->indirect_reg);
b3915dbb 1596 base_ts->indirect_base = 1;
5a18407f
RH
1597 s->nb_indirects += (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64
1598 ? 2 : 1);
1599 indirect_reg = 1;
c0522136
RH
1600 break;
1601 default:
1602 g_assert_not_reached();
b3915dbb
RH
1603 }
1604
7ca4b752
RH
1605 if (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64) {
1606 TCGTemp *ts2 = tcg_global_alloc(s);
c896fe29 1607 char buf[64];
7ca4b752
RH
1608
1609 ts->base_type = TCG_TYPE_I64;
c896fe29 1610 ts->type = TCG_TYPE_I32;
b3915dbb 1611 ts->indirect_reg = indirect_reg;
c896fe29 1612 ts->mem_allocated = 1;
b3a62939 1613 ts->mem_base = base_ts;
aef85402 1614 ts->mem_offset = offset;
c896fe29
FB
1615 pstrcpy(buf, sizeof(buf), name);
1616 pstrcat(buf, sizeof(buf), "_0");
1617 ts->name = strdup(buf);
c896fe29 1618
7ca4b752
RH
1619 tcg_debug_assert(ts2 == ts + 1);
1620 ts2->base_type = TCG_TYPE_I64;
1621 ts2->type = TCG_TYPE_I32;
b3915dbb 1622 ts2->indirect_reg = indirect_reg;
7ca4b752
RH
1623 ts2->mem_allocated = 1;
1624 ts2->mem_base = base_ts;
aef85402 1625 ts2->mem_offset = offset + 4;
fac87bd2 1626 ts2->temp_subindex = 1;
c896fe29
FB
1627 pstrcpy(buf, sizeof(buf), name);
1628 pstrcat(buf, sizeof(buf), "_1");
120c1084 1629 ts2->name = strdup(buf);
7ca4b752 1630 } else {
c896fe29
FB
1631 ts->base_type = type;
1632 ts->type = type;
b3915dbb 1633 ts->indirect_reg = indirect_reg;
c896fe29 1634 ts->mem_allocated = 1;
b3a62939 1635 ts->mem_base = base_ts;
c896fe29 1636 ts->mem_offset = offset;
c896fe29 1637 ts->name = name;
c896fe29 1638 }
085272b3 1639 return ts;
a7812ae4
PB
1640}
1641
4643f3e0
RH
1642TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t off, const char *name)
1643{
1644 TCGTemp *ts = tcg_global_mem_new_internal(reg, off, name, TCG_TYPE_I32);
1645 return temp_tcgv_i32(ts);
1646}
1647
1648TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t off, const char *name)
1649{
1650 TCGTemp *ts = tcg_global_mem_new_internal(reg, off, name, TCG_TYPE_I64);
1651 return temp_tcgv_i64(ts);
1652}
1653
1654TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t off, const char *name)
1655{
1656 TCGTemp *ts = tcg_global_mem_new_internal(reg, off, name, TCG_TYPE_PTR);
1657 return temp_tcgv_ptr(ts);
1658}
1659
fb04ab7d 1660TCGTemp *tcg_temp_new_internal(TCGType type, TCGTempKind kind)
c896fe29 1661{
b1311c4a 1662 TCGContext *s = tcg_ctx;
c896fe29 1663 TCGTemp *ts;
e1c08b00 1664 int n;
7ca4b752 1665
e1c08b00
RH
1666 if (kind == TEMP_EBB) {
1667 int idx = find_first_bit(s->free_temps[type].l, TCG_MAX_TEMPS);
1668
1669 if (idx < TCG_MAX_TEMPS) {
1670 /* There is already an available temp with the right type. */
1671 clear_bit(idx, s->free_temps[type].l);
1672
1673 ts = &s->temps[idx];
1674 ts->temp_allocated = 1;
1675 tcg_debug_assert(ts->base_type == type);
1676 tcg_debug_assert(ts->kind == kind);
2f2e911d 1677 return ts;
43eef72f 1678 }
e1c08b00
RH
1679 } else {
1680 tcg_debug_assert(kind == TEMP_TB);
1681 }
7ca4b752 1682
e1c08b00
RH
1683 switch (type) {
1684 case TCG_TYPE_I32:
1685 case TCG_TYPE_V64:
1686 case TCG_TYPE_V128:
1687 case TCG_TYPE_V256:
1688 n = 1;
1689 break;
1690 case TCG_TYPE_I64:
1691 n = 64 / TCG_TARGET_REG_BITS;
1692 break;
1693 case TCG_TYPE_I128:
1694 n = 128 / TCG_TARGET_REG_BITS;
1695 break;
1696 default:
1697 g_assert_not_reached();
1698 }
43eef72f 1699
e1c08b00
RH
1700 ts = tcg_temp_alloc(s);
1701 ts->base_type = type;
1702 ts->temp_allocated = 1;
1703 ts->kind = kind;
1704
1705 if (n == 1) {
1706 ts->type = type;
1707 } else {
1708 ts->type = TCG_TYPE_REG;
43eef72f 1709
e1c08b00
RH
1710 for (int i = 1; i < n; ++i) {
1711 TCGTemp *ts2 = tcg_temp_alloc(s);
43eef72f 1712
e1c08b00
RH
1713 tcg_debug_assert(ts2 == ts + i);
1714 ts2->base_type = type;
1715 ts2->type = TCG_TYPE_REG;
1716 ts2->temp_allocated = 1;
1717 ts2->temp_subindex = i;
1718 ts2->kind = kind;
e8996ee0 1719 }
c896fe29 1720 }
085272b3 1721 return ts;
c896fe29
FB
1722}
1723
4643f3e0
RH
1724TCGv_i32 tcg_temp_new_i32(void)
1725{
1726 return temp_tcgv_i32(tcg_temp_new_internal(TCG_TYPE_I32, TEMP_TB));
1727}
1728
1729TCGv_i32 tcg_temp_ebb_new_i32(void)
1730{
1731 return temp_tcgv_i32(tcg_temp_new_internal(TCG_TYPE_I32, TEMP_EBB));
1732}
1733
1734TCGv_i64 tcg_temp_new_i64(void)
1735{
1736 return temp_tcgv_i64(tcg_temp_new_internal(TCG_TYPE_I64, TEMP_TB));
1737}
1738
1739TCGv_i64 tcg_temp_ebb_new_i64(void)
1740{
1741 return temp_tcgv_i64(tcg_temp_new_internal(TCG_TYPE_I64, TEMP_EBB));
1742}
1743
1744TCGv_ptr tcg_temp_new_ptr(void)
1745{
1746 return temp_tcgv_ptr(tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_TB));
1747}
1748
1749TCGv_ptr tcg_temp_ebb_new_ptr(void)
1750{
1751 return temp_tcgv_ptr(tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_EBB));
1752}
1753
1754TCGv_i128 tcg_temp_new_i128(void)
1755{
1756 return temp_tcgv_i128(tcg_temp_new_internal(TCG_TYPE_I128, TEMP_TB));
1757}
1758
1759TCGv_i128 tcg_temp_ebb_new_i128(void)
1760{
1761 return temp_tcgv_i128(tcg_temp_new_internal(TCG_TYPE_I128, TEMP_EBB));
1762}
1763
d2fd745f
RH
1764TCGv_vec tcg_temp_new_vec(TCGType type)
1765{
1766 TCGTemp *t;
1767
1768#ifdef CONFIG_DEBUG_TCG
1769 switch (type) {
1770 case TCG_TYPE_V64:
1771 assert(TCG_TARGET_HAS_v64);
1772 break;
1773 case TCG_TYPE_V128:
1774 assert(TCG_TARGET_HAS_v128);
1775 break;
1776 case TCG_TYPE_V256:
1777 assert(TCG_TARGET_HAS_v256);
1778 break;
1779 default:
1780 g_assert_not_reached();
1781 }
1782#endif
1783
bbf989bf 1784 t = tcg_temp_new_internal(type, TEMP_EBB);
d2fd745f
RH
1785 return temp_tcgv_vec(t);
1786}
1787
1788/* Create a new temp of the same type as an existing temp. */
1789TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match)
1790{
1791 TCGTemp *t = tcgv_vec_temp(match);
1792
1793 tcg_debug_assert(t->temp_allocated != 0);
1794
bbf989bf 1795 t = tcg_temp_new_internal(t->base_type, TEMP_EBB);
d2fd745f
RH
1796 return temp_tcgv_vec(t);
1797}
1798
5bfa8034 1799void tcg_temp_free_internal(TCGTemp *ts)
c896fe29 1800{
b1311c4a 1801 TCGContext *s = tcg_ctx;
c896fe29 1802
c7482438
RH
1803 switch (ts->kind) {
1804 case TEMP_CONST:
f57c6915 1805 case TEMP_TB:
2f2e911d
RH
1806 /* Silently ignore free. */
1807 break;
1808 case TEMP_EBB:
1809 tcg_debug_assert(ts->temp_allocated != 0);
1810 ts->temp_allocated = 0;
1811 set_bit(temp_idx(ts), s->free_temps[ts->base_type].l);
c7482438
RH
1812 break;
1813 default:
2f2e911d 1814 /* It never made sense to free TEMP_FIXED or TEMP_GLOBAL. */
c7482438 1815 g_assert_not_reached();
c0522136 1816 }
c896fe29
FB
1817}
1818
58b79713
RH
1819void tcg_temp_free_i32(TCGv_i32 arg)
1820{
1821 tcg_temp_free_internal(tcgv_i32_temp(arg));
1822}
1823
1824void tcg_temp_free_i64(TCGv_i64 arg)
1825{
1826 tcg_temp_free_internal(tcgv_i64_temp(arg));
1827}
1828
1829void tcg_temp_free_i128(TCGv_i128 arg)
1830{
1831 tcg_temp_free_internal(tcgv_i128_temp(arg));
1832}
1833
1834void tcg_temp_free_ptr(TCGv_ptr arg)
1835{
1836 tcg_temp_free_internal(tcgv_ptr_temp(arg));
1837}
1838
1839void tcg_temp_free_vec(TCGv_vec arg)
1840{
1841 tcg_temp_free_internal(tcgv_vec_temp(arg));
1842}
1843
c0522136
RH
1844TCGTemp *tcg_constant_internal(TCGType type, int64_t val)
1845{
1846 TCGContext *s = tcg_ctx;
1847 GHashTable *h = s->const_table[type];
1848 TCGTemp *ts;
1849
1850 if (h == NULL) {
1851 h = g_hash_table_new(g_int64_hash, g_int64_equal);
1852 s->const_table[type] = h;
1853 }
1854
1855 ts = g_hash_table_lookup(h, &val);
1856 if (ts == NULL) {
aef85402
RH
1857 int64_t *val_ptr;
1858
c0522136
RH
1859 ts = tcg_temp_alloc(s);
1860
1861 if (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64) {
1862 TCGTemp *ts2 = tcg_temp_alloc(s);
1863
aef85402
RH
1864 tcg_debug_assert(ts2 == ts + 1);
1865
c0522136
RH
1866 ts->base_type = TCG_TYPE_I64;
1867 ts->type = TCG_TYPE_I32;
1868 ts->kind = TEMP_CONST;
1869 ts->temp_allocated = 1;
c0522136 1870
c0522136
RH
1871 ts2->base_type = TCG_TYPE_I64;
1872 ts2->type = TCG_TYPE_I32;
1873 ts2->kind = TEMP_CONST;
1874 ts2->temp_allocated = 1;
fac87bd2 1875 ts2->temp_subindex = 1;
aef85402
RH
1876
1877 /*
1878 * Retain the full value of the 64-bit constant in the low
1879 * part, so that the hash table works. Actual uses will
1880 * truncate the value to the low part.
1881 */
1882 ts[HOST_BIG_ENDIAN].val = val;
1883 ts[!HOST_BIG_ENDIAN].val = val >> 32;
1884 val_ptr = &ts[HOST_BIG_ENDIAN].val;
c0522136
RH
1885 } else {
1886 ts->base_type = type;
1887 ts->type = type;
1888 ts->kind = TEMP_CONST;
1889 ts->temp_allocated = 1;
1890 ts->val = val;
aef85402 1891 val_ptr = &ts->val;
c0522136 1892 }
aef85402 1893 g_hash_table_insert(h, val_ptr, ts);
c0522136
RH
1894 }
1895
1896 return ts;
1897}
1898
16edaee7
RH
1899TCGv_i32 tcg_constant_i32(int32_t val)
1900{
1901 return temp_tcgv_i32(tcg_constant_internal(TCG_TYPE_I32, val));
1902}
1903
1904TCGv_i64 tcg_constant_i64(int64_t val)
1905{
1906 return temp_tcgv_i64(tcg_constant_internal(TCG_TYPE_I64, val));
1907}
1908
1909TCGv_ptr tcg_constant_ptr_int(intptr_t val)
1910{
1911 return temp_tcgv_ptr(tcg_constant_internal(TCG_TYPE_PTR, val));
1912}
1913
c0522136
RH
1914TCGv_vec tcg_constant_vec(TCGType type, unsigned vece, int64_t val)
1915{
1916 val = dup_const(vece, val);
1917 return temp_tcgv_vec(tcg_constant_internal(type, val));
1918}
1919
88d4005b
RH
1920TCGv_vec tcg_constant_vec_matching(TCGv_vec match, unsigned vece, int64_t val)
1921{
1922 TCGTemp *t = tcgv_vec_temp(match);
1923
1924 tcg_debug_assert(t->temp_allocated != 0);
1925 return tcg_constant_vec(t->base_type, vece, val);
1926}
1927
177f648f
RH
1928#ifdef CONFIG_DEBUG_TCG
1929size_t temp_idx(TCGTemp *ts)
1930{
1931 ptrdiff_t n = ts - tcg_ctx->temps;
1932 assert(n >= 0 && n < tcg_ctx->nb_temps);
1933 return n;
1934}
1935
1936TCGTemp *tcgv_i32_temp(TCGv_i32 v)
1937{
1938 uintptr_t o = (uintptr_t)v - offsetof(TCGContext, temps);
1939
1940 assert(o < sizeof(TCGTemp) * tcg_ctx->nb_temps);
1941 assert(o % sizeof(TCGTemp) == 0);
1942
1943 return (void *)tcg_ctx + (uintptr_t)v;
1944}
1945#endif /* CONFIG_DEBUG_TCG */
1946
be0f34b5
RH
1947/* Return true if OP may appear in the opcode stream.
1948 Test the runtime variable that controls each opcode. */
1949bool tcg_op_supported(TCGOpcode op)
1950{
d2fd745f
RH
1951 const bool have_vec
1952 = TCG_TARGET_HAS_v64 | TCG_TARGET_HAS_v128 | TCG_TARGET_HAS_v256;
1953
be0f34b5
RH
1954 switch (op) {
1955 case INDEX_op_discard:
1956 case INDEX_op_set_label:
1957 case INDEX_op_call:
1958 case INDEX_op_br:
1959 case INDEX_op_mb:
1960 case INDEX_op_insn_start:
1961 case INDEX_op_exit_tb:
1962 case INDEX_op_goto_tb:
f4e01e30 1963 case INDEX_op_goto_ptr:
fecccfcc
RH
1964 case INDEX_op_qemu_ld_a32_i32:
1965 case INDEX_op_qemu_ld_a64_i32:
1966 case INDEX_op_qemu_st_a32_i32:
1967 case INDEX_op_qemu_st_a64_i32:
1968 case INDEX_op_qemu_ld_a32_i64:
1969 case INDEX_op_qemu_ld_a64_i64:
1970 case INDEX_op_qemu_st_a32_i64:
1971 case INDEX_op_qemu_st_a64_i64:
be0f34b5
RH
1972 return true;
1973
fecccfcc
RH
1974 case INDEX_op_qemu_st8_a32_i32:
1975 case INDEX_op_qemu_st8_a64_i32:
07ce0b05
RH
1976 return TCG_TARGET_HAS_qemu_st8_i32;
1977
fecccfcc
RH
1978 case INDEX_op_qemu_ld_a32_i128:
1979 case INDEX_op_qemu_ld_a64_i128:
1980 case INDEX_op_qemu_st_a32_i128:
1981 case INDEX_op_qemu_st_a64_i128:
12fde9bc
RH
1982 return TCG_TARGET_HAS_qemu_ldst_i128;
1983
be0f34b5 1984 case INDEX_op_mov_i32:
be0f34b5
RH
1985 case INDEX_op_setcond_i32:
1986 case INDEX_op_brcond_i32:
3871be75 1987 case INDEX_op_movcond_i32:
be0f34b5
RH
1988 case INDEX_op_ld8u_i32:
1989 case INDEX_op_ld8s_i32:
1990 case INDEX_op_ld16u_i32:
1991 case INDEX_op_ld16s_i32:
1992 case INDEX_op_ld_i32:
1993 case INDEX_op_st8_i32:
1994 case INDEX_op_st16_i32:
1995 case INDEX_op_st_i32:
1996 case INDEX_op_add_i32:
1997 case INDEX_op_sub_i32:
b701f195 1998 case INDEX_op_neg_i32:
be0f34b5
RH
1999 case INDEX_op_mul_i32:
2000 case INDEX_op_and_i32:
2001 case INDEX_op_or_i32:
2002 case INDEX_op_xor_i32:
2003 case INDEX_op_shl_i32:
2004 case INDEX_op_shr_i32:
2005 case INDEX_op_sar_i32:
2006 return true;
2007
3635502d
RH
2008 case INDEX_op_negsetcond_i32:
2009 return TCG_TARGET_HAS_negsetcond_i32;
be0f34b5
RH
2010 case INDEX_op_div_i32:
2011 case INDEX_op_divu_i32:
2012 return TCG_TARGET_HAS_div_i32;
2013 case INDEX_op_rem_i32:
2014 case INDEX_op_remu_i32:
2015 return TCG_TARGET_HAS_rem_i32;
2016 case INDEX_op_div2_i32:
2017 case INDEX_op_divu2_i32:
2018 return TCG_TARGET_HAS_div2_i32;
2019 case INDEX_op_rotl_i32:
2020 case INDEX_op_rotr_i32:
2021 return TCG_TARGET_HAS_rot_i32;
2022 case INDEX_op_deposit_i32:
2023 return TCG_TARGET_HAS_deposit_i32;
2024 case INDEX_op_extract_i32:
2025 return TCG_TARGET_HAS_extract_i32;
2026 case INDEX_op_sextract_i32:
2027 return TCG_TARGET_HAS_sextract_i32;
fce1296f
RH
2028 case INDEX_op_extract2_i32:
2029 return TCG_TARGET_HAS_extract2_i32;
be0f34b5
RH
2030 case INDEX_op_add2_i32:
2031 return TCG_TARGET_HAS_add2_i32;
2032 case INDEX_op_sub2_i32:
2033 return TCG_TARGET_HAS_sub2_i32;
2034 case INDEX_op_mulu2_i32:
2035 return TCG_TARGET_HAS_mulu2_i32;
2036 case INDEX_op_muls2_i32:
2037 return TCG_TARGET_HAS_muls2_i32;
2038 case INDEX_op_muluh_i32:
2039 return TCG_TARGET_HAS_muluh_i32;
2040 case INDEX_op_mulsh_i32:
2041 return TCG_TARGET_HAS_mulsh_i32;
2042 case INDEX_op_ext8s_i32:
2043 return TCG_TARGET_HAS_ext8s_i32;
2044 case INDEX_op_ext16s_i32:
2045 return TCG_TARGET_HAS_ext16s_i32;
2046 case INDEX_op_ext8u_i32:
2047 return TCG_TARGET_HAS_ext8u_i32;
2048 case INDEX_op_ext16u_i32:
2049 return TCG_TARGET_HAS_ext16u_i32;
2050 case INDEX_op_bswap16_i32:
2051 return TCG_TARGET_HAS_bswap16_i32;
2052 case INDEX_op_bswap32_i32:
2053 return TCG_TARGET_HAS_bswap32_i32;
2054 case INDEX_op_not_i32:
2055 return TCG_TARGET_HAS_not_i32;
be0f34b5
RH
2056 case INDEX_op_andc_i32:
2057 return TCG_TARGET_HAS_andc_i32;
2058 case INDEX_op_orc_i32:
2059 return TCG_TARGET_HAS_orc_i32;
2060 case INDEX_op_eqv_i32:
2061 return TCG_TARGET_HAS_eqv_i32;
2062 case INDEX_op_nand_i32:
2063 return TCG_TARGET_HAS_nand_i32;
2064 case INDEX_op_nor_i32:
2065 return TCG_TARGET_HAS_nor_i32;
2066 case INDEX_op_clz_i32:
2067 return TCG_TARGET_HAS_clz_i32;
2068 case INDEX_op_ctz_i32:
2069 return TCG_TARGET_HAS_ctz_i32;
2070 case INDEX_op_ctpop_i32:
2071 return TCG_TARGET_HAS_ctpop_i32;
2072
2073 case INDEX_op_brcond2_i32:
2074 case INDEX_op_setcond2_i32:
2075 return TCG_TARGET_REG_BITS == 32;
2076
2077 case INDEX_op_mov_i64:
be0f34b5
RH
2078 case INDEX_op_setcond_i64:
2079 case INDEX_op_brcond_i64:
3871be75 2080 case INDEX_op_movcond_i64:
be0f34b5
RH
2081 case INDEX_op_ld8u_i64:
2082 case INDEX_op_ld8s_i64:
2083 case INDEX_op_ld16u_i64:
2084 case INDEX_op_ld16s_i64:
2085 case INDEX_op_ld32u_i64:
2086 case INDEX_op_ld32s_i64:
2087 case INDEX_op_ld_i64:
2088 case INDEX_op_st8_i64:
2089 case INDEX_op_st16_i64:
2090 case INDEX_op_st32_i64:
2091 case INDEX_op_st_i64:
2092 case INDEX_op_add_i64:
2093 case INDEX_op_sub_i64:
b701f195 2094 case INDEX_op_neg_i64:
be0f34b5
RH
2095 case INDEX_op_mul_i64:
2096 case INDEX_op_and_i64:
2097 case INDEX_op_or_i64:
2098 case INDEX_op_xor_i64:
2099 case INDEX_op_shl_i64:
2100 case INDEX_op_shr_i64:
2101 case INDEX_op_sar_i64:
2102 case INDEX_op_ext_i32_i64:
2103 case INDEX_op_extu_i32_i64:
2104 return TCG_TARGET_REG_BITS == 64;
2105
3635502d
RH
2106 case INDEX_op_negsetcond_i64:
2107 return TCG_TARGET_HAS_negsetcond_i64;
be0f34b5
RH
2108 case INDEX_op_div_i64:
2109 case INDEX_op_divu_i64:
2110 return TCG_TARGET_HAS_div_i64;
2111 case INDEX_op_rem_i64:
2112 case INDEX_op_remu_i64:
2113 return TCG_TARGET_HAS_rem_i64;
2114 case INDEX_op_div2_i64:
2115 case INDEX_op_divu2_i64:
2116 return TCG_TARGET_HAS_div2_i64;
2117 case INDEX_op_rotl_i64:
2118 case INDEX_op_rotr_i64:
2119 return TCG_TARGET_HAS_rot_i64;
2120 case INDEX_op_deposit_i64:
2121 return TCG_TARGET_HAS_deposit_i64;
2122 case INDEX_op_extract_i64:
2123 return TCG_TARGET_HAS_extract_i64;
2124 case INDEX_op_sextract_i64:
2125 return TCG_TARGET_HAS_sextract_i64;
fce1296f
RH
2126 case INDEX_op_extract2_i64:
2127 return TCG_TARGET_HAS_extract2_i64;
be0f34b5 2128 case INDEX_op_extrl_i64_i32:
be0f34b5 2129 case INDEX_op_extrh_i64_i32:
13d885b0 2130 return TCG_TARGET_HAS_extr_i64_i32;
be0f34b5
RH
2131 case INDEX_op_ext8s_i64:
2132 return TCG_TARGET_HAS_ext8s_i64;
2133 case INDEX_op_ext16s_i64:
2134 return TCG_TARGET_HAS_ext16s_i64;
2135 case INDEX_op_ext32s_i64:
2136 return TCG_TARGET_HAS_ext32s_i64;
2137 case INDEX_op_ext8u_i64:
2138 return TCG_TARGET_HAS_ext8u_i64;
2139 case INDEX_op_ext16u_i64:
2140 return TCG_TARGET_HAS_ext16u_i64;
2141 case INDEX_op_ext32u_i64:
2142 return TCG_TARGET_HAS_ext32u_i64;
2143 case INDEX_op_bswap16_i64:
2144 return TCG_TARGET_HAS_bswap16_i64;
2145 case INDEX_op_bswap32_i64:
2146 return TCG_TARGET_HAS_bswap32_i64;
2147 case INDEX_op_bswap64_i64:
2148 return TCG_TARGET_HAS_bswap64_i64;
2149 case INDEX_op_not_i64:
2150 return TCG_TARGET_HAS_not_i64;
be0f34b5
RH
2151 case INDEX_op_andc_i64:
2152 return TCG_TARGET_HAS_andc_i64;
2153 case INDEX_op_orc_i64:
2154 return TCG_TARGET_HAS_orc_i64;
2155 case INDEX_op_eqv_i64:
2156 return TCG_TARGET_HAS_eqv_i64;
2157 case INDEX_op_nand_i64:
2158 return TCG_TARGET_HAS_nand_i64;
2159 case INDEX_op_nor_i64:
2160 return TCG_TARGET_HAS_nor_i64;
2161 case INDEX_op_clz_i64:
2162 return TCG_TARGET_HAS_clz_i64;
2163 case INDEX_op_ctz_i64:
2164 return TCG_TARGET_HAS_ctz_i64;
2165 case INDEX_op_ctpop_i64:
2166 return TCG_TARGET_HAS_ctpop_i64;
2167 case INDEX_op_add2_i64:
2168 return TCG_TARGET_HAS_add2_i64;
2169 case INDEX_op_sub2_i64:
2170 return TCG_TARGET_HAS_sub2_i64;
2171 case INDEX_op_mulu2_i64:
2172 return TCG_TARGET_HAS_mulu2_i64;
2173 case INDEX_op_muls2_i64:
2174 return TCG_TARGET_HAS_muls2_i64;
2175 case INDEX_op_muluh_i64:
2176 return TCG_TARGET_HAS_muluh_i64;
2177 case INDEX_op_mulsh_i64:
2178 return TCG_TARGET_HAS_mulsh_i64;
2179
d2fd745f
RH
2180 case INDEX_op_mov_vec:
2181 case INDEX_op_dup_vec:
37ee55a0 2182 case INDEX_op_dupm_vec:
d2fd745f
RH
2183 case INDEX_op_ld_vec:
2184 case INDEX_op_st_vec:
2185 case INDEX_op_add_vec:
2186 case INDEX_op_sub_vec:
2187 case INDEX_op_and_vec:
2188 case INDEX_op_or_vec:
2189 case INDEX_op_xor_vec:
212be173 2190 case INDEX_op_cmp_vec:
d2fd745f
RH
2191 return have_vec;
2192 case INDEX_op_dup2_vec:
2193 return have_vec && TCG_TARGET_REG_BITS == 32;
2194 case INDEX_op_not_vec:
2195 return have_vec && TCG_TARGET_HAS_not_vec;
2196 case INDEX_op_neg_vec:
2197 return have_vec && TCG_TARGET_HAS_neg_vec;
bcefc902
RH
2198 case INDEX_op_abs_vec:
2199 return have_vec && TCG_TARGET_HAS_abs_vec;
d2fd745f
RH
2200 case INDEX_op_andc_vec:
2201 return have_vec && TCG_TARGET_HAS_andc_vec;
2202 case INDEX_op_orc_vec:
2203 return have_vec && TCG_TARGET_HAS_orc_vec;
ed523473
RH
2204 case INDEX_op_nand_vec:
2205 return have_vec && TCG_TARGET_HAS_nand_vec;
2206 case INDEX_op_nor_vec:
2207 return have_vec && TCG_TARGET_HAS_nor_vec;
2208 case INDEX_op_eqv_vec:
2209 return have_vec && TCG_TARGET_HAS_eqv_vec;
3774030a
RH
2210 case INDEX_op_mul_vec:
2211 return have_vec && TCG_TARGET_HAS_mul_vec;
d0ec9796
RH
2212 case INDEX_op_shli_vec:
2213 case INDEX_op_shri_vec:
2214 case INDEX_op_sari_vec:
2215 return have_vec && TCG_TARGET_HAS_shi_vec;
2216 case INDEX_op_shls_vec:
2217 case INDEX_op_shrs_vec:
2218 case INDEX_op_sars_vec:
2219 return have_vec && TCG_TARGET_HAS_shs_vec;
2220 case INDEX_op_shlv_vec:
2221 case INDEX_op_shrv_vec:
2222 case INDEX_op_sarv_vec:
2223 return have_vec && TCG_TARGET_HAS_shv_vec;
b0f7e744
RH
2224 case INDEX_op_rotli_vec:
2225 return have_vec && TCG_TARGET_HAS_roti_vec;
23850a74
RH
2226 case INDEX_op_rotls_vec:
2227 return have_vec && TCG_TARGET_HAS_rots_vec;
5d0ceda9
RH
2228 case INDEX_op_rotlv_vec:
2229 case INDEX_op_rotrv_vec:
2230 return have_vec && TCG_TARGET_HAS_rotv_vec;
8afaf050
RH
2231 case INDEX_op_ssadd_vec:
2232 case INDEX_op_usadd_vec:
2233 case INDEX_op_sssub_vec:
2234 case INDEX_op_ussub_vec:
2235 return have_vec && TCG_TARGET_HAS_sat_vec;
dd0a0fcd
RH
2236 case INDEX_op_smin_vec:
2237 case INDEX_op_umin_vec:
2238 case INDEX_op_smax_vec:
2239 case INDEX_op_umax_vec:
2240 return have_vec && TCG_TARGET_HAS_minmax_vec;
38dc1294
RH
2241 case INDEX_op_bitsel_vec:
2242 return have_vec && TCG_TARGET_HAS_bitsel_vec;
f75da298
RH
2243 case INDEX_op_cmpsel_vec:
2244 return have_vec && TCG_TARGET_HAS_cmpsel_vec;
d2fd745f 2245
db432672
RH
2246 default:
2247 tcg_debug_assert(op > INDEX_op_last_generic && op < NB_OPS);
2248 return true;
be0f34b5 2249 }
be0f34b5
RH
2250}
2251
39004a71
RH
2252static TCGOp *tcg_op_alloc(TCGOpcode opc, unsigned nargs);
2253
a3a692b8 2254static void tcg_gen_callN(TCGHelperInfo *info, TCGTemp *ret, TCGTemp **args)
c896fe29 2255{
39004a71
RH
2256 TCGv_i64 extend_free[MAX_CALL_IARGS];
2257 int n_extend = 0;
75e8b9b7 2258 TCGOp *op;
39004a71 2259 int i, n, pi = 0, total_args;
afb49896 2260
d53106c9
RH
2261 if (unlikely(g_once_init_enter(HELPER_INFO_INIT(info)))) {
2262 init_call_layout(info);
2263 g_once_init_leave(HELPER_INFO_INIT(info), HELPER_INFO_INIT_VAL(info));
2264 }
2265
39004a71
RH
2266 total_args = info->nr_out + info->nr_in + 2;
2267 op = tcg_op_alloc(INDEX_op_call, total_args);
2bece2c8 2268
38b47b19 2269#ifdef CONFIG_PLUGIN
17083f6f
EC
2270 /* Flag helpers that may affect guest state */
2271 if (tcg_ctx->plugin_insn &&
2272 !(info->flags & TCG_CALL_PLUGIN) &&
2273 !(info->flags & TCG_CALL_NO_SIDE_EFFECTS)) {
38b47b19
EC
2274 tcg_ctx->plugin_insn->calls_helpers = true;
2275 }
2276#endif
2277
39004a71
RH
2278 TCGOP_CALLO(op) = n = info->nr_out;
2279 switch (n) {
2280 case 0:
2281 tcg_debug_assert(ret == NULL);
2282 break;
2283 case 1:
2284 tcg_debug_assert(ret != NULL);
2285 op->args[pi++] = temp_arg(ret);
2286 break;
2287 case 2:
466d3759 2288 case 4:
39004a71 2289 tcg_debug_assert(ret != NULL);
466d3759 2290 tcg_debug_assert(ret->base_type == ret->type + ctz32(n));
39004a71 2291 tcg_debug_assert(ret->temp_subindex == 0);
466d3759
RH
2292 for (i = 0; i < n; ++i) {
2293 op->args[pi++] = temp_arg(ret + i);
2294 }
39004a71
RH
2295 break;
2296 default:
2297 g_assert_not_reached();
2298 }
2299
2300 TCGOP_CALLI(op) = n = info->nr_in;
2301 for (i = 0; i < n; i++) {
2302 const TCGCallArgumentLoc *loc = &info->in[i];
2303 TCGTemp *ts = args[loc->arg_idx] + loc->tmp_subindex;
2304
2305 switch (loc->kind) {
2306 case TCG_CALL_ARG_NORMAL:
313bdea8
RH
2307 case TCG_CALL_ARG_BY_REF:
2308 case TCG_CALL_ARG_BY_REF_N:
39004a71
RH
2309 op->args[pi++] = temp_arg(ts);
2310 break;
eb8b0224 2311
39004a71
RH
2312 case TCG_CALL_ARG_EXTEND_U:
2313 case TCG_CALL_ARG_EXTEND_S:
2314 {
5dd48602 2315 TCGv_i64 temp = tcg_temp_ebb_new_i64();
39004a71
RH
2316 TCGv_i32 orig = temp_tcgv_i32(ts);
2317
2318 if (loc->kind == TCG_CALL_ARG_EXTEND_S) {
eb8b0224
RH
2319 tcg_gen_ext_i32_i64(temp, orig);
2320 } else {
2321 tcg_gen_extu_i32_i64(temp, orig);
2322 }
39004a71
RH
2323 op->args[pi++] = tcgv_i64_arg(temp);
2324 extend_free[n_extend++] = temp;
2bece2c8 2325 }
e2a9dd6b 2326 break;
7b7d8b2d 2327
e2a9dd6b
RH
2328 default:
2329 g_assert_not_reached();
c896fe29
FB
2330 }
2331 }
d53106c9 2332 op->args[pi++] = (uintptr_t)info->func;
3e92aa34 2333 op->args[pi++] = (uintptr_t)info;
39004a71 2334 tcg_debug_assert(pi == total_args);
a7812ae4 2335
07843f75
RH
2336 if (tcg_ctx->emit_before_op) {
2337 QTAILQ_INSERT_BEFORE(tcg_ctx->emit_before_op, op, link);
2338 } else {
2339 QTAILQ_INSERT_TAIL(&tcg_ctx->ops, op, link);
2340 }
7319d83a 2341
39004a71
RH
2342 tcg_debug_assert(n_extend < ARRAY_SIZE(extend_free));
2343 for (i = 0; i < n_extend; ++i) {
2344 tcg_temp_free_i64(extend_free[i]);
2bece2c8 2345 }
c896fe29 2346}
c896fe29 2347
a3a692b8
RH
2348void tcg_gen_call0(TCGHelperInfo *info, TCGTemp *ret)
2349{
2350 tcg_gen_callN(info, ret, NULL);
2351}
2352
2353void tcg_gen_call1(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1)
2354{
2355 tcg_gen_callN(info, ret, &t1);
2356}
2357
2358void tcg_gen_call2(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1, TCGTemp *t2)
2359{
2360 TCGTemp *args[2] = { t1, t2 };
2361 tcg_gen_callN(info, ret, args);
2362}
2363
2364void tcg_gen_call3(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1,
2365 TCGTemp *t2, TCGTemp *t3)
2366{
2367 TCGTemp *args[3] = { t1, t2, t3 };
2368 tcg_gen_callN(info, ret, args);
2369}
2370
2371void tcg_gen_call4(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1,
2372 TCGTemp *t2, TCGTemp *t3, TCGTemp *t4)
2373{
2374 TCGTemp *args[4] = { t1, t2, t3, t4 };
2375 tcg_gen_callN(info, ret, args);
2376}
2377
2378void tcg_gen_call5(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1,
2379 TCGTemp *t2, TCGTemp *t3, TCGTemp *t4, TCGTemp *t5)
2380{
2381 TCGTemp *args[5] = { t1, t2, t3, t4, t5 };
2382 tcg_gen_callN(info, ret, args);
2383}
2384
2385void tcg_gen_call6(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1, TCGTemp *t2,
2386 TCGTemp *t3, TCGTemp *t4, TCGTemp *t5, TCGTemp *t6)
2387{
2388 TCGTemp *args[6] = { t1, t2, t3, t4, t5, t6 };
2389 tcg_gen_callN(info, ret, args);
2390}
2391
2392void tcg_gen_call7(TCGHelperInfo *info, TCGTemp *ret, TCGTemp *t1,
2393 TCGTemp *t2, TCGTemp *t3, TCGTemp *t4,
2394 TCGTemp *t5, TCGTemp *t6, TCGTemp *t7)
2395{
2396 TCGTemp *args[7] = { t1, t2, t3, t4, t5, t6, t7 };
2397 tcg_gen_callN(info, ret, args);
2398}
2399
8fcd3692 2400static void tcg_reg_alloc_start(TCGContext *s)
c896fe29 2401{
ac3b8891 2402 int i, n;
ac3b8891 2403
ee17db83
RH
2404 for (i = 0, n = s->nb_temps; i < n; i++) {
2405 TCGTemp *ts = &s->temps[i];
2406 TCGTempVal val = TEMP_VAL_MEM;
2407
2408 switch (ts->kind) {
c0522136
RH
2409 case TEMP_CONST:
2410 val = TEMP_VAL_CONST;
2411 break;
ee17db83
RH
2412 case TEMP_FIXED:
2413 val = TEMP_VAL_REG;
2414 break;
2415 case TEMP_GLOBAL:
2416 break;
c7482438 2417 case TEMP_EBB:
ee17db83
RH
2418 val = TEMP_VAL_DEAD;
2419 /* fall through */
f57c6915 2420 case TEMP_TB:
ee17db83
RH
2421 ts->mem_allocated = 0;
2422 break;
2423 default:
2424 g_assert_not_reached();
2425 }
2426 ts->val_type = val;
e8996ee0 2427 }
f8b2f202
RH
2428
2429 memset(s->reg_to_temp, 0, sizeof(s->reg_to_temp));
c896fe29
FB
2430}
2431
f8b2f202
RH
2432static char *tcg_get_arg_str_ptr(TCGContext *s, char *buf, int buf_size,
2433 TCGTemp *ts)
c896fe29 2434{
1807f4c4 2435 int idx = temp_idx(ts);
ac56dd48 2436
ee17db83
RH
2437 switch (ts->kind) {
2438 case TEMP_FIXED:
2439 case TEMP_GLOBAL:
ac56dd48 2440 pstrcpy(buf, buf_size, ts->name);
ee17db83 2441 break;
f57c6915 2442 case TEMP_TB:
f8b2f202 2443 snprintf(buf, buf_size, "loc%d", idx - s->nb_globals);
ee17db83 2444 break;
c7482438 2445 case TEMP_EBB:
f8b2f202 2446 snprintf(buf, buf_size, "tmp%d", idx - s->nb_globals);
ee17db83 2447 break;
c0522136
RH
2448 case TEMP_CONST:
2449 switch (ts->type) {
2450 case TCG_TYPE_I32:
2451 snprintf(buf, buf_size, "$0x%x", (int32_t)ts->val);
2452 break;
2453#if TCG_TARGET_REG_BITS > 32
2454 case TCG_TYPE_I64:
2455 snprintf(buf, buf_size, "$0x%" PRIx64, ts->val);
2456 break;
2457#endif
2458 case TCG_TYPE_V64:
2459 case TCG_TYPE_V128:
2460 case TCG_TYPE_V256:
2461 snprintf(buf, buf_size, "v%d$0x%" PRIx64,
2462 64 << (ts->type - TCG_TYPE_V64), ts->val);
2463 break;
2464 default:
2465 g_assert_not_reached();
2466 }
2467 break;
c896fe29
FB
2468 }
2469 return buf;
2470}
2471
43439139
RH
2472static char *tcg_get_arg_str(TCGContext *s, char *buf,
2473 int buf_size, TCGArg arg)
f8b2f202 2474{
43439139 2475 return tcg_get_arg_str_ptr(s, buf, buf_size, arg_temp(arg));
f8b2f202
RH
2476}
2477
f48f3ede
BS
2478static const char * const cond_name[] =
2479{
0aed257f
RH
2480 [TCG_COND_NEVER] = "never",
2481 [TCG_COND_ALWAYS] = "always",
f48f3ede
BS
2482 [TCG_COND_EQ] = "eq",
2483 [TCG_COND_NE] = "ne",
2484 [TCG_COND_LT] = "lt",
2485 [TCG_COND_GE] = "ge",
2486 [TCG_COND_LE] = "le",
2487 [TCG_COND_GT] = "gt",
2488 [TCG_COND_LTU] = "ltu",
2489 [TCG_COND_GEU] = "geu",
2490 [TCG_COND_LEU] = "leu",
d48097d0
RH
2491 [TCG_COND_GTU] = "gtu",
2492 [TCG_COND_TSTEQ] = "tsteq",
2493 [TCG_COND_TSTNE] = "tstne",
f48f3ede
BS
2494};
2495
12fde9bc 2496static const char * const ldst_name[(MO_BSWAP | MO_SSIZE) + 1] =
f713d6ad
RH
2497{
2498 [MO_UB] = "ub",
2499 [MO_SB] = "sb",
2500 [MO_LEUW] = "leuw",
2501 [MO_LESW] = "lesw",
2502 [MO_LEUL] = "leul",
2503 [MO_LESL] = "lesl",
fc313c64 2504 [MO_LEUQ] = "leq",
f713d6ad
RH
2505 [MO_BEUW] = "beuw",
2506 [MO_BESW] = "besw",
2507 [MO_BEUL] = "beul",
2508 [MO_BESL] = "besl",
fc313c64 2509 [MO_BEUQ] = "beq",
12fde9bc
RH
2510 [MO_128 + MO_BE] = "beo",
2511 [MO_128 + MO_LE] = "leo",
f713d6ad
RH
2512};
2513
1f00b27f 2514static const char * const alignment_name[(MO_AMASK >> MO_ASHIFT) + 1] = {
1f00b27f 2515 [MO_UNALN >> MO_ASHIFT] = "un+",
1f00b27f 2516 [MO_ALIGN >> MO_ASHIFT] = "al+",
1f00b27f
SS
2517 [MO_ALIGN_2 >> MO_ASHIFT] = "al2+",
2518 [MO_ALIGN_4 >> MO_ASHIFT] = "al4+",
2519 [MO_ALIGN_8 >> MO_ASHIFT] = "al8+",
2520 [MO_ALIGN_16 >> MO_ASHIFT] = "al16+",
2521 [MO_ALIGN_32 >> MO_ASHIFT] = "al32+",
2522 [MO_ALIGN_64 >> MO_ASHIFT] = "al64+",
2523};
2524
37031fef
RH
2525static const char * const atom_name[(MO_ATOM_MASK >> MO_ATOM_SHIFT) + 1] = {
2526 [MO_ATOM_IFALIGN >> MO_ATOM_SHIFT] = "",
2527 [MO_ATOM_IFALIGN_PAIR >> MO_ATOM_SHIFT] = "pair+",
2528 [MO_ATOM_WITHIN16 >> MO_ATOM_SHIFT] = "w16+",
2529 [MO_ATOM_WITHIN16_PAIR >> MO_ATOM_SHIFT] = "w16p+",
2530 [MO_ATOM_SUBALIGN >> MO_ATOM_SHIFT] = "sub+",
2531 [MO_ATOM_NONE >> MO_ATOM_SHIFT] = "noat+",
2532};
2533
587195bd
RH
2534static const char bswap_flag_name[][6] = {
2535 [TCG_BSWAP_IZ] = "iz",
2536 [TCG_BSWAP_OZ] = "oz",
2537 [TCG_BSWAP_OS] = "os",
2538 [TCG_BSWAP_IZ | TCG_BSWAP_OZ] = "iz,oz",
2539 [TCG_BSWAP_IZ | TCG_BSWAP_OS] = "iz,os",
2540};
2541
b016486e
RH
2542static inline bool tcg_regset_single(TCGRegSet d)
2543{
2544 return (d & (d - 1)) == 0;
2545}
2546
2547static inline TCGReg tcg_regset_first(TCGRegSet d)
2548{
2549 if (TCG_TARGET_NB_REGS <= 32) {
2550 return ctz32(d);
2551 } else {
2552 return ctz64(d);
2553 }
2554}
2555
b7a83ff8
RH
2556/* Return only the number of characters output -- no error return. */
2557#define ne_fprintf(...) \
2558 ({ int ret_ = fprintf(__VA_ARGS__); ret_ >= 0 ? ret_ : 0; })
2559
2560static void tcg_dump_ops(TCGContext *s, FILE *f, bool have_prefs)
c896fe29 2561{
c896fe29 2562 char buf[128];
c45cb8bb 2563 TCGOp *op;
c45cb8bb 2564
15fa08f8 2565 QTAILQ_FOREACH(op, &s->ops, link) {
c45cb8bb
RH
2566 int i, k, nb_oargs, nb_iargs, nb_cargs;
2567 const TCGOpDef *def;
c45cb8bb 2568 TCGOpcode c;
bdfb460e 2569 int col = 0;
c896fe29 2570
c45cb8bb 2571 c = op->opc;
c896fe29 2572 def = &tcg_op_defs[c];
c45cb8bb 2573
765b842a 2574 if (c == INDEX_op_insn_start) {
b016486e 2575 nb_oargs = 0;
b7a83ff8 2576 col += ne_fprintf(f, "\n ----");
9aef40ed 2577
747bd69d 2578 for (i = 0, k = s->insn_start_words; i < k; ++i) {
c9ad8d27
RH
2579 col += ne_fprintf(f, " %016" PRIx64,
2580 tcg_get_insn_start_param(op, i));
eeacee4d 2581 }
7e4597d7 2582 } else if (c == INDEX_op_call) {
3e92aa34 2583 const TCGHelperInfo *info = tcg_call_info(op);
fa52e660 2584 void *func = tcg_call_func(op);
3e92aa34 2585
c896fe29 2586 /* variable number of arguments */
cd9090aa
RH
2587 nb_oargs = TCGOP_CALLO(op);
2588 nb_iargs = TCGOP_CALLI(op);
c896fe29 2589 nb_cargs = def->nb_cargs;
c896fe29 2590
b7a83ff8 2591 col += ne_fprintf(f, " %s ", def->name);
3e92aa34
RH
2592
2593 /*
2594 * Print the function name from TCGHelperInfo, if available.
2595 * Note that plugins have a template function for the info,
2596 * but the actual function pointer comes from the plugin.
2597 */
3e92aa34 2598 if (func == info->func) {
b7a83ff8 2599 col += ne_fprintf(f, "%s", info->name);
3e92aa34 2600 } else {
b7a83ff8 2601 col += ne_fprintf(f, "plugin(%p)", func);
3e92aa34
RH
2602 }
2603
b7a83ff8 2604 col += ne_fprintf(f, ",$0x%x,$%d", info->flags, nb_oargs);
cf066674 2605 for (i = 0; i < nb_oargs; i++) {
b7a83ff8
RH
2606 col += ne_fprintf(f, ",%s", tcg_get_arg_str(s, buf, sizeof(buf),
2607 op->args[i]));
b03cce8e 2608 }
cf066674 2609 for (i = 0; i < nb_iargs; i++) {
efee3746 2610 TCGArg arg = op->args[nb_oargs + i];
39004a71 2611 const char *t = tcg_get_arg_str(s, buf, sizeof(buf), arg);
b7a83ff8 2612 col += ne_fprintf(f, ",%s", t);
e8996ee0 2613 }
b03cce8e 2614 } else {
b7a83ff8 2615 col += ne_fprintf(f, " %s ", def->name);
c45cb8bb
RH
2616
2617 nb_oargs = def->nb_oargs;
2618 nb_iargs = def->nb_iargs;
2619 nb_cargs = def->nb_cargs;
2620
d2fd745f 2621 if (def->flags & TCG_OPF_VECTOR) {
b7a83ff8
RH
2622 col += ne_fprintf(f, "v%d,e%d,", 64 << TCGOP_VECL(op),
2623 8 << TCGOP_VECE(op));
d2fd745f
RH
2624 }
2625
b03cce8e 2626 k = 0;
c45cb8bb 2627 for (i = 0; i < nb_oargs; i++) {
b7a83ff8
RH
2628 const char *sep = k ? "," : "";
2629 col += ne_fprintf(f, "%s%s", sep,
2630 tcg_get_arg_str(s, buf, sizeof(buf),
2631 op->args[k++]));
b03cce8e 2632 }
c45cb8bb 2633 for (i = 0; i < nb_iargs; i++) {
b7a83ff8
RH
2634 const char *sep = k ? "," : "";
2635 col += ne_fprintf(f, "%s%s", sep,
2636 tcg_get_arg_str(s, buf, sizeof(buf),
2637 op->args[k++]));
b03cce8e 2638 }
be210acb
RH
2639 switch (c) {
2640 case INDEX_op_brcond_i32:
be210acb 2641 case INDEX_op_setcond_i32:
3635502d 2642 case INDEX_op_negsetcond_i32:
ffc5ea09 2643 case INDEX_op_movcond_i32:
ffc5ea09 2644 case INDEX_op_brcond2_i32:
be210acb 2645 case INDEX_op_setcond2_i32:
ffc5ea09 2646 case INDEX_op_brcond_i64:
be210acb 2647 case INDEX_op_setcond_i64:
3635502d 2648 case INDEX_op_negsetcond_i64:
ffc5ea09 2649 case INDEX_op_movcond_i64:
212be173 2650 case INDEX_op_cmp_vec:
f75da298 2651 case INDEX_op_cmpsel_vec:
efee3746
RH
2652 if (op->args[k] < ARRAY_SIZE(cond_name)
2653 && cond_name[op->args[k]]) {
b7a83ff8 2654 col += ne_fprintf(f, ",%s", cond_name[op->args[k++]]);
eeacee4d 2655 } else {
b7a83ff8 2656 col += ne_fprintf(f, ",$0x%" TCG_PRIlx, op->args[k++]);
eeacee4d 2657 }
f48f3ede 2658 i = 1;
be210acb 2659 break;
fecccfcc
RH
2660 case INDEX_op_qemu_ld_a32_i32:
2661 case INDEX_op_qemu_ld_a64_i32:
2662 case INDEX_op_qemu_st_a32_i32:
2663 case INDEX_op_qemu_st_a64_i32:
2664 case INDEX_op_qemu_st8_a32_i32:
2665 case INDEX_op_qemu_st8_a64_i32:
2666 case INDEX_op_qemu_ld_a32_i64:
2667 case INDEX_op_qemu_ld_a64_i64:
2668 case INDEX_op_qemu_st_a32_i64:
2669 case INDEX_op_qemu_st_a64_i64:
2670 case INDEX_op_qemu_ld_a32_i128:
2671 case INDEX_op_qemu_ld_a64_i128:
2672 case INDEX_op_qemu_st_a32_i128:
2673 case INDEX_op_qemu_st_a64_i128:
59227d5d 2674 {
37031fef 2675 const char *s_al, *s_op, *s_at;
9002ffcb 2676 MemOpIdx oi = op->args[k++];
9a239c6e 2677 MemOp mop = get_memop(oi);
59227d5d
RH
2678 unsigned ix = get_mmuidx(oi);
2679
9a239c6e
PMD
2680 s_al = alignment_name[(mop & MO_AMASK) >> MO_ASHIFT];
2681 s_op = ldst_name[mop & (MO_BSWAP | MO_SSIZE)];
2682 s_at = atom_name[(mop & MO_ATOM_MASK) >> MO_ATOM_SHIFT];
2683 mop &= ~(MO_AMASK | MO_BSWAP | MO_SSIZE | MO_ATOM_MASK);
37031fef
RH
2684
2685 /* If all fields are accounted for, print symbolically. */
9a239c6e 2686 if (!mop && s_al && s_op && s_at) {
37031fef
RH
2687 col += ne_fprintf(f, ",%s%s%s,%u",
2688 s_at, s_al, s_op, ix);
59c4b7e8 2689 } else {
9a239c6e
PMD
2690 mop = get_memop(oi);
2691 col += ne_fprintf(f, ",$0x%x,%u", mop, ix);
59227d5d
RH
2692 }
2693 i = 1;
f713d6ad 2694 }
f713d6ad 2695 break;
587195bd
RH
2696 case INDEX_op_bswap16_i32:
2697 case INDEX_op_bswap16_i64:
2698 case INDEX_op_bswap32_i32:
2699 case INDEX_op_bswap32_i64:
2700 case INDEX_op_bswap64_i64:
2701 {
2702 TCGArg flags = op->args[k];
2703 const char *name = NULL;
2704
2705 if (flags < ARRAY_SIZE(bswap_flag_name)) {
2706 name = bswap_flag_name[flags];
2707 }
2708 if (name) {
b7a83ff8 2709 col += ne_fprintf(f, ",%s", name);
587195bd 2710 } else {
b7a83ff8 2711 col += ne_fprintf(f, ",$0x%" TCG_PRIlx, flags);
587195bd
RH
2712 }
2713 i = k = 1;
2714 }
2715 break;
be210acb 2716 default:
f48f3ede 2717 i = 0;
be210acb
RH
2718 break;
2719 }
51e3972c
RH
2720 switch (c) {
2721 case INDEX_op_set_label:
2722 case INDEX_op_br:
2723 case INDEX_op_brcond_i32:
2724 case INDEX_op_brcond_i64:
2725 case INDEX_op_brcond2_i32:
b7a83ff8
RH
2726 col += ne_fprintf(f, "%s$L%d", k ? "," : "",
2727 arg_label(op->args[k])->id);
51e3972c
RH
2728 i++, k++;
2729 break;
3470867b
RH
2730 case INDEX_op_mb:
2731 {
2732 TCGBar membar = op->args[k];
2733 const char *b_op, *m_op;
2734
2735 switch (membar & TCG_BAR_SC) {
2736 case 0:
2737 b_op = "none";
2738 break;
2739 case TCG_BAR_LDAQ:
2740 b_op = "acq";
2741 break;
2742 case TCG_BAR_STRL:
2743 b_op = "rel";
2744 break;
2745 case TCG_BAR_SC:
2746 b_op = "seq";
2747 break;
2748 default:
2749 g_assert_not_reached();
2750 }
2751
2752 switch (membar & TCG_MO_ALL) {
2753 case 0:
2754 m_op = "none";
2755 break;
2756 case TCG_MO_LD_LD:
2757 m_op = "rr";
2758 break;
2759 case TCG_MO_LD_ST:
2760 m_op = "rw";
2761 break;
2762 case TCG_MO_ST_LD:
2763 m_op = "wr";
2764 break;
2765 case TCG_MO_ST_ST:
2766 m_op = "ww";
2767 break;
2768 case TCG_MO_LD_LD | TCG_MO_LD_ST:
2769 m_op = "rr+rw";
2770 break;
2771 case TCG_MO_LD_LD | TCG_MO_ST_LD:
2772 m_op = "rr+wr";
2773 break;
2774 case TCG_MO_LD_LD | TCG_MO_ST_ST:
2775 m_op = "rr+ww";
2776 break;
2777 case TCG_MO_LD_ST | TCG_MO_ST_LD:
2778 m_op = "rw+wr";
2779 break;
2780 case TCG_MO_LD_ST | TCG_MO_ST_ST:
2781 m_op = "rw+ww";
2782 break;
2783 case TCG_MO_ST_LD | TCG_MO_ST_ST:
2784 m_op = "wr+ww";
2785 break;
2786 case TCG_MO_LD_LD | TCG_MO_LD_ST | TCG_MO_ST_LD:
2787 m_op = "rr+rw+wr";
2788 break;
2789 case TCG_MO_LD_LD | TCG_MO_LD_ST | TCG_MO_ST_ST:
2790 m_op = "rr+rw+ww";
2791 break;
2792 case TCG_MO_LD_LD | TCG_MO_ST_LD | TCG_MO_ST_ST:
2793 m_op = "rr+wr+ww";
2794 break;
2795 case TCG_MO_LD_ST | TCG_MO_ST_LD | TCG_MO_ST_ST:
2796 m_op = "rw+wr+ww";
2797 break;
2798 case TCG_MO_ALL:
2799 m_op = "all";
2800 break;
2801 default:
2802 g_assert_not_reached();
2803 }
2804
2805 col += ne_fprintf(f, "%s%s:%s", (k ? "," : ""), b_op, m_op);
2806 i++, k++;
2807 }
2808 break;
51e3972c
RH
2809 default:
2810 break;
2811 }
2812 for (; i < nb_cargs; i++, k++) {
b7a83ff8
RH
2813 col += ne_fprintf(f, "%s$0x%" TCG_PRIlx, k ? "," : "",
2814 op->args[k]);
bdfb460e
RH
2815 }
2816 }
bdfb460e 2817
1894f69a 2818 if (have_prefs || op->life) {
b7a83ff8
RH
2819 for (; col < 40; ++col) {
2820 putc(' ', f);
bdfb460e 2821 }
1894f69a
RH
2822 }
2823
2824 if (op->life) {
2825 unsigned life = op->life;
bdfb460e
RH
2826
2827 if (life & (SYNC_ARG * 3)) {
b7a83ff8 2828 ne_fprintf(f, " sync:");
bdfb460e
RH
2829 for (i = 0; i < 2; ++i) {
2830 if (life & (SYNC_ARG << i)) {
b7a83ff8 2831 ne_fprintf(f, " %d", i);
bdfb460e
RH
2832 }
2833 }
2834 }
2835 life /= DEAD_ARG;
2836 if (life) {
b7a83ff8 2837 ne_fprintf(f, " dead:");
bdfb460e
RH
2838 for (i = 0; life; ++i, life >>= 1) {
2839 if (life & 1) {
b7a83ff8 2840 ne_fprintf(f, " %d", i);
bdfb460e
RH
2841 }
2842 }
b03cce8e 2843 }
c896fe29 2844 }
1894f69a
RH
2845
2846 if (have_prefs) {
2847 for (i = 0; i < nb_oargs; ++i) {
31fd884b 2848 TCGRegSet set = output_pref(op, i);
1894f69a
RH
2849
2850 if (i == 0) {
b7a83ff8 2851 ne_fprintf(f, " pref=");
1894f69a 2852 } else {
b7a83ff8 2853 ne_fprintf(f, ",");
1894f69a
RH
2854 }
2855 if (set == 0) {
b7a83ff8 2856 ne_fprintf(f, "none");
1894f69a 2857 } else if (set == MAKE_64BIT_MASK(0, TCG_TARGET_NB_REGS)) {
b7a83ff8 2858 ne_fprintf(f, "all");
1894f69a
RH
2859#ifdef CONFIG_DEBUG_TCG
2860 } else if (tcg_regset_single(set)) {
2861 TCGReg reg = tcg_regset_first(set);
b7a83ff8 2862 ne_fprintf(f, "%s", tcg_target_reg_names[reg]);
1894f69a
RH
2863#endif
2864 } else if (TCG_TARGET_NB_REGS <= 32) {
b7a83ff8 2865 ne_fprintf(f, "0x%x", (uint32_t)set);
1894f69a 2866 } else {
b7a83ff8 2867 ne_fprintf(f, "0x%" PRIx64, (uint64_t)set);
1894f69a
RH
2868 }
2869 }
2870 }
2871
b7a83ff8 2872 putc('\n', f);
c896fe29
FB
2873 }
2874}
2875
2876/* we give more priority to constraints with less registers */
2877static int get_constraint_priority(const TCGOpDef *def, int k)
2878{
74a11790 2879 const TCGArgConstraint *arg_ct = &def->args_ct[k];
29f5e925 2880 int n = ctpop64(arg_ct->regs);
c896fe29 2881
29f5e925
RH
2882 /*
2883 * Sort constraints of a single register first, which includes output
2884 * aliases (which must exactly match the input already allocated).
2885 */
2886 if (n == 1 || arg_ct->oalias) {
2887 return INT_MAX;
2888 }
2889
2890 /*
2891 * Sort register pairs next, first then second immediately after.
2892 * Arbitrarily sort multiple pairs by the index of the first reg;
2893 * there shouldn't be many pairs.
2894 */
2895 switch (arg_ct->pair) {
2896 case 1:
2897 case 3:
2898 return (k + 1) * 2;
2899 case 2:
2900 return (arg_ct->pair_index + 1) * 2 - 1;
c896fe29 2901 }
29f5e925
RH
2902
2903 /* Finally, sort by decreasing register count. */
2904 assert(n > 1);
2905 return -n;
c896fe29
FB
2906}
2907
2908/* sort from highest priority to lowest */
2909static void sort_constraints(TCGOpDef *def, int start, int n)
2910{
66792f90
RH
2911 int i, j;
2912 TCGArgConstraint *a = def->args_ct;
c896fe29 2913
66792f90
RH
2914 for (i = 0; i < n; i++) {
2915 a[start + i].sort_index = start + i;
2916 }
2917 if (n <= 1) {
c896fe29 2918 return;
66792f90
RH
2919 }
2920 for (i = 0; i < n - 1; i++) {
2921 for (j = i + 1; j < n; j++) {
2922 int p1 = get_constraint_priority(def, a[start + i].sort_index);
2923 int p2 = get_constraint_priority(def, a[start + j].sort_index);
c896fe29 2924 if (p1 < p2) {
66792f90
RH
2925 int tmp = a[start + i].sort_index;
2926 a[start + i].sort_index = a[start + j].sort_index;
2927 a[start + j].sort_index = tmp;
c896fe29
FB
2928 }
2929 }
2930 }
2931}
2932
f69d277e 2933static void process_op_defs(TCGContext *s)
c896fe29 2934{
a9751609 2935 TCGOpcode op;
c896fe29 2936
f69d277e
RH
2937 for (op = 0; op < NB_OPS; op++) {
2938 TCGOpDef *def = &tcg_op_defs[op];
2939 const TCGTargetOpDef *tdefs;
29f5e925
RH
2940 bool saw_alias_pair = false;
2941 int i, o, i2, o2, nb_args;
f69d277e
RH
2942
2943 if (def->flags & TCG_OPF_NOT_PRESENT) {
2944 continue;
2945 }
2946
c896fe29 2947 nb_args = def->nb_iargs + def->nb_oargs;
f69d277e
RH
2948 if (nb_args == 0) {
2949 continue;
2950 }
2951
4c22e840
RH
2952 /*
2953 * Macro magic should make it impossible, but double-check that
2954 * the array index is in range. Since the signness of an enum
2955 * is implementation defined, force the result to unsigned.
2956 */
2957 unsigned con_set = tcg_target_op_def(op);
2958 tcg_debug_assert(con_set < ARRAY_SIZE(constraint_sets));
2959 tdefs = &constraint_sets[con_set];
f69d277e
RH
2960
2961 for (i = 0; i < nb_args; i++) {
2962 const char *ct_str = tdefs->args_ct_str[i];
8940ea0d
PMD
2963 bool input_p = i >= def->nb_oargs;
2964
f69d277e 2965 /* Incomplete TCGTargetOpDef entry. */
eabb7b91 2966 tcg_debug_assert(ct_str != NULL);
f69d277e 2967
8940ea0d
PMD
2968 switch (*ct_str) {
2969 case '0' ... '9':
2970 o = *ct_str - '0';
2971 tcg_debug_assert(input_p);
2972 tcg_debug_assert(o < def->nb_oargs);
2973 tcg_debug_assert(def->args_ct[o].regs != 0);
2974 tcg_debug_assert(!def->args_ct[o].oalias);
2975 def->args_ct[i] = def->args_ct[o];
2976 /* The output sets oalias. */
2977 def->args_ct[o].oalias = 1;
2978 def->args_ct[o].alias_index = i;
2979 /* The input sets ialias. */
2980 def->args_ct[i].ialias = 1;
2981 def->args_ct[i].alias_index = o;
29f5e925
RH
2982 if (def->args_ct[i].pair) {
2983 saw_alias_pair = true;
2984 }
8940ea0d
PMD
2985 tcg_debug_assert(ct_str[1] == '\0');
2986 continue;
2987
2988 case '&':
2989 tcg_debug_assert(!input_p);
2990 def->args_ct[i].newreg = true;
2991 ct_str++;
2992 break;
29f5e925
RH
2993
2994 case 'p': /* plus */
2995 /* Allocate to the register after the previous. */
2996 tcg_debug_assert(i > (input_p ? def->nb_oargs : 0));
2997 o = i - 1;
2998 tcg_debug_assert(!def->args_ct[o].pair);
2999 tcg_debug_assert(!def->args_ct[o].ct);
3000 def->args_ct[i] = (TCGArgConstraint){
3001 .pair = 2,
3002 .pair_index = o,
3003 .regs = def->args_ct[o].regs << 1,
ca5bed07 3004 .newreg = def->args_ct[o].newreg,
29f5e925
RH
3005 };
3006 def->args_ct[o].pair = 1;
3007 def->args_ct[o].pair_index = i;
3008 tcg_debug_assert(ct_str[1] == '\0');
3009 continue;
3010
3011 case 'm': /* minus */
3012 /* Allocate to the register before the previous. */
3013 tcg_debug_assert(i > (input_p ? def->nb_oargs : 0));
3014 o = i - 1;
3015 tcg_debug_assert(!def->args_ct[o].pair);
3016 tcg_debug_assert(!def->args_ct[o].ct);
3017 def->args_ct[i] = (TCGArgConstraint){
3018 .pair = 1,
3019 .pair_index = o,
3020 .regs = def->args_ct[o].regs >> 1,
ca5bed07 3021 .newreg = def->args_ct[o].newreg,
29f5e925
RH
3022 };
3023 def->args_ct[o].pair = 2;
3024 def->args_ct[o].pair_index = i;
3025 tcg_debug_assert(ct_str[1] == '\0');
3026 continue;
8940ea0d
PMD
3027 }
3028
3029 do {
3030 switch (*ct_str) {
17280ff4
RH
3031 case 'i':
3032 def->args_ct[i].ct |= TCG_CT_CONST;
17280ff4 3033 break;
358b4923 3034
358b4923
RH
3035 /* Include all of the target-specific constraints. */
3036
3037#undef CONST
3038#define CONST(CASE, MASK) \
8940ea0d 3039 case CASE: def->args_ct[i].ct |= MASK; break;
358b4923 3040#define REGS(CASE, MASK) \
8940ea0d 3041 case CASE: def->args_ct[i].regs |= MASK; break;
358b4923
RH
3042
3043#include "tcg-target-con-str.h"
3044
3045#undef REGS
3046#undef CONST
17280ff4 3047 default:
8940ea0d
PMD
3048 case '0' ... '9':
3049 case '&':
29f5e925
RH
3050 case 'p':
3051 case 'm':
17280ff4 3052 /* Typo in TCGTargetOpDef constraint. */
358b4923 3053 g_assert_not_reached();
c896fe29 3054 }
8940ea0d 3055 } while (*++ct_str != '\0');
c896fe29
FB
3056 }
3057
c68aaa18 3058 /* TCGTargetOpDef entry with too much information? */
eabb7b91 3059 tcg_debug_assert(i == TCG_MAX_OP_ARGS || tdefs->args_ct_str[i] == NULL);
c68aaa18 3060
29f5e925
RH
3061 /*
3062 * Fix up output pairs that are aliased with inputs.
3063 * When we created the alias, we copied pair from the output.
3064 * There are three cases:
3065 * (1a) Pairs of inputs alias pairs of outputs.
3066 * (1b) One input aliases the first of a pair of outputs.
3067 * (2) One input aliases the second of a pair of outputs.
3068 *
3069 * Case 1a is handled by making sure that the pair_index'es are
3070 * properly updated so that they appear the same as a pair of inputs.
3071 *
3072 * Case 1b is handled by setting the pair_index of the input to
3073 * itself, simply so it doesn't point to an unrelated argument.
3074 * Since we don't encounter the "second" during the input allocation
3075 * phase, nothing happens with the second half of the input pair.
3076 *
3077 * Case 2 is handled by setting the second input to pair=3, the
3078 * first output to pair=3, and the pair_index'es to match.
3079 */
3080 if (saw_alias_pair) {
3081 for (i = def->nb_oargs; i < nb_args; i++) {
3082 /*
3083 * Since [0-9pm] must be alone in the constraint string,
3084 * the only way they can both be set is if the pair comes
3085 * from the output alias.
3086 */
3087 if (!def->args_ct[i].ialias) {
3088 continue;
3089 }
3090 switch (def->args_ct[i].pair) {
3091 case 0:
3092 break;
3093 case 1:
3094 o = def->args_ct[i].alias_index;
3095 o2 = def->args_ct[o].pair_index;
3096 tcg_debug_assert(def->args_ct[o].pair == 1);
3097 tcg_debug_assert(def->args_ct[o2].pair == 2);
3098 if (def->args_ct[o2].oalias) {
3099 /* Case 1a */
3100 i2 = def->args_ct[o2].alias_index;
3101 tcg_debug_assert(def->args_ct[i2].pair == 2);
3102 def->args_ct[i2].pair_index = i;
3103 def->args_ct[i].pair_index = i2;
3104 } else {
3105 /* Case 1b */
3106 def->args_ct[i].pair_index = i;
3107 }
3108 break;
3109 case 2:
3110 o = def->args_ct[i].alias_index;
3111 o2 = def->args_ct[o].pair_index;
3112 tcg_debug_assert(def->args_ct[o].pair == 2);
3113 tcg_debug_assert(def->args_ct[o2].pair == 1);
3114 if (def->args_ct[o2].oalias) {
3115 /* Case 1a */
3116 i2 = def->args_ct[o2].alias_index;
3117 tcg_debug_assert(def->args_ct[i2].pair == 1);
3118 def->args_ct[i2].pair_index = i;
3119 def->args_ct[i].pair_index = i2;
3120 } else {
3121 /* Case 2 */
3122 def->args_ct[i].pair = 3;
3123 def->args_ct[o2].pair = 3;
3124 def->args_ct[i].pair_index = o2;
3125 def->args_ct[o2].pair_index = i;
3126 }
3127 break;
3128 default:
3129 g_assert_not_reached();
3130 }
3131 }
3132 }
3133
c896fe29
FB
3134 /* sort the constraints (XXX: this is just an heuristic) */
3135 sort_constraints(def, 0, def->nb_oargs);
3136 sort_constraints(def, def->nb_oargs, def->nb_iargs);
a9751609 3137 }
c896fe29
FB
3138}
3139
f85b1fc4 3140static void remove_label_use(TCGOp *op, int idx)
0c627cdc 3141{
f85b1fc4
RH
3142 TCGLabel *label = arg_label(op->args[idx]);
3143 TCGLabelUse *use;
d88a117e 3144
f85b1fc4
RH
3145 QSIMPLEQ_FOREACH(use, &label->branches, next) {
3146 if (use->op == op) {
3147 QSIMPLEQ_REMOVE(&label->branches, use, TCGLabelUse, next);
3148 return;
3149 }
3150 }
3151 g_assert_not_reached();
3152}
3153
3154void tcg_op_remove(TCGContext *s, TCGOp *op)
3155{
d88a117e
RH
3156 switch (op->opc) {
3157 case INDEX_op_br:
f85b1fc4 3158 remove_label_use(op, 0);
d88a117e
RH
3159 break;
3160 case INDEX_op_brcond_i32:
3161 case INDEX_op_brcond_i64:
f85b1fc4 3162 remove_label_use(op, 3);
d88a117e
RH
3163 break;
3164 case INDEX_op_brcond2_i32:
f85b1fc4 3165 remove_label_use(op, 5);
d88a117e
RH
3166 break;
3167 default:
3168 break;
3169 }
3170
15fa08f8
RH
3171 QTAILQ_REMOVE(&s->ops, op, link);
3172 QTAILQ_INSERT_TAIL(&s->free_ops, op, link);
abebf925 3173 s->nb_ops--;
0c627cdc
RH
3174}
3175
a80cdd31
RH
3176void tcg_remove_ops_after(TCGOp *op)
3177{
3178 TCGContext *s = tcg_ctx;
3179
3180 while (true) {
3181 TCGOp *last = tcg_last_op();
3182 if (last == op) {
3183 return;
3184 }
3185 tcg_op_remove(s, last);
3186 }
3187}
3188
d4478943 3189static TCGOp *tcg_op_alloc(TCGOpcode opc, unsigned nargs)
5a18407f 3190{
15fa08f8 3191 TCGContext *s = tcg_ctx;
cb10bc63
RH
3192 TCGOp *op = NULL;
3193
3194 if (unlikely(!QTAILQ_EMPTY(&s->free_ops))) {
3195 QTAILQ_FOREACH(op, &s->free_ops, link) {
3196 if (nargs <= op->nargs) {
3197 QTAILQ_REMOVE(&s->free_ops, op, link);
3198 nargs = op->nargs;
3199 goto found;
3200 }
3201 }
15fa08f8 3202 }
cb10bc63
RH
3203
3204 /* Most opcodes have 3 or 4 operands: reduce fragmentation. */
3205 nargs = MAX(4, nargs);
3206 op = tcg_malloc(sizeof(TCGOp) + sizeof(TCGArg) * nargs);
3207
3208 found:
15fa08f8
RH
3209 memset(op, 0, offsetof(TCGOp, link));
3210 op->opc = opc;
cb10bc63
RH
3211 op->nargs = nargs;
3212
3213 /* Check for bitfield overflow. */
3214 tcg_debug_assert(op->nargs == nargs);
5a18407f 3215
cb10bc63 3216 s->nb_ops++;
15fa08f8
RH
3217 return op;
3218}
3219
d4478943 3220TCGOp *tcg_emit_op(TCGOpcode opc, unsigned nargs)
15fa08f8 3221{
d4478943 3222 TCGOp *op = tcg_op_alloc(opc, nargs);
07843f75
RH
3223
3224 if (tcg_ctx->emit_before_op) {
3225 QTAILQ_INSERT_BEFORE(tcg_ctx->emit_before_op, op, link);
3226 } else {
3227 QTAILQ_INSERT_TAIL(&tcg_ctx->ops, op, link);
3228 }
15fa08f8
RH
3229 return op;
3230}
5a18407f 3231
d4478943
PMD
3232TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *old_op,
3233 TCGOpcode opc, unsigned nargs)
15fa08f8 3234{
d4478943 3235 TCGOp *new_op = tcg_op_alloc(opc, nargs);
15fa08f8 3236 QTAILQ_INSERT_BEFORE(old_op, new_op, link);
5a18407f
RH
3237 return new_op;
3238}
3239
d4478943
PMD
3240TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *old_op,
3241 TCGOpcode opc, unsigned nargs)
5a18407f 3242{
d4478943 3243 TCGOp *new_op = tcg_op_alloc(opc, nargs);
15fa08f8 3244 QTAILQ_INSERT_AFTER(&s->ops, old_op, new_op, link);
5a18407f
RH
3245 return new_op;
3246}
3247
968f305e
RH
3248static void move_label_uses(TCGLabel *to, TCGLabel *from)
3249{
3250 TCGLabelUse *u;
3251
3252 QSIMPLEQ_FOREACH(u, &from->branches, next) {
3253 TCGOp *op = u->op;
3254 switch (op->opc) {
3255 case INDEX_op_br:
3256 op->args[0] = label_arg(to);
3257 break;
3258 case INDEX_op_brcond_i32:
3259 case INDEX_op_brcond_i64:
3260 op->args[3] = label_arg(to);
3261 break;
3262 case INDEX_op_brcond2_i32:
3263 op->args[5] = label_arg(to);
3264 break;
3265 default:
3266 g_assert_not_reached();
3267 }
3268 }
3269
3270 QSIMPLEQ_CONCAT(&to->branches, &from->branches);
3271}
3272
b4fc67c7 3273/* Reachable analysis : remove unreachable code. */
9bbee4c0
RH
3274static void __attribute__((noinline))
3275reachable_code_pass(TCGContext *s)
b4fc67c7 3276{
4d89d0bb 3277 TCGOp *op, *op_next, *op_prev;
b4fc67c7
RH
3278 bool dead = false;
3279
3280 QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) {
3281 bool remove = dead;
3282 TCGLabel *label;
b4fc67c7
RH
3283
3284 switch (op->opc) {
3285 case INDEX_op_set_label:
3286 label = arg_label(op->args[0]);
4d89d0bb 3287
968f305e
RH
3288 /*
3289 * Note that the first op in the TB is always a load,
3290 * so there is always something before a label.
3291 */
3292 op_prev = QTAILQ_PREV(op, link);
3293
3294 /*
3295 * If we find two sequential labels, move all branches to
3296 * reference the second label and remove the first label.
3297 * Do this before branch to next optimization, so that the
3298 * middle label is out of the way.
3299 */
3300 if (op_prev->opc == INDEX_op_set_label) {
3301 move_label_uses(label, arg_label(op_prev->args[0]));
3302 tcg_op_remove(s, op_prev);
3303 op_prev = QTAILQ_PREV(op, link);
3304 }
3305
4d89d0bb
RH
3306 /*
3307 * Optimization can fold conditional branches to unconditional.
3308 * If we find a label which is preceded by an unconditional
3309 * branch to next, remove the branch. We couldn't do this when
3310 * processing the branch because any dead code between the branch
3311 * and label had not yet been removed.
3312 */
4d89d0bb
RH
3313 if (op_prev->opc == INDEX_op_br &&
3314 label == arg_label(op_prev->args[0])) {
3315 tcg_op_remove(s, op_prev);
3316 /* Fall through means insns become live again. */
3317 dead = false;
3318 }
3319
f85b1fc4 3320 if (QSIMPLEQ_EMPTY(&label->branches)) {
b4fc67c7
RH
3321 /*
3322 * While there is an occasional backward branch, virtually
3323 * all branches generated by the translators are forward.
3324 * Which means that generally we will have already removed
3325 * all references to the label that will be, and there is
3326 * little to be gained by iterating.
3327 */
3328 remove = true;
3329 } else {
3330 /* Once we see a label, insns become live again. */
3331 dead = false;
3332 remove = false;
b4fc67c7
RH
3333 }
3334 break;
3335
3336 case INDEX_op_br:
3337 case INDEX_op_exit_tb:
3338 case INDEX_op_goto_ptr:
3339 /* Unconditional branches; everything following is dead. */
3340 dead = true;
3341 break;
3342
3343 case INDEX_op_call:
3344 /* Notice noreturn helper calls, raising exceptions. */
90163900 3345 if (tcg_call_flags(op) & TCG_CALL_NO_RETURN) {
b4fc67c7
RH
3346 dead = true;
3347 }
3348 break;
3349
3350 case INDEX_op_insn_start:
3351 /* Never remove -- we need to keep these for unwind. */
3352 remove = false;
3353 break;
3354
3355 default:
3356 break;
3357 }
3358
3359 if (remove) {
3360 tcg_op_remove(s, op);
3361 }
3362 }
3363}
3364
c70fbf0a
RH
3365#define TS_DEAD 1
3366#define TS_MEM 2
3367
5a18407f
RH
3368#define IS_DEAD_ARG(n) (arg_life & (DEAD_ARG << (n)))
3369#define NEED_SYNC_ARG(n) (arg_life & (SYNC_ARG << (n)))
3370
25f49c5f
RH
3371/* For liveness_pass_1, the register preferences for a given temp. */
3372static inline TCGRegSet *la_temp_pref(TCGTemp *ts)
3373{
3374 return ts->state_ptr;
3375}
3376
3377/* For liveness_pass_1, reset the preferences for a given temp to the
3378 * maximal regset for its type.
3379 */
3380static inline void la_reset_pref(TCGTemp *ts)
3381{
3382 *la_temp_pref(ts)
3383 = (ts->state == TS_DEAD ? 0 : tcg_target_available_regs[ts->type]);
3384}
3385
9c43b68d
AJ
3386/* liveness analysis: end of function: all temps are dead, and globals
3387 should be in memory. */
2616c808 3388static void la_func_end(TCGContext *s, int ng, int nt)
c896fe29 3389{
b83eabea
RH
3390 int i;
3391
3392 for (i = 0; i < ng; ++i) {
3393 s->temps[i].state = TS_DEAD | TS_MEM;
25f49c5f 3394 la_reset_pref(&s->temps[i]);
b83eabea
RH
3395 }
3396 for (i = ng; i < nt; ++i) {
3397 s->temps[i].state = TS_DEAD;
25f49c5f 3398 la_reset_pref(&s->temps[i]);
b83eabea 3399 }
c896fe29
FB
3400}
3401
9c43b68d
AJ
3402/* liveness analysis: end of basic block: all temps are dead, globals
3403 and local temps should be in memory. */
2616c808 3404static void la_bb_end(TCGContext *s, int ng, int nt)
641d5fbe 3405{
b83eabea 3406 int i;
641d5fbe 3407
ee17db83
RH
3408 for (i = 0; i < nt; ++i) {
3409 TCGTemp *ts = &s->temps[i];
3410 int state;
3411
3412 switch (ts->kind) {
3413 case TEMP_FIXED:
3414 case TEMP_GLOBAL:
f57c6915 3415 case TEMP_TB:
ee17db83
RH
3416 state = TS_DEAD | TS_MEM;
3417 break;
c7482438 3418 case TEMP_EBB:
c0522136 3419 case TEMP_CONST:
ee17db83
RH
3420 state = TS_DEAD;
3421 break;
3422 default:
3423 g_assert_not_reached();
3424 }
3425 ts->state = state;
3426 la_reset_pref(ts);
641d5fbe
FB
3427 }
3428}
3429
f65a061c
RH
3430/* liveness analysis: sync globals back to memory. */
3431static void la_global_sync(TCGContext *s, int ng)
3432{
3433 int i;
3434
3435 for (i = 0; i < ng; ++i) {
25f49c5f
RH
3436 int state = s->temps[i].state;
3437 s->temps[i].state = state | TS_MEM;
3438 if (state == TS_DEAD) {
3439 /* If the global was previously dead, reset prefs. */
3440 la_reset_pref(&s->temps[i]);
3441 }
f65a061c
RH
3442 }
3443}
3444
b4cb76e6 3445/*
c7482438
RH
3446 * liveness analysis: conditional branch: all temps are dead unless
3447 * explicitly live-across-conditional-branch, globals and local temps
3448 * should be synced.
b4cb76e6
RH
3449 */
3450static void la_bb_sync(TCGContext *s, int ng, int nt)
3451{
3452 la_global_sync(s, ng);
3453
3454 for (int i = ng; i < nt; ++i) {
c0522136
RH
3455 TCGTemp *ts = &s->temps[i];
3456 int state;
3457
3458 switch (ts->kind) {
f57c6915 3459 case TEMP_TB:
c0522136
RH
3460 state = ts->state;
3461 ts->state = state | TS_MEM;
b4cb76e6
RH
3462 if (state != TS_DEAD) {
3463 continue;
3464 }
c0522136 3465 break;
c7482438 3466 case TEMP_EBB:
c0522136
RH
3467 case TEMP_CONST:
3468 continue;
3469 default:
3470 g_assert_not_reached();
b4cb76e6
RH
3471 }
3472 la_reset_pref(&s->temps[i]);
3473 }
3474}
3475
f65a061c
RH
3476/* liveness analysis: sync globals back to memory and kill. */
3477static void la_global_kill(TCGContext *s, int ng)
3478{
3479 int i;
3480
3481 for (i = 0; i < ng; i++) {
3482 s->temps[i].state = TS_DEAD | TS_MEM;
25f49c5f
RH
3483 la_reset_pref(&s->temps[i]);
3484 }
3485}
3486
3487/* liveness analysis: note live globals crossing calls. */
3488static void la_cross_call(TCGContext *s, int nt)
3489{
3490 TCGRegSet mask = ~tcg_target_call_clobber_regs;
3491 int i;
3492
3493 for (i = 0; i < nt; i++) {
3494 TCGTemp *ts = &s->temps[i];
3495 if (!(ts->state & TS_DEAD)) {
3496 TCGRegSet *pset = la_temp_pref(ts);
3497 TCGRegSet set = *pset;
3498
3499 set &= mask;
3500 /* If the combination is not possible, restart. */
3501 if (set == 0) {
3502 set = tcg_target_available_regs[ts->type] & mask;
3503 }
3504 *pset = set;
3505 }
f65a061c
RH
3506 }
3507}
3508
874b8574
RH
3509/*
3510 * Liveness analysis: Verify the lifetime of TEMP_TB, and reduce
3511 * to TEMP_EBB, if possible.
3512 */
3513static void __attribute__((noinline))
3514liveness_pass_0(TCGContext *s)
3515{
3516 void * const multiple_ebb = (void *)(uintptr_t)-1;
3517 int nb_temps = s->nb_temps;
3518 TCGOp *op, *ebb;
3519
3520 for (int i = s->nb_globals; i < nb_temps; ++i) {
3521 s->temps[i].state_ptr = NULL;
3522 }
3523
3524 /*
3525 * Represent each EBB by the op at which it begins. In the case of
3526 * the first EBB, this is the first op, otherwise it is a label.
3527 * Collect the uses of each TEMP_TB: NULL for unused, EBB for use
3528 * within a single EBB, else MULTIPLE_EBB.
3529 */
3530 ebb = QTAILQ_FIRST(&s->ops);
3531 QTAILQ_FOREACH(op, &s->ops, link) {
3532 const TCGOpDef *def;
3533 int nb_oargs, nb_iargs;
3534
3535 switch (op->opc) {
3536 case INDEX_op_set_label:
3537 ebb = op;
3538 continue;
3539 case INDEX_op_discard:
3540 continue;
3541 case INDEX_op_call:
3542 nb_oargs = TCGOP_CALLO(op);
3543 nb_iargs = TCGOP_CALLI(op);
3544 break;
3545 default:
3546 def = &tcg_op_defs[op->opc];
3547 nb_oargs = def->nb_oargs;
3548 nb_iargs = def->nb_iargs;
3549 break;
3550 }
3551
3552 for (int i = 0; i < nb_oargs + nb_iargs; ++i) {
3553 TCGTemp *ts = arg_temp(op->args[i]);
3554
3555 if (ts->kind != TEMP_TB) {
3556 continue;
3557 }
3558 if (ts->state_ptr == NULL) {
3559 ts->state_ptr = ebb;
3560 } else if (ts->state_ptr != ebb) {
3561 ts->state_ptr = multiple_ebb;
3562 }
3563 }
3564 }
3565
3566 /*
3567 * For TEMP_TB that turned out not to be used beyond one EBB,
3568 * reduce the liveness to TEMP_EBB.
3569 */
3570 for (int i = s->nb_globals; i < nb_temps; ++i) {
3571 TCGTemp *ts = &s->temps[i];
3572 if (ts->kind == TEMP_TB && ts->state_ptr != multiple_ebb) {
3573 ts->kind = TEMP_EBB;
3574 }
3575 }
3576}
3577
a1b3c48d 3578/* Liveness analysis : update the opc_arg_life array to tell if a
c896fe29
FB
3579 given input arguments is dead. Instructions updating dead
3580 temporaries are removed. */
9bbee4c0
RH
3581static void __attribute__((noinline))
3582liveness_pass_1(TCGContext *s)
c896fe29 3583{
c70fbf0a 3584 int nb_globals = s->nb_globals;
2616c808 3585 int nb_temps = s->nb_temps;
15fa08f8 3586 TCGOp *op, *op_prev;
25f49c5f
RH
3587 TCGRegSet *prefs;
3588 int i;
3589
3590 prefs = tcg_malloc(sizeof(TCGRegSet) * nb_temps);
3591 for (i = 0; i < nb_temps; ++i) {
3592 s->temps[i].state_ptr = prefs + i;
3593 }
a1b3c48d 3594
ae36a246 3595 /* ??? Should be redundant with the exit_tb that ends the TB. */
2616c808 3596 la_func_end(s, nb_globals, nb_temps);
c896fe29 3597
eae3eb3e 3598 QTAILQ_FOREACH_REVERSE_SAFE(op, &s->ops, link, op_prev) {
25f49c5f 3599 int nb_iargs, nb_oargs;
c45cb8bb
RH
3600 TCGOpcode opc_new, opc_new2;
3601 bool have_opc_new2;
a1b3c48d 3602 TCGLifeData arg_life = 0;
25f49c5f 3603 TCGTemp *ts;
c45cb8bb
RH
3604 TCGOpcode opc = op->opc;
3605 const TCGOpDef *def = &tcg_op_defs[opc];
3606
c45cb8bb 3607 switch (opc) {
c896fe29 3608 case INDEX_op_call:
c6e113f5 3609 {
39004a71
RH
3610 const TCGHelperInfo *info = tcg_call_info(op);
3611 int call_flags = tcg_call_flags(op);
c896fe29 3612
cd9090aa
RH
3613 nb_oargs = TCGOP_CALLO(op);
3614 nb_iargs = TCGOP_CALLI(op);
c6e113f5 3615
c45cb8bb 3616 /* pure functions can be removed if their result is unused */
78505279 3617 if (call_flags & TCG_CALL_NO_SIDE_EFFECTS) {
cf066674 3618 for (i = 0; i < nb_oargs; i++) {
25f49c5f
RH
3619 ts = arg_temp(op->args[i]);
3620 if (ts->state != TS_DEAD) {
c6e113f5 3621 goto do_not_remove_call;
9c43b68d 3622 }
c6e113f5 3623 }
c45cb8bb 3624 goto do_remove;
152c35aa
RH
3625 }
3626 do_not_remove_call:
c896fe29 3627
25f49c5f 3628 /* Output args are dead. */
152c35aa 3629 for (i = 0; i < nb_oargs; i++) {
25f49c5f
RH
3630 ts = arg_temp(op->args[i]);
3631 if (ts->state & TS_DEAD) {
152c35aa
RH
3632 arg_life |= DEAD_ARG << i;
3633 }
25f49c5f 3634 if (ts->state & TS_MEM) {
152c35aa 3635 arg_life |= SYNC_ARG << i;
c6e113f5 3636 }
25f49c5f
RH
3637 ts->state = TS_DEAD;
3638 la_reset_pref(ts);
152c35aa 3639 }
78505279 3640
31fd884b
RH
3641 /* Not used -- it will be tcg_target_call_oarg_reg(). */
3642 memset(op->output_pref, 0, sizeof(op->output_pref));
3643
152c35aa
RH
3644 if (!(call_flags & (TCG_CALL_NO_WRITE_GLOBALS |
3645 TCG_CALL_NO_READ_GLOBALS))) {
f65a061c 3646 la_global_kill(s, nb_globals);
152c35aa 3647 } else if (!(call_flags & TCG_CALL_NO_READ_GLOBALS)) {
f65a061c 3648 la_global_sync(s, nb_globals);
152c35aa 3649 }
b9c18f56 3650
25f49c5f 3651 /* Record arguments that die in this helper. */
152c35aa 3652 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
25f49c5f 3653 ts = arg_temp(op->args[i]);
39004a71 3654 if (ts->state & TS_DEAD) {
152c35aa 3655 arg_life |= DEAD_ARG << i;
c6e113f5 3656 }
152c35aa 3657 }
25f49c5f
RH
3658
3659 /* For all live registers, remove call-clobbered prefs. */
3660 la_cross_call(s, nb_temps);
3661
39004a71
RH
3662 /*
3663 * Input arguments are live for preceding opcodes.
3664 *
3665 * For those arguments that die, and will be allocated in
3666 * registers, clear the register set for that arg, to be
3667 * filled in below. For args that will be on the stack,
3668 * reset to any available reg. Process arguments in reverse
3669 * order so that if a temp is used more than once, the stack
3670 * reset to max happens before the register reset to 0.
3671 */
3672 for (i = nb_iargs - 1; i >= 0; i--) {
3673 const TCGCallArgumentLoc *loc = &info->in[i];
3674 ts = arg_temp(op->args[nb_oargs + i]);
25f49c5f 3675
39004a71
RH
3676 if (ts->state & TS_DEAD) {
3677 switch (loc->kind) {
3678 case TCG_CALL_ARG_NORMAL:
3679 case TCG_CALL_ARG_EXTEND_U:
3680 case TCG_CALL_ARG_EXTEND_S:
338b61e9 3681 if (arg_slot_reg_p(loc->arg_slot)) {
39004a71
RH
3682 *la_temp_pref(ts) = 0;
3683 break;
3684 }
3685 /* fall through */
3686 default:
3687 *la_temp_pref(ts) =
3688 tcg_target_available_regs[ts->type];
3689 break;
3690 }
25f49c5f
RH
3691 ts->state &= ~TS_DEAD;
3692 }
3693 }
3694
39004a71
RH
3695 /*
3696 * For each input argument, add its input register to prefs.
3697 * If a temp is used once, this produces a single set bit;
3698 * if a temp is used multiple times, this produces a set.
3699 */
3700 for (i = 0; i < nb_iargs; i++) {
3701 const TCGCallArgumentLoc *loc = &info->in[i];
3702 ts = arg_temp(op->args[nb_oargs + i]);
3703
3704 switch (loc->kind) {
3705 case TCG_CALL_ARG_NORMAL:
3706 case TCG_CALL_ARG_EXTEND_U:
3707 case TCG_CALL_ARG_EXTEND_S:
338b61e9 3708 if (arg_slot_reg_p(loc->arg_slot)) {
39004a71
RH
3709 tcg_regset_set_reg(*la_temp_pref(ts),
3710 tcg_target_call_iarg_regs[loc->arg_slot]);
3711 }
3712 break;
3713 default:
3714 break;
c19f47bf 3715 }
c896fe29 3716 }
c896fe29 3717 }
c896fe29 3718 break;
765b842a 3719 case INDEX_op_insn_start:
c896fe29 3720 break;
5ff9d6a4 3721 case INDEX_op_discard:
5ff9d6a4 3722 /* mark the temporary as dead */
25f49c5f
RH
3723 ts = arg_temp(op->args[0]);
3724 ts->state = TS_DEAD;
3725 la_reset_pref(ts);
5ff9d6a4 3726 break;
1305c451
RH
3727
3728 case INDEX_op_add2_i32:
c45cb8bb 3729 opc_new = INDEX_op_add_i32;
f1fae40c 3730 goto do_addsub2;
1305c451 3731 case INDEX_op_sub2_i32:
c45cb8bb 3732 opc_new = INDEX_op_sub_i32;
f1fae40c
RH
3733 goto do_addsub2;
3734 case INDEX_op_add2_i64:
c45cb8bb 3735 opc_new = INDEX_op_add_i64;
f1fae40c
RH
3736 goto do_addsub2;
3737 case INDEX_op_sub2_i64:
c45cb8bb 3738 opc_new = INDEX_op_sub_i64;
f1fae40c 3739 do_addsub2:
1305c451
RH
3740 nb_iargs = 4;
3741 nb_oargs = 2;
3742 /* Test if the high part of the operation is dead, but not
3743 the low part. The result can be optimized to a simple
3744 add or sub. This happens often for x86_64 guest when the
3745 cpu mode is set to 32 bit. */
b83eabea
RH
3746 if (arg_temp(op->args[1])->state == TS_DEAD) {
3747 if (arg_temp(op->args[0])->state == TS_DEAD) {
1305c451
RH
3748 goto do_remove;
3749 }
c45cb8bb
RH
3750 /* Replace the opcode and adjust the args in place,
3751 leaving 3 unused args at the end. */
3752 op->opc = opc = opc_new;
efee3746
RH
3753 op->args[1] = op->args[2];
3754 op->args[2] = op->args[4];
1305c451
RH
3755 /* Fall through and mark the single-word operation live. */
3756 nb_iargs = 2;
3757 nb_oargs = 1;
3758 }
3759 goto do_not_remove;
3760
1414968a 3761 case INDEX_op_mulu2_i32:
c45cb8bb
RH
3762 opc_new = INDEX_op_mul_i32;
3763 opc_new2 = INDEX_op_muluh_i32;
3764 have_opc_new2 = TCG_TARGET_HAS_muluh_i32;
03271524 3765 goto do_mul2;
f1fae40c 3766 case INDEX_op_muls2_i32:
c45cb8bb
RH
3767 opc_new = INDEX_op_mul_i32;
3768 opc_new2 = INDEX_op_mulsh_i32;
3769 have_opc_new2 = TCG_TARGET_HAS_mulsh_i32;
f1fae40c
RH
3770 goto do_mul2;
3771 case INDEX_op_mulu2_i64:
c45cb8bb
RH
3772 opc_new = INDEX_op_mul_i64;
3773 opc_new2 = INDEX_op_muluh_i64;
3774 have_opc_new2 = TCG_TARGET_HAS_muluh_i64;
03271524 3775 goto do_mul2;
f1fae40c 3776 case INDEX_op_muls2_i64:
c45cb8bb
RH
3777 opc_new = INDEX_op_mul_i64;
3778 opc_new2 = INDEX_op_mulsh_i64;
3779 have_opc_new2 = TCG_TARGET_HAS_mulsh_i64;
03271524 3780 goto do_mul2;
f1fae40c 3781 do_mul2:
1414968a
RH
3782 nb_iargs = 2;
3783 nb_oargs = 2;
b83eabea
RH
3784 if (arg_temp(op->args[1])->state == TS_DEAD) {
3785 if (arg_temp(op->args[0])->state == TS_DEAD) {
03271524 3786 /* Both parts of the operation are dead. */
1414968a
RH
3787 goto do_remove;
3788 }
03271524 3789 /* The high part of the operation is dead; generate the low. */
c45cb8bb 3790 op->opc = opc = opc_new;
efee3746
RH
3791 op->args[1] = op->args[2];
3792 op->args[2] = op->args[3];
b83eabea 3793 } else if (arg_temp(op->args[0])->state == TS_DEAD && have_opc_new2) {
c45cb8bb
RH
3794 /* The low part of the operation is dead; generate the high. */
3795 op->opc = opc = opc_new2;
efee3746
RH
3796 op->args[0] = op->args[1];
3797 op->args[1] = op->args[2];
3798 op->args[2] = op->args[3];
03271524
RH
3799 } else {
3800 goto do_not_remove;
1414968a 3801 }
03271524
RH
3802 /* Mark the single-word operation live. */
3803 nb_oargs = 1;
1414968a
RH
3804 goto do_not_remove;
3805
c896fe29 3806 default:
1305c451 3807 /* XXX: optimize by hardcoding common cases (e.g. triadic ops) */
49516bc0
AJ
3808 nb_iargs = def->nb_iargs;
3809 nb_oargs = def->nb_oargs;
c896fe29 3810
49516bc0
AJ
3811 /* Test if the operation can be removed because all
3812 its outputs are dead. We assume that nb_oargs == 0
3813 implies side effects */
3814 if (!(def->flags & TCG_OPF_SIDE_EFFECTS) && nb_oargs != 0) {
c45cb8bb 3815 for (i = 0; i < nb_oargs; i++) {
b83eabea 3816 if (arg_temp(op->args[i])->state != TS_DEAD) {
49516bc0 3817 goto do_not_remove;
9c43b68d 3818 }
49516bc0 3819 }
152c35aa
RH
3820 goto do_remove;
3821 }
3822 goto do_not_remove;
49516bc0 3823
152c35aa
RH
3824 do_remove:
3825 tcg_op_remove(s, op);
3826 break;
3827
3828 do_not_remove:
152c35aa 3829 for (i = 0; i < nb_oargs; i++) {
25f49c5f
RH
3830 ts = arg_temp(op->args[i]);
3831
3832 /* Remember the preference of the uses that followed. */
31fd884b
RH
3833 if (i < ARRAY_SIZE(op->output_pref)) {
3834 op->output_pref[i] = *la_temp_pref(ts);
3835 }
25f49c5f
RH
3836
3837 /* Output args are dead. */
3838 if (ts->state & TS_DEAD) {
152c35aa 3839 arg_life |= DEAD_ARG << i;
49516bc0 3840 }
25f49c5f 3841 if (ts->state & TS_MEM) {
152c35aa
RH
3842 arg_life |= SYNC_ARG << i;
3843 }
25f49c5f
RH
3844 ts->state = TS_DEAD;
3845 la_reset_pref(ts);
152c35aa 3846 }
49516bc0 3847
25f49c5f 3848 /* If end of basic block, update. */
ae36a246
RH
3849 if (def->flags & TCG_OPF_BB_EXIT) {
3850 la_func_end(s, nb_globals, nb_temps);
b4cb76e6
RH
3851 } else if (def->flags & TCG_OPF_COND_BRANCH) {
3852 la_bb_sync(s, nb_globals, nb_temps);
ae36a246 3853 } else if (def->flags & TCG_OPF_BB_END) {
2616c808 3854 la_bb_end(s, nb_globals, nb_temps);
152c35aa 3855 } else if (def->flags & TCG_OPF_SIDE_EFFECTS) {
f65a061c 3856 la_global_sync(s, nb_globals);
25f49c5f
RH
3857 if (def->flags & TCG_OPF_CALL_CLOBBER) {
3858 la_cross_call(s, nb_temps);
3859 }
152c35aa
RH
3860 }
3861
25f49c5f 3862 /* Record arguments that die in this opcode. */
152c35aa 3863 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
25f49c5f
RH
3864 ts = arg_temp(op->args[i]);
3865 if (ts->state & TS_DEAD) {
152c35aa 3866 arg_life |= DEAD_ARG << i;
c896fe29 3867 }
c896fe29 3868 }
25f49c5f
RH
3869
3870 /* Input arguments are live for preceding opcodes. */
152c35aa 3871 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
25f49c5f
RH
3872 ts = arg_temp(op->args[i]);
3873 if (ts->state & TS_DEAD) {
3874 /* For operands that were dead, initially allow
3875 all regs for the type. */
3876 *la_temp_pref(ts) = tcg_target_available_regs[ts->type];
3877 ts->state &= ~TS_DEAD;
3878 }
3879 }
3880
3881 /* Incorporate constraints for this operand. */
3882 switch (opc) {
3883 case INDEX_op_mov_i32:
3884 case INDEX_op_mov_i64:
3885 /* Note that these are TCG_OPF_NOT_PRESENT and do not
3886 have proper constraints. That said, special case
3887 moves to propagate preferences backward. */
3888 if (IS_DEAD_ARG(1)) {
3889 *la_temp_pref(arg_temp(op->args[0]))
3890 = *la_temp_pref(arg_temp(op->args[1]));
3891 }
3892 break;
3893
3894 default:
3895 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
3896 const TCGArgConstraint *ct = &def->args_ct[i];
3897 TCGRegSet set, *pset;
3898
3899 ts = arg_temp(op->args[i]);
3900 pset = la_temp_pref(ts);
3901 set = *pset;
3902
9be0d080 3903 set &= ct->regs;
bc2b17e6 3904 if (ct->ialias) {
31fd884b 3905 set &= output_pref(op, ct->alias_index);
25f49c5f
RH
3906 }
3907 /* If the combination is not possible, restart. */
3908 if (set == 0) {
9be0d080 3909 set = ct->regs;
25f49c5f
RH
3910 }
3911 *pset = set;
3912 }
3913 break;
152c35aa 3914 }
c896fe29
FB
3915 break;
3916 }
bee158cb 3917 op->life = arg_life;
1ff0a2c5 3918 }
c896fe29 3919}
c896fe29 3920
5a18407f 3921/* Liveness analysis: Convert indirect regs to direct temporaries. */
9bbee4c0
RH
3922static bool __attribute__((noinline))
3923liveness_pass_2(TCGContext *s)
5a18407f
RH
3924{
3925 int nb_globals = s->nb_globals;
15fa08f8 3926 int nb_temps, i;
5a18407f 3927 bool changes = false;
15fa08f8 3928 TCGOp *op, *op_next;
5a18407f 3929
5a18407f
RH
3930 /* Create a temporary for each indirect global. */
3931 for (i = 0; i < nb_globals; ++i) {
3932 TCGTemp *its = &s->temps[i];
3933 if (its->indirect_reg) {
3934 TCGTemp *dts = tcg_temp_alloc(s);
3935 dts->type = its->type;
3936 dts->base_type = its->base_type;
e1e64652 3937 dts->temp_subindex = its->temp_subindex;
c7482438 3938 dts->kind = TEMP_EBB;
b83eabea
RH
3939 its->state_ptr = dts;
3940 } else {
3941 its->state_ptr = NULL;
5a18407f 3942 }
b83eabea
RH
3943 /* All globals begin dead. */
3944 its->state = TS_DEAD;
3945 }
3946 for (nb_temps = s->nb_temps; i < nb_temps; ++i) {
3947 TCGTemp *its = &s->temps[i];
3948 its->state_ptr = NULL;
3949 its->state = TS_DEAD;
5a18407f 3950 }
5a18407f 3951
15fa08f8 3952 QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) {
5a18407f
RH
3953 TCGOpcode opc = op->opc;
3954 const TCGOpDef *def = &tcg_op_defs[opc];
3955 TCGLifeData arg_life = op->life;
3956 int nb_iargs, nb_oargs, call_flags;
b83eabea 3957 TCGTemp *arg_ts, *dir_ts;
5a18407f 3958
5a18407f 3959 if (opc == INDEX_op_call) {
cd9090aa
RH
3960 nb_oargs = TCGOP_CALLO(op);
3961 nb_iargs = TCGOP_CALLI(op);
90163900 3962 call_flags = tcg_call_flags(op);
5a18407f
RH
3963 } else {
3964 nb_iargs = def->nb_iargs;
3965 nb_oargs = def->nb_oargs;
3966
3967 /* Set flags similar to how calls require. */
b4cb76e6
RH
3968 if (def->flags & TCG_OPF_COND_BRANCH) {
3969 /* Like reading globals: sync_globals */
3970 call_flags = TCG_CALL_NO_WRITE_GLOBALS;
3971 } else if (def->flags & TCG_OPF_BB_END) {
5a18407f
RH
3972 /* Like writing globals: save_globals */
3973 call_flags = 0;
3974 } else if (def->flags & TCG_OPF_SIDE_EFFECTS) {
3975 /* Like reading globals: sync_globals */
3976 call_flags = TCG_CALL_NO_WRITE_GLOBALS;
3977 } else {
3978 /* No effect on globals. */
3979 call_flags = (TCG_CALL_NO_READ_GLOBALS |
3980 TCG_CALL_NO_WRITE_GLOBALS);
3981 }
3982 }
3983
3984 /* Make sure that input arguments are available. */
3985 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea 3986 arg_ts = arg_temp(op->args[i]);
39004a71
RH
3987 dir_ts = arg_ts->state_ptr;
3988 if (dir_ts && arg_ts->state == TS_DEAD) {
3989 TCGOpcode lopc = (arg_ts->type == TCG_TYPE_I32
3990 ? INDEX_op_ld_i32
3991 : INDEX_op_ld_i64);
3992 TCGOp *lop = tcg_op_insert_before(s, op, lopc, 3);
3993
3994 lop->args[0] = temp_arg(dir_ts);
3995 lop->args[1] = temp_arg(arg_ts->mem_base);
3996 lop->args[2] = arg_ts->mem_offset;
3997
3998 /* Loaded, but synced with memory. */
3999 arg_ts->state = TS_MEM;
5a18407f
RH
4000 }
4001 }
4002
4003 /* Perform input replacement, and mark inputs that became dead.
4004 No action is required except keeping temp_state up to date
4005 so that we reload when needed. */
4006 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea 4007 arg_ts = arg_temp(op->args[i]);
39004a71
RH
4008 dir_ts = arg_ts->state_ptr;
4009 if (dir_ts) {
4010 op->args[i] = temp_arg(dir_ts);
4011 changes = true;
4012 if (IS_DEAD_ARG(i)) {
4013 arg_ts->state = TS_DEAD;
5a18407f
RH
4014 }
4015 }
4016 }
4017
4018 /* Liveness analysis should ensure that the following are
4019 all correct, for call sites and basic block end points. */
4020 if (call_flags & TCG_CALL_NO_READ_GLOBALS) {
4021 /* Nothing to do */
4022 } else if (call_flags & TCG_CALL_NO_WRITE_GLOBALS) {
4023 for (i = 0; i < nb_globals; ++i) {
4024 /* Liveness should see that globals are synced back,
4025 that is, either TS_DEAD or TS_MEM. */
b83eabea
RH
4026 arg_ts = &s->temps[i];
4027 tcg_debug_assert(arg_ts->state_ptr == 0
4028 || arg_ts->state != 0);
5a18407f
RH
4029 }
4030 } else {
4031 for (i = 0; i < nb_globals; ++i) {
4032 /* Liveness should see that globals are saved back,
4033 that is, TS_DEAD, waiting to be reloaded. */
b83eabea
RH
4034 arg_ts = &s->temps[i];
4035 tcg_debug_assert(arg_ts->state_ptr == 0
4036 || arg_ts->state == TS_DEAD);
5a18407f
RH
4037 }
4038 }
4039
4040 /* Outputs become available. */
61f15c48
RH
4041 if (opc == INDEX_op_mov_i32 || opc == INDEX_op_mov_i64) {
4042 arg_ts = arg_temp(op->args[0]);
b83eabea 4043 dir_ts = arg_ts->state_ptr;
61f15c48
RH
4044 if (dir_ts) {
4045 op->args[0] = temp_arg(dir_ts);
4046 changes = true;
4047
4048 /* The output is now live and modified. */
4049 arg_ts->state = 0;
4050
4051 if (NEED_SYNC_ARG(0)) {
4052 TCGOpcode sopc = (arg_ts->type == TCG_TYPE_I32
4053 ? INDEX_op_st_i32
4054 : INDEX_op_st_i64);
d4478943 4055 TCGOp *sop = tcg_op_insert_after(s, op, sopc, 3);
61f15c48
RH
4056 TCGTemp *out_ts = dir_ts;
4057
4058 if (IS_DEAD_ARG(0)) {
4059 out_ts = arg_temp(op->args[1]);
4060 arg_ts->state = TS_DEAD;
4061 tcg_op_remove(s, op);
4062 } else {
4063 arg_ts->state = TS_MEM;
4064 }
4065
4066 sop->args[0] = temp_arg(out_ts);
4067 sop->args[1] = temp_arg(arg_ts->mem_base);
4068 sop->args[2] = arg_ts->mem_offset;
4069 } else {
4070 tcg_debug_assert(!IS_DEAD_ARG(0));
4071 }
5a18407f 4072 }
61f15c48
RH
4073 } else {
4074 for (i = 0; i < nb_oargs; i++) {
4075 arg_ts = arg_temp(op->args[i]);
4076 dir_ts = arg_ts->state_ptr;
4077 if (!dir_ts) {
4078 continue;
4079 }
4080 op->args[i] = temp_arg(dir_ts);
4081 changes = true;
5a18407f 4082
61f15c48
RH
4083 /* The output is now live and modified. */
4084 arg_ts->state = 0;
5a18407f 4085
61f15c48
RH
4086 /* Sync outputs upon their last write. */
4087 if (NEED_SYNC_ARG(i)) {
4088 TCGOpcode sopc = (arg_ts->type == TCG_TYPE_I32
4089 ? INDEX_op_st_i32
4090 : INDEX_op_st_i64);
d4478943 4091 TCGOp *sop = tcg_op_insert_after(s, op, sopc, 3);
5a18407f 4092
61f15c48
RH
4093 sop->args[0] = temp_arg(dir_ts);
4094 sop->args[1] = temp_arg(arg_ts->mem_base);
4095 sop->args[2] = arg_ts->mem_offset;
5a18407f 4096
61f15c48
RH
4097 arg_ts->state = TS_MEM;
4098 }
4099 /* Drop outputs that are dead. */
4100 if (IS_DEAD_ARG(i)) {
4101 arg_ts->state = TS_DEAD;
4102 }
5a18407f
RH
4103 }
4104 }
4105 }
4106
4107 return changes;
4108}
4109
2272e4a7 4110static void temp_allocate_frame(TCGContext *s, TCGTemp *ts)
c896fe29 4111{
31c96417 4112 intptr_t off;
273eb50c 4113 int size, align;
c1c09194 4114
273eb50c
RH
4115 /* When allocating an object, look at the full type. */
4116 size = tcg_type_size(ts->base_type);
4117 switch (ts->base_type) {
c1c09194 4118 case TCG_TYPE_I32:
31c96417 4119 align = 4;
c1c09194
RH
4120 break;
4121 case TCG_TYPE_I64:
4122 case TCG_TYPE_V64:
31c96417 4123 align = 8;
c1c09194 4124 break;
43eef72f 4125 case TCG_TYPE_I128:
c1c09194 4126 case TCG_TYPE_V128:
c1c09194 4127 case TCG_TYPE_V256:
43eef72f
RH
4128 /*
4129 * Note that we do not require aligned storage for V256,
4130 * and that we provide alignment for I128 to match V128,
4131 * even if that's above what the host ABI requires.
4132 */
31c96417 4133 align = 16;
c1c09194
RH
4134 break;
4135 default:
4136 g_assert_not_reached();
b591dc59 4137 }
c1c09194 4138
b9537d59
RH
4139 /*
4140 * Assume the stack is sufficiently aligned.
4141 * This affects e.g. ARM NEON, where we have 8 byte stack alignment
4142 * and do not require 16 byte vector alignment. This seems slightly
4143 * easier than fully parameterizing the above switch statement.
4144 */
4145 align = MIN(TCG_TARGET_STACK_ALIGN, align);
c1c09194 4146 off = ROUND_UP(s->current_frame_offset, align);
732d5897
RH
4147
4148 /* If we've exhausted the stack frame, restart with a smaller TB. */
4149 if (off + size > s->frame_end) {
4150 tcg_raise_tb_overflow(s);
4151 }
c1c09194 4152 s->current_frame_offset = off + size;
9defd1bd 4153#if defined(__sparc__)
273eb50c 4154 off += TCG_TARGET_STACK_BIAS;
9defd1bd 4155#endif
273eb50c
RH
4156
4157 /* If the object was subdivided, assign memory to all the parts. */
4158 if (ts->base_type != ts->type) {
4159 int part_size = tcg_type_size(ts->type);
4160 int part_count = size / part_size;
4161
4162 /*
4163 * Each part is allocated sequentially in tcg_temp_new_internal.
4164 * Jump back to the first part by subtracting the current index.
4165 */
4166 ts -= ts->temp_subindex;
4167 for (int i = 0; i < part_count; ++i) {
4168 ts[i].mem_offset = off + i * part_size;
4169 ts[i].mem_base = s->frame_temp;
4170 ts[i].mem_allocated = 1;
4171 }
4172 } else {
4173 ts->mem_offset = off;
4174 ts->mem_base = s->frame_temp;
4175 ts->mem_allocated = 1;
4176 }
c896fe29
FB
4177}
4178
098859f1
RH
4179/* Assign @reg to @ts, and update reg_to_temp[]. */
4180static void set_temp_val_reg(TCGContext *s, TCGTemp *ts, TCGReg reg)
4181{
4182 if (ts->val_type == TEMP_VAL_REG) {
4183 TCGReg old = ts->reg;
4184 tcg_debug_assert(s->reg_to_temp[old] == ts);
4185 if (old == reg) {
4186 return;
4187 }
4188 s->reg_to_temp[old] = NULL;
4189 }
4190 tcg_debug_assert(s->reg_to_temp[reg] == NULL);
4191 s->reg_to_temp[reg] = ts;
4192 ts->val_type = TEMP_VAL_REG;
4193 ts->reg = reg;
4194}
4195
4196/* Assign a non-register value type to @ts, and update reg_to_temp[]. */
4197static void set_temp_val_nonreg(TCGContext *s, TCGTemp *ts, TCGTempVal type)
4198{
4199 tcg_debug_assert(type != TEMP_VAL_REG);
4200 if (ts->val_type == TEMP_VAL_REG) {
4201 TCGReg reg = ts->reg;
4202 tcg_debug_assert(s->reg_to_temp[reg] == ts);
4203 s->reg_to_temp[reg] = NULL;
4204 }
4205 ts->val_type = type;
4206}
4207
b722452a 4208static void temp_load(TCGContext *, TCGTemp *, TCGRegSet, TCGRegSet, TCGRegSet);
b3915dbb 4209
59d7c14e
RH
4210/* Mark a temporary as free or dead. If 'free_or_dead' is negative,
4211 mark it free; otherwise mark it dead. */
4212static void temp_free_or_dead(TCGContext *s, TCGTemp *ts, int free_or_dead)
7f6ceedf 4213{
c0522136
RH
4214 TCGTempVal new_type;
4215
4216 switch (ts->kind) {
4217 case TEMP_FIXED:
59d7c14e 4218 return;
c0522136 4219 case TEMP_GLOBAL:
f57c6915 4220 case TEMP_TB:
c0522136
RH
4221 new_type = TEMP_VAL_MEM;
4222 break;
c7482438 4223 case TEMP_EBB:
c0522136
RH
4224 new_type = free_or_dead < 0 ? TEMP_VAL_MEM : TEMP_VAL_DEAD;
4225 break;
4226 case TEMP_CONST:
4227 new_type = TEMP_VAL_CONST;
4228 break;
4229 default:
4230 g_assert_not_reached();
59d7c14e 4231 }
098859f1 4232 set_temp_val_nonreg(s, ts, new_type);
59d7c14e 4233}
7f6ceedf 4234
59d7c14e
RH
4235/* Mark a temporary as dead. */
4236static inline void temp_dead(TCGContext *s, TCGTemp *ts)
4237{
4238 temp_free_or_dead(s, ts, 1);
4239}
4240
4241/* Sync a temporary to memory. 'allocated_regs' is used in case a temporary
4242 registers needs to be allocated to store a constant. If 'free_or_dead'
4243 is non-zero, subsequently release the temporary; if it is positive, the
4244 temp is dead; if it is negative, the temp is free. */
98b4e186
RH
4245static void temp_sync(TCGContext *s, TCGTemp *ts, TCGRegSet allocated_regs,
4246 TCGRegSet preferred_regs, int free_or_dead)
59d7c14e 4247{
c0522136 4248 if (!temp_readonly(ts) && !ts->mem_coherent) {
7f6ceedf 4249 if (!ts->mem_allocated) {
2272e4a7 4250 temp_allocate_frame(s, ts);
59d7c14e 4251 }
59d7c14e
RH
4252 switch (ts->val_type) {
4253 case TEMP_VAL_CONST:
4254 /* If we're going to free the temp immediately, then we won't
4255 require it later in a register, so attempt to store the
4256 constant to memory directly. */
4257 if (free_or_dead
4258 && tcg_out_sti(s, ts->type, ts->val,
4259 ts->mem_base->reg, ts->mem_offset)) {
4260 break;
4261 }
4262 temp_load(s, ts, tcg_target_available_regs[ts->type],
98b4e186 4263 allocated_regs, preferred_regs);
59d7c14e
RH
4264 /* fallthrough */
4265
4266 case TEMP_VAL_REG:
4267 tcg_out_st(s, ts->type, ts->reg,
4268 ts->mem_base->reg, ts->mem_offset);
4269 break;
4270
4271 case TEMP_VAL_MEM:
4272 break;
4273
4274 case TEMP_VAL_DEAD:
4275 default:
732e89f4 4276 g_assert_not_reached();
59d7c14e
RH
4277 }
4278 ts->mem_coherent = 1;
4279 }
4280 if (free_or_dead) {
4281 temp_free_or_dead(s, ts, free_or_dead);
7f6ceedf 4282 }
7f6ceedf
AJ
4283}
4284
c896fe29 4285/* free register 'reg' by spilling the corresponding temporary if necessary */
b3915dbb 4286static void tcg_reg_free(TCGContext *s, TCGReg reg, TCGRegSet allocated_regs)
c896fe29 4287{
f8b2f202 4288 TCGTemp *ts = s->reg_to_temp[reg];
f8b2f202 4289 if (ts != NULL) {
98b4e186 4290 temp_sync(s, ts, allocated_regs, 0, -1);
c896fe29
FB
4291 }
4292}
4293
b016486e
RH
4294/**
4295 * tcg_reg_alloc:
4296 * @required_regs: Set of registers in which we must allocate.
4297 * @allocated_regs: Set of registers which must be avoided.
4298 * @preferred_regs: Set of registers we should prefer.
4299 * @rev: True if we search the registers in "indirect" order.
4300 *
4301 * The allocated register must be in @required_regs & ~@allocated_regs,
4302 * but if we can put it in @preferred_regs we may save a move later.
4303 */
4304static TCGReg tcg_reg_alloc(TCGContext *s, TCGRegSet required_regs,
4305 TCGRegSet allocated_regs,
4306 TCGRegSet preferred_regs, bool rev)
c896fe29 4307{
b016486e
RH
4308 int i, j, f, n = ARRAY_SIZE(tcg_target_reg_alloc_order);
4309 TCGRegSet reg_ct[2];
91478cef 4310 const int *order;
c896fe29 4311
b016486e
RH
4312 reg_ct[1] = required_regs & ~allocated_regs;
4313 tcg_debug_assert(reg_ct[1] != 0);
4314 reg_ct[0] = reg_ct[1] & preferred_regs;
4315
4316 /* Skip the preferred_regs option if it cannot be satisfied,
4317 or if the preference made no difference. */
4318 f = reg_ct[0] == 0 || reg_ct[0] == reg_ct[1];
4319
91478cef 4320 order = rev ? indirect_reg_alloc_order : tcg_target_reg_alloc_order;
c896fe29 4321
b016486e
RH
4322 /* Try free registers, preferences first. */
4323 for (j = f; j < 2; j++) {
4324 TCGRegSet set = reg_ct[j];
4325
4326 if (tcg_regset_single(set)) {
4327 /* One register in the set. */
4328 TCGReg reg = tcg_regset_first(set);
4329 if (s->reg_to_temp[reg] == NULL) {
4330 return reg;
4331 }
4332 } else {
4333 for (i = 0; i < n; i++) {
4334 TCGReg reg = order[i];
4335 if (s->reg_to_temp[reg] == NULL &&
4336 tcg_regset_test_reg(set, reg)) {
4337 return reg;
4338 }
4339 }
4340 }
c896fe29
FB
4341 }
4342
b016486e
RH
4343 /* We must spill something. */
4344 for (j = f; j < 2; j++) {
4345 TCGRegSet set = reg_ct[j];
4346
4347 if (tcg_regset_single(set)) {
4348 /* One register in the set. */
4349 TCGReg reg = tcg_regset_first(set);
b3915dbb 4350 tcg_reg_free(s, reg, allocated_regs);
c896fe29 4351 return reg;
b016486e
RH
4352 } else {
4353 for (i = 0; i < n; i++) {
4354 TCGReg reg = order[i];
4355 if (tcg_regset_test_reg(set, reg)) {
4356 tcg_reg_free(s, reg, allocated_regs);
4357 return reg;
4358 }
4359 }
c896fe29
FB
4360 }
4361 }
4362
732e89f4 4363 g_assert_not_reached();
c896fe29
FB
4364}
4365
29f5e925
RH
4366static TCGReg tcg_reg_alloc_pair(TCGContext *s, TCGRegSet required_regs,
4367 TCGRegSet allocated_regs,
4368 TCGRegSet preferred_regs, bool rev)
4369{
4370 int i, j, k, fmin, n = ARRAY_SIZE(tcg_target_reg_alloc_order);
4371 TCGRegSet reg_ct[2];
4372 const int *order;
4373
4374 /* Ensure that if I is not in allocated_regs, I+1 is not either. */
4375 reg_ct[1] = required_regs & ~(allocated_regs | (allocated_regs >> 1));
4376 tcg_debug_assert(reg_ct[1] != 0);
4377 reg_ct[0] = reg_ct[1] & preferred_regs;
4378
4379 order = rev ? indirect_reg_alloc_order : tcg_target_reg_alloc_order;
4380
4381 /*
4382 * Skip the preferred_regs option if it cannot be satisfied,
4383 * or if the preference made no difference.
4384 */
4385 k = reg_ct[0] == 0 || reg_ct[0] == reg_ct[1];
4386
4387 /*
4388 * Minimize the number of flushes by looking for 2 free registers first,
4389 * then a single flush, then two flushes.
4390 */
4391 for (fmin = 2; fmin >= 0; fmin--) {
4392 for (j = k; j < 2; j++) {
4393 TCGRegSet set = reg_ct[j];
4394
4395 for (i = 0; i < n; i++) {
4396 TCGReg reg = order[i];
4397
4398 if (tcg_regset_test_reg(set, reg)) {
4399 int f = !s->reg_to_temp[reg] + !s->reg_to_temp[reg + 1];
4400 if (f >= fmin) {
4401 tcg_reg_free(s, reg, allocated_regs);
4402 tcg_reg_free(s, reg + 1, allocated_regs);
4403 return reg;
4404 }
4405 }
4406 }
4407 }
4408 }
732e89f4 4409 g_assert_not_reached();
29f5e925
RH
4410}
4411
40ae5c62
RH
4412/* Make sure the temporary is in a register. If needed, allocate the register
4413 from DESIRED while avoiding ALLOCATED. */
4414static void temp_load(TCGContext *s, TCGTemp *ts, TCGRegSet desired_regs,
b722452a 4415 TCGRegSet allocated_regs, TCGRegSet preferred_regs)
40ae5c62
RH
4416{
4417 TCGReg reg;
4418
4419 switch (ts->val_type) {
4420 case TEMP_VAL_REG:
4421 return;
4422 case TEMP_VAL_CONST:
b016486e 4423 reg = tcg_reg_alloc(s, desired_regs, allocated_regs,
b722452a 4424 preferred_regs, ts->indirect_base);
0a6a8bc8
RH
4425 if (ts->type <= TCG_TYPE_I64) {
4426 tcg_out_movi(s, ts->type, reg, ts->val);
4427 } else {
4e186175
RH
4428 uint64_t val = ts->val;
4429 MemOp vece = MO_64;
4430
4431 /*
4432 * Find the minimal vector element that matches the constant.
4433 * The targets will, in general, have to do this search anyway,
4434 * do this generically.
4435 */
4e186175
RH
4436 if (val == dup_const(MO_8, val)) {
4437 vece = MO_8;
4438 } else if (val == dup_const(MO_16, val)) {
4439 vece = MO_16;
0b4286dd 4440 } else if (val == dup_const(MO_32, val)) {
4e186175
RH
4441 vece = MO_32;
4442 }
4443
4444 tcg_out_dupi_vec(s, ts->type, vece, reg, ts->val);
0a6a8bc8 4445 }
40ae5c62
RH
4446 ts->mem_coherent = 0;
4447 break;
4448 case TEMP_VAL_MEM:
b016486e 4449 reg = tcg_reg_alloc(s, desired_regs, allocated_regs,
b722452a 4450 preferred_regs, ts->indirect_base);
40ae5c62
RH
4451 tcg_out_ld(s, ts->type, reg, ts->mem_base->reg, ts->mem_offset);
4452 ts->mem_coherent = 1;
4453 break;
4454 case TEMP_VAL_DEAD:
4455 default:
732e89f4 4456 g_assert_not_reached();
40ae5c62 4457 }
098859f1 4458 set_temp_val_reg(s, ts, reg);
40ae5c62
RH
4459}
4460
59d7c14e
RH
4461/* Save a temporary to memory. 'allocated_regs' is used in case a
4462 temporary registers needs to be allocated to store a constant. */
4463static void temp_save(TCGContext *s, TCGTemp *ts, TCGRegSet allocated_regs)
1ad80729 4464{
5a18407f
RH
4465 /* The liveness analysis already ensures that globals are back
4466 in memory. Keep an tcg_debug_assert for safety. */
e01fa97d 4467 tcg_debug_assert(ts->val_type == TEMP_VAL_MEM || temp_readonly(ts));
1ad80729
AJ
4468}
4469
9814dd27 4470/* save globals to their canonical location and assume they can be
e8996ee0
FB
4471 modified be the following code. 'allocated_regs' is used in case a
4472 temporary registers needs to be allocated to store a constant. */
4473static void save_globals(TCGContext *s, TCGRegSet allocated_regs)
c896fe29 4474{
ac3b8891 4475 int i, n;
c896fe29 4476
ac3b8891 4477 for (i = 0, n = s->nb_globals; i < n; i++) {
b13eb728 4478 temp_save(s, &s->temps[i], allocated_regs);
c896fe29 4479 }
e5097dc8
FB
4480}
4481
3d5c5f87
AJ
4482/* sync globals to their canonical location and assume they can be
4483 read by the following code. 'allocated_regs' is used in case a
4484 temporary registers needs to be allocated to store a constant. */
4485static void sync_globals(TCGContext *s, TCGRegSet allocated_regs)
4486{
ac3b8891 4487 int i, n;
3d5c5f87 4488
ac3b8891 4489 for (i = 0, n = s->nb_globals; i < n; i++) {
12b9b11a 4490 TCGTemp *ts = &s->temps[i];
5a18407f 4491 tcg_debug_assert(ts->val_type != TEMP_VAL_REG
ee17db83 4492 || ts->kind == TEMP_FIXED
5a18407f 4493 || ts->mem_coherent);
3d5c5f87
AJ
4494 }
4495}
4496
e5097dc8 4497/* at the end of a basic block, we assume all temporaries are dead and
e8996ee0
FB
4498 all globals are stored at their canonical location. */
4499static void tcg_reg_alloc_bb_end(TCGContext *s, TCGRegSet allocated_regs)
e5097dc8 4500{
e5097dc8
FB
4501 int i;
4502
b13eb728
RH
4503 for (i = s->nb_globals; i < s->nb_temps; i++) {
4504 TCGTemp *ts = &s->temps[i];
c0522136
RH
4505
4506 switch (ts->kind) {
f57c6915 4507 case TEMP_TB:
b13eb728 4508 temp_save(s, ts, allocated_regs);
c0522136 4509 break;
c7482438 4510 case TEMP_EBB:
5a18407f
RH
4511 /* The liveness analysis already ensures that temps are dead.
4512 Keep an tcg_debug_assert for safety. */
4513 tcg_debug_assert(ts->val_type == TEMP_VAL_DEAD);
c0522136
RH
4514 break;
4515 case TEMP_CONST:
4516 /* Similarly, we should have freed any allocated register. */
4517 tcg_debug_assert(ts->val_type == TEMP_VAL_CONST);
4518 break;
4519 default:
4520 g_assert_not_reached();
c896fe29
FB
4521 }
4522 }
e8996ee0
FB
4523
4524 save_globals(s, allocated_regs);
c896fe29
FB
4525}
4526
b4cb76e6 4527/*
c7482438
RH
4528 * At a conditional branch, we assume all temporaries are dead unless
4529 * explicitly live-across-conditional-branch; all globals and local
4530 * temps are synced to their location.
b4cb76e6
RH
4531 */
4532static void tcg_reg_alloc_cbranch(TCGContext *s, TCGRegSet allocated_regs)
4533{
4534 sync_globals(s, allocated_regs);
4535
4536 for (int i = s->nb_globals; i < s->nb_temps; i++) {
4537 TCGTemp *ts = &s->temps[i];
4538 /*
4539 * The liveness analysis already ensures that temps are dead.
4540 * Keep tcg_debug_asserts for safety.
4541 */
c0522136 4542 switch (ts->kind) {
f57c6915 4543 case TEMP_TB:
b4cb76e6 4544 tcg_debug_assert(ts->val_type != TEMP_VAL_REG || ts->mem_coherent);
c0522136 4545 break;
c7482438 4546 case TEMP_EBB:
c0522136
RH
4547 case TEMP_CONST:
4548 break;
4549 default:
4550 g_assert_not_reached();
b4cb76e6
RH
4551 }
4552 }
4553}
4554
bab1671f 4555/*
c58f4c97 4556 * Specialized code generation for INDEX_op_mov_* with a constant.
bab1671f 4557 */
0fe4fca4 4558static void tcg_reg_alloc_do_movi(TCGContext *s, TCGTemp *ots,
ba87719c
RH
4559 tcg_target_ulong val, TCGLifeData arg_life,
4560 TCGRegSet preferred_regs)
e8996ee0 4561{
d63e3b6e 4562 /* ENV should not be modified. */
e01fa97d 4563 tcg_debug_assert(!temp_readonly(ots));
59d7c14e
RH
4564
4565 /* The movi is not explicitly generated here. */
098859f1 4566 set_temp_val_nonreg(s, ots, TEMP_VAL_CONST);
59d7c14e
RH
4567 ots->val = val;
4568 ots->mem_coherent = 0;
4569 if (NEED_SYNC_ARG(0)) {
ba87719c 4570 temp_sync(s, ots, s->reserved_regs, preferred_regs, IS_DEAD_ARG(0));
59d7c14e 4571 } else if (IS_DEAD_ARG(0)) {
f8bf00f1 4572 temp_dead(s, ots);
4c4e1ab2 4573 }
e8996ee0
FB
4574}
4575
bab1671f
RH
4576/*
4577 * Specialized code generation for INDEX_op_mov_*.
4578 */
dd186292 4579static void tcg_reg_alloc_mov(TCGContext *s, const TCGOp *op)
c896fe29 4580{
dd186292 4581 const TCGLifeData arg_life = op->life;
69e3706d 4582 TCGRegSet allocated_regs, preferred_regs;
c896fe29 4583 TCGTemp *ts, *ots;
450445d5 4584 TCGType otype, itype;
098859f1 4585 TCGReg oreg, ireg;
c896fe29 4586
d21369f5 4587 allocated_regs = s->reserved_regs;
31fd884b 4588 preferred_regs = output_pref(op, 0);
43439139
RH
4589 ots = arg_temp(op->args[0]);
4590 ts = arg_temp(op->args[1]);
450445d5 4591
d63e3b6e 4592 /* ENV should not be modified. */
e01fa97d 4593 tcg_debug_assert(!temp_readonly(ots));
d63e3b6e 4594
450445d5
RH
4595 /* Note that otype != itype for no-op truncation. */
4596 otype = ots->type;
4597 itype = ts->type;
c29c1d7e 4598
0fe4fca4
PB
4599 if (ts->val_type == TEMP_VAL_CONST) {
4600 /* propagate constant or generate sti */
4601 tcg_target_ulong val = ts->val;
4602 if (IS_DEAD_ARG(1)) {
4603 temp_dead(s, ts);
4604 }
69e3706d 4605 tcg_reg_alloc_do_movi(s, ots, val, arg_life, preferred_regs);
0fe4fca4
PB
4606 return;
4607 }
4608
4609 /* If the source value is in memory we're going to be forced
4610 to have it in a register in order to perform the copy. Copy
4611 the SOURCE value into its own register first, that way we
4612 don't have to reload SOURCE the next time it is used. */
4613 if (ts->val_type == TEMP_VAL_MEM) {
69e3706d
RH
4614 temp_load(s, ts, tcg_target_available_regs[itype],
4615 allocated_regs, preferred_regs);
c29c1d7e 4616 }
0fe4fca4 4617 tcg_debug_assert(ts->val_type == TEMP_VAL_REG);
098859f1
RH
4618 ireg = ts->reg;
4619
d63e3b6e 4620 if (IS_DEAD_ARG(0)) {
c29c1d7e
AJ
4621 /* mov to a non-saved dead register makes no sense (even with
4622 liveness analysis disabled). */
eabb7b91 4623 tcg_debug_assert(NEED_SYNC_ARG(0));
c29c1d7e 4624 if (!ots->mem_allocated) {
2272e4a7 4625 temp_allocate_frame(s, ots);
c29c1d7e 4626 }
098859f1 4627 tcg_out_st(s, otype, ireg, ots->mem_base->reg, ots->mem_offset);
c29c1d7e 4628 if (IS_DEAD_ARG(1)) {
f8bf00f1 4629 temp_dead(s, ts);
c29c1d7e 4630 }
f8bf00f1 4631 temp_dead(s, ots);
098859f1
RH
4632 return;
4633 }
4634
4635 if (IS_DEAD_ARG(1) && ts->kind != TEMP_FIXED) {
4636 /*
4637 * The mov can be suppressed. Kill input first, so that it
4638 * is unlinked from reg_to_temp, then set the output to the
4639 * reg that we saved from the input.
4640 */
4641 temp_dead(s, ts);
4642 oreg = ireg;
c29c1d7e 4643 } else {
098859f1
RH
4644 if (ots->val_type == TEMP_VAL_REG) {
4645 oreg = ots->reg;
c896fe29 4646 } else {
098859f1
RH
4647 /* Make sure to not spill the input register during allocation. */
4648 oreg = tcg_reg_alloc(s, tcg_target_available_regs[otype],
4649 allocated_regs | ((TCGRegSet)1 << ireg),
4650 preferred_regs, ots->indirect_base);
c896fe29 4651 }
098859f1
RH
4652 if (!tcg_out_mov(s, otype, oreg, ireg)) {
4653 /*
4654 * Cross register class move not supported.
4655 * Store the source register into the destination slot
4656 * and leave the destination temp as TEMP_VAL_MEM.
4657 */
4658 assert(!temp_readonly(ots));
4659 if (!ts->mem_allocated) {
4660 temp_allocate_frame(s, ots);
4661 }
4662 tcg_out_st(s, ts->type, ireg, ots->mem_base->reg, ots->mem_offset);
4663 set_temp_val_nonreg(s, ts, TEMP_VAL_MEM);
4664 ots->mem_coherent = 1;
4665 return;
c896fe29 4666 }
ec7a869d 4667 }
098859f1
RH
4668 set_temp_val_reg(s, ots, oreg);
4669 ots->mem_coherent = 0;
4670
4671 if (NEED_SYNC_ARG(0)) {
4672 temp_sync(s, ots, allocated_regs, 0, 0);
4673 }
c896fe29
FB
4674}
4675
bab1671f
RH
4676/*
4677 * Specialized code generation for INDEX_op_dup_vec.
4678 */
4679static void tcg_reg_alloc_dup(TCGContext *s, const TCGOp *op)
4680{
4681 const TCGLifeData arg_life = op->life;
4682 TCGRegSet dup_out_regs, dup_in_regs;
4683 TCGTemp *its, *ots;
4684 TCGType itype, vtype;
4685 unsigned vece;
31c96417 4686 int lowpart_ofs;
bab1671f
RH
4687 bool ok;
4688
4689 ots = arg_temp(op->args[0]);
4690 its = arg_temp(op->args[1]);
4691
4692 /* ENV should not be modified. */
e01fa97d 4693 tcg_debug_assert(!temp_readonly(ots));
bab1671f
RH
4694
4695 itype = its->type;
4696 vece = TCGOP_VECE(op);
4697 vtype = TCGOP_VECL(op) + TCG_TYPE_V64;
4698
4699 if (its->val_type == TEMP_VAL_CONST) {
4700 /* Propagate constant via movi -> dupi. */
4701 tcg_target_ulong val = its->val;
4702 if (IS_DEAD_ARG(1)) {
4703 temp_dead(s, its);
4704 }
31fd884b 4705 tcg_reg_alloc_do_movi(s, ots, val, arg_life, output_pref(op, 0));
bab1671f
RH
4706 return;
4707 }
4708
9be0d080
RH
4709 dup_out_regs = tcg_op_defs[INDEX_op_dup_vec].args_ct[0].regs;
4710 dup_in_regs = tcg_op_defs[INDEX_op_dup_vec].args_ct[1].regs;
bab1671f
RH
4711
4712 /* Allocate the output register now. */
4713 if (ots->val_type != TEMP_VAL_REG) {
4714 TCGRegSet allocated_regs = s->reserved_regs;
098859f1 4715 TCGReg oreg;
bab1671f
RH
4716
4717 if (!IS_DEAD_ARG(1) && its->val_type == TEMP_VAL_REG) {
4718 /* Make sure to not spill the input register. */
4719 tcg_regset_set_reg(allocated_regs, its->reg);
4720 }
098859f1 4721 oreg = tcg_reg_alloc(s, dup_out_regs, allocated_regs,
31fd884b 4722 output_pref(op, 0), ots->indirect_base);
098859f1 4723 set_temp_val_reg(s, ots, oreg);
bab1671f
RH
4724 }
4725
4726 switch (its->val_type) {
4727 case TEMP_VAL_REG:
4728 /*
4729 * The dup constriaints must be broad, covering all possible VECE.
4730 * However, tcg_op_dup_vec() gets to see the VECE and we allow it
4731 * to fail, indicating that extra moves are required for that case.
4732 */
4733 if (tcg_regset_test_reg(dup_in_regs, its->reg)) {
4734 if (tcg_out_dup_vec(s, vtype, vece, ots->reg, its->reg)) {
4735 goto done;
4736 }
4737 /* Try again from memory or a vector input register. */
4738 }
4739 if (!its->mem_coherent) {
4740 /*
4741 * The input register is not synced, and so an extra store
4742 * would be required to use memory. Attempt an integer-vector
4743 * register move first. We do not have a TCGRegSet for this.
4744 */
4745 if (tcg_out_mov(s, itype, ots->reg, its->reg)) {
4746 break;
4747 }
4748 /* Sync the temp back to its slot and load from there. */
4749 temp_sync(s, its, s->reserved_regs, 0, 0);
4750 }
4751 /* fall through */
4752
4753 case TEMP_VAL_MEM:
31c96417
RH
4754 lowpart_ofs = 0;
4755 if (HOST_BIG_ENDIAN) {
4756 lowpart_ofs = tcg_type_size(itype) - (1 << vece);
4757 }
d6ecb4a9 4758 if (tcg_out_dupm_vec(s, vtype, vece, ots->reg, its->mem_base->reg,
31c96417 4759 its->mem_offset + lowpart_ofs)) {
d6ecb4a9
RH
4760 goto done;
4761 }
098859f1 4762 /* Load the input into the destination vector register. */
bab1671f
RH
4763 tcg_out_ld(s, itype, ots->reg, its->mem_base->reg, its->mem_offset);
4764 break;
4765
4766 default:
4767 g_assert_not_reached();
4768 }
4769
4770 /* We now have a vector input register, so dup must succeed. */
4771 ok = tcg_out_dup_vec(s, vtype, vece, ots->reg, ots->reg);
4772 tcg_debug_assert(ok);
4773
4774 done:
36f5539c 4775 ots->mem_coherent = 0;
bab1671f
RH
4776 if (IS_DEAD_ARG(1)) {
4777 temp_dead(s, its);
4778 }
4779 if (NEED_SYNC_ARG(0)) {
4780 temp_sync(s, ots, s->reserved_regs, 0, 0);
4781 }
4782 if (IS_DEAD_ARG(0)) {
4783 temp_dead(s, ots);
4784 }
4785}
4786
dd186292 4787static void tcg_reg_alloc_op(TCGContext *s, const TCGOp *op)
c896fe29 4788{
dd186292
RH
4789 const TCGLifeData arg_life = op->life;
4790 const TCGOpDef * const def = &tcg_op_defs[op->opc];
82790a87
RH
4791 TCGRegSet i_allocated_regs;
4792 TCGRegSet o_allocated_regs;
b6638662
RH
4793 int i, k, nb_iargs, nb_oargs;
4794 TCGReg reg;
c896fe29
FB
4795 TCGArg arg;
4796 const TCGArgConstraint *arg_ct;
4797 TCGTemp *ts;
4798 TCGArg new_args[TCG_MAX_OP_ARGS];
4799 int const_args[TCG_MAX_OP_ARGS];
21e9a8ae 4800 TCGCond op_cond;
c896fe29
FB
4801
4802 nb_oargs = def->nb_oargs;
4803 nb_iargs = def->nb_iargs;
4804
4805 /* copy constants */
a813e36f 4806 memcpy(new_args + nb_oargs + nb_iargs,
dd186292 4807 op->args + nb_oargs + nb_iargs,
c896fe29
FB
4808 sizeof(TCGArg) * def->nb_cargs);
4809
d21369f5
RH
4810 i_allocated_regs = s->reserved_regs;
4811 o_allocated_regs = s->reserved_regs;
82790a87 4812
21e9a8ae
RH
4813 switch (op->opc) {
4814 case INDEX_op_brcond_i32:
4815 case INDEX_op_brcond_i64:
4816 op_cond = op->args[2];
4817 break;
4818 case INDEX_op_setcond_i32:
4819 case INDEX_op_setcond_i64:
4820 case INDEX_op_negsetcond_i32:
4821 case INDEX_op_negsetcond_i64:
4822 case INDEX_op_cmp_vec:
4823 op_cond = op->args[3];
4824 break;
4825 case INDEX_op_brcond2_i32:
4826 op_cond = op->args[4];
4827 break;
4828 case INDEX_op_movcond_i32:
4829 case INDEX_op_movcond_i64:
4830 case INDEX_op_setcond2_i32:
4831 case INDEX_op_cmpsel_vec:
4832 op_cond = op->args[5];
4833 break;
4834 default:
4835 /* No condition within opcode. */
4836 op_cond = TCG_COND_ALWAYS;
4837 break;
4838 }
4839
a813e36f 4840 /* satisfy input constraints */
dd186292 4841 for (k = 0; k < nb_iargs; k++) {
29f5e925
RH
4842 TCGRegSet i_preferred_regs, i_required_regs;
4843 bool allocate_new_reg, copyto_new_reg;
4844 TCGTemp *ts2;
4845 int i1, i2;
d62816f2 4846
66792f90 4847 i = def->args_ct[nb_oargs + k].sort_index;
dd186292 4848 arg = op->args[i];
c896fe29 4849 arg_ct = &def->args_ct[i];
43439139 4850 ts = arg_temp(arg);
40ae5c62
RH
4851
4852 if (ts->val_type == TEMP_VAL_CONST
21e9a8ae
RH
4853 && tcg_target_const_match(ts->val, arg_ct->ct, ts->type,
4854 op_cond, TCGOP_VECE(op))) {
40ae5c62
RH
4855 /* constant is OK for instruction */
4856 const_args[i] = 1;
4857 new_args[i] = ts->val;
d62816f2 4858 continue;
c896fe29 4859 }
40ae5c62 4860
1c1824dc
RH
4861 reg = ts->reg;
4862 i_preferred_regs = 0;
29f5e925 4863 i_required_regs = arg_ct->regs;
1c1824dc 4864 allocate_new_reg = false;
29f5e925
RH
4865 copyto_new_reg = false;
4866
4867 switch (arg_ct->pair) {
4868 case 0: /* not paired */
4869 if (arg_ct->ialias) {
31fd884b 4870 i_preferred_regs = output_pref(op, arg_ct->alias_index);
29f5e925
RH
4871
4872 /*
4873 * If the input is readonly, then it cannot also be an
4874 * output and aliased to itself. If the input is not
4875 * dead after the instruction, we must allocate a new
4876 * register and move it.
4877 */
22d2e535
IL
4878 if (temp_readonly(ts) || !IS_DEAD_ARG(i)
4879 || def->args_ct[arg_ct->alias_index].newreg) {
29f5e925
RH
4880 allocate_new_reg = true;
4881 } else if (ts->val_type == TEMP_VAL_REG) {
4882 /*
4883 * Check if the current register has already been
4884 * allocated for another input.
4885 */
4886 allocate_new_reg =
4887 tcg_regset_test_reg(i_allocated_regs, reg);
4888 }
4889 }
4890 if (!allocate_new_reg) {
4891 temp_load(s, ts, i_required_regs, i_allocated_regs,
4892 i_preferred_regs);
4893 reg = ts->reg;
4894 allocate_new_reg = !tcg_regset_test_reg(i_required_regs, reg);
4895 }
4896 if (allocate_new_reg) {
4897 /*
4898 * Allocate a new register matching the constraint
4899 * and move the temporary register into it.
4900 */
4901 temp_load(s, ts, tcg_target_available_regs[ts->type],
4902 i_allocated_regs, 0);
4903 reg = tcg_reg_alloc(s, i_required_regs, i_allocated_regs,
4904 i_preferred_regs, ts->indirect_base);
4905 copyto_new_reg = true;
4906 }
4907 break;
4908
4909 case 1:
4910 /* First of an input pair; if i1 == i2, the second is an output. */
4911 i1 = i;
4912 i2 = arg_ct->pair_index;
4913 ts2 = i1 != i2 ? arg_temp(op->args[i2]) : NULL;
4914
4915 /*
4916 * It is easier to default to allocating a new pair
4917 * and to identify a few cases where it's not required.
4918 */
4919 if (arg_ct->ialias) {
31fd884b 4920 i_preferred_regs = output_pref(op, arg_ct->alias_index);
29f5e925
RH
4921 if (IS_DEAD_ARG(i1) &&
4922 IS_DEAD_ARG(i2) &&
4923 !temp_readonly(ts) &&
4924 ts->val_type == TEMP_VAL_REG &&
4925 ts->reg < TCG_TARGET_NB_REGS - 1 &&
4926 tcg_regset_test_reg(i_required_regs, reg) &&
4927 !tcg_regset_test_reg(i_allocated_regs, reg) &&
4928 !tcg_regset_test_reg(i_allocated_regs, reg + 1) &&
4929 (ts2
4930 ? ts2->val_type == TEMP_VAL_REG &&
4931 ts2->reg == reg + 1 &&
4932 !temp_readonly(ts2)
4933 : s->reg_to_temp[reg + 1] == NULL)) {
4934 break;
4935 }
4936 } else {
4937 /* Without aliasing, the pair must also be an input. */
4938 tcg_debug_assert(ts2);
4939 if (ts->val_type == TEMP_VAL_REG &&
4940 ts2->val_type == TEMP_VAL_REG &&
4941 ts2->reg == reg + 1 &&
4942 tcg_regset_test_reg(i_required_regs, reg)) {
4943 break;
4944 }
4945 }
4946 reg = tcg_reg_alloc_pair(s, i_required_regs, i_allocated_regs,
4947 0, ts->indirect_base);
4948 goto do_pair;
4949
4950 case 2: /* pair second */
4951 reg = new_args[arg_ct->pair_index] + 1;
4952 goto do_pair;
1c1824dc 4953
29f5e925
RH
4954 case 3: /* ialias with second output, no first input */
4955 tcg_debug_assert(arg_ct->ialias);
31fd884b 4956 i_preferred_regs = output_pref(op, arg_ct->alias_index);
d62816f2 4957
29f5e925
RH
4958 if (IS_DEAD_ARG(i) &&
4959 !temp_readonly(ts) &&
4960 ts->val_type == TEMP_VAL_REG &&
4961 reg > 0 &&
4962 s->reg_to_temp[reg - 1] == NULL &&
4963 tcg_regset_test_reg(i_required_regs, reg) &&
4964 !tcg_regset_test_reg(i_allocated_regs, reg) &&
4965 !tcg_regset_test_reg(i_allocated_regs, reg - 1)) {
4966 tcg_regset_set_reg(i_allocated_regs, reg - 1);
4967 break;
4968 }
4969 reg = tcg_reg_alloc_pair(s, i_required_regs >> 1,
4970 i_allocated_regs, 0,
4971 ts->indirect_base);
4972 tcg_regset_set_reg(i_allocated_regs, reg);
4973 reg += 1;
4974 goto do_pair;
4975
4976 do_pair:
c0522136 4977 /*
29f5e925
RH
4978 * If an aliased input is not dead after the instruction,
4979 * we must allocate a new register and move it.
c0522136 4980 */
29f5e925
RH
4981 if (arg_ct->ialias && (!IS_DEAD_ARG(i) || temp_readonly(ts))) {
4982 TCGRegSet t_allocated_regs = i_allocated_regs;
4983
1c1824dc 4984 /*
29f5e925
RH
4985 * Because of the alias, and the continued life, make sure
4986 * that the temp is somewhere *other* than the reg pair,
4987 * and we get a copy in reg.
1c1824dc 4988 */
29f5e925
RH
4989 tcg_regset_set_reg(t_allocated_regs, reg);
4990 tcg_regset_set_reg(t_allocated_regs, reg + 1);
4991 if (ts->val_type == TEMP_VAL_REG && ts->reg == reg) {
4992 /* If ts was already in reg, copy it somewhere else. */
4993 TCGReg nr;
4994 bool ok;
4995
4996 tcg_debug_assert(ts->kind != TEMP_FIXED);
4997 nr = tcg_reg_alloc(s, tcg_target_available_regs[ts->type],
4998 t_allocated_regs, 0, ts->indirect_base);
4999 ok = tcg_out_mov(s, ts->type, nr, reg);
5000 tcg_debug_assert(ok);
5001
5002 set_temp_val_reg(s, ts, nr);
5003 } else {
5004 temp_load(s, ts, tcg_target_available_regs[ts->type],
5005 t_allocated_regs, 0);
5006 copyto_new_reg = true;
5007 }
5008 } else {
5009 /* Preferably allocate to reg, otherwise copy. */
5010 i_required_regs = (TCGRegSet)1 << reg;
5011 temp_load(s, ts, i_required_regs, i_allocated_regs,
5012 i_preferred_regs);
5013 copyto_new_reg = ts->reg != reg;
5ff9d6a4 5014 }
29f5e925 5015 break;
d62816f2 5016
29f5e925
RH
5017 default:
5018 g_assert_not_reached();
1c1824dc 5019 }
d62816f2 5020
29f5e925 5021 if (copyto_new_reg) {
78113e83 5022 if (!tcg_out_mov(s, ts->type, reg, ts->reg)) {
240c08d0
RH
5023 /*
5024 * Cross register class move not supported. Sync the
5025 * temp back to its slot and load from there.
5026 */
5027 temp_sync(s, ts, i_allocated_regs, 0, 0);
5028 tcg_out_ld(s, ts->type, reg,
5029 ts->mem_base->reg, ts->mem_offset);
78113e83 5030 }
c896fe29 5031 }
c896fe29
FB
5032 new_args[i] = reg;
5033 const_args[i] = 0;
82790a87 5034 tcg_regset_set_reg(i_allocated_regs, reg);
c896fe29 5035 }
a813e36f 5036
a52ad07e
AJ
5037 /* mark dead temporaries and free the associated registers */
5038 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
5039 if (IS_DEAD_ARG(i)) {
43439139 5040 temp_dead(s, arg_temp(op->args[i]));
a52ad07e
AJ
5041 }
5042 }
5043
b4cb76e6
RH
5044 if (def->flags & TCG_OPF_COND_BRANCH) {
5045 tcg_reg_alloc_cbranch(s, i_allocated_regs);
5046 } else if (def->flags & TCG_OPF_BB_END) {
82790a87 5047 tcg_reg_alloc_bb_end(s, i_allocated_regs);
e8996ee0 5048 } else {
e8996ee0 5049 if (def->flags & TCG_OPF_CALL_CLOBBER) {
a813e36f 5050 /* XXX: permit generic clobber register list ? */
c8074023
RH
5051 for (i = 0; i < TCG_TARGET_NB_REGS; i++) {
5052 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, i)) {
82790a87 5053 tcg_reg_free(s, i, i_allocated_regs);
e8996ee0 5054 }
c896fe29 5055 }
3d5c5f87
AJ
5056 }
5057 if (def->flags & TCG_OPF_SIDE_EFFECTS) {
5058 /* sync globals if the op has side effects and might trigger
5059 an exception. */
82790a87 5060 sync_globals(s, i_allocated_regs);
c896fe29 5061 }
a813e36f 5062
e8996ee0 5063 /* satisfy the output constraints */
e8996ee0 5064 for(k = 0; k < nb_oargs; k++) {
66792f90 5065 i = def->args_ct[k].sort_index;
dd186292 5066 arg = op->args[i];
e8996ee0 5067 arg_ct = &def->args_ct[i];
43439139 5068 ts = arg_temp(arg);
d63e3b6e
RH
5069
5070 /* ENV should not be modified. */
e01fa97d 5071 tcg_debug_assert(!temp_readonly(ts));
d63e3b6e 5072
29f5e925
RH
5073 switch (arg_ct->pair) {
5074 case 0: /* not paired */
5075 if (arg_ct->oalias && !const_args[arg_ct->alias_index]) {
5076 reg = new_args[arg_ct->alias_index];
5077 } else if (arg_ct->newreg) {
5078 reg = tcg_reg_alloc(s, arg_ct->regs,
5079 i_allocated_regs | o_allocated_regs,
31fd884b 5080 output_pref(op, k), ts->indirect_base);
29f5e925
RH
5081 } else {
5082 reg = tcg_reg_alloc(s, arg_ct->regs, o_allocated_regs,
31fd884b 5083 output_pref(op, k), ts->indirect_base);
29f5e925
RH
5084 }
5085 break;
5086
5087 case 1: /* first of pair */
29f5e925
RH
5088 if (arg_ct->oalias) {
5089 reg = new_args[arg_ct->alias_index];
ca5bed07
RH
5090 } else if (arg_ct->newreg) {
5091 reg = tcg_reg_alloc_pair(s, arg_ct->regs,
5092 i_allocated_regs | o_allocated_regs,
5093 output_pref(op, k),
5094 ts->indirect_base);
5095 } else {
5096 reg = tcg_reg_alloc_pair(s, arg_ct->regs, o_allocated_regs,
5097 output_pref(op, k),
5098 ts->indirect_base);
29f5e925 5099 }
29f5e925
RH
5100 break;
5101
5102 case 2: /* second of pair */
29f5e925
RH
5103 if (arg_ct->oalias) {
5104 reg = new_args[arg_ct->alias_index];
5105 } else {
5106 reg = new_args[arg_ct->pair_index] + 1;
5107 }
5108 break;
5109
5110 case 3: /* first of pair, aliasing with a second input */
5111 tcg_debug_assert(!arg_ct->newreg);
5112 reg = new_args[arg_ct->pair_index] - 1;
5113 break;
5114
5115 default:
5116 g_assert_not_reached();
c896fe29 5117 }
82790a87 5118 tcg_regset_set_reg(o_allocated_regs, reg);
098859f1 5119 set_temp_val_reg(s, ts, reg);
d63e3b6e 5120 ts->mem_coherent = 0;
e8996ee0 5121 new_args[i] = reg;
c896fe29 5122 }
c896fe29
FB
5123 }
5124
c896fe29 5125 /* emit instruction */
678155b2
RH
5126 switch (op->opc) {
5127 case INDEX_op_ext8s_i32:
5128 tcg_out_ext8s(s, TCG_TYPE_I32, new_args[0], new_args[1]);
5129 break;
5130 case INDEX_op_ext8s_i64:
5131 tcg_out_ext8s(s, TCG_TYPE_I64, new_args[0], new_args[1]);
5132 break;
d0e66c89
RH
5133 case INDEX_op_ext8u_i32:
5134 case INDEX_op_ext8u_i64:
5135 tcg_out_ext8u(s, new_args[0], new_args[1]);
5136 break;
753e42ea
RH
5137 case INDEX_op_ext16s_i32:
5138 tcg_out_ext16s(s, TCG_TYPE_I32, new_args[0], new_args[1]);
5139 break;
5140 case INDEX_op_ext16s_i64:
5141 tcg_out_ext16s(s, TCG_TYPE_I64, new_args[0], new_args[1]);
5142 break;
379afdff
RH
5143 case INDEX_op_ext16u_i32:
5144 case INDEX_op_ext16u_i64:
5145 tcg_out_ext16u(s, new_args[0], new_args[1]);
5146 break;
52bf3398
RH
5147 case INDEX_op_ext32s_i64:
5148 tcg_out_ext32s(s, new_args[0], new_args[1]);
5149 break;
9ecf5f61
RH
5150 case INDEX_op_ext32u_i64:
5151 tcg_out_ext32u(s, new_args[0], new_args[1]);
5152 break;
9c6aa274
RH
5153 case INDEX_op_ext_i32_i64:
5154 tcg_out_exts_i32_i64(s, new_args[0], new_args[1]);
5155 break;
b9bfe000
RH
5156 case INDEX_op_extu_i32_i64:
5157 tcg_out_extu_i32_i64(s, new_args[0], new_args[1]);
5158 break;
b8b94ac6
RH
5159 case INDEX_op_extrl_i64_i32:
5160 tcg_out_extrl_i64_i32(s, new_args[0], new_args[1]);
5161 break;
678155b2
RH
5162 default:
5163 if (def->flags & TCG_OPF_VECTOR) {
5164 tcg_out_vec_op(s, op->opc, TCGOP_VECL(op), TCGOP_VECE(op),
5165 new_args, const_args);
5166 } else {
5167 tcg_out_op(s, op->opc, new_args, const_args);
5168 }
5169 break;
d2fd745f
RH
5170 }
5171
c896fe29
FB
5172 /* move the outputs in the correct register if needed */
5173 for(i = 0; i < nb_oargs; i++) {
43439139 5174 ts = arg_temp(op->args[i]);
d63e3b6e
RH
5175
5176 /* ENV should not be modified. */
e01fa97d 5177 tcg_debug_assert(!temp_readonly(ts));
d63e3b6e 5178
ec7a869d 5179 if (NEED_SYNC_ARG(i)) {
98b4e186 5180 temp_sync(s, ts, o_allocated_regs, 0, IS_DEAD_ARG(i));
59d7c14e 5181 } else if (IS_DEAD_ARG(i)) {
f8bf00f1 5182 temp_dead(s, ts);
ec7a869d 5183 }
c896fe29
FB
5184 }
5185}
5186
efe86b21
RH
5187static bool tcg_reg_alloc_dup2(TCGContext *s, const TCGOp *op)
5188{
5189 const TCGLifeData arg_life = op->life;
5190 TCGTemp *ots, *itsl, *itsh;
5191 TCGType vtype = TCGOP_VECL(op) + TCG_TYPE_V64;
5192
5193 /* This opcode is only valid for 32-bit hosts, for 64-bit elements. */
5194 tcg_debug_assert(TCG_TARGET_REG_BITS == 32);
5195 tcg_debug_assert(TCGOP_VECE(op) == MO_64);
5196
5197 ots = arg_temp(op->args[0]);
5198 itsl = arg_temp(op->args[1]);
5199 itsh = arg_temp(op->args[2]);
5200
5201 /* ENV should not be modified. */
5202 tcg_debug_assert(!temp_readonly(ots));
5203
5204 /* Allocate the output register now. */
5205 if (ots->val_type != TEMP_VAL_REG) {
5206 TCGRegSet allocated_regs = s->reserved_regs;
5207 TCGRegSet dup_out_regs =
5208 tcg_op_defs[INDEX_op_dup_vec].args_ct[0].regs;
098859f1 5209 TCGReg oreg;
efe86b21
RH
5210
5211 /* Make sure to not spill the input registers. */
5212 if (!IS_DEAD_ARG(1) && itsl->val_type == TEMP_VAL_REG) {
5213 tcg_regset_set_reg(allocated_regs, itsl->reg);
5214 }
5215 if (!IS_DEAD_ARG(2) && itsh->val_type == TEMP_VAL_REG) {
5216 tcg_regset_set_reg(allocated_regs, itsh->reg);
5217 }
5218
098859f1 5219 oreg = tcg_reg_alloc(s, dup_out_regs, allocated_regs,
31fd884b 5220 output_pref(op, 0), ots->indirect_base);
098859f1 5221 set_temp_val_reg(s, ots, oreg);
efe86b21
RH
5222 }
5223
5224 /* Promote dup2 of immediates to dupi_vec. */
5225 if (itsl->val_type == TEMP_VAL_CONST && itsh->val_type == TEMP_VAL_CONST) {
5226 uint64_t val = deposit64(itsl->val, 32, 32, itsh->val);
5227 MemOp vece = MO_64;
5228
5229 if (val == dup_const(MO_8, val)) {
5230 vece = MO_8;
5231 } else if (val == dup_const(MO_16, val)) {
5232 vece = MO_16;
5233 } else if (val == dup_const(MO_32, val)) {
5234 vece = MO_32;
5235 }
5236
5237 tcg_out_dupi_vec(s, vtype, vece, ots->reg, val);
5238 goto done;
5239 }
5240
5241 /* If the two inputs form one 64-bit value, try dupm_vec. */
aef85402
RH
5242 if (itsl->temp_subindex == HOST_BIG_ENDIAN &&
5243 itsh->temp_subindex == !HOST_BIG_ENDIAN &&
5244 itsl == itsh + (HOST_BIG_ENDIAN ? 1 : -1)) {
5245 TCGTemp *its = itsl - HOST_BIG_ENDIAN;
5246
5247 temp_sync(s, its + 0, s->reserved_regs, 0, 0);
5248 temp_sync(s, its + 1, s->reserved_regs, 0, 0);
5249
efe86b21
RH
5250 if (tcg_out_dupm_vec(s, vtype, MO_64, ots->reg,
5251 its->mem_base->reg, its->mem_offset)) {
5252 goto done;
5253 }
5254 }
5255
5256 /* Fall back to generic expansion. */
5257 return false;
5258
5259 done:
36f5539c 5260 ots->mem_coherent = 0;
efe86b21
RH
5261 if (IS_DEAD_ARG(1)) {
5262 temp_dead(s, itsl);
5263 }
5264 if (IS_DEAD_ARG(2)) {
5265 temp_dead(s, itsh);
5266 }
5267 if (NEED_SYNC_ARG(0)) {
5268 temp_sync(s, ots, s->reserved_regs, 0, IS_DEAD_ARG(0));
5269 } else if (IS_DEAD_ARG(0)) {
5270 temp_dead(s, ots);
5271 }
5272 return true;
5273}
5274
39004a71
RH
5275static void load_arg_reg(TCGContext *s, TCGReg reg, TCGTemp *ts,
5276 TCGRegSet allocated_regs)
c896fe29 5277{
39004a71
RH
5278 if (ts->val_type == TEMP_VAL_REG) {
5279 if (ts->reg != reg) {
5280 tcg_reg_free(s, reg, allocated_regs);
5281 if (!tcg_out_mov(s, ts->type, reg, ts->reg)) {
5282 /*
5283 * Cross register class move not supported. Sync the
5284 * temp back to its slot and load from there.
5285 */
5286 temp_sync(s, ts, allocated_regs, 0, 0);
5287 tcg_out_ld(s, ts->type, reg,
5288 ts->mem_base->reg, ts->mem_offset);
5289 }
5290 }
5291 } else {
5292 TCGRegSet arg_set = 0;
c896fe29 5293
39004a71
RH
5294 tcg_reg_free(s, reg, allocated_regs);
5295 tcg_regset_set_reg(arg_set, reg);
5296 temp_load(s, ts, arg_set, allocated_regs, 0);
b03cce8e 5297 }
39004a71 5298}
39cf05d3 5299
d78e4a4f 5300static void load_arg_stk(TCGContext *s, unsigned arg_slot, TCGTemp *ts,
39004a71
RH
5301 TCGRegSet allocated_regs)
5302{
5303 /*
5304 * When the destination is on the stack, load up the temp and store.
5305 * If there are many call-saved registers, the temp might live to
5306 * see another use; otherwise it'll be discarded.
5307 */
5308 temp_load(s, ts, tcg_target_available_regs[ts->type], allocated_regs, 0);
5309 tcg_out_st(s, ts->type, ts->reg, TCG_REG_CALL_STACK,
d78e4a4f 5310 arg_slot_stk_ofs(arg_slot));
39004a71 5311}
a813e36f 5312
39004a71
RH
5313static void load_arg_normal(TCGContext *s, const TCGCallArgumentLoc *l,
5314 TCGTemp *ts, TCGRegSet *allocated_regs)
5315{
338b61e9 5316 if (arg_slot_reg_p(l->arg_slot)) {
39004a71
RH
5317 TCGReg reg = tcg_target_call_iarg_regs[l->arg_slot];
5318 load_arg_reg(s, reg, ts, *allocated_regs);
5319 tcg_regset_set_reg(*allocated_regs, reg);
5320 } else {
d78e4a4f 5321 load_arg_stk(s, l->arg_slot, ts, *allocated_regs);
39004a71
RH
5322 }
5323}
40ae5c62 5324
d78e4a4f 5325static void load_arg_ref(TCGContext *s, unsigned arg_slot, TCGReg ref_base,
313bdea8
RH
5326 intptr_t ref_off, TCGRegSet *allocated_regs)
5327{
5328 TCGReg reg;
313bdea8 5329
d78e4a4f 5330 if (arg_slot_reg_p(arg_slot)) {
313bdea8
RH
5331 reg = tcg_target_call_iarg_regs[arg_slot];
5332 tcg_reg_free(s, reg, *allocated_regs);
5333 tcg_out_addi_ptr(s, reg, ref_base, ref_off);
5334 tcg_regset_set_reg(*allocated_regs, reg);
5335 } else {
5336 reg = tcg_reg_alloc(s, tcg_target_available_regs[TCG_TYPE_PTR],
5337 *allocated_regs, 0, false);
5338 tcg_out_addi_ptr(s, reg, ref_base, ref_off);
5339 tcg_out_st(s, TCG_TYPE_PTR, reg, TCG_REG_CALL_STACK,
d78e4a4f 5340 arg_slot_stk_ofs(arg_slot));
313bdea8
RH
5341 }
5342}
5343
39004a71
RH
5344static void tcg_reg_alloc_call(TCGContext *s, TCGOp *op)
5345{
5346 const int nb_oargs = TCGOP_CALLO(op);
5347 const int nb_iargs = TCGOP_CALLI(op);
5348 const TCGLifeData arg_life = op->life;
5349 const TCGHelperInfo *info = tcg_call_info(op);
5350 TCGRegSet allocated_regs = s->reserved_regs;
5351 int i;
40ae5c62 5352
39004a71
RH
5353 /*
5354 * Move inputs into place in reverse order,
5355 * so that we place stacked arguments first.
5356 */
5357 for (i = nb_iargs - 1; i >= 0; --i) {
5358 const TCGCallArgumentLoc *loc = &info->in[i];
5359 TCGTemp *ts = arg_temp(op->args[nb_oargs + i]);
40ae5c62 5360
39004a71
RH
5361 switch (loc->kind) {
5362 case TCG_CALL_ARG_NORMAL:
5363 case TCG_CALL_ARG_EXTEND_U:
5364 case TCG_CALL_ARG_EXTEND_S:
5365 load_arg_normal(s, loc, ts, &allocated_regs);
5366 break;
313bdea8
RH
5367 case TCG_CALL_ARG_BY_REF:
5368 load_arg_stk(s, loc->ref_slot, ts, allocated_regs);
5369 load_arg_ref(s, loc->arg_slot, TCG_REG_CALL_STACK,
d78e4a4f 5370 arg_slot_stk_ofs(loc->ref_slot),
313bdea8
RH
5371 &allocated_regs);
5372 break;
5373 case TCG_CALL_ARG_BY_REF_N:
5374 load_arg_stk(s, loc->ref_slot, ts, allocated_regs);
5375 break;
39004a71
RH
5376 default:
5377 g_assert_not_reached();
c896fe29 5378 }
c896fe29 5379 }
a813e36f 5380
39004a71 5381 /* Mark dead temporaries and free the associated registers. */
dd186292 5382 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
866cb6cb 5383 if (IS_DEAD_ARG(i)) {
43439139 5384 temp_dead(s, arg_temp(op->args[i]));
c896fe29
FB
5385 }
5386 }
a813e36f 5387
39004a71 5388 /* Clobber call registers. */
c8074023
RH
5389 for (i = 0; i < TCG_TARGET_NB_REGS; i++) {
5390 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, i)) {
b3915dbb 5391 tcg_reg_free(s, i, allocated_regs);
c896fe29
FB
5392 }
5393 }
78505279 5394
39004a71
RH
5395 /*
5396 * Save globals if they might be written by the helper,
5397 * sync them if they might be read.
5398 */
5399 if (info->flags & TCG_CALL_NO_READ_GLOBALS) {
78505279 5400 /* Nothing to do */
39004a71 5401 } else if (info->flags & TCG_CALL_NO_WRITE_GLOBALS) {
78505279
AJ
5402 sync_globals(s, allocated_regs);
5403 } else {
b9c18f56
AJ
5404 save_globals(s, allocated_regs);
5405 }
c896fe29 5406
313bdea8
RH
5407 /*
5408 * If the ABI passes a pointer to the returned struct as the first
5409 * argument, load that now. Pass a pointer to the output home slot.
5410 */
5411 if (info->out_kind == TCG_CALL_RET_BY_REF) {
5412 TCGTemp *ts = arg_temp(op->args[0]);
5413
5414 if (!ts->mem_allocated) {
5415 temp_allocate_frame(s, ts);
5416 }
5417 load_arg_ref(s, 0, ts->mem_base->reg, ts->mem_offset, &allocated_regs);
5418 }
5419
cee44b03 5420 tcg_out_call(s, tcg_call_func(op), info);
c896fe29 5421
39004a71
RH
5422 /* Assign output registers and emit moves if needed. */
5423 switch (info->out_kind) {
5424 case TCG_CALL_RET_NORMAL:
5425 for (i = 0; i < nb_oargs; i++) {
5426 TCGTemp *ts = arg_temp(op->args[i]);
5e3d0c19 5427 TCGReg reg = tcg_target_call_oarg_reg(TCG_CALL_RET_NORMAL, i);
d63e3b6e 5428
39004a71
RH
5429 /* ENV should not be modified. */
5430 tcg_debug_assert(!temp_readonly(ts));
d63e3b6e 5431
39004a71
RH
5432 set_temp_val_reg(s, ts, reg);
5433 ts->mem_coherent = 0;
5434 }
5435 break;
313bdea8 5436
c6556aa0
RH
5437 case TCG_CALL_RET_BY_VEC:
5438 {
5439 TCGTemp *ts = arg_temp(op->args[0]);
5440
5441 tcg_debug_assert(ts->base_type == TCG_TYPE_I128);
5442 tcg_debug_assert(ts->temp_subindex == 0);
5443 if (!ts->mem_allocated) {
5444 temp_allocate_frame(s, ts);
5445 }
5446 tcg_out_st(s, TCG_TYPE_V128,
5447 tcg_target_call_oarg_reg(TCG_CALL_RET_BY_VEC, 0),
5448 ts->mem_base->reg, ts->mem_offset);
5449 }
5450 /* fall through to mark all parts in memory */
5451
313bdea8
RH
5452 case TCG_CALL_RET_BY_REF:
5453 /* The callee has performed a write through the reference. */
5454 for (i = 0; i < nb_oargs; i++) {
5455 TCGTemp *ts = arg_temp(op->args[i]);
5456 ts->val_type = TEMP_VAL_MEM;
5457 }
5458 break;
5459
39004a71
RH
5460 default:
5461 g_assert_not_reached();
5462 }
5463
5464 /* Flush or discard output registers as needed. */
5465 for (i = 0; i < nb_oargs; i++) {
5466 TCGTemp *ts = arg_temp(op->args[i]);
d63e3b6e 5467 if (NEED_SYNC_ARG(i)) {
39004a71 5468 temp_sync(s, ts, s->reserved_regs, 0, IS_DEAD_ARG(i));
d63e3b6e
RH
5469 } else if (IS_DEAD_ARG(i)) {
5470 temp_dead(s, ts);
c896fe29
FB
5471 }
5472 }
c896fe29
FB
5473}
5474
e63b8a29
RH
5475/**
5476 * atom_and_align_for_opc:
5477 * @s: tcg context
5478 * @opc: memory operation code
5479 * @host_atom: MO_ATOM_{IFALIGN,WITHIN16,SUBALIGN} for host operations
5480 * @allow_two_ops: true if we are prepared to issue two operations
5481 *
5482 * Return the alignment and atomicity to use for the inline fast path
5483 * for the given memory operation. The alignment may be larger than
5484 * that specified in @opc, and the correct alignment will be diagnosed
5485 * by the slow path helper.
5486 *
5487 * If @allow_two_ops, the host is prepared to test for 2x alignment,
5488 * and issue two loads or stores for subalignment.
5489 */
5490static TCGAtomAlign atom_and_align_for_opc(TCGContext *s, MemOp opc,
5491 MemOp host_atom, bool allow_two_ops)
5492{
5493 MemOp align = get_alignment_bits(opc);
5494 MemOp size = opc & MO_SIZE;
5495 MemOp half = size ? size - 1 : 0;
cbb14556 5496 MemOp atom = opc & MO_ATOM_MASK;
e63b8a29 5497 MemOp atmax;
e63b8a29
RH
5498
5499 switch (atom) {
5500 case MO_ATOM_NONE:
5501 /* The operation requires no specific atomicity. */
5502 atmax = MO_8;
5503 break;
5504
5505 case MO_ATOM_IFALIGN:
5506 atmax = size;
5507 break;
5508
5509 case MO_ATOM_IFALIGN_PAIR:
5510 atmax = half;
5511 break;
5512
5513 case MO_ATOM_WITHIN16:
5514 atmax = size;
5515 if (size == MO_128) {
5516 /* Misalignment implies !within16, and therefore no atomicity. */
5517 } else if (host_atom != MO_ATOM_WITHIN16) {
5518 /* The host does not implement within16, so require alignment. */
5519 align = MAX(align, size);
5520 }
5521 break;
5522
5523 case MO_ATOM_WITHIN16_PAIR:
5524 atmax = size;
5525 /*
5526 * Misalignment implies !within16, and therefore half atomicity.
5527 * Any host prepared for two operations can implement this with
5528 * half alignment.
5529 */
5530 if (host_atom != MO_ATOM_WITHIN16 && allow_two_ops) {
5531 align = MAX(align, half);
5532 }
5533 break;
5534
5535 case MO_ATOM_SUBALIGN:
5536 atmax = size;
5537 if (host_atom != MO_ATOM_SUBALIGN) {
5538 /* If unaligned but not odd, there are subobjects up to half. */
5539 if (allow_two_ops) {
5540 align = MAX(align, half);
5541 } else {
5542 align = MAX(align, size);
5543 }
5544 }
5545 break;
5546
5547 default:
5548 g_assert_not_reached();
5549 }
5550
5551 return (TCGAtomAlign){ .atom = atmax, .align = align };
5552}
5553
8429a1ca
RH
5554/*
5555 * Similarly for qemu_ld/st slow path helpers.
5556 * We must re-implement tcg_gen_callN and tcg_reg_alloc_call simultaneously,
5557 * using only the provided backend tcg_out_* functions.
5558 */
5559
5560static int tcg_out_helper_stk_ofs(TCGType type, unsigned slot)
5561{
5562 int ofs = arg_slot_stk_ofs(slot);
5563
5564 /*
5565 * Each stack slot is TCG_TARGET_LONG_BITS. If the host does not
5566 * require extension to uint64_t, adjust the address for uint32_t.
5567 */
5568 if (HOST_BIG_ENDIAN &&
5569 TCG_TARGET_REG_BITS == 64 &&
5570 type == TCG_TYPE_I32) {
5571 ofs += 4;
5572 }
5573 return ofs;
5574}
5575
8d314041
RH
5576static void tcg_out_helper_load_slots(TCGContext *s,
5577 unsigned nmov, TCGMovExtend *mov,
5578 const TCGLdstHelperParam *parm)
8429a1ca 5579{
8d314041 5580 unsigned i;
2462e30e
RH
5581 TCGReg dst3;
5582
8d314041
RH
5583 /*
5584 * Start from the end, storing to the stack first.
5585 * This frees those registers, so we need not consider overlap.
5586 */
5587 for (i = nmov; i-- > 0; ) {
5588 unsigned slot = mov[i].dst;
5589
5590 if (arg_slot_reg_p(slot)) {
5591 goto found_reg;
5592 }
5593
5594 TCGReg src = mov[i].src;
5595 TCGType dst_type = mov[i].dst_type;
5596 MemOp dst_mo = dst_type == TCG_TYPE_I32 ? MO_32 : MO_64;
5597
5598 /* The argument is going onto the stack; extend into scratch. */
5599 if ((mov[i].src_ext & MO_SIZE) != dst_mo) {
5600 tcg_debug_assert(parm->ntmp != 0);
5601 mov[i].dst = src = parm->tmp[0];
5602 tcg_out_movext1(s, &mov[i]);
5603 }
5604
5605 tcg_out_st(s, dst_type, src, TCG_REG_CALL_STACK,
5606 tcg_out_helper_stk_ofs(dst_type, slot));
5607 }
5608 return;
5609
5610 found_reg:
5611 /*
5612 * The remaining arguments are in registers.
5613 * Convert slot numbers to argument registers.
5614 */
5615 nmov = i + 1;
5616 for (i = 0; i < nmov; ++i) {
5617 mov[i].dst = tcg_target_call_iarg_regs[mov[i].dst];
5618 }
5619
8429a1ca 5620 switch (nmov) {
2462e30e 5621 case 4:
8429a1ca 5622 /* The backend must have provided enough temps for the worst case. */
2462e30e 5623 tcg_debug_assert(parm->ntmp >= 2);
8429a1ca 5624
2462e30e
RH
5625 dst3 = mov[3].dst;
5626 for (unsigned j = 0; j < 3; ++j) {
5627 if (dst3 == mov[j].src) {
5628 /*
5629 * Conflict. Copy the source to a temporary, perform the
5630 * remaining moves, then the extension from our scratch
5631 * on the way out.
5632 */
5633 TCGReg scratch = parm->tmp[1];
8429a1ca 5634
2462e30e
RH
5635 tcg_out_mov(s, mov[3].src_type, scratch, mov[3].src);
5636 tcg_out_movext3(s, mov, mov + 1, mov + 2, parm->tmp[0]);
5637 tcg_out_movext1_new_src(s, &mov[3], scratch);
5638 break;
8429a1ca 5639 }
8429a1ca 5640 }
8429a1ca 5641
2462e30e
RH
5642 /* No conflicts: perform this move and continue. */
5643 tcg_out_movext1(s, &mov[3]);
5644 /* fall through */
5645
5646 case 3:
5647 tcg_out_movext3(s, mov, mov + 1, mov + 2,
5648 parm->ntmp ? parm->tmp[0] : -1);
5649 break;
8429a1ca 5650 case 2:
2462e30e
RH
5651 tcg_out_movext2(s, mov, mov + 1,
5652 parm->ntmp ? parm->tmp[0] : -1);
5653 break;
8429a1ca
RH
5654 case 1:
5655 tcg_out_movext1(s, mov);
2462e30e
RH
5656 break;
5657 default:
8429a1ca
RH
5658 g_assert_not_reached();
5659 }
5660}
5661
8429a1ca
RH
5662static void tcg_out_helper_load_imm(TCGContext *s, unsigned slot,
5663 TCGType type, tcg_target_long imm,
5664 const TCGLdstHelperParam *parm)
5665{
5666 if (arg_slot_reg_p(slot)) {
5667 tcg_out_movi(s, type, tcg_target_call_iarg_regs[slot], imm);
5668 } else {
5669 int ofs = tcg_out_helper_stk_ofs(type, slot);
5670 if (!tcg_out_sti(s, type, imm, TCG_REG_CALL_STACK, ofs)) {
5671 tcg_debug_assert(parm->ntmp != 0);
5672 tcg_out_movi(s, type, parm->tmp[0], imm);
5673 tcg_out_st(s, type, parm->tmp[0], TCG_REG_CALL_STACK, ofs);
5674 }
5675 }
5676}
5677
5678static void tcg_out_helper_load_common_args(TCGContext *s,
5679 const TCGLabelQemuLdst *ldst,
5680 const TCGLdstHelperParam *parm,
5681 const TCGHelperInfo *info,
5682 unsigned next_arg)
5683{
5684 TCGMovExtend ptr_mov = {
5685 .dst_type = TCG_TYPE_PTR,
5686 .src_type = TCG_TYPE_PTR,
5687 .src_ext = sizeof(void *) == 4 ? MO_32 : MO_64
5688 };
5689 const TCGCallArgumentLoc *loc = &info->in[0];
5690 TCGType type;
5691 unsigned slot;
5692 tcg_target_ulong imm;
5693
5694 /*
5695 * Handle env, which is always first.
5696 */
5697 ptr_mov.dst = loc->arg_slot;
5698 ptr_mov.src = TCG_AREG0;
5699 tcg_out_helper_load_slots(s, 1, &ptr_mov, parm);
5700
5701 /*
5702 * Handle oi.
5703 */
5704 imm = ldst->oi;
5705 loc = &info->in[next_arg];
5706 type = TCG_TYPE_I32;
5707 switch (loc->kind) {
5708 case TCG_CALL_ARG_NORMAL:
5709 break;
5710 case TCG_CALL_ARG_EXTEND_U:
5711 case TCG_CALL_ARG_EXTEND_S:
5712 /* No extension required for MemOpIdx. */
5713 tcg_debug_assert(imm <= INT32_MAX);
5714 type = TCG_TYPE_REG;
5715 break;
5716 default:
5717 g_assert_not_reached();
5718 }
5719 tcg_out_helper_load_imm(s, loc->arg_slot, type, imm, parm);
5720 next_arg++;
5721
5722 /*
5723 * Handle ra.
5724 */
5725 loc = &info->in[next_arg];
5726 slot = loc->arg_slot;
5727 if (parm->ra_gen) {
5728 int arg_reg = -1;
5729 TCGReg ra_reg;
5730
5731 if (arg_slot_reg_p(slot)) {
5732 arg_reg = tcg_target_call_iarg_regs[slot];
5733 }
5734 ra_reg = parm->ra_gen(s, ldst, arg_reg);
5735
5736 ptr_mov.dst = slot;
5737 ptr_mov.src = ra_reg;
5738 tcg_out_helper_load_slots(s, 1, &ptr_mov, parm);
5739 } else {
5740 imm = (uintptr_t)ldst->raddr;
5741 tcg_out_helper_load_imm(s, slot, TCG_TYPE_PTR, imm, parm);
5742 }
5743}
5744
5745static unsigned tcg_out_helper_add_mov(TCGMovExtend *mov,
5746 const TCGCallArgumentLoc *loc,
5747 TCGType dst_type, TCGType src_type,
5748 TCGReg lo, TCGReg hi)
5749{
ebebea53
RH
5750 MemOp reg_mo;
5751
8429a1ca
RH
5752 if (dst_type <= TCG_TYPE_REG) {
5753 MemOp src_ext;
5754
5755 switch (loc->kind) {
5756 case TCG_CALL_ARG_NORMAL:
5757 src_ext = src_type == TCG_TYPE_I32 ? MO_32 : MO_64;
5758 break;
5759 case TCG_CALL_ARG_EXTEND_U:
5760 dst_type = TCG_TYPE_REG;
5761 src_ext = MO_UL;
5762 break;
5763 case TCG_CALL_ARG_EXTEND_S:
5764 dst_type = TCG_TYPE_REG;
5765 src_ext = MO_SL;
5766 break;
5767 default:
5768 g_assert_not_reached();
5769 }
5770
5771 mov[0].dst = loc->arg_slot;
5772 mov[0].dst_type = dst_type;
5773 mov[0].src = lo;
5774 mov[0].src_type = src_type;
5775 mov[0].src_ext = src_ext;
5776 return 1;
5777 }
5778
ebebea53
RH
5779 if (TCG_TARGET_REG_BITS == 32) {
5780 assert(dst_type == TCG_TYPE_I64);
5781 reg_mo = MO_32;
5782 } else {
5783 assert(dst_type == TCG_TYPE_I128);
5784 reg_mo = MO_64;
5785 }
8429a1ca
RH
5786
5787 mov[0].dst = loc[HOST_BIG_ENDIAN].arg_slot;
5788 mov[0].src = lo;
ebebea53
RH
5789 mov[0].dst_type = TCG_TYPE_REG;
5790 mov[0].src_type = TCG_TYPE_REG;
5791 mov[0].src_ext = reg_mo;
8429a1ca
RH
5792
5793 mov[1].dst = loc[!HOST_BIG_ENDIAN].arg_slot;
5794 mov[1].src = hi;
ebebea53
RH
5795 mov[1].dst_type = TCG_TYPE_REG;
5796 mov[1].src_type = TCG_TYPE_REG;
5797 mov[1].src_ext = reg_mo;
8429a1ca
RH
5798
5799 return 2;
5800}
5801
5802static void tcg_out_ld_helper_args(TCGContext *s, const TCGLabelQemuLdst *ldst,
5803 const TCGLdstHelperParam *parm)
5804{
5805 const TCGHelperInfo *info;
5806 const TCGCallArgumentLoc *loc;
5807 TCGMovExtend mov[2];
5808 unsigned next_arg, nmov;
5809 MemOp mop = get_memop(ldst->oi);
5810
5811 switch (mop & MO_SIZE) {
5812 case MO_8:
5813 case MO_16:
5814 case MO_32:
5815 info = &info_helper_ld32_mmu;
5816 break;
5817 case MO_64:
5818 info = &info_helper_ld64_mmu;
5819 break;
ebebea53
RH
5820 case MO_128:
5821 info = &info_helper_ld128_mmu;
5822 break;
8429a1ca
RH
5823 default:
5824 g_assert_not_reached();
5825 }
5826
5827 /* Defer env argument. */
5828 next_arg = 1;
5829
5830 loc = &info->in[next_arg];
c31e5fa4 5831 if (TCG_TARGET_REG_BITS == 32 && s->addr_type == TCG_TYPE_I32) {
24e46e6c
RH
5832 /*
5833 * 32-bit host with 32-bit guest: zero-extend the guest address
5834 * to 64-bits for the helper by storing the low part, then
5835 * load a zero for the high part.
5836 */
5837 tcg_out_helper_add_mov(mov, loc + HOST_BIG_ENDIAN,
5838 TCG_TYPE_I32, TCG_TYPE_I32,
5839 ldst->addrlo_reg, -1);
5840 tcg_out_helper_load_slots(s, 1, mov, parm);
8429a1ca 5841
24e46e6c
RH
5842 tcg_out_helper_load_imm(s, loc[!HOST_BIG_ENDIAN].arg_slot,
5843 TCG_TYPE_I32, 0, parm);
5844 next_arg += 2;
c31e5fa4
RH
5845 } else {
5846 nmov = tcg_out_helper_add_mov(mov, loc, TCG_TYPE_I64, s->addr_type,
5847 ldst->addrlo_reg, ldst->addrhi_reg);
5848 tcg_out_helper_load_slots(s, nmov, mov, parm);
5849 next_arg += nmov;
24e46e6c 5850 }
8429a1ca 5851
ebebea53
RH
5852 switch (info->out_kind) {
5853 case TCG_CALL_RET_NORMAL:
5854 case TCG_CALL_RET_BY_VEC:
5855 break;
5856 case TCG_CALL_RET_BY_REF:
5857 /*
5858 * The return reference is in the first argument slot.
5859 * We need memory in which to return: re-use the top of stack.
5860 */
5861 {
5862 int ofs_slot0 = TCG_TARGET_CALL_STACK_OFFSET;
5863
5864 if (arg_slot_reg_p(0)) {
5865 tcg_out_addi_ptr(s, tcg_target_call_iarg_regs[0],
5866 TCG_REG_CALL_STACK, ofs_slot0);
5867 } else {
5868 tcg_debug_assert(parm->ntmp != 0);
5869 tcg_out_addi_ptr(s, parm->tmp[0],
5870 TCG_REG_CALL_STACK, ofs_slot0);
5871 tcg_out_st(s, TCG_TYPE_PTR, parm->tmp[0],
5872 TCG_REG_CALL_STACK, ofs_slot0);
5873 }
5874 }
5875 break;
5876 default:
5877 g_assert_not_reached();
5878 }
8429a1ca
RH
5879
5880 tcg_out_helper_load_common_args(s, ldst, parm, info, next_arg);
5881}
5882
5883static void tcg_out_ld_helper_ret(TCGContext *s, const TCGLabelQemuLdst *ldst,
5884 bool load_sign,
5885 const TCGLdstHelperParam *parm)
5886{
ebebea53 5887 MemOp mop = get_memop(ldst->oi);
8429a1ca 5888 TCGMovExtend mov[2];
ebebea53 5889 int ofs_slot0;
8429a1ca 5890
ebebea53
RH
5891 switch (ldst->type) {
5892 case TCG_TYPE_I64:
5893 if (TCG_TARGET_REG_BITS == 32) {
5894 break;
5895 }
5896 /* fall through */
8429a1ca 5897
ebebea53 5898 case TCG_TYPE_I32:
8429a1ca
RH
5899 mov[0].dst = ldst->datalo_reg;
5900 mov[0].src = tcg_target_call_oarg_reg(TCG_CALL_RET_NORMAL, 0);
5901 mov[0].dst_type = ldst->type;
5902 mov[0].src_type = TCG_TYPE_REG;
5903
5904 /*
5905 * If load_sign, then we allowed the helper to perform the
5906 * appropriate sign extension to tcg_target_ulong, and all
5907 * we need now is a plain move.
5908 *
5909 * If they do not, then we expect the relevant extension
5910 * instruction to be no more expensive than a move, and
5911 * we thus save the icache etc by only using one of two
5912 * helper functions.
5913 */
5914 if (load_sign || !(mop & MO_SIGN)) {
5915 if (TCG_TARGET_REG_BITS == 32 || ldst->type == TCG_TYPE_I32) {
5916 mov[0].src_ext = MO_32;
5917 } else {
5918 mov[0].src_ext = MO_64;
5919 }
5920 } else {
5921 mov[0].src_ext = mop & MO_SSIZE;
5922 }
5923 tcg_out_movext1(s, mov);
ebebea53 5924 return;
8429a1ca 5925
ebebea53
RH
5926 case TCG_TYPE_I128:
5927 tcg_debug_assert(TCG_TARGET_REG_BITS == 64);
5928 ofs_slot0 = TCG_TARGET_CALL_STACK_OFFSET;
5929 switch (TCG_TARGET_CALL_RET_I128) {
5930 case TCG_CALL_RET_NORMAL:
5931 break;
5932 case TCG_CALL_RET_BY_VEC:
5933 tcg_out_st(s, TCG_TYPE_V128,
5934 tcg_target_call_oarg_reg(TCG_CALL_RET_BY_VEC, 0),
5935 TCG_REG_CALL_STACK, ofs_slot0);
5936 /* fall through */
5937 case TCG_CALL_RET_BY_REF:
5938 tcg_out_ld(s, TCG_TYPE_I64, ldst->datalo_reg,
5939 TCG_REG_CALL_STACK, ofs_slot0 + 8 * HOST_BIG_ENDIAN);
5940 tcg_out_ld(s, TCG_TYPE_I64, ldst->datahi_reg,
5941 TCG_REG_CALL_STACK, ofs_slot0 + 8 * !HOST_BIG_ENDIAN);
5942 return;
5943 default:
5944 g_assert_not_reached();
5945 }
5946 break;
8429a1ca 5947
ebebea53
RH
5948 default:
5949 g_assert_not_reached();
8429a1ca 5950 }
ebebea53
RH
5951
5952 mov[0].dst = ldst->datalo_reg;
5953 mov[0].src =
5954 tcg_target_call_oarg_reg(TCG_CALL_RET_NORMAL, HOST_BIG_ENDIAN);
723d3a27
RH
5955 mov[0].dst_type = TCG_TYPE_REG;
5956 mov[0].src_type = TCG_TYPE_REG;
ebebea53
RH
5957 mov[0].src_ext = TCG_TARGET_REG_BITS == 32 ? MO_32 : MO_64;
5958
5959 mov[1].dst = ldst->datahi_reg;
5960 mov[1].src =
5961 tcg_target_call_oarg_reg(TCG_CALL_RET_NORMAL, !HOST_BIG_ENDIAN);
5962 mov[1].dst_type = TCG_TYPE_REG;
5963 mov[1].src_type = TCG_TYPE_REG;
5964 mov[1].src_ext = TCG_TARGET_REG_BITS == 32 ? MO_32 : MO_64;
5965
5966 tcg_out_movext2(s, mov, mov + 1, parm->ntmp ? parm->tmp[0] : -1);
8429a1ca
RH
5967}
5968
5969static void tcg_out_st_helper_args(TCGContext *s, const TCGLabelQemuLdst *ldst,
5970 const TCGLdstHelperParam *parm)
5971{
5972 const TCGHelperInfo *info;
5973 const TCGCallArgumentLoc *loc;
5974 TCGMovExtend mov[4];
5975 TCGType data_type;
5976 unsigned next_arg, nmov, n;
5977 MemOp mop = get_memop(ldst->oi);
5978
5979 switch (mop & MO_SIZE) {
5980 case MO_8:
5981 case MO_16:
5982 case MO_32:
5983 info = &info_helper_st32_mmu;
5984 data_type = TCG_TYPE_I32;
5985 break;
5986 case MO_64:
5987 info = &info_helper_st64_mmu;
5988 data_type = TCG_TYPE_I64;
5989 break;
ebebea53
RH
5990 case MO_128:
5991 info = &info_helper_st128_mmu;
5992 data_type = TCG_TYPE_I128;
5993 break;
8429a1ca
RH
5994 default:
5995 g_assert_not_reached();
5996 }
5997
5998 /* Defer env argument. */
5999 next_arg = 1;
6000 nmov = 0;
6001
6002 /* Handle addr argument. */
6003 loc = &info->in[next_arg];
c31e5fa4 6004 if (TCG_TARGET_REG_BITS == 32 && s->addr_type == TCG_TYPE_I32) {
24e46e6c
RH
6005 /*
6006 * 32-bit host with 32-bit guest: zero-extend the guest address
6007 * to 64-bits for the helper by storing the low part. Later,
6008 * after we have processed the register inputs, we will load a
6009 * zero for the high part.
6010 */
6011 tcg_out_helper_add_mov(mov, loc + HOST_BIG_ENDIAN,
6012 TCG_TYPE_I32, TCG_TYPE_I32,
6013 ldst->addrlo_reg, -1);
6014 next_arg += 2;
6015 nmov += 1;
c31e5fa4
RH
6016 } else {
6017 n = tcg_out_helper_add_mov(mov, loc, TCG_TYPE_I64, s->addr_type,
6018 ldst->addrlo_reg, ldst->addrhi_reg);
6019 next_arg += n;
6020 nmov += n;
24e46e6c 6021 }
8429a1ca
RH
6022
6023 /* Handle data argument. */
6024 loc = &info->in[next_arg];
ebebea53
RH
6025 switch (loc->kind) {
6026 case TCG_CALL_ARG_NORMAL:
6027 case TCG_CALL_ARG_EXTEND_U:
6028 case TCG_CALL_ARG_EXTEND_S:
6029 n = tcg_out_helper_add_mov(mov + nmov, loc, data_type, ldst->type,
6030 ldst->datalo_reg, ldst->datahi_reg);
6031 next_arg += n;
6032 nmov += n;
6033 tcg_out_helper_load_slots(s, nmov, mov, parm);
6034 break;
6035
6036 case TCG_CALL_ARG_BY_REF:
6037 tcg_debug_assert(TCG_TARGET_REG_BITS == 64);
6038 tcg_debug_assert(data_type == TCG_TYPE_I128);
6039 tcg_out_st(s, TCG_TYPE_I64,
6040 HOST_BIG_ENDIAN ? ldst->datahi_reg : ldst->datalo_reg,
6041 TCG_REG_CALL_STACK, arg_slot_stk_ofs(loc[0].ref_slot));
6042 tcg_out_st(s, TCG_TYPE_I64,
6043 HOST_BIG_ENDIAN ? ldst->datalo_reg : ldst->datahi_reg,
6044 TCG_REG_CALL_STACK, arg_slot_stk_ofs(loc[1].ref_slot));
6045
6046 tcg_out_helper_load_slots(s, nmov, mov, parm);
6047
6048 if (arg_slot_reg_p(loc->arg_slot)) {
6049 tcg_out_addi_ptr(s, tcg_target_call_iarg_regs[loc->arg_slot],
6050 TCG_REG_CALL_STACK,
6051 arg_slot_stk_ofs(loc->ref_slot));
6052 } else {
6053 tcg_debug_assert(parm->ntmp != 0);
6054 tcg_out_addi_ptr(s, parm->tmp[0], TCG_REG_CALL_STACK,
6055 arg_slot_stk_ofs(loc->ref_slot));
6056 tcg_out_st(s, TCG_TYPE_PTR, parm->tmp[0],
6057 TCG_REG_CALL_STACK, arg_slot_stk_ofs(loc->arg_slot));
6058 }
6059 next_arg += 2;
6060 break;
6061
6062 default:
6063 g_assert_not_reached();
6064 }
8429a1ca 6065
c31e5fa4
RH
6066 if (TCG_TARGET_REG_BITS == 32 && s->addr_type == TCG_TYPE_I32) {
6067 /* Zero extend the address by loading a zero for the high part. */
24e46e6c
RH
6068 loc = &info->in[1 + !HOST_BIG_ENDIAN];
6069 tcg_out_helper_load_imm(s, loc->arg_slot, TCG_TYPE_I32, 0, parm);
6070 }
6071
8429a1ca
RH
6072 tcg_out_helper_load_common_args(s, ldst, parm, info, next_arg);
6073}
6074
76cef4b2 6075int tcg_gen_code(TCGContext *s, TranslationBlock *tb, uint64_t pc_start)
c896fe29 6076{
747bd69d 6077 int i, start_words, num_insns;
15fa08f8 6078 TCGOp *op;
c896fe29 6079
d977e1c2 6080 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)
fbf59aad 6081 && qemu_log_in_addr_range(pc_start))) {
c60f599b 6082 FILE *logfile = qemu_log_trylock();
78b54858
RH
6083 if (logfile) {
6084 fprintf(logfile, "OP:\n");
b7a83ff8 6085 tcg_dump_ops(s, logfile, false);
78b54858
RH
6086 fprintf(logfile, "\n");
6087 qemu_log_unlock(logfile);
6088 }
c896fe29 6089 }
c896fe29 6090
bef16ab4
RH
6091#ifdef CONFIG_DEBUG_TCG
6092 /* Ensure all labels referenced have been emitted. */
6093 {
6094 TCGLabel *l;
6095 bool error = false;
6096
6097 QSIMPLEQ_FOREACH(l, &s->labels, next) {
f85b1fc4 6098 if (unlikely(!l->present) && !QSIMPLEQ_EMPTY(&l->branches)) {
bef16ab4
RH
6099 qemu_log_mask(CPU_LOG_TB_OP,
6100 "$L%d referenced but not present.\n", l->id);
6101 error = true;
6102 }
6103 }
6104 assert(!error);
6105 }
6106#endif
6107
c45cb8bb 6108 tcg_optimize(s);
8f2e8c07 6109
b4fc67c7 6110 reachable_code_pass(s);
874b8574 6111 liveness_pass_0(s);
b83eabea 6112 liveness_pass_1(s);
5a18407f 6113
b83eabea 6114 if (s->nb_indirects > 0) {
b83eabea 6115 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP_IND)
fbf59aad 6116 && qemu_log_in_addr_range(pc_start))) {
c60f599b 6117 FILE *logfile = qemu_log_trylock();
78b54858
RH
6118 if (logfile) {
6119 fprintf(logfile, "OP before indirect lowering:\n");
b7a83ff8 6120 tcg_dump_ops(s, logfile, false);
78b54858
RH
6121 fprintf(logfile, "\n");
6122 qemu_log_unlock(logfile);
6123 }
b83eabea 6124 }
645e3a81 6125
b83eabea
RH
6126 /* Replace indirect temps with direct temps. */
6127 if (liveness_pass_2(s)) {
6128 /* If changes were made, re-run liveness. */
6129 liveness_pass_1(s);
5a18407f
RH
6130 }
6131 }
c5cc28ff 6132
d977e1c2 6133 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP_OPT)
fbf59aad 6134 && qemu_log_in_addr_range(pc_start))) {
c60f599b 6135 FILE *logfile = qemu_log_trylock();
78b54858
RH
6136 if (logfile) {
6137 fprintf(logfile, "OP after optimization and liveness analysis:\n");
b7a83ff8 6138 tcg_dump_ops(s, logfile, true);
78b54858
RH
6139 fprintf(logfile, "\n");
6140 qemu_log_unlock(logfile);
6141 }
c896fe29 6142 }
c896fe29 6143
35abb009 6144 /* Initialize goto_tb jump offsets. */
3a50f424
RH
6145 tb->jmp_reset_offset[0] = TB_JMP_OFFSET_INVALID;
6146 tb->jmp_reset_offset[1] = TB_JMP_OFFSET_INVALID;
9da6079b
RH
6147 tb->jmp_insn_offset[0] = TB_JMP_OFFSET_INVALID;
6148 tb->jmp_insn_offset[1] = TB_JMP_OFFSET_INVALID;
35abb009 6149
c896fe29
FB
6150 tcg_reg_alloc_start(s);
6151
db0c51a3
RH
6152 /*
6153 * Reset the buffer pointers when restarting after overflow.
6154 * TODO: Move this into translate-all.c with the rest of the
6155 * buffer management. Having only this done here is confusing.
6156 */
6157 s->code_buf = tcg_splitwx_to_rw(tb->tc.ptr);
6158 s->code_ptr = s->code_buf;
c896fe29 6159
659ef5cb 6160#ifdef TCG_TARGET_NEED_LDST_LABELS
6001f772 6161 QSIMPLEQ_INIT(&s->ldst_labels);
659ef5cb 6162#endif
57a26946
RH
6163#ifdef TCG_TARGET_NEED_POOL_LABELS
6164 s->pool_labels = NULL;
6165#endif
9ecefc84 6166
747bd69d
RH
6167 start_words = s->insn_start_words;
6168 s->gen_insn_data =
6169 tcg_malloc(sizeof(uint64_t) * s->gen_tb->icount * start_words);
6170
9358fbbf
RH
6171 tcg_out_tb_start(s);
6172
fca8a500 6173 num_insns = -1;
15fa08f8 6174 QTAILQ_FOREACH(op, &s->ops, link) {
c45cb8bb 6175 TCGOpcode opc = op->opc;
b3db8758 6176
c45cb8bb 6177 switch (opc) {
c896fe29 6178 case INDEX_op_mov_i32:
c896fe29 6179 case INDEX_op_mov_i64:
d2fd745f 6180 case INDEX_op_mov_vec:
dd186292 6181 tcg_reg_alloc_mov(s, op);
c896fe29 6182 break;
bab1671f
RH
6183 case INDEX_op_dup_vec:
6184 tcg_reg_alloc_dup(s, op);
6185 break;
765b842a 6186 case INDEX_op_insn_start:
fca8a500 6187 if (num_insns >= 0) {
9f754620
RH
6188 size_t off = tcg_current_code_size(s);
6189 s->gen_insn_end_off[num_insns] = off;
6190 /* Assert that we do not overflow our stored offset. */
6191 assert(s->gen_insn_end_off[num_insns] == off);
fca8a500
RH
6192 }
6193 num_insns++;
747bd69d
RH
6194 for (i = 0; i < start_words; ++i) {
6195 s->gen_insn_data[num_insns * start_words + i] =
c9ad8d27 6196 tcg_get_insn_start_param(op, i);
bad729e2 6197 }
c896fe29 6198 break;
5ff9d6a4 6199 case INDEX_op_discard:
43439139 6200 temp_dead(s, arg_temp(op->args[0]));
5ff9d6a4 6201 break;
c896fe29 6202 case INDEX_op_set_label:
e8996ee0 6203 tcg_reg_alloc_bb_end(s, s->reserved_regs);
92ab8e7d 6204 tcg_out_label(s, arg_label(op->args[0]));
c896fe29
FB
6205 break;
6206 case INDEX_op_call:
dd186292 6207 tcg_reg_alloc_call(s, op);
c45cb8bb 6208 break;
b55a8d9d
RH
6209 case INDEX_op_exit_tb:
6210 tcg_out_exit_tb(s, op->args[0]);
6211 break;
cf7d6b8e
RH
6212 case INDEX_op_goto_tb:
6213 tcg_out_goto_tb(s, op->args[0]);
6214 break;
efe86b21
RH
6215 case INDEX_op_dup2_vec:
6216 if (tcg_reg_alloc_dup2(s, op)) {
6217 break;
6218 }
6219 /* fall through */
c896fe29 6220 default:
25c4d9cc 6221 /* Sanity check that we've not introduced any unhandled opcodes. */
be0f34b5 6222 tcg_debug_assert(tcg_op_supported(opc));
c896fe29
FB
6223 /* Note: in order to speed up the code, it would be much
6224 faster to have specialized register allocator functions for
6225 some common argument patterns */
dd186292 6226 tcg_reg_alloc_op(s, op);
c896fe29
FB
6227 break;
6228 }
b125f9dc
RH
6229 /* Test for (pending) buffer overflow. The assumption is that any
6230 one operation beginning below the high water mark cannot overrun
6231 the buffer completely. Thus we can test for overflow after
6232 generating code without having to check during generation. */
644da9b3 6233 if (unlikely((void *)s->code_ptr > s->code_gen_highwater)) {
b125f9dc
RH
6234 return -1;
6235 }
6e6c4efe
RH
6236 /* Test for TB overflow, as seen by gen_insn_end_off. */
6237 if (unlikely(tcg_current_code_size(s) > UINT16_MAX)) {
6238 return -2;
6239 }
c896fe29 6240 }
747bd69d 6241 tcg_debug_assert(num_insns + 1 == s->gen_tb->icount);
fca8a500 6242 s->gen_insn_end_off[num_insns] = tcg_current_code_size(s);
c45cb8bb 6243
b76f0d8c 6244 /* Generate TB finalization at the end of block */
659ef5cb 6245#ifdef TCG_TARGET_NEED_LDST_LABELS
aeee05f5
RH
6246 i = tcg_out_ldst_finalize(s);
6247 if (i < 0) {
6248 return i;
23dceda6 6249 }
659ef5cb 6250#endif
57a26946 6251#ifdef TCG_TARGET_NEED_POOL_LABELS
1768987b
RH
6252 i = tcg_out_pool_finalize(s);
6253 if (i < 0) {
6254 return i;
57a26946
RH
6255 }
6256#endif
7ecd02a0
RH
6257 if (!tcg_resolve_relocs(s)) {
6258 return -2;
6259 }
c896fe29 6260
df5d2b16 6261#ifndef CONFIG_TCG_INTERPRETER
c896fe29 6262 /* flush instruction cache */
db0c51a3
RH
6263 flush_idcache_range((uintptr_t)tcg_splitwx_to_rx(s->code_buf),
6264 (uintptr_t)s->code_buf,
1da8de39 6265 tcg_ptr_byte_diff(s->code_ptr, s->code_buf));
df5d2b16 6266#endif
2aeabc08 6267
1813e175 6268 return tcg_current_code_size(s);
c896fe29
FB
6269}
6270
813da627 6271#ifdef ELF_HOST_MACHINE
5872bbf2
RH
6272/* In order to use this feature, the backend needs to do three things:
6273
6274 (1) Define ELF_HOST_MACHINE to indicate both what value to
6275 put into the ELF image and to indicate support for the feature.
6276
6277 (2) Define tcg_register_jit. This should create a buffer containing
6278 the contents of a .debug_frame section that describes the post-
6279 prologue unwind info for the tcg machine.
6280
6281 (3) Call tcg_register_jit_int, with the constructed .debug_frame.
6282*/
813da627
RH
6283
6284/* Begin GDB interface. THE FOLLOWING MUST MATCH GDB DOCS. */
6285typedef enum {
6286 JIT_NOACTION = 0,
6287 JIT_REGISTER_FN,
6288 JIT_UNREGISTER_FN
6289} jit_actions_t;
6290
6291struct jit_code_entry {
6292 struct jit_code_entry *next_entry;
6293 struct jit_code_entry *prev_entry;
6294 const void *symfile_addr;
6295 uint64_t symfile_size;
6296};
6297
6298struct jit_descriptor {
6299 uint32_t version;
6300 uint32_t action_flag;
6301 struct jit_code_entry *relevant_entry;
6302 struct jit_code_entry *first_entry;
6303};
6304
6305void __jit_debug_register_code(void) __attribute__((noinline));
6306void __jit_debug_register_code(void)
6307{
6308 asm("");
6309}
6310
6311/* Must statically initialize the version, because GDB may check
6312 the version before we can set it. */
6313struct jit_descriptor __jit_debug_descriptor = { 1, 0, 0, 0 };
6314
6315/* End GDB interface. */
6316
6317static int find_string(const char *strtab, const char *str)
6318{
6319 const char *p = strtab + 1;
6320
6321 while (1) {
6322 if (strcmp(p, str) == 0) {
6323 return p - strtab;
6324 }
6325 p += strlen(p) + 1;
6326 }
6327}
6328
755bf9e5 6329static void tcg_register_jit_int(const void *buf_ptr, size_t buf_size,
2c90784a
RH
6330 const void *debug_frame,
6331 size_t debug_frame_size)
813da627 6332{
5872bbf2
RH
6333 struct __attribute__((packed)) DebugInfo {
6334 uint32_t len;
6335 uint16_t version;
6336 uint32_t abbrev;
6337 uint8_t ptr_size;
6338 uint8_t cu_die;
6339 uint16_t cu_lang;
6340 uintptr_t cu_low_pc;
6341 uintptr_t cu_high_pc;
6342 uint8_t fn_die;
6343 char fn_name[16];
6344 uintptr_t fn_low_pc;
6345 uintptr_t fn_high_pc;
6346 uint8_t cu_eoc;
6347 };
813da627
RH
6348
6349 struct ElfImage {
6350 ElfW(Ehdr) ehdr;
6351 ElfW(Phdr) phdr;
5872bbf2
RH
6352 ElfW(Shdr) shdr[7];
6353 ElfW(Sym) sym[2];
6354 struct DebugInfo di;
6355 uint8_t da[24];
6356 char str[80];
6357 };
6358
6359 struct ElfImage *img;
6360
6361 static const struct ElfImage img_template = {
6362 .ehdr = {
6363 .e_ident[EI_MAG0] = ELFMAG0,
6364 .e_ident[EI_MAG1] = ELFMAG1,
6365 .e_ident[EI_MAG2] = ELFMAG2,
6366 .e_ident[EI_MAG3] = ELFMAG3,
6367 .e_ident[EI_CLASS] = ELF_CLASS,
6368 .e_ident[EI_DATA] = ELF_DATA,
6369 .e_ident[EI_VERSION] = EV_CURRENT,
6370 .e_type = ET_EXEC,
6371 .e_machine = ELF_HOST_MACHINE,
6372 .e_version = EV_CURRENT,
6373 .e_phoff = offsetof(struct ElfImage, phdr),
6374 .e_shoff = offsetof(struct ElfImage, shdr),
6375 .e_ehsize = sizeof(ElfW(Shdr)),
6376 .e_phentsize = sizeof(ElfW(Phdr)),
6377 .e_phnum = 1,
6378 .e_shentsize = sizeof(ElfW(Shdr)),
6379 .e_shnum = ARRAY_SIZE(img->shdr),
6380 .e_shstrndx = ARRAY_SIZE(img->shdr) - 1,
abbb3eae
RH
6381#ifdef ELF_HOST_FLAGS
6382 .e_flags = ELF_HOST_FLAGS,
6383#endif
6384#ifdef ELF_OSABI
6385 .e_ident[EI_OSABI] = ELF_OSABI,
6386#endif
5872bbf2
RH
6387 },
6388 .phdr = {
6389 .p_type = PT_LOAD,
6390 .p_flags = PF_X,
6391 },
6392 .shdr = {
6393 [0] = { .sh_type = SHT_NULL },
6394 /* Trick: The contents of code_gen_buffer are not present in
6395 this fake ELF file; that got allocated elsewhere. Therefore
6396 we mark .text as SHT_NOBITS (similar to .bss) so that readers
6397 will not look for contents. We can record any address. */
6398 [1] = { /* .text */
6399 .sh_type = SHT_NOBITS,
6400 .sh_flags = SHF_EXECINSTR | SHF_ALLOC,
6401 },
6402 [2] = { /* .debug_info */
6403 .sh_type = SHT_PROGBITS,
6404 .sh_offset = offsetof(struct ElfImage, di),
6405 .sh_size = sizeof(struct DebugInfo),
6406 },
6407 [3] = { /* .debug_abbrev */
6408 .sh_type = SHT_PROGBITS,
6409 .sh_offset = offsetof(struct ElfImage, da),
6410 .sh_size = sizeof(img->da),
6411 },
6412 [4] = { /* .debug_frame */
6413 .sh_type = SHT_PROGBITS,
6414 .sh_offset = sizeof(struct ElfImage),
6415 },
6416 [5] = { /* .symtab */
6417 .sh_type = SHT_SYMTAB,
6418 .sh_offset = offsetof(struct ElfImage, sym),
6419 .sh_size = sizeof(img->sym),
6420 .sh_info = 1,
6421 .sh_link = ARRAY_SIZE(img->shdr) - 1,
6422 .sh_entsize = sizeof(ElfW(Sym)),
6423 },
6424 [6] = { /* .strtab */
6425 .sh_type = SHT_STRTAB,
6426 .sh_offset = offsetof(struct ElfImage, str),
6427 .sh_size = sizeof(img->str),
6428 }
6429 },
6430 .sym = {
6431 [1] = { /* code_gen_buffer */
6432 .st_info = ELF_ST_INFO(STB_GLOBAL, STT_FUNC),
6433 .st_shndx = 1,
6434 }
6435 },
6436 .di = {
6437 .len = sizeof(struct DebugInfo) - 4,
6438 .version = 2,
6439 .ptr_size = sizeof(void *),
6440 .cu_die = 1,
6441 .cu_lang = 0x8001, /* DW_LANG_Mips_Assembler */
6442 .fn_die = 2,
6443 .fn_name = "code_gen_buffer"
6444 },
6445 .da = {
6446 1, /* abbrev number (the cu) */
6447 0x11, 1, /* DW_TAG_compile_unit, has children */
6448 0x13, 0x5, /* DW_AT_language, DW_FORM_data2 */
6449 0x11, 0x1, /* DW_AT_low_pc, DW_FORM_addr */
6450 0x12, 0x1, /* DW_AT_high_pc, DW_FORM_addr */
6451 0, 0, /* end of abbrev */
6452 2, /* abbrev number (the fn) */
6453 0x2e, 0, /* DW_TAG_subprogram, no children */
6454 0x3, 0x8, /* DW_AT_name, DW_FORM_string */
6455 0x11, 0x1, /* DW_AT_low_pc, DW_FORM_addr */
6456 0x12, 0x1, /* DW_AT_high_pc, DW_FORM_addr */
6457 0, 0, /* end of abbrev */
6458 0 /* no more abbrev */
6459 },
6460 .str = "\0" ".text\0" ".debug_info\0" ".debug_abbrev\0"
6461 ".debug_frame\0" ".symtab\0" ".strtab\0" "code_gen_buffer",
813da627
RH
6462 };
6463
6464 /* We only need a single jit entry; statically allocate it. */
6465 static struct jit_code_entry one_entry;
6466
5872bbf2 6467 uintptr_t buf = (uintptr_t)buf_ptr;
813da627 6468 size_t img_size = sizeof(struct ElfImage) + debug_frame_size;
2c90784a 6469 DebugFrameHeader *dfh;
813da627 6470
5872bbf2
RH
6471 img = g_malloc(img_size);
6472 *img = img_template;
813da627 6473
5872bbf2
RH
6474 img->phdr.p_vaddr = buf;
6475 img->phdr.p_paddr = buf;
6476 img->phdr.p_memsz = buf_size;
813da627 6477
813da627 6478 img->shdr[1].sh_name = find_string(img->str, ".text");
5872bbf2 6479 img->shdr[1].sh_addr = buf;
813da627
RH
6480 img->shdr[1].sh_size = buf_size;
6481
5872bbf2
RH
6482 img->shdr[2].sh_name = find_string(img->str, ".debug_info");
6483 img->shdr[3].sh_name = find_string(img->str, ".debug_abbrev");
6484
6485 img->shdr[4].sh_name = find_string(img->str, ".debug_frame");
6486 img->shdr[4].sh_size = debug_frame_size;
6487
6488 img->shdr[5].sh_name = find_string(img->str, ".symtab");
6489 img->shdr[6].sh_name = find_string(img->str, ".strtab");
6490
6491 img->sym[1].st_name = find_string(img->str, "code_gen_buffer");
6492 img->sym[1].st_value = buf;
6493 img->sym[1].st_size = buf_size;
813da627 6494
5872bbf2 6495 img->di.cu_low_pc = buf;
45aba097 6496 img->di.cu_high_pc = buf + buf_size;
5872bbf2 6497 img->di.fn_low_pc = buf;
45aba097 6498 img->di.fn_high_pc = buf + buf_size;
813da627 6499
2c90784a
RH
6500 dfh = (DebugFrameHeader *)(img + 1);
6501 memcpy(dfh, debug_frame, debug_frame_size);
6502 dfh->fde.func_start = buf;
6503 dfh->fde.func_len = buf_size;
6504
813da627
RH
6505#ifdef DEBUG_JIT
6506 /* Enable this block to be able to debug the ELF image file creation.
6507 One can use readelf, objdump, or other inspection utilities. */
6508 {
eb6b2edf
BM
6509 g_autofree char *jit = g_strdup_printf("%s/qemu.jit", g_get_tmp_dir());
6510 FILE *f = fopen(jit, "w+b");
813da627 6511 if (f) {
5872bbf2 6512 if (fwrite(img, img_size, 1, f) != img_size) {
813da627
RH
6513 /* Avoid stupid unused return value warning for fwrite. */
6514 }
6515 fclose(f);
6516 }
6517 }
6518#endif
6519
6520 one_entry.symfile_addr = img;
6521 one_entry.symfile_size = img_size;
6522
6523 __jit_debug_descriptor.action_flag = JIT_REGISTER_FN;
6524 __jit_debug_descriptor.relevant_entry = &one_entry;
6525 __jit_debug_descriptor.first_entry = &one_entry;
6526 __jit_debug_register_code();
6527}
6528#else
5872bbf2
RH
6529/* No support for the feature. Provide the entry point expected by exec.c,
6530 and implement the internal function we declared earlier. */
813da627 6531
755bf9e5 6532static void tcg_register_jit_int(const void *buf, size_t size,
2c90784a
RH
6533 const void *debug_frame,
6534 size_t debug_frame_size)
813da627
RH
6535{
6536}
6537
755bf9e5 6538void tcg_register_jit(const void *buf, size_t buf_size)
813da627
RH
6539{
6540}
6541#endif /* ELF_HOST_MACHINE */
db432672
RH
6542
6543#if !TCG_TARGET_MAYBE_vec
6544void tcg_expand_vec_op(TCGOpcode o, TCGType t, unsigned e, TCGArg a0, ...)
6545{
6546 g_assert_not_reached();
6547}
6548#endif