]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg.c
tcg: Return success from patch_reloc
[mirror_qemu.git] / tcg / tcg.c
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
c896fe29 25/* define it to use liveness analysis (better code) */
8f2e8c07 26#define USE_TCG_OPTIMIZATIONS
c896fe29 27
757e725b 28#include "qemu/osdep.h"
cca82982 29
813da627
RH
30/* Define to jump the ELF file used to communicate with GDB. */
31#undef DEBUG_JIT
32
72fd2efb 33#include "qemu/error-report.h"
f348b6d1 34#include "qemu/cutils.h"
1de7afc9
PB
35#include "qemu/host-utils.h"
36#include "qemu/timer.h"
c896fe29 37
c5d3c498 38/* Note: the long term plan is to reduce the dependencies on the QEMU
c896fe29
FB
39 CPU definitions. Currently they are used for qemu_ld/st
40 instructions */
41#define NO_CPU_IO_DEFS
42#include "cpu.h"
c896fe29 43
63c91552
PB
44#include "exec/cpu-common.h"
45#include "exec/exec-all.h"
46
c896fe29 47#include "tcg-op.h"
813da627 48
edee2579 49#if UINTPTR_MAX == UINT32_MAX
813da627 50# define ELF_CLASS ELFCLASS32
edee2579
RH
51#else
52# define ELF_CLASS ELFCLASS64
813da627
RH
53#endif
54#ifdef HOST_WORDS_BIGENDIAN
55# define ELF_DATA ELFDATA2MSB
56#else
57# define ELF_DATA ELFDATA2LSB
58#endif
59
c896fe29 60#include "elf.h"
508127e2 61#include "exec/log.h"
3468b59e 62#include "sysemu/sysemu.h"
c896fe29 63
ce151109
PM
64/* Forward declarations for functions declared in tcg-target.inc.c and
65 used here. */
e4d58b41 66static void tcg_target_init(TCGContext *s);
f69d277e 67static const TCGTargetOpDef *tcg_target_op_def(TCGOpcode);
e4d58b41 68static void tcg_target_qemu_prologue(TCGContext *s);
6ac17786 69static bool patch_reloc(tcg_insn_unit *code_ptr, int type,
2ba7fae2 70 intptr_t value, intptr_t addend);
c896fe29 71
497a22eb
RH
72/* The CIE and FDE header definitions will be common to all hosts. */
73typedef struct {
74 uint32_t len __attribute__((aligned((sizeof(void *)))));
75 uint32_t id;
76 uint8_t version;
77 char augmentation[1];
78 uint8_t code_align;
79 uint8_t data_align;
80 uint8_t return_column;
81} DebugFrameCIE;
82
83typedef struct QEMU_PACKED {
84 uint32_t len __attribute__((aligned((sizeof(void *)))));
85 uint32_t cie_offset;
edee2579
RH
86 uintptr_t func_start;
87 uintptr_t func_len;
497a22eb
RH
88} DebugFrameFDEHeader;
89
2c90784a
RH
90typedef struct QEMU_PACKED {
91 DebugFrameCIE cie;
92 DebugFrameFDEHeader fde;
93} DebugFrameHeader;
94
813da627 95static void tcg_register_jit_int(void *buf, size_t size,
2c90784a
RH
96 const void *debug_frame,
97 size_t debug_frame_size)
813da627
RH
98 __attribute__((unused));
99
ce151109 100/* Forward declarations for functions declared and used in tcg-target.inc.c. */
069ea736
RH
101static const char *target_parse_constraint(TCGArgConstraint *ct,
102 const char *ct_str, TCGType type);
2a534aff 103static void tcg_out_ld(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg1,
a05b5b9b 104 intptr_t arg2);
2a534aff 105static void tcg_out_mov(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg);
c0ad3001 106static void tcg_out_movi(TCGContext *s, TCGType type,
2a534aff 107 TCGReg ret, tcg_target_long arg);
c0ad3001
SW
108static void tcg_out_op(TCGContext *s, TCGOpcode opc, const TCGArg *args,
109 const int *const_args);
d2fd745f
RH
110#if TCG_TARGET_MAYBE_vec
111static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc, unsigned vecl,
112 unsigned vece, const TCGArg *args,
113 const int *const_args);
114#else
115static inline void tcg_out_vec_op(TCGContext *s, TCGOpcode opc, unsigned vecl,
116 unsigned vece, const TCGArg *args,
117 const int *const_args)
118{
119 g_assert_not_reached();
120}
121#endif
2a534aff 122static void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg, TCGReg arg1,
a05b5b9b 123 intptr_t arg2);
59d7c14e
RH
124static bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val,
125 TCGReg base, intptr_t ofs);
cf066674 126static void tcg_out_call(TCGContext *s, tcg_insn_unit *target);
f6c6afc1 127static int tcg_target_const_match(tcg_target_long val, TCGType type,
c0ad3001 128 const TCGArgConstraint *arg_ct);
659ef5cb
RH
129#ifdef TCG_TARGET_NEED_LDST_LABELS
130static bool tcg_out_ldst_finalize(TCGContext *s);
131#endif
c896fe29 132
a505785c
EC
133#define TCG_HIGHWATER 1024
134
df2cce29
EC
135static TCGContext **tcg_ctxs;
136static unsigned int n_tcg_ctxs;
1c2adb95 137TCGv_env cpu_env = 0;
df2cce29 138
be2cdc5e
EC
139struct tcg_region_tree {
140 QemuMutex lock;
141 GTree *tree;
142 /* padding to avoid false sharing is computed at run-time */
143};
144
e8feb96f
EC
145/*
146 * We divide code_gen_buffer into equally-sized "regions" that TCG threads
147 * dynamically allocate from as demand dictates. Given appropriate region
148 * sizing, this minimizes flushes even when some TCG threads generate a lot
149 * more code than others.
150 */
151struct tcg_region_state {
152 QemuMutex lock;
153
154 /* fields set at init time */
155 void *start;
156 void *start_aligned;
157 void *end;
158 size_t n;
159 size_t size; /* size of one region */
160 size_t stride; /* .size + guard size */
161
162 /* fields protected by the lock */
163 size_t current; /* current region index */
164 size_t agg_size_full; /* aggregate size of full regions */
165};
166
167static struct tcg_region_state region;
be2cdc5e
EC
168/*
169 * This is an array of struct tcg_region_tree's, with padding.
170 * We use void * to simplify the computation of region_trees[i]; each
171 * struct is found every tree_size bytes.
172 */
173static void *region_trees;
174static size_t tree_size;
d2fd745f 175static TCGRegSet tcg_target_available_regs[TCG_TYPE_COUNT];
b1d8e52e 176static TCGRegSet tcg_target_call_clobber_regs;
c896fe29 177
1813e175 178#if TCG_TARGET_INSN_UNIT_SIZE == 1
4196dca6 179static __attribute__((unused)) inline void tcg_out8(TCGContext *s, uint8_t v)
c896fe29
FB
180{
181 *s->code_ptr++ = v;
182}
183
4196dca6
PM
184static __attribute__((unused)) inline void tcg_patch8(tcg_insn_unit *p,
185 uint8_t v)
5c53bb81 186{
1813e175 187 *p = v;
5c53bb81 188}
1813e175 189#endif
5c53bb81 190
1813e175 191#if TCG_TARGET_INSN_UNIT_SIZE <= 2
4196dca6 192static __attribute__((unused)) inline void tcg_out16(TCGContext *s, uint16_t v)
c896fe29 193{
1813e175
RH
194 if (TCG_TARGET_INSN_UNIT_SIZE == 2) {
195 *s->code_ptr++ = v;
196 } else {
197 tcg_insn_unit *p = s->code_ptr;
198 memcpy(p, &v, sizeof(v));
199 s->code_ptr = p + (2 / TCG_TARGET_INSN_UNIT_SIZE);
200 }
c896fe29
FB
201}
202
4196dca6
PM
203static __attribute__((unused)) inline void tcg_patch16(tcg_insn_unit *p,
204 uint16_t v)
5c53bb81 205{
1813e175
RH
206 if (TCG_TARGET_INSN_UNIT_SIZE == 2) {
207 *p = v;
208 } else {
209 memcpy(p, &v, sizeof(v));
210 }
5c53bb81 211}
1813e175 212#endif
5c53bb81 213
1813e175 214#if TCG_TARGET_INSN_UNIT_SIZE <= 4
4196dca6 215static __attribute__((unused)) inline void tcg_out32(TCGContext *s, uint32_t v)
c896fe29 216{
1813e175
RH
217 if (TCG_TARGET_INSN_UNIT_SIZE == 4) {
218 *s->code_ptr++ = v;
219 } else {
220 tcg_insn_unit *p = s->code_ptr;
221 memcpy(p, &v, sizeof(v));
222 s->code_ptr = p + (4 / TCG_TARGET_INSN_UNIT_SIZE);
223 }
c896fe29
FB
224}
225
4196dca6
PM
226static __attribute__((unused)) inline void tcg_patch32(tcg_insn_unit *p,
227 uint32_t v)
5c53bb81 228{
1813e175
RH
229 if (TCG_TARGET_INSN_UNIT_SIZE == 4) {
230 *p = v;
231 } else {
232 memcpy(p, &v, sizeof(v));
233 }
5c53bb81 234}
1813e175 235#endif
5c53bb81 236
1813e175 237#if TCG_TARGET_INSN_UNIT_SIZE <= 8
4196dca6 238static __attribute__((unused)) inline void tcg_out64(TCGContext *s, uint64_t v)
ac26eb69 239{
1813e175
RH
240 if (TCG_TARGET_INSN_UNIT_SIZE == 8) {
241 *s->code_ptr++ = v;
242 } else {
243 tcg_insn_unit *p = s->code_ptr;
244 memcpy(p, &v, sizeof(v));
245 s->code_ptr = p + (8 / TCG_TARGET_INSN_UNIT_SIZE);
246 }
ac26eb69
RH
247}
248
4196dca6
PM
249static __attribute__((unused)) inline void tcg_patch64(tcg_insn_unit *p,
250 uint64_t v)
5c53bb81 251{
1813e175
RH
252 if (TCG_TARGET_INSN_UNIT_SIZE == 8) {
253 *p = v;
254 } else {
255 memcpy(p, &v, sizeof(v));
256 }
5c53bb81 257}
1813e175 258#endif
5c53bb81 259
c896fe29
FB
260/* label relocation processing */
261
1813e175 262static void tcg_out_reloc(TCGContext *s, tcg_insn_unit *code_ptr, int type,
bec16311 263 TCGLabel *l, intptr_t addend)
c896fe29 264{
c896fe29
FB
265 TCGRelocation *r;
266
c896fe29 267 if (l->has_value) {
623e265c
PB
268 /* FIXME: This may break relocations on RISC targets that
269 modify instruction fields in place. The caller may not have
270 written the initial value. */
6ac17786
RH
271 bool ok = patch_reloc(code_ptr, type, l->u.value, addend);
272 tcg_debug_assert(ok);
c896fe29
FB
273 } else {
274 /* add a new relocation entry */
275 r = tcg_malloc(sizeof(TCGRelocation));
276 r->type = type;
277 r->ptr = code_ptr;
278 r->addend = addend;
279 r->next = l->u.first_reloc;
280 l->u.first_reloc = r;
281 }
282}
283
bec16311 284static void tcg_out_label(TCGContext *s, TCGLabel *l, tcg_insn_unit *ptr)
c896fe29 285{
2ba7fae2 286 intptr_t value = (intptr_t)ptr;
1813e175 287 TCGRelocation *r;
c896fe29 288
eabb7b91 289 tcg_debug_assert(!l->has_value);
1813e175
RH
290
291 for (r = l->u.first_reloc; r != NULL; r = r->next) {
6ac17786
RH
292 bool ok = patch_reloc(r->ptr, r->type, value, r->addend);
293 tcg_debug_assert(ok);
c896fe29 294 }
1813e175 295
c896fe29 296 l->has_value = 1;
1813e175 297 l->u.value_ptr = ptr;
c896fe29
FB
298}
299
42a268c2 300TCGLabel *gen_new_label(void)
c896fe29 301{
b1311c4a 302 TCGContext *s = tcg_ctx;
51e3972c 303 TCGLabel *l = tcg_malloc(sizeof(TCGLabel));
c896fe29 304
51e3972c
RH
305 *l = (TCGLabel){
306 .id = s->nb_labels++
307 };
42a268c2
RH
308
309 return l;
c896fe29
FB
310}
311
9f754620
RH
312static void set_jmp_reset_offset(TCGContext *s, int which)
313{
314 size_t off = tcg_current_code_size(s);
315 s->tb_jmp_reset_offset[which] = off;
316 /* Make sure that we didn't overflow the stored offset. */
317 assert(s->tb_jmp_reset_offset[which] == off);
318}
319
ce151109 320#include "tcg-target.inc.c"
c896fe29 321
be2cdc5e
EC
322/* compare a pointer @ptr and a tb_tc @s */
323static int ptr_cmp_tb_tc(const void *ptr, const struct tb_tc *s)
324{
325 if (ptr >= s->ptr + s->size) {
326 return 1;
327 } else if (ptr < s->ptr) {
328 return -1;
329 }
330 return 0;
331}
332
333static gint tb_tc_cmp(gconstpointer ap, gconstpointer bp)
334{
335 const struct tb_tc *a = ap;
336 const struct tb_tc *b = bp;
337
338 /*
339 * When both sizes are set, we know this isn't a lookup.
340 * This is the most likely case: every TB must be inserted; lookups
341 * are a lot less frequent.
342 */
343 if (likely(a->size && b->size)) {
344 if (a->ptr > b->ptr) {
345 return 1;
346 } else if (a->ptr < b->ptr) {
347 return -1;
348 }
349 /* a->ptr == b->ptr should happen only on deletions */
350 g_assert(a->size == b->size);
351 return 0;
352 }
353 /*
354 * All lookups have either .size field set to 0.
355 * From the glib sources we see that @ap is always the lookup key. However
356 * the docs provide no guarantee, so we just mark this case as likely.
357 */
358 if (likely(a->size == 0)) {
359 return ptr_cmp_tb_tc(a->ptr, b);
360 }
361 return ptr_cmp_tb_tc(b->ptr, a);
362}
363
364static void tcg_region_trees_init(void)
365{
366 size_t i;
367
368 tree_size = ROUND_UP(sizeof(struct tcg_region_tree), qemu_dcache_linesize);
369 region_trees = qemu_memalign(qemu_dcache_linesize, region.n * tree_size);
370 for (i = 0; i < region.n; i++) {
371 struct tcg_region_tree *rt = region_trees + i * tree_size;
372
373 qemu_mutex_init(&rt->lock);
374 rt->tree = g_tree_new(tb_tc_cmp);
375 }
376}
377
378static struct tcg_region_tree *tc_ptr_to_region_tree(void *p)
379{
380 size_t region_idx;
381
382 if (p < region.start_aligned) {
383 region_idx = 0;
384 } else {
385 ptrdiff_t offset = p - region.start_aligned;
386
387 if (offset > region.stride * (region.n - 1)) {
388 region_idx = region.n - 1;
389 } else {
390 region_idx = offset / region.stride;
391 }
392 }
393 return region_trees + region_idx * tree_size;
394}
395
396void tcg_tb_insert(TranslationBlock *tb)
397{
398 struct tcg_region_tree *rt = tc_ptr_to_region_tree(tb->tc.ptr);
399
400 qemu_mutex_lock(&rt->lock);
401 g_tree_insert(rt->tree, &tb->tc, tb);
402 qemu_mutex_unlock(&rt->lock);
403}
404
405void tcg_tb_remove(TranslationBlock *tb)
406{
407 struct tcg_region_tree *rt = tc_ptr_to_region_tree(tb->tc.ptr);
408
409 qemu_mutex_lock(&rt->lock);
410 g_tree_remove(rt->tree, &tb->tc);
411 qemu_mutex_unlock(&rt->lock);
412}
413
414/*
415 * Find the TB 'tb' such that
416 * tb->tc.ptr <= tc_ptr < tb->tc.ptr + tb->tc.size
417 * Return NULL if not found.
418 */
419TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr)
420{
421 struct tcg_region_tree *rt = tc_ptr_to_region_tree((void *)tc_ptr);
422 TranslationBlock *tb;
423 struct tb_tc s = { .ptr = (void *)tc_ptr };
424
425 qemu_mutex_lock(&rt->lock);
426 tb = g_tree_lookup(rt->tree, &s);
427 qemu_mutex_unlock(&rt->lock);
428 return tb;
429}
430
431static void tcg_region_tree_lock_all(void)
432{
433 size_t i;
434
435 for (i = 0; i < region.n; i++) {
436 struct tcg_region_tree *rt = region_trees + i * tree_size;
437
438 qemu_mutex_lock(&rt->lock);
439 }
440}
441
442static void tcg_region_tree_unlock_all(void)
443{
444 size_t i;
445
446 for (i = 0; i < region.n; i++) {
447 struct tcg_region_tree *rt = region_trees + i * tree_size;
448
449 qemu_mutex_unlock(&rt->lock);
450 }
451}
452
453void tcg_tb_foreach(GTraverseFunc func, gpointer user_data)
454{
455 size_t i;
456
457 tcg_region_tree_lock_all();
458 for (i = 0; i < region.n; i++) {
459 struct tcg_region_tree *rt = region_trees + i * tree_size;
460
461 g_tree_foreach(rt->tree, func, user_data);
462 }
463 tcg_region_tree_unlock_all();
464}
465
466size_t tcg_nb_tbs(void)
467{
468 size_t nb_tbs = 0;
469 size_t i;
470
471 tcg_region_tree_lock_all();
472 for (i = 0; i < region.n; i++) {
473 struct tcg_region_tree *rt = region_trees + i * tree_size;
474
475 nb_tbs += g_tree_nnodes(rt->tree);
476 }
477 tcg_region_tree_unlock_all();
478 return nb_tbs;
479}
480
481static void tcg_region_tree_reset_all(void)
482{
483 size_t i;
484
485 tcg_region_tree_lock_all();
486 for (i = 0; i < region.n; i++) {
487 struct tcg_region_tree *rt = region_trees + i * tree_size;
488
489 /* Increment the refcount first so that destroy acts as a reset */
490 g_tree_ref(rt->tree);
491 g_tree_destroy(rt->tree);
492 }
493 tcg_region_tree_unlock_all();
494}
495
e8feb96f
EC
496static void tcg_region_bounds(size_t curr_region, void **pstart, void **pend)
497{
498 void *start, *end;
499
500 start = region.start_aligned + curr_region * region.stride;
501 end = start + region.size;
502
503 if (curr_region == 0) {
504 start = region.start;
505 }
506 if (curr_region == region.n - 1) {
507 end = region.end;
508 }
509
510 *pstart = start;
511 *pend = end;
512}
513
514static void tcg_region_assign(TCGContext *s, size_t curr_region)
515{
516 void *start, *end;
517
518 tcg_region_bounds(curr_region, &start, &end);
519
520 s->code_gen_buffer = start;
521 s->code_gen_ptr = start;
522 s->code_gen_buffer_size = end - start;
523 s->code_gen_highwater = end - TCG_HIGHWATER;
524}
525
526static bool tcg_region_alloc__locked(TCGContext *s)
527{
528 if (region.current == region.n) {
529 return true;
530 }
531 tcg_region_assign(s, region.current);
532 region.current++;
533 return false;
534}
535
536/*
537 * Request a new region once the one in use has filled up.
538 * Returns true on error.
539 */
540static bool tcg_region_alloc(TCGContext *s)
541{
542 bool err;
543 /* read the region size now; alloc__locked will overwrite it on success */
544 size_t size_full = s->code_gen_buffer_size;
545
546 qemu_mutex_lock(&region.lock);
547 err = tcg_region_alloc__locked(s);
548 if (!err) {
549 region.agg_size_full += size_full - TCG_HIGHWATER;
550 }
551 qemu_mutex_unlock(&region.lock);
552 return err;
553}
554
555/*
556 * Perform a context's first region allocation.
557 * This function does _not_ increment region.agg_size_full.
558 */
559static inline bool tcg_region_initial_alloc__locked(TCGContext *s)
560{
561 return tcg_region_alloc__locked(s);
562}
563
564/* Call from a safe-work context */
565void tcg_region_reset_all(void)
566{
3468b59e 567 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
e8feb96f
EC
568 unsigned int i;
569
570 qemu_mutex_lock(&region.lock);
571 region.current = 0;
572 region.agg_size_full = 0;
573
3468b59e
EC
574 for (i = 0; i < n_ctxs; i++) {
575 TCGContext *s = atomic_read(&tcg_ctxs[i]);
576 bool err = tcg_region_initial_alloc__locked(s);
e8feb96f
EC
577
578 g_assert(!err);
579 }
580 qemu_mutex_unlock(&region.lock);
be2cdc5e
EC
581
582 tcg_region_tree_reset_all();
e8feb96f
EC
583}
584
3468b59e
EC
585#ifdef CONFIG_USER_ONLY
586static size_t tcg_n_regions(void)
587{
588 return 1;
589}
590#else
591/*
592 * It is likely that some vCPUs will translate more code than others, so we
593 * first try to set more regions than max_cpus, with those regions being of
594 * reasonable size. If that's not possible we make do by evenly dividing
595 * the code_gen_buffer among the vCPUs.
596 */
597static size_t tcg_n_regions(void)
598{
599 size_t i;
600
601 /* Use a single region if all we have is one vCPU thread */
602 if (max_cpus == 1 || !qemu_tcg_mttcg_enabled()) {
603 return 1;
604 }
605
606 /* Try to have more regions than max_cpus, with each region being >= 2 MB */
607 for (i = 8; i > 0; i--) {
608 size_t regions_per_thread = i;
609 size_t region_size;
610
611 region_size = tcg_init_ctx.code_gen_buffer_size;
612 region_size /= max_cpus * regions_per_thread;
613
614 if (region_size >= 2 * 1024u * 1024) {
615 return max_cpus * regions_per_thread;
616 }
617 }
618 /* If we can't, then just allocate one region per vCPU thread */
619 return max_cpus;
620}
621#endif
622
e8feb96f
EC
623/*
624 * Initializes region partitioning.
625 *
626 * Called at init time from the parent thread (i.e. the one calling
627 * tcg_context_init), after the target's TCG globals have been set.
3468b59e
EC
628 *
629 * Region partitioning works by splitting code_gen_buffer into separate regions,
630 * and then assigning regions to TCG threads so that the threads can translate
631 * code in parallel without synchronization.
632 *
633 * In softmmu the number of TCG threads is bounded by max_cpus, so we use at
634 * least max_cpus regions in MTTCG. In !MTTCG we use a single region.
635 * Note that the TCG options from the command-line (i.e. -accel accel=tcg,[...])
636 * must have been parsed before calling this function, since it calls
637 * qemu_tcg_mttcg_enabled().
638 *
639 * In user-mode we use a single region. Having multiple regions in user-mode
640 * is not supported, because the number of vCPU threads (recall that each thread
641 * spawned by the guest corresponds to a vCPU thread) is only bounded by the
642 * OS, and usually this number is huge (tens of thousands is not uncommon).
643 * Thus, given this large bound on the number of vCPU threads and the fact
644 * that code_gen_buffer is allocated at compile-time, we cannot guarantee
645 * that the availability of at least one region per vCPU thread.
646 *
647 * However, this user-mode limitation is unlikely to be a significant problem
648 * in practice. Multi-threaded guests share most if not all of their translated
649 * code, which makes parallel code generation less appealing than in softmmu.
e8feb96f
EC
650 */
651void tcg_region_init(void)
652{
653 void *buf = tcg_init_ctx.code_gen_buffer;
654 void *aligned;
655 size_t size = tcg_init_ctx.code_gen_buffer_size;
656 size_t page_size = qemu_real_host_page_size;
657 size_t region_size;
658 size_t n_regions;
659 size_t i;
660
3468b59e 661 n_regions = tcg_n_regions();
e8feb96f
EC
662
663 /* The first region will be 'aligned - buf' bytes larger than the others */
664 aligned = QEMU_ALIGN_PTR_UP(buf, page_size);
665 g_assert(aligned < tcg_init_ctx.code_gen_buffer + size);
666 /*
667 * Make region_size a multiple of page_size, using aligned as the start.
668 * As a result of this we might end up with a few extra pages at the end of
669 * the buffer; we will assign those to the last region.
670 */
671 region_size = (size - (aligned - buf)) / n_regions;
672 region_size = QEMU_ALIGN_DOWN(region_size, page_size);
673
674 /* A region must have at least 2 pages; one code, one guard */
675 g_assert(region_size >= 2 * page_size);
676
677 /* init the region struct */
678 qemu_mutex_init(&region.lock);
679 region.n = n_regions;
680 region.size = region_size - page_size;
681 region.stride = region_size;
682 region.start = buf;
683 region.start_aligned = aligned;
684 /* page-align the end, since its last page will be a guard page */
685 region.end = QEMU_ALIGN_PTR_DOWN(buf + size, page_size);
686 /* account for that last guard page */
687 region.end -= page_size;
688
689 /* set guard pages */
690 for (i = 0; i < region.n; i++) {
691 void *start, *end;
692 int rc;
693
694 tcg_region_bounds(i, &start, &end);
695 rc = qemu_mprotect_none(end, page_size);
696 g_assert(!rc);
697 }
698
be2cdc5e
EC
699 tcg_region_trees_init();
700
3468b59e
EC
701 /* In user-mode we support only one ctx, so do the initial allocation now */
702#ifdef CONFIG_USER_ONLY
e8feb96f
EC
703 {
704 bool err = tcg_region_initial_alloc__locked(tcg_ctx);
705
706 g_assert(!err);
707 }
3468b59e
EC
708#endif
709}
710
711/*
712 * All TCG threads except the parent (i.e. the one that called tcg_context_init
713 * and registered the target's TCG globals) must register with this function
714 * before initiating translation.
715 *
716 * In user-mode we just point tcg_ctx to tcg_init_ctx. See the documentation
717 * of tcg_region_init() for the reasoning behind this.
718 *
719 * In softmmu each caller registers its context in tcg_ctxs[]. Note that in
720 * softmmu tcg_ctxs[] does not track tcg_ctx_init, since the initial context
721 * is not used anymore for translation once this function is called.
722 *
723 * Not tracking tcg_init_ctx in tcg_ctxs[] in softmmu keeps code that iterates
724 * over the array (e.g. tcg_code_size() the same for both softmmu and user-mode.
725 */
726#ifdef CONFIG_USER_ONLY
727void tcg_register_thread(void)
728{
729 tcg_ctx = &tcg_init_ctx;
730}
731#else
732void tcg_register_thread(void)
733{
734 TCGContext *s = g_malloc(sizeof(*s));
735 unsigned int i, n;
736 bool err;
737
738 *s = tcg_init_ctx;
739
740 /* Relink mem_base. */
741 for (i = 0, n = tcg_init_ctx.nb_globals; i < n; ++i) {
742 if (tcg_init_ctx.temps[i].mem_base) {
743 ptrdiff_t b = tcg_init_ctx.temps[i].mem_base - tcg_init_ctx.temps;
744 tcg_debug_assert(b >= 0 && b < n);
745 s->temps[i].mem_base = &s->temps[b];
746 }
747 }
748
749 /* Claim an entry in tcg_ctxs */
750 n = atomic_fetch_inc(&n_tcg_ctxs);
751 g_assert(n < max_cpus);
752 atomic_set(&tcg_ctxs[n], s);
753
754 tcg_ctx = s;
755 qemu_mutex_lock(&region.lock);
756 err = tcg_region_initial_alloc__locked(tcg_ctx);
757 g_assert(!err);
758 qemu_mutex_unlock(&region.lock);
e8feb96f 759}
3468b59e 760#endif /* !CONFIG_USER_ONLY */
e8feb96f
EC
761
762/*
763 * Returns the size (in bytes) of all translated code (i.e. from all regions)
764 * currently in the cache.
765 * See also: tcg_code_capacity()
766 * Do not confuse with tcg_current_code_size(); that one applies to a single
767 * TCG context.
768 */
769size_t tcg_code_size(void)
770{
3468b59e 771 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
e8feb96f
EC
772 unsigned int i;
773 size_t total;
774
775 qemu_mutex_lock(&region.lock);
776 total = region.agg_size_full;
3468b59e
EC
777 for (i = 0; i < n_ctxs; i++) {
778 const TCGContext *s = atomic_read(&tcg_ctxs[i]);
e8feb96f
EC
779 size_t size;
780
781 size = atomic_read(&s->code_gen_ptr) - s->code_gen_buffer;
782 g_assert(size <= s->code_gen_buffer_size);
783 total += size;
784 }
785 qemu_mutex_unlock(&region.lock);
786 return total;
787}
788
789/*
790 * Returns the code capacity (in bytes) of the entire cache, i.e. including all
791 * regions.
792 * See also: tcg_code_size()
793 */
794size_t tcg_code_capacity(void)
795{
796 size_t guard_size, capacity;
797
798 /* no need for synchronization; these variables are set at init time */
799 guard_size = region.stride - region.size;
800 capacity = region.end + guard_size - region.start;
801 capacity -= region.n * (guard_size + TCG_HIGHWATER);
802 return capacity;
803}
804
128ed227
EC
805size_t tcg_tb_phys_invalidate_count(void)
806{
807 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
808 unsigned int i;
809 size_t total = 0;
810
811 for (i = 0; i < n_ctxs; i++) {
812 const TCGContext *s = atomic_read(&tcg_ctxs[i]);
813
814 total += atomic_read(&s->tb_phys_invalidate_count);
815 }
816 return total;
817}
818
c896fe29
FB
819/* pool based memory allocation */
820void *tcg_malloc_internal(TCGContext *s, int size)
821{
822 TCGPool *p;
823 int pool_size;
824
825 if (size > TCG_POOL_CHUNK_SIZE) {
826 /* big malloc: insert a new pool (XXX: could optimize) */
7267c094 827 p = g_malloc(sizeof(TCGPool) + size);
c896fe29 828 p->size = size;
4055299e
KB
829 p->next = s->pool_first_large;
830 s->pool_first_large = p;
831 return p->data;
c896fe29
FB
832 } else {
833 p = s->pool_current;
834 if (!p) {
835 p = s->pool_first;
836 if (!p)
837 goto new_pool;
838 } else {
839 if (!p->next) {
840 new_pool:
841 pool_size = TCG_POOL_CHUNK_SIZE;
7267c094 842 p = g_malloc(sizeof(TCGPool) + pool_size);
c896fe29
FB
843 p->size = pool_size;
844 p->next = NULL;
845 if (s->pool_current)
846 s->pool_current->next = p;
847 else
848 s->pool_first = p;
849 } else {
850 p = p->next;
851 }
852 }
853 }
854 s->pool_current = p;
855 s->pool_cur = p->data + size;
856 s->pool_end = p->data + p->size;
857 return p->data;
858}
859
860void tcg_pool_reset(TCGContext *s)
861{
4055299e
KB
862 TCGPool *p, *t;
863 for (p = s->pool_first_large; p; p = t) {
864 t = p->next;
865 g_free(p);
866 }
867 s->pool_first_large = NULL;
c896fe29
FB
868 s->pool_cur = s->pool_end = NULL;
869 s->pool_current = NULL;
870}
871
100b5e01
RH
872typedef struct TCGHelperInfo {
873 void *func;
874 const char *name;
afb49896
RH
875 unsigned flags;
876 unsigned sizemask;
100b5e01
RH
877} TCGHelperInfo;
878
2ef6175a
RH
879#include "exec/helper-proto.h"
880
100b5e01 881static const TCGHelperInfo all_helpers[] = {
2ef6175a 882#include "exec/helper-tcg.h"
100b5e01 883};
619205fd 884static GHashTable *helper_table;
100b5e01 885
91478cef 886static int indirect_reg_alloc_order[ARRAY_SIZE(tcg_target_reg_alloc_order)];
f69d277e 887static void process_op_defs(TCGContext *s);
1c2adb95
RH
888static TCGTemp *tcg_global_reg_new_internal(TCGContext *s, TCGType type,
889 TCGReg reg, const char *name);
91478cef 890
c896fe29
FB
891void tcg_context_init(TCGContext *s)
892{
100b5e01 893 int op, total_args, n, i;
c896fe29
FB
894 TCGOpDef *def;
895 TCGArgConstraint *args_ct;
896 int *sorted_args;
1c2adb95 897 TCGTemp *ts;
c896fe29
FB
898
899 memset(s, 0, sizeof(*s));
c896fe29 900 s->nb_globals = 0;
c70fbf0a 901
c896fe29
FB
902 /* Count total number of arguments and allocate the corresponding
903 space */
904 total_args = 0;
905 for(op = 0; op < NB_OPS; op++) {
906 def = &tcg_op_defs[op];
907 n = def->nb_iargs + def->nb_oargs;
908 total_args += n;
909 }
910
7267c094
AL
911 args_ct = g_malloc(sizeof(TCGArgConstraint) * total_args);
912 sorted_args = g_malloc(sizeof(int) * total_args);
c896fe29
FB
913
914 for(op = 0; op < NB_OPS; op++) {
915 def = &tcg_op_defs[op];
916 def->args_ct = args_ct;
917 def->sorted_args = sorted_args;
918 n = def->nb_iargs + def->nb_oargs;
919 sorted_args += n;
920 args_ct += n;
921 }
5cd8f621
RH
922
923 /* Register helpers. */
84fd9dd3 924 /* Use g_direct_hash/equal for direct pointer comparisons on func. */
619205fd 925 helper_table = g_hash_table_new(NULL, NULL);
84fd9dd3 926
100b5e01 927 for (i = 0; i < ARRAY_SIZE(all_helpers); ++i) {
84fd9dd3 928 g_hash_table_insert(helper_table, (gpointer)all_helpers[i].func,
72866e82 929 (gpointer)&all_helpers[i]);
100b5e01 930 }
5cd8f621 931
c896fe29 932 tcg_target_init(s);
f69d277e 933 process_op_defs(s);
91478cef
RH
934
935 /* Reverse the order of the saved registers, assuming they're all at
936 the start of tcg_target_reg_alloc_order. */
937 for (n = 0; n < ARRAY_SIZE(tcg_target_reg_alloc_order); ++n) {
938 int r = tcg_target_reg_alloc_order[n];
939 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, r)) {
940 break;
941 }
942 }
943 for (i = 0; i < n; ++i) {
944 indirect_reg_alloc_order[i] = tcg_target_reg_alloc_order[n - 1 - i];
945 }
946 for (; i < ARRAY_SIZE(tcg_target_reg_alloc_order); ++i) {
947 indirect_reg_alloc_order[i] = tcg_target_reg_alloc_order[i];
948 }
b1311c4a
EC
949
950 tcg_ctx = s;
3468b59e
EC
951 /*
952 * In user-mode we simply share the init context among threads, since we
953 * use a single region. See the documentation tcg_region_init() for the
954 * reasoning behind this.
955 * In softmmu we will have at most max_cpus TCG threads.
956 */
957#ifdef CONFIG_USER_ONLY
df2cce29
EC
958 tcg_ctxs = &tcg_ctx;
959 n_tcg_ctxs = 1;
3468b59e
EC
960#else
961 tcg_ctxs = g_new(TCGContext *, max_cpus);
962#endif
1c2adb95
RH
963
964 tcg_debug_assert(!tcg_regset_test_reg(s->reserved_regs, TCG_AREG0));
965 ts = tcg_global_reg_new_internal(s, TCG_TYPE_PTR, TCG_AREG0, "env");
966 cpu_env = temp_tcgv_ptr(ts);
9002ec79 967}
b03cce8e 968
6e3b2bfd
EC
969/*
970 * Allocate TBs right before their corresponding translated code, making
971 * sure that TBs and code are on different cache lines.
972 */
973TranslationBlock *tcg_tb_alloc(TCGContext *s)
974{
975 uintptr_t align = qemu_icache_linesize;
976 TranslationBlock *tb;
977 void *next;
978
e8feb96f 979 retry:
6e3b2bfd
EC
980 tb = (void *)ROUND_UP((uintptr_t)s->code_gen_ptr, align);
981 next = (void *)ROUND_UP((uintptr_t)(tb + 1), align);
982
983 if (unlikely(next > s->code_gen_highwater)) {
e8feb96f
EC
984 if (tcg_region_alloc(s)) {
985 return NULL;
986 }
987 goto retry;
6e3b2bfd 988 }
e8feb96f 989 atomic_set(&s->code_gen_ptr, next);
57a26946 990 s->data_gen_ptr = NULL;
6e3b2bfd
EC
991 return tb;
992}
993
9002ec79
RH
994void tcg_prologue_init(TCGContext *s)
995{
8163b749
RH
996 size_t prologue_size, total_size;
997 void *buf0, *buf1;
998
999 /* Put the prologue at the beginning of code_gen_buffer. */
1000 buf0 = s->code_gen_buffer;
5b38ee31 1001 total_size = s->code_gen_buffer_size;
8163b749
RH
1002 s->code_ptr = buf0;
1003 s->code_buf = buf0;
5b38ee31 1004 s->data_gen_ptr = NULL;
8163b749
RH
1005 s->code_gen_prologue = buf0;
1006
5b38ee31
RH
1007 /* Compute a high-water mark, at which we voluntarily flush the buffer
1008 and start over. The size here is arbitrary, significantly larger
1009 than we expect the code generation for any one opcode to require. */
1010 s->code_gen_highwater = s->code_gen_buffer + (total_size - TCG_HIGHWATER);
1011
1012#ifdef TCG_TARGET_NEED_POOL_LABELS
1013 s->pool_labels = NULL;
1014#endif
1015
8163b749 1016 /* Generate the prologue. */
b03cce8e 1017 tcg_target_qemu_prologue(s);
5b38ee31
RH
1018
1019#ifdef TCG_TARGET_NEED_POOL_LABELS
1020 /* Allow the prologue to put e.g. guest_base into a pool entry. */
1021 {
1022 bool ok = tcg_out_pool_finalize(s);
1023 tcg_debug_assert(ok);
1024 }
1025#endif
1026
8163b749
RH
1027 buf1 = s->code_ptr;
1028 flush_icache_range((uintptr_t)buf0, (uintptr_t)buf1);
1029
1030 /* Deduct the prologue from the buffer. */
1031 prologue_size = tcg_current_code_size(s);
1032 s->code_gen_ptr = buf1;
1033 s->code_gen_buffer = buf1;
1034 s->code_buf = buf1;
5b38ee31 1035 total_size -= prologue_size;
8163b749
RH
1036 s->code_gen_buffer_size = total_size;
1037
8163b749 1038 tcg_register_jit(s->code_gen_buffer, total_size);
d6b64b2b
RH
1039
1040#ifdef DEBUG_DISAS
1041 if (qemu_loglevel_mask(CPU_LOG_TB_OUT_ASM)) {
1ee73216 1042 qemu_log_lock();
8163b749 1043 qemu_log("PROLOGUE: [size=%zu]\n", prologue_size);
5b38ee31
RH
1044 if (s->data_gen_ptr) {
1045 size_t code_size = s->data_gen_ptr - buf0;
1046 size_t data_size = prologue_size - code_size;
1047 size_t i;
1048
1049 log_disas(buf0, code_size);
1050
1051 for (i = 0; i < data_size; i += sizeof(tcg_target_ulong)) {
1052 if (sizeof(tcg_target_ulong) == 8) {
1053 qemu_log("0x%08" PRIxPTR ": .quad 0x%016" PRIx64 "\n",
1054 (uintptr_t)s->data_gen_ptr + i,
1055 *(uint64_t *)(s->data_gen_ptr + i));
1056 } else {
1057 qemu_log("0x%08" PRIxPTR ": .long 0x%08x\n",
1058 (uintptr_t)s->data_gen_ptr + i,
1059 *(uint32_t *)(s->data_gen_ptr + i));
1060 }
1061 }
1062 } else {
1063 log_disas(buf0, prologue_size);
1064 }
d6b64b2b
RH
1065 qemu_log("\n");
1066 qemu_log_flush();
1ee73216 1067 qemu_log_unlock();
d6b64b2b
RH
1068 }
1069#endif
cedbcb01
EC
1070
1071 /* Assert that goto_ptr is implemented completely. */
1072 if (TCG_TARGET_HAS_goto_ptr) {
1073 tcg_debug_assert(s->code_gen_epilogue != NULL);
1074 }
c896fe29
FB
1075}
1076
c896fe29
FB
1077void tcg_func_start(TCGContext *s)
1078{
1079 tcg_pool_reset(s);
1080 s->nb_temps = s->nb_globals;
0ec9eabc
RH
1081
1082 /* No temps have been previously allocated for size or locality. */
1083 memset(s->free_temps, 0, sizeof(s->free_temps));
1084
abebf925 1085 s->nb_ops = 0;
c896fe29
FB
1086 s->nb_labels = 0;
1087 s->current_frame_offset = s->frame_start;
1088
0a209d4b
RH
1089#ifdef CONFIG_DEBUG_TCG
1090 s->goto_tb_issue_mask = 0;
1091#endif
1092
15fa08f8
RH
1093 QTAILQ_INIT(&s->ops);
1094 QTAILQ_INIT(&s->free_ops);
c896fe29
FB
1095}
1096
7ca4b752
RH
1097static inline TCGTemp *tcg_temp_alloc(TCGContext *s)
1098{
1099 int n = s->nb_temps++;
1100 tcg_debug_assert(n < TCG_MAX_TEMPS);
1101 return memset(&s->temps[n], 0, sizeof(TCGTemp));
1102}
1103
1104static inline TCGTemp *tcg_global_alloc(TCGContext *s)
1105{
fa477d25
RH
1106 TCGTemp *ts;
1107
7ca4b752
RH
1108 tcg_debug_assert(s->nb_globals == s->nb_temps);
1109 s->nb_globals++;
fa477d25
RH
1110 ts = tcg_temp_alloc(s);
1111 ts->temp_global = 1;
1112
1113 return ts;
c896fe29
FB
1114}
1115
085272b3
RH
1116static TCGTemp *tcg_global_reg_new_internal(TCGContext *s, TCGType type,
1117 TCGReg reg, const char *name)
c896fe29 1118{
c896fe29 1119 TCGTemp *ts;
c896fe29 1120
b3a62939 1121 if (TCG_TARGET_REG_BITS == 32 && type != TCG_TYPE_I32) {
c896fe29 1122 tcg_abort();
b3a62939 1123 }
7ca4b752
RH
1124
1125 ts = tcg_global_alloc(s);
c896fe29
FB
1126 ts->base_type = type;
1127 ts->type = type;
1128 ts->fixed_reg = 1;
1129 ts->reg = reg;
c896fe29 1130 ts->name = name;
c896fe29 1131 tcg_regset_set_reg(s->reserved_regs, reg);
7ca4b752 1132
085272b3 1133 return ts;
a7812ae4
PB
1134}
1135
b6638662 1136void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size)
b3a62939 1137{
b3a62939
RH
1138 s->frame_start = start;
1139 s->frame_end = start + size;
085272b3
RH
1140 s->frame_temp
1141 = tcg_global_reg_new_internal(s, TCG_TYPE_PTR, reg, "_frame");
b3a62939
RH
1142}
1143
085272b3
RH
1144TCGTemp *tcg_global_mem_new_internal(TCGType type, TCGv_ptr base,
1145 intptr_t offset, const char *name)
c896fe29 1146{
b1311c4a 1147 TCGContext *s = tcg_ctx;
dc41aa7d 1148 TCGTemp *base_ts = tcgv_ptr_temp(base);
7ca4b752 1149 TCGTemp *ts = tcg_global_alloc(s);
b3915dbb 1150 int indirect_reg = 0, bigendian = 0;
7ca4b752
RH
1151#ifdef HOST_WORDS_BIGENDIAN
1152 bigendian = 1;
1153#endif
c896fe29 1154
b3915dbb 1155 if (!base_ts->fixed_reg) {
5a18407f
RH
1156 /* We do not support double-indirect registers. */
1157 tcg_debug_assert(!base_ts->indirect_reg);
b3915dbb 1158 base_ts->indirect_base = 1;
5a18407f
RH
1159 s->nb_indirects += (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64
1160 ? 2 : 1);
1161 indirect_reg = 1;
b3915dbb
RH
1162 }
1163
7ca4b752
RH
1164 if (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64) {
1165 TCGTemp *ts2 = tcg_global_alloc(s);
c896fe29 1166 char buf[64];
7ca4b752
RH
1167
1168 ts->base_type = TCG_TYPE_I64;
c896fe29 1169 ts->type = TCG_TYPE_I32;
b3915dbb 1170 ts->indirect_reg = indirect_reg;
c896fe29 1171 ts->mem_allocated = 1;
b3a62939 1172 ts->mem_base = base_ts;
7ca4b752 1173 ts->mem_offset = offset + bigendian * 4;
c896fe29
FB
1174 pstrcpy(buf, sizeof(buf), name);
1175 pstrcat(buf, sizeof(buf), "_0");
1176 ts->name = strdup(buf);
c896fe29 1177
7ca4b752
RH
1178 tcg_debug_assert(ts2 == ts + 1);
1179 ts2->base_type = TCG_TYPE_I64;
1180 ts2->type = TCG_TYPE_I32;
b3915dbb 1181 ts2->indirect_reg = indirect_reg;
7ca4b752
RH
1182 ts2->mem_allocated = 1;
1183 ts2->mem_base = base_ts;
1184 ts2->mem_offset = offset + (1 - bigendian) * 4;
c896fe29
FB
1185 pstrcpy(buf, sizeof(buf), name);
1186 pstrcat(buf, sizeof(buf), "_1");
120c1084 1187 ts2->name = strdup(buf);
7ca4b752 1188 } else {
c896fe29
FB
1189 ts->base_type = type;
1190 ts->type = type;
b3915dbb 1191 ts->indirect_reg = indirect_reg;
c896fe29 1192 ts->mem_allocated = 1;
b3a62939 1193 ts->mem_base = base_ts;
c896fe29 1194 ts->mem_offset = offset;
c896fe29 1195 ts->name = name;
c896fe29 1196 }
085272b3 1197 return ts;
a7812ae4
PB
1198}
1199
5bfa8034 1200TCGTemp *tcg_temp_new_internal(TCGType type, bool temp_local)
c896fe29 1201{
b1311c4a 1202 TCGContext *s = tcg_ctx;
c896fe29 1203 TCGTemp *ts;
641d5fbe 1204 int idx, k;
c896fe29 1205
0ec9eabc
RH
1206 k = type + (temp_local ? TCG_TYPE_COUNT : 0);
1207 idx = find_first_bit(s->free_temps[k].l, TCG_MAX_TEMPS);
1208 if (idx < TCG_MAX_TEMPS) {
1209 /* There is already an available temp with the right type. */
1210 clear_bit(idx, s->free_temps[k].l);
1211
e8996ee0 1212 ts = &s->temps[idx];
e8996ee0 1213 ts->temp_allocated = 1;
7ca4b752
RH
1214 tcg_debug_assert(ts->base_type == type);
1215 tcg_debug_assert(ts->temp_local == temp_local);
e8996ee0 1216 } else {
7ca4b752
RH
1217 ts = tcg_temp_alloc(s);
1218 if (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64) {
1219 TCGTemp *ts2 = tcg_temp_alloc(s);
1220
f6aa2f7d 1221 ts->base_type = type;
e8996ee0
FB
1222 ts->type = TCG_TYPE_I32;
1223 ts->temp_allocated = 1;
641d5fbe 1224 ts->temp_local = temp_local;
7ca4b752
RH
1225
1226 tcg_debug_assert(ts2 == ts + 1);
1227 ts2->base_type = TCG_TYPE_I64;
1228 ts2->type = TCG_TYPE_I32;
1229 ts2->temp_allocated = 1;
1230 ts2->temp_local = temp_local;
1231 } else {
e8996ee0
FB
1232 ts->base_type = type;
1233 ts->type = type;
1234 ts->temp_allocated = 1;
641d5fbe 1235 ts->temp_local = temp_local;
e8996ee0 1236 }
c896fe29 1237 }
27bfd83c
PM
1238
1239#if defined(CONFIG_DEBUG_TCG)
1240 s->temps_in_use++;
1241#endif
085272b3 1242 return ts;
c896fe29
FB
1243}
1244
d2fd745f
RH
1245TCGv_vec tcg_temp_new_vec(TCGType type)
1246{
1247 TCGTemp *t;
1248
1249#ifdef CONFIG_DEBUG_TCG
1250 switch (type) {
1251 case TCG_TYPE_V64:
1252 assert(TCG_TARGET_HAS_v64);
1253 break;
1254 case TCG_TYPE_V128:
1255 assert(TCG_TARGET_HAS_v128);
1256 break;
1257 case TCG_TYPE_V256:
1258 assert(TCG_TARGET_HAS_v256);
1259 break;
1260 default:
1261 g_assert_not_reached();
1262 }
1263#endif
1264
1265 t = tcg_temp_new_internal(type, 0);
1266 return temp_tcgv_vec(t);
1267}
1268
1269/* Create a new temp of the same type as an existing temp. */
1270TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match)
1271{
1272 TCGTemp *t = tcgv_vec_temp(match);
1273
1274 tcg_debug_assert(t->temp_allocated != 0);
1275
1276 t = tcg_temp_new_internal(t->base_type, 0);
1277 return temp_tcgv_vec(t);
1278}
1279
5bfa8034 1280void tcg_temp_free_internal(TCGTemp *ts)
c896fe29 1281{
b1311c4a 1282 TCGContext *s = tcg_ctx;
085272b3 1283 int k, idx;
c896fe29 1284
27bfd83c
PM
1285#if defined(CONFIG_DEBUG_TCG)
1286 s->temps_in_use--;
1287 if (s->temps_in_use < 0) {
1288 fprintf(stderr, "More temporaries freed than allocated!\n");
1289 }
1290#endif
1291
085272b3 1292 tcg_debug_assert(ts->temp_global == 0);
eabb7b91 1293 tcg_debug_assert(ts->temp_allocated != 0);
e8996ee0 1294 ts->temp_allocated = 0;
0ec9eabc 1295
085272b3 1296 idx = temp_idx(ts);
18d13fa2 1297 k = ts->base_type + (ts->temp_local ? TCG_TYPE_COUNT : 0);
0ec9eabc 1298 set_bit(idx, s->free_temps[k].l);
c896fe29
FB
1299}
1300
a7812ae4 1301TCGv_i32 tcg_const_i32(int32_t val)
c896fe29 1302{
a7812ae4
PB
1303 TCGv_i32 t0;
1304 t0 = tcg_temp_new_i32();
e8996ee0
FB
1305 tcg_gen_movi_i32(t0, val);
1306 return t0;
1307}
c896fe29 1308
a7812ae4 1309TCGv_i64 tcg_const_i64(int64_t val)
e8996ee0 1310{
a7812ae4
PB
1311 TCGv_i64 t0;
1312 t0 = tcg_temp_new_i64();
e8996ee0
FB
1313 tcg_gen_movi_i64(t0, val);
1314 return t0;
c896fe29
FB
1315}
1316
a7812ae4 1317TCGv_i32 tcg_const_local_i32(int32_t val)
bdffd4a9 1318{
a7812ae4
PB
1319 TCGv_i32 t0;
1320 t0 = tcg_temp_local_new_i32();
bdffd4a9
AJ
1321 tcg_gen_movi_i32(t0, val);
1322 return t0;
1323}
1324
a7812ae4 1325TCGv_i64 tcg_const_local_i64(int64_t val)
bdffd4a9 1326{
a7812ae4
PB
1327 TCGv_i64 t0;
1328 t0 = tcg_temp_local_new_i64();
bdffd4a9
AJ
1329 tcg_gen_movi_i64(t0, val);
1330 return t0;
1331}
1332
27bfd83c
PM
1333#if defined(CONFIG_DEBUG_TCG)
1334void tcg_clear_temp_count(void)
1335{
b1311c4a 1336 TCGContext *s = tcg_ctx;
27bfd83c
PM
1337 s->temps_in_use = 0;
1338}
1339
1340int tcg_check_temp_count(void)
1341{
b1311c4a 1342 TCGContext *s = tcg_ctx;
27bfd83c
PM
1343 if (s->temps_in_use) {
1344 /* Clear the count so that we don't give another
1345 * warning immediately next time around.
1346 */
1347 s->temps_in_use = 0;
1348 return 1;
1349 }
1350 return 0;
1351}
1352#endif
1353
be0f34b5
RH
1354/* Return true if OP may appear in the opcode stream.
1355 Test the runtime variable that controls each opcode. */
1356bool tcg_op_supported(TCGOpcode op)
1357{
d2fd745f
RH
1358 const bool have_vec
1359 = TCG_TARGET_HAS_v64 | TCG_TARGET_HAS_v128 | TCG_TARGET_HAS_v256;
1360
be0f34b5
RH
1361 switch (op) {
1362 case INDEX_op_discard:
1363 case INDEX_op_set_label:
1364 case INDEX_op_call:
1365 case INDEX_op_br:
1366 case INDEX_op_mb:
1367 case INDEX_op_insn_start:
1368 case INDEX_op_exit_tb:
1369 case INDEX_op_goto_tb:
1370 case INDEX_op_qemu_ld_i32:
1371 case INDEX_op_qemu_st_i32:
1372 case INDEX_op_qemu_ld_i64:
1373 case INDEX_op_qemu_st_i64:
1374 return true;
1375
1376 case INDEX_op_goto_ptr:
1377 return TCG_TARGET_HAS_goto_ptr;
1378
1379 case INDEX_op_mov_i32:
1380 case INDEX_op_movi_i32:
1381 case INDEX_op_setcond_i32:
1382 case INDEX_op_brcond_i32:
1383 case INDEX_op_ld8u_i32:
1384 case INDEX_op_ld8s_i32:
1385 case INDEX_op_ld16u_i32:
1386 case INDEX_op_ld16s_i32:
1387 case INDEX_op_ld_i32:
1388 case INDEX_op_st8_i32:
1389 case INDEX_op_st16_i32:
1390 case INDEX_op_st_i32:
1391 case INDEX_op_add_i32:
1392 case INDEX_op_sub_i32:
1393 case INDEX_op_mul_i32:
1394 case INDEX_op_and_i32:
1395 case INDEX_op_or_i32:
1396 case INDEX_op_xor_i32:
1397 case INDEX_op_shl_i32:
1398 case INDEX_op_shr_i32:
1399 case INDEX_op_sar_i32:
1400 return true;
1401
1402 case INDEX_op_movcond_i32:
1403 return TCG_TARGET_HAS_movcond_i32;
1404 case INDEX_op_div_i32:
1405 case INDEX_op_divu_i32:
1406 return TCG_TARGET_HAS_div_i32;
1407 case INDEX_op_rem_i32:
1408 case INDEX_op_remu_i32:
1409 return TCG_TARGET_HAS_rem_i32;
1410 case INDEX_op_div2_i32:
1411 case INDEX_op_divu2_i32:
1412 return TCG_TARGET_HAS_div2_i32;
1413 case INDEX_op_rotl_i32:
1414 case INDEX_op_rotr_i32:
1415 return TCG_TARGET_HAS_rot_i32;
1416 case INDEX_op_deposit_i32:
1417 return TCG_TARGET_HAS_deposit_i32;
1418 case INDEX_op_extract_i32:
1419 return TCG_TARGET_HAS_extract_i32;
1420 case INDEX_op_sextract_i32:
1421 return TCG_TARGET_HAS_sextract_i32;
1422 case INDEX_op_add2_i32:
1423 return TCG_TARGET_HAS_add2_i32;
1424 case INDEX_op_sub2_i32:
1425 return TCG_TARGET_HAS_sub2_i32;
1426 case INDEX_op_mulu2_i32:
1427 return TCG_TARGET_HAS_mulu2_i32;
1428 case INDEX_op_muls2_i32:
1429 return TCG_TARGET_HAS_muls2_i32;
1430 case INDEX_op_muluh_i32:
1431 return TCG_TARGET_HAS_muluh_i32;
1432 case INDEX_op_mulsh_i32:
1433 return TCG_TARGET_HAS_mulsh_i32;
1434 case INDEX_op_ext8s_i32:
1435 return TCG_TARGET_HAS_ext8s_i32;
1436 case INDEX_op_ext16s_i32:
1437 return TCG_TARGET_HAS_ext16s_i32;
1438 case INDEX_op_ext8u_i32:
1439 return TCG_TARGET_HAS_ext8u_i32;
1440 case INDEX_op_ext16u_i32:
1441 return TCG_TARGET_HAS_ext16u_i32;
1442 case INDEX_op_bswap16_i32:
1443 return TCG_TARGET_HAS_bswap16_i32;
1444 case INDEX_op_bswap32_i32:
1445 return TCG_TARGET_HAS_bswap32_i32;
1446 case INDEX_op_not_i32:
1447 return TCG_TARGET_HAS_not_i32;
1448 case INDEX_op_neg_i32:
1449 return TCG_TARGET_HAS_neg_i32;
1450 case INDEX_op_andc_i32:
1451 return TCG_TARGET_HAS_andc_i32;
1452 case INDEX_op_orc_i32:
1453 return TCG_TARGET_HAS_orc_i32;
1454 case INDEX_op_eqv_i32:
1455 return TCG_TARGET_HAS_eqv_i32;
1456 case INDEX_op_nand_i32:
1457 return TCG_TARGET_HAS_nand_i32;
1458 case INDEX_op_nor_i32:
1459 return TCG_TARGET_HAS_nor_i32;
1460 case INDEX_op_clz_i32:
1461 return TCG_TARGET_HAS_clz_i32;
1462 case INDEX_op_ctz_i32:
1463 return TCG_TARGET_HAS_ctz_i32;
1464 case INDEX_op_ctpop_i32:
1465 return TCG_TARGET_HAS_ctpop_i32;
1466
1467 case INDEX_op_brcond2_i32:
1468 case INDEX_op_setcond2_i32:
1469 return TCG_TARGET_REG_BITS == 32;
1470
1471 case INDEX_op_mov_i64:
1472 case INDEX_op_movi_i64:
1473 case INDEX_op_setcond_i64:
1474 case INDEX_op_brcond_i64:
1475 case INDEX_op_ld8u_i64:
1476 case INDEX_op_ld8s_i64:
1477 case INDEX_op_ld16u_i64:
1478 case INDEX_op_ld16s_i64:
1479 case INDEX_op_ld32u_i64:
1480 case INDEX_op_ld32s_i64:
1481 case INDEX_op_ld_i64:
1482 case INDEX_op_st8_i64:
1483 case INDEX_op_st16_i64:
1484 case INDEX_op_st32_i64:
1485 case INDEX_op_st_i64:
1486 case INDEX_op_add_i64:
1487 case INDEX_op_sub_i64:
1488 case INDEX_op_mul_i64:
1489 case INDEX_op_and_i64:
1490 case INDEX_op_or_i64:
1491 case INDEX_op_xor_i64:
1492 case INDEX_op_shl_i64:
1493 case INDEX_op_shr_i64:
1494 case INDEX_op_sar_i64:
1495 case INDEX_op_ext_i32_i64:
1496 case INDEX_op_extu_i32_i64:
1497 return TCG_TARGET_REG_BITS == 64;
1498
1499 case INDEX_op_movcond_i64:
1500 return TCG_TARGET_HAS_movcond_i64;
1501 case INDEX_op_div_i64:
1502 case INDEX_op_divu_i64:
1503 return TCG_TARGET_HAS_div_i64;
1504 case INDEX_op_rem_i64:
1505 case INDEX_op_remu_i64:
1506 return TCG_TARGET_HAS_rem_i64;
1507 case INDEX_op_div2_i64:
1508 case INDEX_op_divu2_i64:
1509 return TCG_TARGET_HAS_div2_i64;
1510 case INDEX_op_rotl_i64:
1511 case INDEX_op_rotr_i64:
1512 return TCG_TARGET_HAS_rot_i64;
1513 case INDEX_op_deposit_i64:
1514 return TCG_TARGET_HAS_deposit_i64;
1515 case INDEX_op_extract_i64:
1516 return TCG_TARGET_HAS_extract_i64;
1517 case INDEX_op_sextract_i64:
1518 return TCG_TARGET_HAS_sextract_i64;
1519 case INDEX_op_extrl_i64_i32:
1520 return TCG_TARGET_HAS_extrl_i64_i32;
1521 case INDEX_op_extrh_i64_i32:
1522 return TCG_TARGET_HAS_extrh_i64_i32;
1523 case INDEX_op_ext8s_i64:
1524 return TCG_TARGET_HAS_ext8s_i64;
1525 case INDEX_op_ext16s_i64:
1526 return TCG_TARGET_HAS_ext16s_i64;
1527 case INDEX_op_ext32s_i64:
1528 return TCG_TARGET_HAS_ext32s_i64;
1529 case INDEX_op_ext8u_i64:
1530 return TCG_TARGET_HAS_ext8u_i64;
1531 case INDEX_op_ext16u_i64:
1532 return TCG_TARGET_HAS_ext16u_i64;
1533 case INDEX_op_ext32u_i64:
1534 return TCG_TARGET_HAS_ext32u_i64;
1535 case INDEX_op_bswap16_i64:
1536 return TCG_TARGET_HAS_bswap16_i64;
1537 case INDEX_op_bswap32_i64:
1538 return TCG_TARGET_HAS_bswap32_i64;
1539 case INDEX_op_bswap64_i64:
1540 return TCG_TARGET_HAS_bswap64_i64;
1541 case INDEX_op_not_i64:
1542 return TCG_TARGET_HAS_not_i64;
1543 case INDEX_op_neg_i64:
1544 return TCG_TARGET_HAS_neg_i64;
1545 case INDEX_op_andc_i64:
1546 return TCG_TARGET_HAS_andc_i64;
1547 case INDEX_op_orc_i64:
1548 return TCG_TARGET_HAS_orc_i64;
1549 case INDEX_op_eqv_i64:
1550 return TCG_TARGET_HAS_eqv_i64;
1551 case INDEX_op_nand_i64:
1552 return TCG_TARGET_HAS_nand_i64;
1553 case INDEX_op_nor_i64:
1554 return TCG_TARGET_HAS_nor_i64;
1555 case INDEX_op_clz_i64:
1556 return TCG_TARGET_HAS_clz_i64;
1557 case INDEX_op_ctz_i64:
1558 return TCG_TARGET_HAS_ctz_i64;
1559 case INDEX_op_ctpop_i64:
1560 return TCG_TARGET_HAS_ctpop_i64;
1561 case INDEX_op_add2_i64:
1562 return TCG_TARGET_HAS_add2_i64;
1563 case INDEX_op_sub2_i64:
1564 return TCG_TARGET_HAS_sub2_i64;
1565 case INDEX_op_mulu2_i64:
1566 return TCG_TARGET_HAS_mulu2_i64;
1567 case INDEX_op_muls2_i64:
1568 return TCG_TARGET_HAS_muls2_i64;
1569 case INDEX_op_muluh_i64:
1570 return TCG_TARGET_HAS_muluh_i64;
1571 case INDEX_op_mulsh_i64:
1572 return TCG_TARGET_HAS_mulsh_i64;
1573
d2fd745f
RH
1574 case INDEX_op_mov_vec:
1575 case INDEX_op_dup_vec:
1576 case INDEX_op_dupi_vec:
1577 case INDEX_op_ld_vec:
1578 case INDEX_op_st_vec:
1579 case INDEX_op_add_vec:
1580 case INDEX_op_sub_vec:
1581 case INDEX_op_and_vec:
1582 case INDEX_op_or_vec:
1583 case INDEX_op_xor_vec:
212be173 1584 case INDEX_op_cmp_vec:
d2fd745f
RH
1585 return have_vec;
1586 case INDEX_op_dup2_vec:
1587 return have_vec && TCG_TARGET_REG_BITS == 32;
1588 case INDEX_op_not_vec:
1589 return have_vec && TCG_TARGET_HAS_not_vec;
1590 case INDEX_op_neg_vec:
1591 return have_vec && TCG_TARGET_HAS_neg_vec;
1592 case INDEX_op_andc_vec:
1593 return have_vec && TCG_TARGET_HAS_andc_vec;
1594 case INDEX_op_orc_vec:
1595 return have_vec && TCG_TARGET_HAS_orc_vec;
3774030a
RH
1596 case INDEX_op_mul_vec:
1597 return have_vec && TCG_TARGET_HAS_mul_vec;
d0ec9796
RH
1598 case INDEX_op_shli_vec:
1599 case INDEX_op_shri_vec:
1600 case INDEX_op_sari_vec:
1601 return have_vec && TCG_TARGET_HAS_shi_vec;
1602 case INDEX_op_shls_vec:
1603 case INDEX_op_shrs_vec:
1604 case INDEX_op_sars_vec:
1605 return have_vec && TCG_TARGET_HAS_shs_vec;
1606 case INDEX_op_shlv_vec:
1607 case INDEX_op_shrv_vec:
1608 case INDEX_op_sarv_vec:
1609 return have_vec && TCG_TARGET_HAS_shv_vec;
d2fd745f 1610
db432672
RH
1611 default:
1612 tcg_debug_assert(op > INDEX_op_last_generic && op < NB_OPS);
1613 return true;
be0f34b5 1614 }
be0f34b5
RH
1615}
1616
39cf05d3
FB
1617/* Note: we convert the 64 bit args to 32 bit and do some alignment
1618 and endian swap. Maybe it would be better to do the alignment
1619 and endian swap in tcg_reg_alloc_call(). */
ae8b75dc 1620void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args)
c896fe29 1621{
75e8b9b7 1622 int i, real_args, nb_rets, pi;
bbb8a1b4 1623 unsigned sizemask, flags;
afb49896 1624 TCGHelperInfo *info;
75e8b9b7 1625 TCGOp *op;
afb49896 1626
619205fd 1627 info = g_hash_table_lookup(helper_table, (gpointer)func);
bbb8a1b4
RH
1628 flags = info->flags;
1629 sizemask = info->sizemask;
2bece2c8 1630
34b1a49c
RH
1631#if defined(__sparc__) && !defined(__arch64__) \
1632 && !defined(CONFIG_TCG_INTERPRETER)
1633 /* We have 64-bit values in one register, but need to pass as two
1634 separate parameters. Split them. */
1635 int orig_sizemask = sizemask;
1636 int orig_nargs = nargs;
1637 TCGv_i64 retl, reth;
ae8b75dc 1638 TCGTemp *split_args[MAX_OPC_PARAM];
34b1a49c 1639
f764718d
RH
1640 retl = NULL;
1641 reth = NULL;
34b1a49c 1642 if (sizemask != 0) {
34b1a49c
RH
1643 for (i = real_args = 0; i < nargs; ++i) {
1644 int is_64bit = sizemask & (1 << (i+1)*2);
1645 if (is_64bit) {
085272b3 1646 TCGv_i64 orig = temp_tcgv_i64(args[i]);
34b1a49c
RH
1647 TCGv_i32 h = tcg_temp_new_i32();
1648 TCGv_i32 l = tcg_temp_new_i32();
1649 tcg_gen_extr_i64_i32(l, h, orig);
ae8b75dc
RH
1650 split_args[real_args++] = tcgv_i32_temp(h);
1651 split_args[real_args++] = tcgv_i32_temp(l);
34b1a49c
RH
1652 } else {
1653 split_args[real_args++] = args[i];
1654 }
1655 }
1656 nargs = real_args;
1657 args = split_args;
1658 sizemask = 0;
1659 }
1660#elif defined(TCG_TARGET_EXTEND_ARGS) && TCG_TARGET_REG_BITS == 64
2bece2c8
RH
1661 for (i = 0; i < nargs; ++i) {
1662 int is_64bit = sizemask & (1 << (i+1)*2);
1663 int is_signed = sizemask & (2 << (i+1)*2);
1664 if (!is_64bit) {
1665 TCGv_i64 temp = tcg_temp_new_i64();
085272b3 1666 TCGv_i64 orig = temp_tcgv_i64(args[i]);
2bece2c8
RH
1667 if (is_signed) {
1668 tcg_gen_ext32s_i64(temp, orig);
1669 } else {
1670 tcg_gen_ext32u_i64(temp, orig);
1671 }
ae8b75dc 1672 args[i] = tcgv_i64_temp(temp);
2bece2c8
RH
1673 }
1674 }
1675#endif /* TCG_TARGET_EXTEND_ARGS */
1676
15fa08f8 1677 op = tcg_emit_op(INDEX_op_call);
75e8b9b7
RH
1678
1679 pi = 0;
ae8b75dc 1680 if (ret != NULL) {
34b1a49c
RH
1681#if defined(__sparc__) && !defined(__arch64__) \
1682 && !defined(CONFIG_TCG_INTERPRETER)
1683 if (orig_sizemask & 1) {
1684 /* The 32-bit ABI is going to return the 64-bit value in
1685 the %o0/%o1 register pair. Prepare for this by using
1686 two return temporaries, and reassemble below. */
1687 retl = tcg_temp_new_i64();
1688 reth = tcg_temp_new_i64();
ae8b75dc
RH
1689 op->args[pi++] = tcgv_i64_arg(reth);
1690 op->args[pi++] = tcgv_i64_arg(retl);
34b1a49c
RH
1691 nb_rets = 2;
1692 } else {
ae8b75dc 1693 op->args[pi++] = temp_arg(ret);
34b1a49c
RH
1694 nb_rets = 1;
1695 }
1696#else
1697 if (TCG_TARGET_REG_BITS < 64 && (sizemask & 1)) {
02eb19d0 1698#ifdef HOST_WORDS_BIGENDIAN
ae8b75dc
RH
1699 op->args[pi++] = temp_arg(ret + 1);
1700 op->args[pi++] = temp_arg(ret);
39cf05d3 1701#else
ae8b75dc
RH
1702 op->args[pi++] = temp_arg(ret);
1703 op->args[pi++] = temp_arg(ret + 1);
39cf05d3 1704#endif
a7812ae4 1705 nb_rets = 2;
34b1a49c 1706 } else {
ae8b75dc 1707 op->args[pi++] = temp_arg(ret);
a7812ae4 1708 nb_rets = 1;
c896fe29 1709 }
34b1a49c 1710#endif
a7812ae4
PB
1711 } else {
1712 nb_rets = 0;
c896fe29 1713 }
cd9090aa 1714 TCGOP_CALLO(op) = nb_rets;
75e8b9b7 1715
a7812ae4
PB
1716 real_args = 0;
1717 for (i = 0; i < nargs; i++) {
2bece2c8 1718 int is_64bit = sizemask & (1 << (i+1)*2);
bbb8a1b4 1719 if (TCG_TARGET_REG_BITS < 64 && is_64bit) {
39cf05d3
FB
1720#ifdef TCG_TARGET_CALL_ALIGN_ARGS
1721 /* some targets want aligned 64 bit args */
ebd486d5 1722 if (real_args & 1) {
75e8b9b7 1723 op->args[pi++] = TCG_CALL_DUMMY_ARG;
ebd486d5 1724 real_args++;
39cf05d3
FB
1725 }
1726#endif
c70fbf0a
RH
1727 /* If stack grows up, then we will be placing successive
1728 arguments at lower addresses, which means we need to
1729 reverse the order compared to how we would normally
1730 treat either big or little-endian. For those arguments
1731 that will wind up in registers, this still works for
1732 HPPA (the only current STACK_GROWSUP target) since the
1733 argument registers are *also* allocated in decreasing
1734 order. If another such target is added, this logic may
1735 have to get more complicated to differentiate between
1736 stack arguments and register arguments. */
02eb19d0 1737#if defined(HOST_WORDS_BIGENDIAN) != defined(TCG_TARGET_STACK_GROWSUP)
ae8b75dc
RH
1738 op->args[pi++] = temp_arg(args[i] + 1);
1739 op->args[pi++] = temp_arg(args[i]);
c896fe29 1740#else
ae8b75dc
RH
1741 op->args[pi++] = temp_arg(args[i]);
1742 op->args[pi++] = temp_arg(args[i] + 1);
c896fe29 1743#endif
a7812ae4 1744 real_args += 2;
2bece2c8 1745 continue;
c896fe29 1746 }
2bece2c8 1747
ae8b75dc 1748 op->args[pi++] = temp_arg(args[i]);
2bece2c8 1749 real_args++;
c896fe29 1750 }
75e8b9b7
RH
1751 op->args[pi++] = (uintptr_t)func;
1752 op->args[pi++] = flags;
cd9090aa 1753 TCGOP_CALLI(op) = real_args;
a7812ae4 1754
75e8b9b7 1755 /* Make sure the fields didn't overflow. */
cd9090aa 1756 tcg_debug_assert(TCGOP_CALLI(op) == real_args);
75e8b9b7 1757 tcg_debug_assert(pi <= ARRAY_SIZE(op->args));
2bece2c8 1758
34b1a49c
RH
1759#if defined(__sparc__) && !defined(__arch64__) \
1760 && !defined(CONFIG_TCG_INTERPRETER)
1761 /* Free all of the parts we allocated above. */
1762 for (i = real_args = 0; i < orig_nargs; ++i) {
1763 int is_64bit = orig_sizemask & (1 << (i+1)*2);
1764 if (is_64bit) {
085272b3
RH
1765 tcg_temp_free_internal(args[real_args++]);
1766 tcg_temp_free_internal(args[real_args++]);
34b1a49c
RH
1767 } else {
1768 real_args++;
1769 }
1770 }
1771 if (orig_sizemask & 1) {
1772 /* The 32-bit ABI returned two 32-bit pieces. Re-assemble them.
1773 Note that describing these as TCGv_i64 eliminates an unnecessary
1774 zero-extension that tcg_gen_concat_i32_i64 would create. */
085272b3 1775 tcg_gen_concat32_i64(temp_tcgv_i64(ret), retl, reth);
34b1a49c
RH
1776 tcg_temp_free_i64(retl);
1777 tcg_temp_free_i64(reth);
1778 }
1779#elif defined(TCG_TARGET_EXTEND_ARGS) && TCG_TARGET_REG_BITS == 64
2bece2c8
RH
1780 for (i = 0; i < nargs; ++i) {
1781 int is_64bit = sizemask & (1 << (i+1)*2);
1782 if (!is_64bit) {
085272b3 1783 tcg_temp_free_internal(args[i]);
2bece2c8
RH
1784 }
1785 }
1786#endif /* TCG_TARGET_EXTEND_ARGS */
c896fe29 1787}
c896fe29 1788
8fcd3692 1789static void tcg_reg_alloc_start(TCGContext *s)
c896fe29 1790{
ac3b8891 1791 int i, n;
c896fe29 1792 TCGTemp *ts;
ac3b8891
RH
1793
1794 for (i = 0, n = s->nb_globals; i < n; i++) {
c896fe29 1795 ts = &s->temps[i];
ac3b8891 1796 ts->val_type = (ts->fixed_reg ? TEMP_VAL_REG : TEMP_VAL_MEM);
c896fe29 1797 }
ac3b8891 1798 for (n = s->nb_temps; i < n; i++) {
e8996ee0 1799 ts = &s->temps[i];
ac3b8891 1800 ts->val_type = (ts->temp_local ? TEMP_VAL_MEM : TEMP_VAL_DEAD);
e8996ee0
FB
1801 ts->mem_allocated = 0;
1802 ts->fixed_reg = 0;
1803 }
f8b2f202
RH
1804
1805 memset(s->reg_to_temp, 0, sizeof(s->reg_to_temp));
c896fe29
FB
1806}
1807
f8b2f202
RH
1808static char *tcg_get_arg_str_ptr(TCGContext *s, char *buf, int buf_size,
1809 TCGTemp *ts)
c896fe29 1810{
1807f4c4 1811 int idx = temp_idx(ts);
ac56dd48 1812
fa477d25 1813 if (ts->temp_global) {
ac56dd48 1814 pstrcpy(buf, buf_size, ts->name);
f8b2f202
RH
1815 } else if (ts->temp_local) {
1816 snprintf(buf, buf_size, "loc%d", idx - s->nb_globals);
c896fe29 1817 } else {
f8b2f202 1818 snprintf(buf, buf_size, "tmp%d", idx - s->nb_globals);
c896fe29
FB
1819 }
1820 return buf;
1821}
1822
43439139
RH
1823static char *tcg_get_arg_str(TCGContext *s, char *buf,
1824 int buf_size, TCGArg arg)
f8b2f202 1825{
43439139 1826 return tcg_get_arg_str_ptr(s, buf, buf_size, arg_temp(arg));
f8b2f202
RH
1827}
1828
6e085f72
RH
1829/* Find helper name. */
1830static inline const char *tcg_find_helper(TCGContext *s, uintptr_t val)
4dc81f28 1831{
6e085f72 1832 const char *ret = NULL;
619205fd
EC
1833 if (helper_table) {
1834 TCGHelperInfo *info = g_hash_table_lookup(helper_table, (gpointer)val);
72866e82
RH
1835 if (info) {
1836 ret = info->name;
1837 }
4dc81f28 1838 }
6e085f72 1839 return ret;
4dc81f28
FB
1840}
1841
f48f3ede
BS
1842static const char * const cond_name[] =
1843{
0aed257f
RH
1844 [TCG_COND_NEVER] = "never",
1845 [TCG_COND_ALWAYS] = "always",
f48f3ede
BS
1846 [TCG_COND_EQ] = "eq",
1847 [TCG_COND_NE] = "ne",
1848 [TCG_COND_LT] = "lt",
1849 [TCG_COND_GE] = "ge",
1850 [TCG_COND_LE] = "le",
1851 [TCG_COND_GT] = "gt",
1852 [TCG_COND_LTU] = "ltu",
1853 [TCG_COND_GEU] = "geu",
1854 [TCG_COND_LEU] = "leu",
1855 [TCG_COND_GTU] = "gtu"
1856};
1857
f713d6ad
RH
1858static const char * const ldst_name[] =
1859{
1860 [MO_UB] = "ub",
1861 [MO_SB] = "sb",
1862 [MO_LEUW] = "leuw",
1863 [MO_LESW] = "lesw",
1864 [MO_LEUL] = "leul",
1865 [MO_LESL] = "lesl",
1866 [MO_LEQ] = "leq",
1867 [MO_BEUW] = "beuw",
1868 [MO_BESW] = "besw",
1869 [MO_BEUL] = "beul",
1870 [MO_BESL] = "besl",
1871 [MO_BEQ] = "beq",
1872};
1873
1f00b27f
SS
1874static const char * const alignment_name[(MO_AMASK >> MO_ASHIFT) + 1] = {
1875#ifdef ALIGNED_ONLY
1876 [MO_UNALN >> MO_ASHIFT] = "un+",
1877 [MO_ALIGN >> MO_ASHIFT] = "",
1878#else
1879 [MO_UNALN >> MO_ASHIFT] = "",
1880 [MO_ALIGN >> MO_ASHIFT] = "al+",
1881#endif
1882 [MO_ALIGN_2 >> MO_ASHIFT] = "al2+",
1883 [MO_ALIGN_4 >> MO_ASHIFT] = "al4+",
1884 [MO_ALIGN_8 >> MO_ASHIFT] = "al8+",
1885 [MO_ALIGN_16 >> MO_ASHIFT] = "al16+",
1886 [MO_ALIGN_32 >> MO_ASHIFT] = "al32+",
1887 [MO_ALIGN_64 >> MO_ASHIFT] = "al64+",
1888};
1889
eeacee4d 1890void tcg_dump_ops(TCGContext *s)
c896fe29 1891{
c896fe29 1892 char buf[128];
c45cb8bb 1893 TCGOp *op;
c45cb8bb 1894
15fa08f8 1895 QTAILQ_FOREACH(op, &s->ops, link) {
c45cb8bb
RH
1896 int i, k, nb_oargs, nb_iargs, nb_cargs;
1897 const TCGOpDef *def;
c45cb8bb 1898 TCGOpcode c;
bdfb460e 1899 int col = 0;
c896fe29 1900
c45cb8bb 1901 c = op->opc;
c896fe29 1902 def = &tcg_op_defs[c];
c45cb8bb 1903
765b842a 1904 if (c == INDEX_op_insn_start) {
15fa08f8 1905 col += qemu_log("\n ----");
9aef40ed
RH
1906
1907 for (i = 0; i < TARGET_INSN_START_WORDS; ++i) {
1908 target_ulong a;
7e4597d7 1909#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
efee3746 1910 a = deposit64(op->args[i * 2], 32, 32, op->args[i * 2 + 1]);
7e4597d7 1911#else
efee3746 1912 a = op->args[i];
7e4597d7 1913#endif
bdfb460e 1914 col += qemu_log(" " TARGET_FMT_lx, a);
eeacee4d 1915 }
7e4597d7 1916 } else if (c == INDEX_op_call) {
c896fe29 1917 /* variable number of arguments */
cd9090aa
RH
1918 nb_oargs = TCGOP_CALLO(op);
1919 nb_iargs = TCGOP_CALLI(op);
c896fe29 1920 nb_cargs = def->nb_cargs;
c896fe29 1921
cf066674 1922 /* function name, flags, out args */
bdfb460e 1923 col += qemu_log(" %s %s,$0x%" TCG_PRIlx ",$%d", def->name,
efee3746
RH
1924 tcg_find_helper(s, op->args[nb_oargs + nb_iargs]),
1925 op->args[nb_oargs + nb_iargs + 1], nb_oargs);
cf066674 1926 for (i = 0; i < nb_oargs; i++) {
43439139
RH
1927 col += qemu_log(",%s", tcg_get_arg_str(s, buf, sizeof(buf),
1928 op->args[i]));
b03cce8e 1929 }
cf066674 1930 for (i = 0; i < nb_iargs; i++) {
efee3746 1931 TCGArg arg = op->args[nb_oargs + i];
cf066674
RH
1932 const char *t = "<dummy>";
1933 if (arg != TCG_CALL_DUMMY_ARG) {
43439139 1934 t = tcg_get_arg_str(s, buf, sizeof(buf), arg);
eeacee4d 1935 }
bdfb460e 1936 col += qemu_log(",%s", t);
e8996ee0 1937 }
b03cce8e 1938 } else {
bdfb460e 1939 col += qemu_log(" %s ", def->name);
c45cb8bb
RH
1940
1941 nb_oargs = def->nb_oargs;
1942 nb_iargs = def->nb_iargs;
1943 nb_cargs = def->nb_cargs;
1944
d2fd745f
RH
1945 if (def->flags & TCG_OPF_VECTOR) {
1946 col += qemu_log("v%d,e%d,", 64 << TCGOP_VECL(op),
1947 8 << TCGOP_VECE(op));
1948 }
1949
b03cce8e 1950 k = 0;
c45cb8bb 1951 for (i = 0; i < nb_oargs; i++) {
eeacee4d 1952 if (k != 0) {
bdfb460e 1953 col += qemu_log(",");
eeacee4d 1954 }
43439139
RH
1955 col += qemu_log("%s", tcg_get_arg_str(s, buf, sizeof(buf),
1956 op->args[k++]));
b03cce8e 1957 }
c45cb8bb 1958 for (i = 0; i < nb_iargs; i++) {
eeacee4d 1959 if (k != 0) {
bdfb460e 1960 col += qemu_log(",");
eeacee4d 1961 }
43439139
RH
1962 col += qemu_log("%s", tcg_get_arg_str(s, buf, sizeof(buf),
1963 op->args[k++]));
b03cce8e 1964 }
be210acb
RH
1965 switch (c) {
1966 case INDEX_op_brcond_i32:
be210acb 1967 case INDEX_op_setcond_i32:
ffc5ea09 1968 case INDEX_op_movcond_i32:
ffc5ea09 1969 case INDEX_op_brcond2_i32:
be210acb 1970 case INDEX_op_setcond2_i32:
ffc5ea09 1971 case INDEX_op_brcond_i64:
be210acb 1972 case INDEX_op_setcond_i64:
ffc5ea09 1973 case INDEX_op_movcond_i64:
212be173 1974 case INDEX_op_cmp_vec:
efee3746
RH
1975 if (op->args[k] < ARRAY_SIZE(cond_name)
1976 && cond_name[op->args[k]]) {
1977 col += qemu_log(",%s", cond_name[op->args[k++]]);
eeacee4d 1978 } else {
efee3746 1979 col += qemu_log(",$0x%" TCG_PRIlx, op->args[k++]);
eeacee4d 1980 }
f48f3ede 1981 i = 1;
be210acb 1982 break;
f713d6ad
RH
1983 case INDEX_op_qemu_ld_i32:
1984 case INDEX_op_qemu_st_i32:
1985 case INDEX_op_qemu_ld_i64:
1986 case INDEX_op_qemu_st_i64:
59227d5d 1987 {
efee3746 1988 TCGMemOpIdx oi = op->args[k++];
59227d5d
RH
1989 TCGMemOp op = get_memop(oi);
1990 unsigned ix = get_mmuidx(oi);
1991
59c4b7e8 1992 if (op & ~(MO_AMASK | MO_BSWAP | MO_SSIZE)) {
bdfb460e 1993 col += qemu_log(",$0x%x,%u", op, ix);
59c4b7e8 1994 } else {
1f00b27f
SS
1995 const char *s_al, *s_op;
1996 s_al = alignment_name[(op & MO_AMASK) >> MO_ASHIFT];
59c4b7e8 1997 s_op = ldst_name[op & (MO_BSWAP | MO_SSIZE)];
bdfb460e 1998 col += qemu_log(",%s%s,%u", s_al, s_op, ix);
59227d5d
RH
1999 }
2000 i = 1;
f713d6ad 2001 }
f713d6ad 2002 break;
be210acb 2003 default:
f48f3ede 2004 i = 0;
be210acb
RH
2005 break;
2006 }
51e3972c
RH
2007 switch (c) {
2008 case INDEX_op_set_label:
2009 case INDEX_op_br:
2010 case INDEX_op_brcond_i32:
2011 case INDEX_op_brcond_i64:
2012 case INDEX_op_brcond2_i32:
efee3746
RH
2013 col += qemu_log("%s$L%d", k ? "," : "",
2014 arg_label(op->args[k])->id);
51e3972c
RH
2015 i++, k++;
2016 break;
2017 default:
2018 break;
2019 }
2020 for (; i < nb_cargs; i++, k++) {
efee3746 2021 col += qemu_log("%s$0x%" TCG_PRIlx, k ? "," : "", op->args[k]);
bdfb460e
RH
2022 }
2023 }
2024 if (op->life) {
2025 unsigned life = op->life;
2026
2027 for (; col < 48; ++col) {
2028 putc(' ', qemu_logfile);
2029 }
2030
2031 if (life & (SYNC_ARG * 3)) {
2032 qemu_log(" sync:");
2033 for (i = 0; i < 2; ++i) {
2034 if (life & (SYNC_ARG << i)) {
2035 qemu_log(" %d", i);
2036 }
2037 }
2038 }
2039 life /= DEAD_ARG;
2040 if (life) {
2041 qemu_log(" dead:");
2042 for (i = 0; life; ++i, life >>= 1) {
2043 if (life & 1) {
2044 qemu_log(" %d", i);
2045 }
2046 }
b03cce8e 2047 }
c896fe29 2048 }
eeacee4d 2049 qemu_log("\n");
c896fe29
FB
2050 }
2051}
2052
2053/* we give more priority to constraints with less registers */
2054static int get_constraint_priority(const TCGOpDef *def, int k)
2055{
2056 const TCGArgConstraint *arg_ct;
2057
2058 int i, n;
2059 arg_ct = &def->args_ct[k];
2060 if (arg_ct->ct & TCG_CT_ALIAS) {
2061 /* an alias is equivalent to a single register */
2062 n = 1;
2063 } else {
2064 if (!(arg_ct->ct & TCG_CT_REG))
2065 return 0;
2066 n = 0;
2067 for(i = 0; i < TCG_TARGET_NB_REGS; i++) {
2068 if (tcg_regset_test_reg(arg_ct->u.regs, i))
2069 n++;
2070 }
2071 }
2072 return TCG_TARGET_NB_REGS - n + 1;
2073}
2074
2075/* sort from highest priority to lowest */
2076static void sort_constraints(TCGOpDef *def, int start, int n)
2077{
2078 int i, j, p1, p2, tmp;
2079
2080 for(i = 0; i < n; i++)
2081 def->sorted_args[start + i] = start + i;
2082 if (n <= 1)
2083 return;
2084 for(i = 0; i < n - 1; i++) {
2085 for(j = i + 1; j < n; j++) {
2086 p1 = get_constraint_priority(def, def->sorted_args[start + i]);
2087 p2 = get_constraint_priority(def, def->sorted_args[start + j]);
2088 if (p1 < p2) {
2089 tmp = def->sorted_args[start + i];
2090 def->sorted_args[start + i] = def->sorted_args[start + j];
2091 def->sorted_args[start + j] = tmp;
2092 }
2093 }
2094 }
2095}
2096
f69d277e 2097static void process_op_defs(TCGContext *s)
c896fe29 2098{
a9751609 2099 TCGOpcode op;
c896fe29 2100
f69d277e
RH
2101 for (op = 0; op < NB_OPS; op++) {
2102 TCGOpDef *def = &tcg_op_defs[op];
2103 const TCGTargetOpDef *tdefs;
069ea736
RH
2104 TCGType type;
2105 int i, nb_args;
f69d277e
RH
2106
2107 if (def->flags & TCG_OPF_NOT_PRESENT) {
2108 continue;
2109 }
2110
c896fe29 2111 nb_args = def->nb_iargs + def->nb_oargs;
f69d277e
RH
2112 if (nb_args == 0) {
2113 continue;
2114 }
2115
2116 tdefs = tcg_target_op_def(op);
2117 /* Missing TCGTargetOpDef entry. */
2118 tcg_debug_assert(tdefs != NULL);
2119
069ea736 2120 type = (def->flags & TCG_OPF_64BIT ? TCG_TYPE_I64 : TCG_TYPE_I32);
f69d277e
RH
2121 for (i = 0; i < nb_args; i++) {
2122 const char *ct_str = tdefs->args_ct_str[i];
2123 /* Incomplete TCGTargetOpDef entry. */
eabb7b91 2124 tcg_debug_assert(ct_str != NULL);
f69d277e 2125
ccb1bb66 2126 def->args_ct[i].u.regs = 0;
c896fe29 2127 def->args_ct[i].ct = 0;
17280ff4
RH
2128 while (*ct_str != '\0') {
2129 switch(*ct_str) {
2130 case '0' ... '9':
2131 {
2132 int oarg = *ct_str - '0';
2133 tcg_debug_assert(ct_str == tdefs->args_ct_str[i]);
2134 tcg_debug_assert(oarg < def->nb_oargs);
2135 tcg_debug_assert(def->args_ct[oarg].ct & TCG_CT_REG);
2136 /* TCG_CT_ALIAS is for the output arguments.
2137 The input is tagged with TCG_CT_IALIAS. */
2138 def->args_ct[i] = def->args_ct[oarg];
2139 def->args_ct[oarg].ct |= TCG_CT_ALIAS;
2140 def->args_ct[oarg].alias_index = i;
2141 def->args_ct[i].ct |= TCG_CT_IALIAS;
2142 def->args_ct[i].alias_index = oarg;
c896fe29 2143 }
17280ff4
RH
2144 ct_str++;
2145 break;
2146 case '&':
2147 def->args_ct[i].ct |= TCG_CT_NEWREG;
2148 ct_str++;
2149 break;
2150 case 'i':
2151 def->args_ct[i].ct |= TCG_CT_CONST;
2152 ct_str++;
2153 break;
2154 default:
2155 ct_str = target_parse_constraint(&def->args_ct[i],
2156 ct_str, type);
2157 /* Typo in TCGTargetOpDef constraint. */
2158 tcg_debug_assert(ct_str != NULL);
c896fe29
FB
2159 }
2160 }
2161 }
2162
c68aaa18 2163 /* TCGTargetOpDef entry with too much information? */
eabb7b91 2164 tcg_debug_assert(i == TCG_MAX_OP_ARGS || tdefs->args_ct_str[i] == NULL);
c68aaa18 2165
c896fe29
FB
2166 /* sort the constraints (XXX: this is just an heuristic) */
2167 sort_constraints(def, 0, def->nb_oargs);
2168 sort_constraints(def, def->nb_oargs, def->nb_iargs);
a9751609 2169 }
c896fe29
FB
2170}
2171
0c627cdc
RH
2172void tcg_op_remove(TCGContext *s, TCGOp *op)
2173{
15fa08f8
RH
2174 QTAILQ_REMOVE(&s->ops, op, link);
2175 QTAILQ_INSERT_TAIL(&s->free_ops, op, link);
abebf925 2176 s->nb_ops--;
0c627cdc
RH
2177
2178#ifdef CONFIG_PROFILER
c3fac113 2179 atomic_set(&s->prof.del_op_count, s->prof.del_op_count + 1);
0c627cdc
RH
2180#endif
2181}
2182
15fa08f8 2183static TCGOp *tcg_op_alloc(TCGOpcode opc)
5a18407f 2184{
15fa08f8
RH
2185 TCGContext *s = tcg_ctx;
2186 TCGOp *op;
5a18407f 2187
15fa08f8
RH
2188 if (likely(QTAILQ_EMPTY(&s->free_ops))) {
2189 op = tcg_malloc(sizeof(TCGOp));
2190 } else {
2191 op = QTAILQ_FIRST(&s->free_ops);
2192 QTAILQ_REMOVE(&s->free_ops, op, link);
2193 }
2194 memset(op, 0, offsetof(TCGOp, link));
2195 op->opc = opc;
abebf925 2196 s->nb_ops++;
5a18407f 2197
15fa08f8
RH
2198 return op;
2199}
2200
2201TCGOp *tcg_emit_op(TCGOpcode opc)
2202{
2203 TCGOp *op = tcg_op_alloc(opc);
2204 QTAILQ_INSERT_TAIL(&tcg_ctx->ops, op, link);
2205 return op;
2206}
5a18407f 2207
15fa08f8
RH
2208TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *old_op,
2209 TCGOpcode opc, int nargs)
2210{
2211 TCGOp *new_op = tcg_op_alloc(opc);
2212 QTAILQ_INSERT_BEFORE(old_op, new_op, link);
5a18407f
RH
2213 return new_op;
2214}
2215
2216TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *old_op,
2217 TCGOpcode opc, int nargs)
2218{
15fa08f8
RH
2219 TCGOp *new_op = tcg_op_alloc(opc);
2220 QTAILQ_INSERT_AFTER(&s->ops, old_op, new_op, link);
5a18407f
RH
2221 return new_op;
2222}
2223
c70fbf0a
RH
2224#define TS_DEAD 1
2225#define TS_MEM 2
2226
5a18407f
RH
2227#define IS_DEAD_ARG(n) (arg_life & (DEAD_ARG << (n)))
2228#define NEED_SYNC_ARG(n) (arg_life & (SYNC_ARG << (n)))
2229
9c43b68d
AJ
2230/* liveness analysis: end of function: all temps are dead, and globals
2231 should be in memory. */
b83eabea 2232static void tcg_la_func_end(TCGContext *s)
c896fe29 2233{
b83eabea
RH
2234 int ng = s->nb_globals;
2235 int nt = s->nb_temps;
2236 int i;
2237
2238 for (i = 0; i < ng; ++i) {
2239 s->temps[i].state = TS_DEAD | TS_MEM;
2240 }
2241 for (i = ng; i < nt; ++i) {
2242 s->temps[i].state = TS_DEAD;
2243 }
c896fe29
FB
2244}
2245
9c43b68d
AJ
2246/* liveness analysis: end of basic block: all temps are dead, globals
2247 and local temps should be in memory. */
b83eabea 2248static void tcg_la_bb_end(TCGContext *s)
641d5fbe 2249{
b83eabea
RH
2250 int ng = s->nb_globals;
2251 int nt = s->nb_temps;
2252 int i;
641d5fbe 2253
b83eabea
RH
2254 for (i = 0; i < ng; ++i) {
2255 s->temps[i].state = TS_DEAD | TS_MEM;
2256 }
2257 for (i = ng; i < nt; ++i) {
2258 s->temps[i].state = (s->temps[i].temp_local
2259 ? TS_DEAD | TS_MEM
2260 : TS_DEAD);
641d5fbe
FB
2261 }
2262}
2263
a1b3c48d 2264/* Liveness analysis : update the opc_arg_life array to tell if a
c896fe29
FB
2265 given input arguments is dead. Instructions updating dead
2266 temporaries are removed. */
b83eabea 2267static void liveness_pass_1(TCGContext *s)
c896fe29 2268{
c70fbf0a 2269 int nb_globals = s->nb_globals;
15fa08f8 2270 TCGOp *op, *op_prev;
a1b3c48d 2271
b83eabea 2272 tcg_la_func_end(s);
c896fe29 2273
15fa08f8 2274 QTAILQ_FOREACH_REVERSE_SAFE(op, &s->ops, TCGOpHead, link, op_prev) {
c45cb8bb
RH
2275 int i, nb_iargs, nb_oargs;
2276 TCGOpcode opc_new, opc_new2;
2277 bool have_opc_new2;
a1b3c48d 2278 TCGLifeData arg_life = 0;
b83eabea 2279 TCGTemp *arg_ts;
c45cb8bb
RH
2280 TCGOpcode opc = op->opc;
2281 const TCGOpDef *def = &tcg_op_defs[opc];
2282
c45cb8bb 2283 switch (opc) {
c896fe29 2284 case INDEX_op_call:
c6e113f5
FB
2285 {
2286 int call_flags;
c896fe29 2287
cd9090aa
RH
2288 nb_oargs = TCGOP_CALLO(op);
2289 nb_iargs = TCGOP_CALLI(op);
efee3746 2290 call_flags = op->args[nb_oargs + nb_iargs + 1];
c6e113f5 2291
c45cb8bb 2292 /* pure functions can be removed if their result is unused */
78505279 2293 if (call_flags & TCG_CALL_NO_SIDE_EFFECTS) {
cf066674 2294 for (i = 0; i < nb_oargs; i++) {
b83eabea
RH
2295 arg_ts = arg_temp(op->args[i]);
2296 if (arg_ts->state != TS_DEAD) {
c6e113f5 2297 goto do_not_remove_call;
9c43b68d 2298 }
c6e113f5 2299 }
c45cb8bb 2300 goto do_remove;
c6e113f5
FB
2301 } else {
2302 do_not_remove_call:
c896fe29 2303
c6e113f5 2304 /* output args are dead */
cf066674 2305 for (i = 0; i < nb_oargs; i++) {
b83eabea
RH
2306 arg_ts = arg_temp(op->args[i]);
2307 if (arg_ts->state & TS_DEAD) {
a1b3c48d 2308 arg_life |= DEAD_ARG << i;
6b64b624 2309 }
b83eabea 2310 if (arg_ts->state & TS_MEM) {
a1b3c48d 2311 arg_life |= SYNC_ARG << i;
9c43b68d 2312 }
b83eabea 2313 arg_ts->state = TS_DEAD;
c6e113f5 2314 }
78505279 2315
78505279
AJ
2316 if (!(call_flags & (TCG_CALL_NO_WRITE_GLOBALS |
2317 TCG_CALL_NO_READ_GLOBALS))) {
9c43b68d 2318 /* globals should go back to memory */
b83eabea
RH
2319 for (i = 0; i < nb_globals; i++) {
2320 s->temps[i].state = TS_DEAD | TS_MEM;
2321 }
c70fbf0a
RH
2322 } else if (!(call_flags & TCG_CALL_NO_READ_GLOBALS)) {
2323 /* globals should be synced to memory */
2324 for (i = 0; i < nb_globals; i++) {
b83eabea 2325 s->temps[i].state |= TS_MEM;
c70fbf0a 2326 }
b9c18f56
AJ
2327 }
2328
c19f47bf 2329 /* record arguments that die in this helper */
cf066674 2330 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea
RH
2331 arg_ts = arg_temp(op->args[i]);
2332 if (arg_ts && arg_ts->state & TS_DEAD) {
2333 arg_life |= DEAD_ARG << i;
c6e113f5 2334 }
c6e113f5 2335 }
67cc32eb 2336 /* input arguments are live for preceding opcodes */
c70fbf0a 2337 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea
RH
2338 arg_ts = arg_temp(op->args[i]);
2339 if (arg_ts) {
2340 arg_ts->state &= ~TS_DEAD;
c70fbf0a 2341 }
c19f47bf 2342 }
c896fe29 2343 }
c896fe29 2344 }
c896fe29 2345 break;
765b842a 2346 case INDEX_op_insn_start:
c896fe29 2347 break;
5ff9d6a4 2348 case INDEX_op_discard:
5ff9d6a4 2349 /* mark the temporary as dead */
b83eabea 2350 arg_temp(op->args[0])->state = TS_DEAD;
5ff9d6a4 2351 break;
1305c451
RH
2352
2353 case INDEX_op_add2_i32:
c45cb8bb 2354 opc_new = INDEX_op_add_i32;
f1fae40c 2355 goto do_addsub2;
1305c451 2356 case INDEX_op_sub2_i32:
c45cb8bb 2357 opc_new = INDEX_op_sub_i32;
f1fae40c
RH
2358 goto do_addsub2;
2359 case INDEX_op_add2_i64:
c45cb8bb 2360 opc_new = INDEX_op_add_i64;
f1fae40c
RH
2361 goto do_addsub2;
2362 case INDEX_op_sub2_i64:
c45cb8bb 2363 opc_new = INDEX_op_sub_i64;
f1fae40c 2364 do_addsub2:
1305c451
RH
2365 nb_iargs = 4;
2366 nb_oargs = 2;
2367 /* Test if the high part of the operation is dead, but not
2368 the low part. The result can be optimized to a simple
2369 add or sub. This happens often for x86_64 guest when the
2370 cpu mode is set to 32 bit. */
b83eabea
RH
2371 if (arg_temp(op->args[1])->state == TS_DEAD) {
2372 if (arg_temp(op->args[0])->state == TS_DEAD) {
1305c451
RH
2373 goto do_remove;
2374 }
c45cb8bb
RH
2375 /* Replace the opcode and adjust the args in place,
2376 leaving 3 unused args at the end. */
2377 op->opc = opc = opc_new;
efee3746
RH
2378 op->args[1] = op->args[2];
2379 op->args[2] = op->args[4];
1305c451
RH
2380 /* Fall through and mark the single-word operation live. */
2381 nb_iargs = 2;
2382 nb_oargs = 1;
2383 }
2384 goto do_not_remove;
2385
1414968a 2386 case INDEX_op_mulu2_i32:
c45cb8bb
RH
2387 opc_new = INDEX_op_mul_i32;
2388 opc_new2 = INDEX_op_muluh_i32;
2389 have_opc_new2 = TCG_TARGET_HAS_muluh_i32;
03271524 2390 goto do_mul2;
f1fae40c 2391 case INDEX_op_muls2_i32:
c45cb8bb
RH
2392 opc_new = INDEX_op_mul_i32;
2393 opc_new2 = INDEX_op_mulsh_i32;
2394 have_opc_new2 = TCG_TARGET_HAS_mulsh_i32;
f1fae40c
RH
2395 goto do_mul2;
2396 case INDEX_op_mulu2_i64:
c45cb8bb
RH
2397 opc_new = INDEX_op_mul_i64;
2398 opc_new2 = INDEX_op_muluh_i64;
2399 have_opc_new2 = TCG_TARGET_HAS_muluh_i64;
03271524 2400 goto do_mul2;
f1fae40c 2401 case INDEX_op_muls2_i64:
c45cb8bb
RH
2402 opc_new = INDEX_op_mul_i64;
2403 opc_new2 = INDEX_op_mulsh_i64;
2404 have_opc_new2 = TCG_TARGET_HAS_mulsh_i64;
03271524 2405 goto do_mul2;
f1fae40c 2406 do_mul2:
1414968a
RH
2407 nb_iargs = 2;
2408 nb_oargs = 2;
b83eabea
RH
2409 if (arg_temp(op->args[1])->state == TS_DEAD) {
2410 if (arg_temp(op->args[0])->state == TS_DEAD) {
03271524 2411 /* Both parts of the operation are dead. */
1414968a
RH
2412 goto do_remove;
2413 }
03271524 2414 /* The high part of the operation is dead; generate the low. */
c45cb8bb 2415 op->opc = opc = opc_new;
efee3746
RH
2416 op->args[1] = op->args[2];
2417 op->args[2] = op->args[3];
b83eabea 2418 } else if (arg_temp(op->args[0])->state == TS_DEAD && have_opc_new2) {
c45cb8bb
RH
2419 /* The low part of the operation is dead; generate the high. */
2420 op->opc = opc = opc_new2;
efee3746
RH
2421 op->args[0] = op->args[1];
2422 op->args[1] = op->args[2];
2423 op->args[2] = op->args[3];
03271524
RH
2424 } else {
2425 goto do_not_remove;
1414968a 2426 }
03271524
RH
2427 /* Mark the single-word operation live. */
2428 nb_oargs = 1;
1414968a
RH
2429 goto do_not_remove;
2430
c896fe29 2431 default:
1305c451 2432 /* XXX: optimize by hardcoding common cases (e.g. triadic ops) */
49516bc0
AJ
2433 nb_iargs = def->nb_iargs;
2434 nb_oargs = def->nb_oargs;
c896fe29 2435
49516bc0
AJ
2436 /* Test if the operation can be removed because all
2437 its outputs are dead. We assume that nb_oargs == 0
2438 implies side effects */
2439 if (!(def->flags & TCG_OPF_SIDE_EFFECTS) && nb_oargs != 0) {
c45cb8bb 2440 for (i = 0; i < nb_oargs; i++) {
b83eabea 2441 if (arg_temp(op->args[i])->state != TS_DEAD) {
49516bc0 2442 goto do_not_remove;
9c43b68d 2443 }
49516bc0 2444 }
1305c451 2445 do_remove:
0c627cdc 2446 tcg_op_remove(s, op);
49516bc0
AJ
2447 } else {
2448 do_not_remove:
49516bc0 2449 /* output args are dead */
c45cb8bb 2450 for (i = 0; i < nb_oargs; i++) {
b83eabea
RH
2451 arg_ts = arg_temp(op->args[i]);
2452 if (arg_ts->state & TS_DEAD) {
a1b3c48d 2453 arg_life |= DEAD_ARG << i;
6b64b624 2454 }
b83eabea 2455 if (arg_ts->state & TS_MEM) {
a1b3c48d 2456 arg_life |= SYNC_ARG << i;
9c43b68d 2457 }
b83eabea 2458 arg_ts->state = TS_DEAD;
49516bc0
AJ
2459 }
2460
2461 /* if end of basic block, update */
2462 if (def->flags & TCG_OPF_BB_END) {
b83eabea 2463 tcg_la_bb_end(s);
3d5c5f87
AJ
2464 } else if (def->flags & TCG_OPF_SIDE_EFFECTS) {
2465 /* globals should be synced to memory */
c70fbf0a 2466 for (i = 0; i < nb_globals; i++) {
b83eabea 2467 s->temps[i].state |= TS_MEM;
c70fbf0a 2468 }
49516bc0
AJ
2469 }
2470
c19f47bf 2471 /* record arguments that die in this opcode */
c45cb8bb 2472 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
b83eabea
RH
2473 arg_ts = arg_temp(op->args[i]);
2474 if (arg_ts->state & TS_DEAD) {
a1b3c48d 2475 arg_life |= DEAD_ARG << i;
c896fe29 2476 }
c19f47bf 2477 }
67cc32eb 2478 /* input arguments are live for preceding opcodes */
c19f47bf 2479 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
b83eabea 2480 arg_temp(op->args[i])->state &= ~TS_DEAD;
c896fe29 2481 }
c896fe29
FB
2482 }
2483 break;
2484 }
bee158cb 2485 op->life = arg_life;
1ff0a2c5 2486 }
c896fe29 2487}
c896fe29 2488
5a18407f 2489/* Liveness analysis: Convert indirect regs to direct temporaries. */
b83eabea 2490static bool liveness_pass_2(TCGContext *s)
5a18407f
RH
2491{
2492 int nb_globals = s->nb_globals;
15fa08f8 2493 int nb_temps, i;
5a18407f 2494 bool changes = false;
15fa08f8 2495 TCGOp *op, *op_next;
5a18407f 2496
5a18407f
RH
2497 /* Create a temporary for each indirect global. */
2498 for (i = 0; i < nb_globals; ++i) {
2499 TCGTemp *its = &s->temps[i];
2500 if (its->indirect_reg) {
2501 TCGTemp *dts = tcg_temp_alloc(s);
2502 dts->type = its->type;
2503 dts->base_type = its->base_type;
b83eabea
RH
2504 its->state_ptr = dts;
2505 } else {
2506 its->state_ptr = NULL;
5a18407f 2507 }
b83eabea
RH
2508 /* All globals begin dead. */
2509 its->state = TS_DEAD;
2510 }
2511 for (nb_temps = s->nb_temps; i < nb_temps; ++i) {
2512 TCGTemp *its = &s->temps[i];
2513 its->state_ptr = NULL;
2514 its->state = TS_DEAD;
5a18407f 2515 }
5a18407f 2516
15fa08f8 2517 QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) {
5a18407f
RH
2518 TCGOpcode opc = op->opc;
2519 const TCGOpDef *def = &tcg_op_defs[opc];
2520 TCGLifeData arg_life = op->life;
2521 int nb_iargs, nb_oargs, call_flags;
b83eabea 2522 TCGTemp *arg_ts, *dir_ts;
5a18407f 2523
5a18407f 2524 if (opc == INDEX_op_call) {
cd9090aa
RH
2525 nb_oargs = TCGOP_CALLO(op);
2526 nb_iargs = TCGOP_CALLI(op);
efee3746 2527 call_flags = op->args[nb_oargs + nb_iargs + 1];
5a18407f
RH
2528 } else {
2529 nb_iargs = def->nb_iargs;
2530 nb_oargs = def->nb_oargs;
2531
2532 /* Set flags similar to how calls require. */
2533 if (def->flags & TCG_OPF_BB_END) {
2534 /* Like writing globals: save_globals */
2535 call_flags = 0;
2536 } else if (def->flags & TCG_OPF_SIDE_EFFECTS) {
2537 /* Like reading globals: sync_globals */
2538 call_flags = TCG_CALL_NO_WRITE_GLOBALS;
2539 } else {
2540 /* No effect on globals. */
2541 call_flags = (TCG_CALL_NO_READ_GLOBALS |
2542 TCG_CALL_NO_WRITE_GLOBALS);
2543 }
2544 }
2545
2546 /* Make sure that input arguments are available. */
2547 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea
RH
2548 arg_ts = arg_temp(op->args[i]);
2549 if (arg_ts) {
2550 dir_ts = arg_ts->state_ptr;
2551 if (dir_ts && arg_ts->state == TS_DEAD) {
2552 TCGOpcode lopc = (arg_ts->type == TCG_TYPE_I32
5a18407f
RH
2553 ? INDEX_op_ld_i32
2554 : INDEX_op_ld_i64);
2555 TCGOp *lop = tcg_op_insert_before(s, op, lopc, 3);
5a18407f 2556
b83eabea
RH
2557 lop->args[0] = temp_arg(dir_ts);
2558 lop->args[1] = temp_arg(arg_ts->mem_base);
2559 lop->args[2] = arg_ts->mem_offset;
5a18407f
RH
2560
2561 /* Loaded, but synced with memory. */
b83eabea 2562 arg_ts->state = TS_MEM;
5a18407f
RH
2563 }
2564 }
2565 }
2566
2567 /* Perform input replacement, and mark inputs that became dead.
2568 No action is required except keeping temp_state up to date
2569 so that we reload when needed. */
2570 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea
RH
2571 arg_ts = arg_temp(op->args[i]);
2572 if (arg_ts) {
2573 dir_ts = arg_ts->state_ptr;
2574 if (dir_ts) {
2575 op->args[i] = temp_arg(dir_ts);
5a18407f
RH
2576 changes = true;
2577 if (IS_DEAD_ARG(i)) {
b83eabea 2578 arg_ts->state = TS_DEAD;
5a18407f
RH
2579 }
2580 }
2581 }
2582 }
2583
2584 /* Liveness analysis should ensure that the following are
2585 all correct, for call sites and basic block end points. */
2586 if (call_flags & TCG_CALL_NO_READ_GLOBALS) {
2587 /* Nothing to do */
2588 } else if (call_flags & TCG_CALL_NO_WRITE_GLOBALS) {
2589 for (i = 0; i < nb_globals; ++i) {
2590 /* Liveness should see that globals are synced back,
2591 that is, either TS_DEAD or TS_MEM. */
b83eabea
RH
2592 arg_ts = &s->temps[i];
2593 tcg_debug_assert(arg_ts->state_ptr == 0
2594 || arg_ts->state != 0);
5a18407f
RH
2595 }
2596 } else {
2597 for (i = 0; i < nb_globals; ++i) {
2598 /* Liveness should see that globals are saved back,
2599 that is, TS_DEAD, waiting to be reloaded. */
b83eabea
RH
2600 arg_ts = &s->temps[i];
2601 tcg_debug_assert(arg_ts->state_ptr == 0
2602 || arg_ts->state == TS_DEAD);
5a18407f
RH
2603 }
2604 }
2605
2606 /* Outputs become available. */
2607 for (i = 0; i < nb_oargs; i++) {
b83eabea
RH
2608 arg_ts = arg_temp(op->args[i]);
2609 dir_ts = arg_ts->state_ptr;
2610 if (!dir_ts) {
5a18407f
RH
2611 continue;
2612 }
b83eabea 2613 op->args[i] = temp_arg(dir_ts);
5a18407f
RH
2614 changes = true;
2615
2616 /* The output is now live and modified. */
b83eabea 2617 arg_ts->state = 0;
5a18407f
RH
2618
2619 /* Sync outputs upon their last write. */
2620 if (NEED_SYNC_ARG(i)) {
b83eabea 2621 TCGOpcode sopc = (arg_ts->type == TCG_TYPE_I32
5a18407f
RH
2622 ? INDEX_op_st_i32
2623 : INDEX_op_st_i64);
2624 TCGOp *sop = tcg_op_insert_after(s, op, sopc, 3);
5a18407f 2625
b83eabea
RH
2626 sop->args[0] = temp_arg(dir_ts);
2627 sop->args[1] = temp_arg(arg_ts->mem_base);
2628 sop->args[2] = arg_ts->mem_offset;
5a18407f 2629
b83eabea 2630 arg_ts->state = TS_MEM;
5a18407f
RH
2631 }
2632 /* Drop outputs that are dead. */
2633 if (IS_DEAD_ARG(i)) {
b83eabea 2634 arg_ts->state = TS_DEAD;
5a18407f
RH
2635 }
2636 }
2637 }
2638
2639 return changes;
2640}
2641
8d8fdbae 2642#ifdef CONFIG_DEBUG_TCG
c896fe29
FB
2643static void dump_regs(TCGContext *s)
2644{
2645 TCGTemp *ts;
2646 int i;
2647 char buf[64];
2648
2649 for(i = 0; i < s->nb_temps; i++) {
2650 ts = &s->temps[i];
43439139 2651 printf(" %10s: ", tcg_get_arg_str_ptr(s, buf, sizeof(buf), ts));
c896fe29
FB
2652 switch(ts->val_type) {
2653 case TEMP_VAL_REG:
2654 printf("%s", tcg_target_reg_names[ts->reg]);
2655 break;
2656 case TEMP_VAL_MEM:
b3a62939
RH
2657 printf("%d(%s)", (int)ts->mem_offset,
2658 tcg_target_reg_names[ts->mem_base->reg]);
c896fe29
FB
2659 break;
2660 case TEMP_VAL_CONST:
2661 printf("$0x%" TCG_PRIlx, ts->val);
2662 break;
2663 case TEMP_VAL_DEAD:
2664 printf("D");
2665 break;
2666 default:
2667 printf("???");
2668 break;
2669 }
2670 printf("\n");
2671 }
2672
2673 for(i = 0; i < TCG_TARGET_NB_REGS; i++) {
f8b2f202 2674 if (s->reg_to_temp[i] != NULL) {
c896fe29
FB
2675 printf("%s: %s\n",
2676 tcg_target_reg_names[i],
f8b2f202 2677 tcg_get_arg_str_ptr(s, buf, sizeof(buf), s->reg_to_temp[i]));
c896fe29
FB
2678 }
2679 }
2680}
2681
2682static void check_regs(TCGContext *s)
2683{
869938ae 2684 int reg;
b6638662 2685 int k;
c896fe29
FB
2686 TCGTemp *ts;
2687 char buf[64];
2688
f8b2f202
RH
2689 for (reg = 0; reg < TCG_TARGET_NB_REGS; reg++) {
2690 ts = s->reg_to_temp[reg];
2691 if (ts != NULL) {
2692 if (ts->val_type != TEMP_VAL_REG || ts->reg != reg) {
c896fe29
FB
2693 printf("Inconsistency for register %s:\n",
2694 tcg_target_reg_names[reg]);
b03cce8e 2695 goto fail;
c896fe29
FB
2696 }
2697 }
2698 }
f8b2f202 2699 for (k = 0; k < s->nb_temps; k++) {
c896fe29 2700 ts = &s->temps[k];
f8b2f202
RH
2701 if (ts->val_type == TEMP_VAL_REG && !ts->fixed_reg
2702 && s->reg_to_temp[ts->reg] != ts) {
2703 printf("Inconsistency for temp %s:\n",
2704 tcg_get_arg_str_ptr(s, buf, sizeof(buf), ts));
b03cce8e 2705 fail:
f8b2f202
RH
2706 printf("reg state:\n");
2707 dump_regs(s);
2708 tcg_abort();
c896fe29
FB
2709 }
2710 }
2711}
2712#endif
2713
2272e4a7 2714static void temp_allocate_frame(TCGContext *s, TCGTemp *ts)
c896fe29 2715{
9b9c37c3
RH
2716#if !(defined(__sparc__) && TCG_TARGET_REG_BITS == 64)
2717 /* Sparc64 stack is accessed with offset of 2047 */
b591dc59
BS
2718 s->current_frame_offset = (s->current_frame_offset +
2719 (tcg_target_long)sizeof(tcg_target_long) - 1) &
2720 ~(sizeof(tcg_target_long) - 1);
f44c9960 2721#endif
b591dc59
BS
2722 if (s->current_frame_offset + (tcg_target_long)sizeof(tcg_target_long) >
2723 s->frame_end) {
5ff9d6a4 2724 tcg_abort();
b591dc59 2725 }
c896fe29 2726 ts->mem_offset = s->current_frame_offset;
b3a62939 2727 ts->mem_base = s->frame_temp;
c896fe29 2728 ts->mem_allocated = 1;
e2c6d1b4 2729 s->current_frame_offset += sizeof(tcg_target_long);
c896fe29
FB
2730}
2731
b3915dbb
RH
2732static void temp_load(TCGContext *, TCGTemp *, TCGRegSet, TCGRegSet);
2733
59d7c14e
RH
2734/* Mark a temporary as free or dead. If 'free_or_dead' is negative,
2735 mark it free; otherwise mark it dead. */
2736static void temp_free_or_dead(TCGContext *s, TCGTemp *ts, int free_or_dead)
7f6ceedf 2737{
59d7c14e
RH
2738 if (ts->fixed_reg) {
2739 return;
2740 }
2741 if (ts->val_type == TEMP_VAL_REG) {
2742 s->reg_to_temp[ts->reg] = NULL;
2743 }
2744 ts->val_type = (free_or_dead < 0
2745 || ts->temp_local
fa477d25 2746 || ts->temp_global
59d7c14e
RH
2747 ? TEMP_VAL_MEM : TEMP_VAL_DEAD);
2748}
7f6ceedf 2749
59d7c14e
RH
2750/* Mark a temporary as dead. */
2751static inline void temp_dead(TCGContext *s, TCGTemp *ts)
2752{
2753 temp_free_or_dead(s, ts, 1);
2754}
2755
2756/* Sync a temporary to memory. 'allocated_regs' is used in case a temporary
2757 registers needs to be allocated to store a constant. If 'free_or_dead'
2758 is non-zero, subsequently release the temporary; if it is positive, the
2759 temp is dead; if it is negative, the temp is free. */
2760static void temp_sync(TCGContext *s, TCGTemp *ts,
2761 TCGRegSet allocated_regs, int free_or_dead)
2762{
2763 if (ts->fixed_reg) {
2764 return;
2765 }
2766 if (!ts->mem_coherent) {
7f6ceedf 2767 if (!ts->mem_allocated) {
2272e4a7 2768 temp_allocate_frame(s, ts);
59d7c14e 2769 }
59d7c14e
RH
2770 switch (ts->val_type) {
2771 case TEMP_VAL_CONST:
2772 /* If we're going to free the temp immediately, then we won't
2773 require it later in a register, so attempt to store the
2774 constant to memory directly. */
2775 if (free_or_dead
2776 && tcg_out_sti(s, ts->type, ts->val,
2777 ts->mem_base->reg, ts->mem_offset)) {
2778 break;
2779 }
2780 temp_load(s, ts, tcg_target_available_regs[ts->type],
2781 allocated_regs);
2782 /* fallthrough */
2783
2784 case TEMP_VAL_REG:
2785 tcg_out_st(s, ts->type, ts->reg,
2786 ts->mem_base->reg, ts->mem_offset);
2787 break;
2788
2789 case TEMP_VAL_MEM:
2790 break;
2791
2792 case TEMP_VAL_DEAD:
2793 default:
2794 tcg_abort();
2795 }
2796 ts->mem_coherent = 1;
2797 }
2798 if (free_or_dead) {
2799 temp_free_or_dead(s, ts, free_or_dead);
7f6ceedf 2800 }
7f6ceedf
AJ
2801}
2802
c896fe29 2803/* free register 'reg' by spilling the corresponding temporary if necessary */
b3915dbb 2804static void tcg_reg_free(TCGContext *s, TCGReg reg, TCGRegSet allocated_regs)
c896fe29 2805{
f8b2f202 2806 TCGTemp *ts = s->reg_to_temp[reg];
f8b2f202 2807 if (ts != NULL) {
59d7c14e 2808 temp_sync(s, ts, allocated_regs, -1);
c896fe29
FB
2809 }
2810}
2811
2812/* Allocate a register belonging to reg1 & ~reg2 */
b3915dbb 2813static TCGReg tcg_reg_alloc(TCGContext *s, TCGRegSet desired_regs,
91478cef 2814 TCGRegSet allocated_regs, bool rev)
c896fe29 2815{
91478cef
RH
2816 int i, n = ARRAY_SIZE(tcg_target_reg_alloc_order);
2817 const int *order;
b6638662 2818 TCGReg reg;
c896fe29
FB
2819 TCGRegSet reg_ct;
2820
07ddf036 2821 reg_ct = desired_regs & ~allocated_regs;
91478cef 2822 order = rev ? indirect_reg_alloc_order : tcg_target_reg_alloc_order;
c896fe29
FB
2823
2824 /* first try free registers */
91478cef
RH
2825 for(i = 0; i < n; i++) {
2826 reg = order[i];
f8b2f202 2827 if (tcg_regset_test_reg(reg_ct, reg) && s->reg_to_temp[reg] == NULL)
c896fe29
FB
2828 return reg;
2829 }
2830
2831 /* XXX: do better spill choice */
91478cef
RH
2832 for(i = 0; i < n; i++) {
2833 reg = order[i];
c896fe29 2834 if (tcg_regset_test_reg(reg_ct, reg)) {
b3915dbb 2835 tcg_reg_free(s, reg, allocated_regs);
c896fe29
FB
2836 return reg;
2837 }
2838 }
2839
2840 tcg_abort();
2841}
2842
40ae5c62
RH
2843/* Make sure the temporary is in a register. If needed, allocate the register
2844 from DESIRED while avoiding ALLOCATED. */
2845static void temp_load(TCGContext *s, TCGTemp *ts, TCGRegSet desired_regs,
2846 TCGRegSet allocated_regs)
2847{
2848 TCGReg reg;
2849
2850 switch (ts->val_type) {
2851 case TEMP_VAL_REG:
2852 return;
2853 case TEMP_VAL_CONST:
91478cef 2854 reg = tcg_reg_alloc(s, desired_regs, allocated_regs, ts->indirect_base);
40ae5c62
RH
2855 tcg_out_movi(s, ts->type, reg, ts->val);
2856 ts->mem_coherent = 0;
2857 break;
2858 case TEMP_VAL_MEM:
91478cef 2859 reg = tcg_reg_alloc(s, desired_regs, allocated_regs, ts->indirect_base);
40ae5c62
RH
2860 tcg_out_ld(s, ts->type, reg, ts->mem_base->reg, ts->mem_offset);
2861 ts->mem_coherent = 1;
2862 break;
2863 case TEMP_VAL_DEAD:
2864 default:
2865 tcg_abort();
2866 }
2867 ts->reg = reg;
2868 ts->val_type = TEMP_VAL_REG;
2869 s->reg_to_temp[reg] = ts;
2870}
2871
59d7c14e
RH
2872/* Save a temporary to memory. 'allocated_regs' is used in case a
2873 temporary registers needs to be allocated to store a constant. */
2874static void temp_save(TCGContext *s, TCGTemp *ts, TCGRegSet allocated_regs)
1ad80729 2875{
5a18407f
RH
2876 /* The liveness analysis already ensures that globals are back
2877 in memory. Keep an tcg_debug_assert for safety. */
2878 tcg_debug_assert(ts->val_type == TEMP_VAL_MEM || ts->fixed_reg);
1ad80729
AJ
2879}
2880
9814dd27 2881/* save globals to their canonical location and assume they can be
e8996ee0
FB
2882 modified be the following code. 'allocated_regs' is used in case a
2883 temporary registers needs to be allocated to store a constant. */
2884static void save_globals(TCGContext *s, TCGRegSet allocated_regs)
c896fe29 2885{
ac3b8891 2886 int i, n;
c896fe29 2887
ac3b8891 2888 for (i = 0, n = s->nb_globals; i < n; i++) {
b13eb728 2889 temp_save(s, &s->temps[i], allocated_regs);
c896fe29 2890 }
e5097dc8
FB
2891}
2892
3d5c5f87
AJ
2893/* sync globals to their canonical location and assume they can be
2894 read by the following code. 'allocated_regs' is used in case a
2895 temporary registers needs to be allocated to store a constant. */
2896static void sync_globals(TCGContext *s, TCGRegSet allocated_regs)
2897{
ac3b8891 2898 int i, n;
3d5c5f87 2899
ac3b8891 2900 for (i = 0, n = s->nb_globals; i < n; i++) {
12b9b11a 2901 TCGTemp *ts = &s->temps[i];
5a18407f
RH
2902 tcg_debug_assert(ts->val_type != TEMP_VAL_REG
2903 || ts->fixed_reg
2904 || ts->mem_coherent);
3d5c5f87
AJ
2905 }
2906}
2907
e5097dc8 2908/* at the end of a basic block, we assume all temporaries are dead and
e8996ee0
FB
2909 all globals are stored at their canonical location. */
2910static void tcg_reg_alloc_bb_end(TCGContext *s, TCGRegSet allocated_regs)
e5097dc8 2911{
e5097dc8
FB
2912 int i;
2913
b13eb728
RH
2914 for (i = s->nb_globals; i < s->nb_temps; i++) {
2915 TCGTemp *ts = &s->temps[i];
641d5fbe 2916 if (ts->temp_local) {
b13eb728 2917 temp_save(s, ts, allocated_regs);
641d5fbe 2918 } else {
5a18407f
RH
2919 /* The liveness analysis already ensures that temps are dead.
2920 Keep an tcg_debug_assert for safety. */
2921 tcg_debug_assert(ts->val_type == TEMP_VAL_DEAD);
c896fe29
FB
2922 }
2923 }
e8996ee0
FB
2924
2925 save_globals(s, allocated_regs);
c896fe29
FB
2926}
2927
0fe4fca4
PB
2928static void tcg_reg_alloc_do_movi(TCGContext *s, TCGTemp *ots,
2929 tcg_target_ulong val, TCGLifeData arg_life)
e8996ee0 2930{
e8996ee0 2931 if (ots->fixed_reg) {
59d7c14e 2932 /* For fixed registers, we do not do any constant propagation. */
e8996ee0 2933 tcg_out_movi(s, ots->type, ots->reg, val);
59d7c14e 2934 return;
e8996ee0 2935 }
59d7c14e
RH
2936
2937 /* The movi is not explicitly generated here. */
2938 if (ots->val_type == TEMP_VAL_REG) {
2939 s->reg_to_temp[ots->reg] = NULL;
ec7a869d 2940 }
59d7c14e
RH
2941 ots->val_type = TEMP_VAL_CONST;
2942 ots->val = val;
2943 ots->mem_coherent = 0;
2944 if (NEED_SYNC_ARG(0)) {
2945 temp_sync(s, ots, s->reserved_regs, IS_DEAD_ARG(0));
2946 } else if (IS_DEAD_ARG(0)) {
f8bf00f1 2947 temp_dead(s, ots);
4c4e1ab2 2948 }
e8996ee0
FB
2949}
2950
dd186292 2951static void tcg_reg_alloc_movi(TCGContext *s, const TCGOp *op)
0fe4fca4 2952{
43439139 2953 TCGTemp *ots = arg_temp(op->args[0]);
dd186292 2954 tcg_target_ulong val = op->args[1];
0fe4fca4 2955
dd186292 2956 tcg_reg_alloc_do_movi(s, ots, val, op->life);
0fe4fca4
PB
2957}
2958
dd186292 2959static void tcg_reg_alloc_mov(TCGContext *s, const TCGOp *op)
c896fe29 2960{
dd186292 2961 const TCGLifeData arg_life = op->life;
c29c1d7e 2962 TCGRegSet allocated_regs;
c896fe29 2963 TCGTemp *ts, *ots;
450445d5 2964 TCGType otype, itype;
c896fe29 2965
d21369f5 2966 allocated_regs = s->reserved_regs;
43439139
RH
2967 ots = arg_temp(op->args[0]);
2968 ts = arg_temp(op->args[1]);
450445d5
RH
2969
2970 /* Note that otype != itype for no-op truncation. */
2971 otype = ots->type;
2972 itype = ts->type;
c29c1d7e 2973
0fe4fca4
PB
2974 if (ts->val_type == TEMP_VAL_CONST) {
2975 /* propagate constant or generate sti */
2976 tcg_target_ulong val = ts->val;
2977 if (IS_DEAD_ARG(1)) {
2978 temp_dead(s, ts);
2979 }
2980 tcg_reg_alloc_do_movi(s, ots, val, arg_life);
2981 return;
2982 }
2983
2984 /* If the source value is in memory we're going to be forced
2985 to have it in a register in order to perform the copy. Copy
2986 the SOURCE value into its own register first, that way we
2987 don't have to reload SOURCE the next time it is used. */
2988 if (ts->val_type == TEMP_VAL_MEM) {
40ae5c62 2989 temp_load(s, ts, tcg_target_available_regs[itype], allocated_regs);
c29c1d7e 2990 }
c896fe29 2991
0fe4fca4 2992 tcg_debug_assert(ts->val_type == TEMP_VAL_REG);
c29c1d7e
AJ
2993 if (IS_DEAD_ARG(0) && !ots->fixed_reg) {
2994 /* mov to a non-saved dead register makes no sense (even with
2995 liveness analysis disabled). */
eabb7b91 2996 tcg_debug_assert(NEED_SYNC_ARG(0));
c29c1d7e 2997 if (!ots->mem_allocated) {
2272e4a7 2998 temp_allocate_frame(s, ots);
c29c1d7e 2999 }
b3a62939 3000 tcg_out_st(s, otype, ts->reg, ots->mem_base->reg, ots->mem_offset);
c29c1d7e 3001 if (IS_DEAD_ARG(1)) {
f8bf00f1 3002 temp_dead(s, ts);
c29c1d7e 3003 }
f8bf00f1 3004 temp_dead(s, ots);
c29c1d7e 3005 } else {
866cb6cb 3006 if (IS_DEAD_ARG(1) && !ts->fixed_reg && !ots->fixed_reg) {
c896fe29 3007 /* the mov can be suppressed */
c29c1d7e 3008 if (ots->val_type == TEMP_VAL_REG) {
f8b2f202 3009 s->reg_to_temp[ots->reg] = NULL;
c29c1d7e
AJ
3010 }
3011 ots->reg = ts->reg;
f8bf00f1 3012 temp_dead(s, ts);
c896fe29 3013 } else {
c29c1d7e
AJ
3014 if (ots->val_type != TEMP_VAL_REG) {
3015 /* When allocating a new register, make sure to not spill the
3016 input one. */
3017 tcg_regset_set_reg(allocated_regs, ts->reg);
450445d5 3018 ots->reg = tcg_reg_alloc(s, tcg_target_available_regs[otype],
91478cef 3019 allocated_regs, ots->indirect_base);
c896fe29 3020 }
450445d5 3021 tcg_out_mov(s, otype, ots->reg, ts->reg);
c896fe29 3022 }
c29c1d7e
AJ
3023 ots->val_type = TEMP_VAL_REG;
3024 ots->mem_coherent = 0;
f8b2f202 3025 s->reg_to_temp[ots->reg] = ots;
c29c1d7e 3026 if (NEED_SYNC_ARG(0)) {
59d7c14e 3027 temp_sync(s, ots, allocated_regs, 0);
c896fe29 3028 }
ec7a869d 3029 }
c896fe29
FB
3030}
3031
dd186292 3032static void tcg_reg_alloc_op(TCGContext *s, const TCGOp *op)
c896fe29 3033{
dd186292
RH
3034 const TCGLifeData arg_life = op->life;
3035 const TCGOpDef * const def = &tcg_op_defs[op->opc];
82790a87
RH
3036 TCGRegSet i_allocated_regs;
3037 TCGRegSet o_allocated_regs;
b6638662
RH
3038 int i, k, nb_iargs, nb_oargs;
3039 TCGReg reg;
c896fe29
FB
3040 TCGArg arg;
3041 const TCGArgConstraint *arg_ct;
3042 TCGTemp *ts;
3043 TCGArg new_args[TCG_MAX_OP_ARGS];
3044 int const_args[TCG_MAX_OP_ARGS];
3045
3046 nb_oargs = def->nb_oargs;
3047 nb_iargs = def->nb_iargs;
3048
3049 /* copy constants */
3050 memcpy(new_args + nb_oargs + nb_iargs,
dd186292 3051 op->args + nb_oargs + nb_iargs,
c896fe29
FB
3052 sizeof(TCGArg) * def->nb_cargs);
3053
d21369f5
RH
3054 i_allocated_regs = s->reserved_regs;
3055 o_allocated_regs = s->reserved_regs;
82790a87 3056
c896fe29 3057 /* satisfy input constraints */
dd186292 3058 for (k = 0; k < nb_iargs; k++) {
c896fe29 3059 i = def->sorted_args[nb_oargs + k];
dd186292 3060 arg = op->args[i];
c896fe29 3061 arg_ct = &def->args_ct[i];
43439139 3062 ts = arg_temp(arg);
40ae5c62
RH
3063
3064 if (ts->val_type == TEMP_VAL_CONST
3065 && tcg_target_const_match(ts->val, ts->type, arg_ct)) {
3066 /* constant is OK for instruction */
3067 const_args[i] = 1;
3068 new_args[i] = ts->val;
3069 goto iarg_end;
c896fe29 3070 }
40ae5c62 3071
82790a87 3072 temp_load(s, ts, arg_ct->u.regs, i_allocated_regs);
40ae5c62 3073
5ff9d6a4
FB
3074 if (arg_ct->ct & TCG_CT_IALIAS) {
3075 if (ts->fixed_reg) {
3076 /* if fixed register, we must allocate a new register
3077 if the alias is not the same register */
dd186292 3078 if (arg != op->args[arg_ct->alias_index])
5ff9d6a4
FB
3079 goto allocate_in_reg;
3080 } else {
3081 /* if the input is aliased to an output and if it is
3082 not dead after the instruction, we must allocate
3083 a new register and move it */
866cb6cb 3084 if (!IS_DEAD_ARG(i)) {
5ff9d6a4 3085 goto allocate_in_reg;
866cb6cb 3086 }
7e1df267
AJ
3087 /* check if the current register has already been allocated
3088 for another input aliased to an output */
3089 int k2, i2;
3090 for (k2 = 0 ; k2 < k ; k2++) {
3091 i2 = def->sorted_args[nb_oargs + k2];
3092 if ((def->args_ct[i2].ct & TCG_CT_IALIAS) &&
3093 (new_args[i2] == ts->reg)) {
3094 goto allocate_in_reg;
3095 }
3096 }
5ff9d6a4 3097 }
c896fe29
FB
3098 }
3099 reg = ts->reg;
3100 if (tcg_regset_test_reg(arg_ct->u.regs, reg)) {
3101 /* nothing to do : the constraint is satisfied */
3102 } else {
3103 allocate_in_reg:
3104 /* allocate a new register matching the constraint
3105 and move the temporary register into it */
82790a87 3106 reg = tcg_reg_alloc(s, arg_ct->u.regs, i_allocated_regs,
91478cef 3107 ts->indirect_base);
3b6dac34 3108 tcg_out_mov(s, ts->type, reg, ts->reg);
c896fe29 3109 }
c896fe29
FB
3110 new_args[i] = reg;
3111 const_args[i] = 0;
82790a87 3112 tcg_regset_set_reg(i_allocated_regs, reg);
c896fe29
FB
3113 iarg_end: ;
3114 }
3115
a52ad07e
AJ
3116 /* mark dead temporaries and free the associated registers */
3117 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
3118 if (IS_DEAD_ARG(i)) {
43439139 3119 temp_dead(s, arg_temp(op->args[i]));
a52ad07e
AJ
3120 }
3121 }
3122
e8996ee0 3123 if (def->flags & TCG_OPF_BB_END) {
82790a87 3124 tcg_reg_alloc_bb_end(s, i_allocated_regs);
e8996ee0 3125 } else {
e8996ee0
FB
3126 if (def->flags & TCG_OPF_CALL_CLOBBER) {
3127 /* XXX: permit generic clobber register list ? */
c8074023
RH
3128 for (i = 0; i < TCG_TARGET_NB_REGS; i++) {
3129 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, i)) {
82790a87 3130 tcg_reg_free(s, i, i_allocated_regs);
e8996ee0 3131 }
c896fe29 3132 }
3d5c5f87
AJ
3133 }
3134 if (def->flags & TCG_OPF_SIDE_EFFECTS) {
3135 /* sync globals if the op has side effects and might trigger
3136 an exception. */
82790a87 3137 sync_globals(s, i_allocated_regs);
c896fe29 3138 }
e8996ee0
FB
3139
3140 /* satisfy the output constraints */
e8996ee0
FB
3141 for(k = 0; k < nb_oargs; k++) {
3142 i = def->sorted_args[k];
dd186292 3143 arg = op->args[i];
e8996ee0 3144 arg_ct = &def->args_ct[i];
43439139 3145 ts = arg_temp(arg);
17280ff4
RH
3146 if ((arg_ct->ct & TCG_CT_ALIAS)
3147 && !const_args[arg_ct->alias_index]) {
e8996ee0 3148 reg = new_args[arg_ct->alias_index];
82790a87
RH
3149 } else if (arg_ct->ct & TCG_CT_NEWREG) {
3150 reg = tcg_reg_alloc(s, arg_ct->u.regs,
3151 i_allocated_regs | o_allocated_regs,
3152 ts->indirect_base);
e8996ee0
FB
3153 } else {
3154 /* if fixed register, we try to use it */
3155 reg = ts->reg;
3156 if (ts->fixed_reg &&
3157 tcg_regset_test_reg(arg_ct->u.regs, reg)) {
3158 goto oarg_end;
3159 }
82790a87 3160 reg = tcg_reg_alloc(s, arg_ct->u.regs, o_allocated_regs,
91478cef 3161 ts->indirect_base);
c896fe29 3162 }
82790a87 3163 tcg_regset_set_reg(o_allocated_regs, reg);
e8996ee0
FB
3164 /* if a fixed register is used, then a move will be done afterwards */
3165 if (!ts->fixed_reg) {
ec7a869d 3166 if (ts->val_type == TEMP_VAL_REG) {
f8b2f202 3167 s->reg_to_temp[ts->reg] = NULL;
ec7a869d
AJ
3168 }
3169 ts->val_type = TEMP_VAL_REG;
3170 ts->reg = reg;
3171 /* temp value is modified, so the value kept in memory is
3172 potentially not the same */
3173 ts->mem_coherent = 0;
f8b2f202 3174 s->reg_to_temp[reg] = ts;
e8996ee0
FB
3175 }
3176 oarg_end:
3177 new_args[i] = reg;
c896fe29 3178 }
c896fe29
FB
3179 }
3180
c896fe29 3181 /* emit instruction */
d2fd745f
RH
3182 if (def->flags & TCG_OPF_VECTOR) {
3183 tcg_out_vec_op(s, op->opc, TCGOP_VECL(op), TCGOP_VECE(op),
3184 new_args, const_args);
3185 } else {
3186 tcg_out_op(s, op->opc, new_args, const_args);
3187 }
3188
c896fe29
FB
3189 /* move the outputs in the correct register if needed */
3190 for(i = 0; i < nb_oargs; i++) {
43439139 3191 ts = arg_temp(op->args[i]);
c896fe29
FB
3192 reg = new_args[i];
3193 if (ts->fixed_reg && ts->reg != reg) {
3b6dac34 3194 tcg_out_mov(s, ts->type, ts->reg, reg);
c896fe29 3195 }
ec7a869d 3196 if (NEED_SYNC_ARG(i)) {
82790a87 3197 temp_sync(s, ts, o_allocated_regs, IS_DEAD_ARG(i));
59d7c14e 3198 } else if (IS_DEAD_ARG(i)) {
f8bf00f1 3199 temp_dead(s, ts);
ec7a869d 3200 }
c896fe29
FB
3201 }
3202}
3203
b03cce8e
FB
3204#ifdef TCG_TARGET_STACK_GROWSUP
3205#define STACK_DIR(x) (-(x))
3206#else
3207#define STACK_DIR(x) (x)
3208#endif
3209
dd186292 3210static void tcg_reg_alloc_call(TCGContext *s, TCGOp *op)
c896fe29 3211{
cd9090aa
RH
3212 const int nb_oargs = TCGOP_CALLO(op);
3213 const int nb_iargs = TCGOP_CALLI(op);
dd186292 3214 const TCGLifeData arg_life = op->life;
b6638662
RH
3215 int flags, nb_regs, i;
3216 TCGReg reg;
cf066674 3217 TCGArg arg;
c896fe29 3218 TCGTemp *ts;
d3452f1f
RH
3219 intptr_t stack_offset;
3220 size_t call_stack_size;
cf066674
RH
3221 tcg_insn_unit *func_addr;
3222 int allocate_args;
c896fe29 3223 TCGRegSet allocated_regs;
c896fe29 3224
dd186292
RH
3225 func_addr = (tcg_insn_unit *)(intptr_t)op->args[nb_oargs + nb_iargs];
3226 flags = op->args[nb_oargs + nb_iargs + 1];
c896fe29 3227
6e17d0c5 3228 nb_regs = ARRAY_SIZE(tcg_target_call_iarg_regs);
c45cb8bb
RH
3229 if (nb_regs > nb_iargs) {
3230 nb_regs = nb_iargs;
cf066674 3231 }
c896fe29
FB
3232
3233 /* assign stack slots first */
c45cb8bb 3234 call_stack_size = (nb_iargs - nb_regs) * sizeof(tcg_target_long);
c896fe29
FB
3235 call_stack_size = (call_stack_size + TCG_TARGET_STACK_ALIGN - 1) &
3236 ~(TCG_TARGET_STACK_ALIGN - 1);
b03cce8e
FB
3237 allocate_args = (call_stack_size > TCG_STATIC_CALL_ARGS_SIZE);
3238 if (allocate_args) {
345649c0
BS
3239 /* XXX: if more than TCG_STATIC_CALL_ARGS_SIZE is needed,
3240 preallocate call stack */
3241 tcg_abort();
b03cce8e 3242 }
39cf05d3
FB
3243
3244 stack_offset = TCG_TARGET_CALL_STACK_OFFSET;
dd186292
RH
3245 for (i = nb_regs; i < nb_iargs; i++) {
3246 arg = op->args[nb_oargs + i];
39cf05d3
FB
3247#ifdef TCG_TARGET_STACK_GROWSUP
3248 stack_offset -= sizeof(tcg_target_long);
3249#endif
3250 if (arg != TCG_CALL_DUMMY_ARG) {
43439139 3251 ts = arg_temp(arg);
40ae5c62
RH
3252 temp_load(s, ts, tcg_target_available_regs[ts->type],
3253 s->reserved_regs);
3254 tcg_out_st(s, ts->type, ts->reg, TCG_REG_CALL_STACK, stack_offset);
c896fe29 3255 }
39cf05d3
FB
3256#ifndef TCG_TARGET_STACK_GROWSUP
3257 stack_offset += sizeof(tcg_target_long);
3258#endif
c896fe29
FB
3259 }
3260
3261 /* assign input registers */
d21369f5 3262 allocated_regs = s->reserved_regs;
dd186292
RH
3263 for (i = 0; i < nb_regs; i++) {
3264 arg = op->args[nb_oargs + i];
39cf05d3 3265 if (arg != TCG_CALL_DUMMY_ARG) {
43439139 3266 ts = arg_temp(arg);
39cf05d3 3267 reg = tcg_target_call_iarg_regs[i];
b3915dbb 3268 tcg_reg_free(s, reg, allocated_regs);
40ae5c62 3269
39cf05d3
FB
3270 if (ts->val_type == TEMP_VAL_REG) {
3271 if (ts->reg != reg) {
3b6dac34 3272 tcg_out_mov(s, ts->type, reg, ts->reg);
39cf05d3 3273 }
39cf05d3 3274 } else {
ccb1bb66 3275 TCGRegSet arg_set = 0;
40ae5c62 3276
40ae5c62
RH
3277 tcg_regset_set_reg(arg_set, reg);
3278 temp_load(s, ts, arg_set, allocated_regs);
c896fe29 3279 }
40ae5c62 3280
39cf05d3 3281 tcg_regset_set_reg(allocated_regs, reg);
c896fe29 3282 }
c896fe29
FB
3283 }
3284
c896fe29 3285 /* mark dead temporaries and free the associated registers */
dd186292 3286 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
866cb6cb 3287 if (IS_DEAD_ARG(i)) {
43439139 3288 temp_dead(s, arg_temp(op->args[i]));
c896fe29
FB
3289 }
3290 }
3291
3292 /* clobber call registers */
c8074023
RH
3293 for (i = 0; i < TCG_TARGET_NB_REGS; i++) {
3294 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, i)) {
b3915dbb 3295 tcg_reg_free(s, i, allocated_regs);
c896fe29
FB
3296 }
3297 }
78505279
AJ
3298
3299 /* Save globals if they might be written by the helper, sync them if
3300 they might be read. */
3301 if (flags & TCG_CALL_NO_READ_GLOBALS) {
3302 /* Nothing to do */
3303 } else if (flags & TCG_CALL_NO_WRITE_GLOBALS) {
3304 sync_globals(s, allocated_regs);
3305 } else {
b9c18f56
AJ
3306 save_globals(s, allocated_regs);
3307 }
c896fe29 3308
cf066674 3309 tcg_out_call(s, func_addr);
c896fe29
FB
3310
3311 /* assign output registers and emit moves if needed */
3312 for(i = 0; i < nb_oargs; i++) {
dd186292 3313 arg = op->args[i];
43439139 3314 ts = arg_temp(arg);
c896fe29 3315 reg = tcg_target_call_oarg_regs[i];
eabb7b91 3316 tcg_debug_assert(s->reg_to_temp[reg] == NULL);
34b1a49c 3317
c896fe29
FB
3318 if (ts->fixed_reg) {
3319 if (ts->reg != reg) {
3b6dac34 3320 tcg_out_mov(s, ts->type, ts->reg, reg);
c896fe29
FB
3321 }
3322 } else {
ec7a869d 3323 if (ts->val_type == TEMP_VAL_REG) {
f8b2f202 3324 s->reg_to_temp[ts->reg] = NULL;
ec7a869d
AJ
3325 }
3326 ts->val_type = TEMP_VAL_REG;
3327 ts->reg = reg;
3328 ts->mem_coherent = 0;
f8b2f202 3329 s->reg_to_temp[reg] = ts;
ec7a869d 3330 if (NEED_SYNC_ARG(i)) {
59d7c14e
RH
3331 temp_sync(s, ts, allocated_regs, IS_DEAD_ARG(i));
3332 } else if (IS_DEAD_ARG(i)) {
f8bf00f1 3333 temp_dead(s, ts);
8c11ad25 3334 }
c896fe29
FB
3335 }
3336 }
c896fe29
FB
3337}
3338
3339#ifdef CONFIG_PROFILER
3340
c3fac113
EC
3341/* avoid copy/paste errors */
3342#define PROF_ADD(to, from, field) \
3343 do { \
3344 (to)->field += atomic_read(&((from)->field)); \
3345 } while (0)
3346
3347#define PROF_MAX(to, from, field) \
3348 do { \
3349 typeof((from)->field) val__ = atomic_read(&((from)->field)); \
3350 if (val__ > (to)->field) { \
3351 (to)->field = val__; \
3352 } \
3353 } while (0)
3354
3355/* Pass in a zero'ed @prof */
3356static inline
3357void tcg_profile_snapshot(TCGProfile *prof, bool counters, bool table)
3358{
3468b59e 3359 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
c3fac113
EC
3360 unsigned int i;
3361
3468b59e
EC
3362 for (i = 0; i < n_ctxs; i++) {
3363 TCGContext *s = atomic_read(&tcg_ctxs[i]);
3364 const TCGProfile *orig = &s->prof;
c3fac113
EC
3365
3366 if (counters) {
72fd2efb 3367 PROF_ADD(prof, orig, cpu_exec_time);
c3fac113
EC
3368 PROF_ADD(prof, orig, tb_count1);
3369 PROF_ADD(prof, orig, tb_count);
3370 PROF_ADD(prof, orig, op_count);
3371 PROF_MAX(prof, orig, op_count_max);
3372 PROF_ADD(prof, orig, temp_count);
3373 PROF_MAX(prof, orig, temp_count_max);
3374 PROF_ADD(prof, orig, del_op_count);
3375 PROF_ADD(prof, orig, code_in_len);
3376 PROF_ADD(prof, orig, code_out_len);
3377 PROF_ADD(prof, orig, search_out_len);
3378 PROF_ADD(prof, orig, interm_time);
3379 PROF_ADD(prof, orig, code_time);
3380 PROF_ADD(prof, orig, la_time);
3381 PROF_ADD(prof, orig, opt_time);
3382 PROF_ADD(prof, orig, restore_count);
3383 PROF_ADD(prof, orig, restore_time);
3384 }
3385 if (table) {
3386 int i;
3387
3388 for (i = 0; i < NB_OPS; i++) {
3389 PROF_ADD(prof, orig, table_op_count[i]);
3390 }
3391 }
3392 }
3393}
3394
3395#undef PROF_ADD
3396#undef PROF_MAX
3397
3398static void tcg_profile_snapshot_counters(TCGProfile *prof)
3399{
3400 tcg_profile_snapshot(prof, true, false);
3401}
3402
3403static void tcg_profile_snapshot_table(TCGProfile *prof)
3404{
3405 tcg_profile_snapshot(prof, false, true);
3406}
c896fe29 3407
246ae24d 3408void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf)
c896fe29 3409{
c3fac113 3410 TCGProfile prof = {};
c896fe29 3411 int i;
d70724ce 3412
c3fac113 3413 tcg_profile_snapshot_table(&prof);
15fc7daa 3414 for (i = 0; i < NB_OPS; i++) {
246ae24d 3415 cpu_fprintf(f, "%s %" PRId64 "\n", tcg_op_defs[i].name,
c3fac113 3416 prof.table_op_count[i]);
c896fe29 3417 }
c896fe29 3418}
72fd2efb
EC
3419
3420int64_t tcg_cpu_exec_time(void)
3421{
3422 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
3423 unsigned int i;
3424 int64_t ret = 0;
3425
3426 for (i = 0; i < n_ctxs; i++) {
3427 const TCGContext *s = atomic_read(&tcg_ctxs[i]);
3428 const TCGProfile *prof = &s->prof;
3429
3430 ret += atomic_read(&prof->cpu_exec_time);
3431 }
3432 return ret;
3433}
246ae24d
MF
3434#else
3435void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf)
3436{
3437 cpu_fprintf(f, "[TCG profiler not compiled]\n");
3438}
72fd2efb
EC
3439
3440int64_t tcg_cpu_exec_time(void)
3441{
3442 error_report("%s: TCG profiler not compiled", __func__);
3443 exit(EXIT_FAILURE);
3444}
c896fe29
FB
3445#endif
3446
3447
5bd2ec3d 3448int tcg_gen_code(TCGContext *s, TranslationBlock *tb)
c896fe29 3449{
c3fac113
EC
3450#ifdef CONFIG_PROFILER
3451 TCGProfile *prof = &s->prof;
3452#endif
15fa08f8
RH
3453 int i, num_insns;
3454 TCGOp *op;
c896fe29 3455
04fe6400
RH
3456#ifdef CONFIG_PROFILER
3457 {
c1f543b7 3458 int n = 0;
04fe6400 3459
15fa08f8
RH
3460 QTAILQ_FOREACH(op, &s->ops, link) {
3461 n++;
3462 }
c3fac113
EC
3463 atomic_set(&prof->op_count, prof->op_count + n);
3464 if (n > prof->op_count_max) {
3465 atomic_set(&prof->op_count_max, n);
04fe6400
RH
3466 }
3467
3468 n = s->nb_temps;
c3fac113
EC
3469 atomic_set(&prof->temp_count, prof->temp_count + n);
3470 if (n > prof->temp_count_max) {
3471 atomic_set(&prof->temp_count_max, n);
04fe6400
RH
3472 }
3473 }
3474#endif
3475
c896fe29 3476#ifdef DEBUG_DISAS
d977e1c2
AB
3477 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)
3478 && qemu_log_in_addr_range(tb->pc))) {
1ee73216 3479 qemu_log_lock();
93fcfe39 3480 qemu_log("OP:\n");
eeacee4d 3481 tcg_dump_ops(s);
93fcfe39 3482 qemu_log("\n");
1ee73216 3483 qemu_log_unlock();
c896fe29
FB
3484 }
3485#endif
3486
c5cc28ff 3487#ifdef CONFIG_PROFILER
c3fac113 3488 atomic_set(&prof->opt_time, prof->opt_time - profile_getclock());
c5cc28ff
AJ
3489#endif
3490
8f2e8c07 3491#ifdef USE_TCG_OPTIMIZATIONS
c45cb8bb 3492 tcg_optimize(s);
8f2e8c07
KB
3493#endif
3494
a23a9ec6 3495#ifdef CONFIG_PROFILER
c3fac113
EC
3496 atomic_set(&prof->opt_time, prof->opt_time + profile_getclock());
3497 atomic_set(&prof->la_time, prof->la_time - profile_getclock());
a23a9ec6 3498#endif
c5cc28ff 3499
b83eabea 3500 liveness_pass_1(s);
5a18407f 3501
b83eabea 3502 if (s->nb_indirects > 0) {
5a18407f 3503#ifdef DEBUG_DISAS
b83eabea
RH
3504 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP_IND)
3505 && qemu_log_in_addr_range(tb->pc))) {
3506 qemu_log_lock();
3507 qemu_log("OP before indirect lowering:\n");
3508 tcg_dump_ops(s);
3509 qemu_log("\n");
3510 qemu_log_unlock();
3511 }
5a18407f 3512#endif
b83eabea
RH
3513 /* Replace indirect temps with direct temps. */
3514 if (liveness_pass_2(s)) {
3515 /* If changes were made, re-run liveness. */
3516 liveness_pass_1(s);
5a18407f
RH
3517 }
3518 }
c5cc28ff 3519
a23a9ec6 3520#ifdef CONFIG_PROFILER
c3fac113 3521 atomic_set(&prof->la_time, prof->la_time + profile_getclock());
a23a9ec6 3522#endif
c896fe29
FB
3523
3524#ifdef DEBUG_DISAS
d977e1c2
AB
3525 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP_OPT)
3526 && qemu_log_in_addr_range(tb->pc))) {
1ee73216 3527 qemu_log_lock();
c5cc28ff 3528 qemu_log("OP after optimization and liveness analysis:\n");
eeacee4d 3529 tcg_dump_ops(s);
93fcfe39 3530 qemu_log("\n");
1ee73216 3531 qemu_log_unlock();
c896fe29
FB
3532 }
3533#endif
3534
3535 tcg_reg_alloc_start(s);
3536
e7e168f4
EC
3537 s->code_buf = tb->tc.ptr;
3538 s->code_ptr = tb->tc.ptr;
c896fe29 3539
659ef5cb 3540#ifdef TCG_TARGET_NEED_LDST_LABELS
6001f772 3541 QSIMPLEQ_INIT(&s->ldst_labels);
659ef5cb 3542#endif
57a26946
RH
3543#ifdef TCG_TARGET_NEED_POOL_LABELS
3544 s->pool_labels = NULL;
3545#endif
9ecefc84 3546
fca8a500 3547 num_insns = -1;
15fa08f8 3548 QTAILQ_FOREACH(op, &s->ops, link) {
c45cb8bb 3549 TCGOpcode opc = op->opc;
b3db8758 3550
c896fe29 3551#ifdef CONFIG_PROFILER
c3fac113 3552 atomic_set(&prof->table_op_count[opc], prof->table_op_count[opc] + 1);
c896fe29 3553#endif
c45cb8bb
RH
3554
3555 switch (opc) {
c896fe29 3556 case INDEX_op_mov_i32:
c896fe29 3557 case INDEX_op_mov_i64:
d2fd745f 3558 case INDEX_op_mov_vec:
dd186292 3559 tcg_reg_alloc_mov(s, op);
c896fe29 3560 break;
e8996ee0 3561 case INDEX_op_movi_i32:
e8996ee0 3562 case INDEX_op_movi_i64:
d2fd745f 3563 case INDEX_op_dupi_vec:
dd186292 3564 tcg_reg_alloc_movi(s, op);
e8996ee0 3565 break;
765b842a 3566 case INDEX_op_insn_start:
fca8a500 3567 if (num_insns >= 0) {
9f754620
RH
3568 size_t off = tcg_current_code_size(s);
3569 s->gen_insn_end_off[num_insns] = off;
3570 /* Assert that we do not overflow our stored offset. */
3571 assert(s->gen_insn_end_off[num_insns] == off);
fca8a500
RH
3572 }
3573 num_insns++;
bad729e2
RH
3574 for (i = 0; i < TARGET_INSN_START_WORDS; ++i) {
3575 target_ulong a;
3576#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
efee3746 3577 a = deposit64(op->args[i * 2], 32, 32, op->args[i * 2 + 1]);
bad729e2 3578#else
efee3746 3579 a = op->args[i];
bad729e2 3580#endif
fca8a500 3581 s->gen_insn_data[num_insns][i] = a;
bad729e2 3582 }
c896fe29 3583 break;
5ff9d6a4 3584 case INDEX_op_discard:
43439139 3585 temp_dead(s, arg_temp(op->args[0]));
5ff9d6a4 3586 break;
c896fe29 3587 case INDEX_op_set_label:
e8996ee0 3588 tcg_reg_alloc_bb_end(s, s->reserved_regs);
efee3746 3589 tcg_out_label(s, arg_label(op->args[0]), s->code_ptr);
c896fe29
FB
3590 break;
3591 case INDEX_op_call:
dd186292 3592 tcg_reg_alloc_call(s, op);
c45cb8bb 3593 break;
c896fe29 3594 default:
25c4d9cc 3595 /* Sanity check that we've not introduced any unhandled opcodes. */
be0f34b5 3596 tcg_debug_assert(tcg_op_supported(opc));
c896fe29
FB
3597 /* Note: in order to speed up the code, it would be much
3598 faster to have specialized register allocator functions for
3599 some common argument patterns */
dd186292 3600 tcg_reg_alloc_op(s, op);
c896fe29
FB
3601 break;
3602 }
8d8fdbae 3603#ifdef CONFIG_DEBUG_TCG
c896fe29
FB
3604 check_regs(s);
3605#endif
b125f9dc
RH
3606 /* Test for (pending) buffer overflow. The assumption is that any
3607 one operation beginning below the high water mark cannot overrun
3608 the buffer completely. Thus we can test for overflow after
3609 generating code without having to check during generation. */
644da9b3 3610 if (unlikely((void *)s->code_ptr > s->code_gen_highwater)) {
b125f9dc
RH
3611 return -1;
3612 }
c896fe29 3613 }
fca8a500
RH
3614 tcg_debug_assert(num_insns >= 0);
3615 s->gen_insn_end_off[num_insns] = tcg_current_code_size(s);
c45cb8bb 3616
b76f0d8c 3617 /* Generate TB finalization at the end of block */
659ef5cb
RH
3618#ifdef TCG_TARGET_NEED_LDST_LABELS
3619 if (!tcg_out_ldst_finalize(s)) {
23dceda6
RH
3620 return -1;
3621 }
659ef5cb 3622#endif
57a26946
RH
3623#ifdef TCG_TARGET_NEED_POOL_LABELS
3624 if (!tcg_out_pool_finalize(s)) {
3625 return -1;
3626 }
3627#endif
c896fe29
FB
3628
3629 /* flush instruction cache */
1813e175 3630 flush_icache_range((uintptr_t)s->code_buf, (uintptr_t)s->code_ptr);
2aeabc08 3631
1813e175 3632 return tcg_current_code_size(s);
c896fe29
FB
3633}
3634
a23a9ec6 3635#ifdef CONFIG_PROFILER
405cf9ff 3636void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf)
a23a9ec6 3637{
c3fac113
EC
3638 TCGProfile prof = {};
3639 const TCGProfile *s;
3640 int64_t tb_count;
3641 int64_t tb_div_count;
3642 int64_t tot;
3643
3644 tcg_profile_snapshot_counters(&prof);
3645 s = &prof;
3646 tb_count = s->tb_count;
3647 tb_div_count = tb_count ? tb_count : 1;
3648 tot = s->interm_time + s->code_time;
a23a9ec6 3649
a23a9ec6
FB
3650 cpu_fprintf(f, "JIT cycles %" PRId64 " (%0.3f s at 2.4 GHz)\n",
3651 tot, tot / 2.4e9);
3652 cpu_fprintf(f, "translated TBs %" PRId64 " (aborted=%" PRId64 " %0.1f%%)\n",
fca8a500
RH
3653 tb_count, s->tb_count1 - tb_count,
3654 (double)(s->tb_count1 - s->tb_count)
3655 / (s->tb_count1 ? s->tb_count1 : 1) * 100.0);
a23a9ec6 3656 cpu_fprintf(f, "avg ops/TB %0.1f max=%d\n",
fca8a500 3657 (double)s->op_count / tb_div_count, s->op_count_max);
a23a9ec6 3658 cpu_fprintf(f, "deleted ops/TB %0.2f\n",
fca8a500 3659 (double)s->del_op_count / tb_div_count);
a23a9ec6 3660 cpu_fprintf(f, "avg temps/TB %0.2f max=%d\n",
fca8a500
RH
3661 (double)s->temp_count / tb_div_count, s->temp_count_max);
3662 cpu_fprintf(f, "avg host code/TB %0.1f\n",
3663 (double)s->code_out_len / tb_div_count);
3664 cpu_fprintf(f, "avg search data/TB %0.1f\n",
3665 (double)s->search_out_len / tb_div_count);
a23a9ec6
FB
3666
3667 cpu_fprintf(f, "cycles/op %0.1f\n",
3668 s->op_count ? (double)tot / s->op_count : 0);
3669 cpu_fprintf(f, "cycles/in byte %0.1f\n",
3670 s->code_in_len ? (double)tot / s->code_in_len : 0);
3671 cpu_fprintf(f, "cycles/out byte %0.1f\n",
3672 s->code_out_len ? (double)tot / s->code_out_len : 0);
fca8a500
RH
3673 cpu_fprintf(f, "cycles/search byte %0.1f\n",
3674 s->search_out_len ? (double)tot / s->search_out_len : 0);
3675 if (tot == 0) {
a23a9ec6 3676 tot = 1;
fca8a500 3677 }
a23a9ec6
FB
3678 cpu_fprintf(f, " gen_interm time %0.1f%%\n",
3679 (double)s->interm_time / tot * 100.0);
3680 cpu_fprintf(f, " gen_code time %0.1f%%\n",
3681 (double)s->code_time / tot * 100.0);
c5cc28ff
AJ
3682 cpu_fprintf(f, "optim./code time %0.1f%%\n",
3683 (double)s->opt_time / (s->code_time ? s->code_time : 1)
3684 * 100.0);
a23a9ec6
FB
3685 cpu_fprintf(f, "liveness/code time %0.1f%%\n",
3686 (double)s->la_time / (s->code_time ? s->code_time : 1) * 100.0);
3687 cpu_fprintf(f, "cpu_restore count %" PRId64 "\n",
3688 s->restore_count);
3689 cpu_fprintf(f, " avg cycles %0.1f\n",
3690 s->restore_count ? (double)s->restore_time / s->restore_count : 0);
a23a9ec6
FB
3691}
3692#else
405cf9ff 3693void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf)
a23a9ec6 3694{
24bf7b3a 3695 cpu_fprintf(f, "[TCG profiler not compiled]\n");
a23a9ec6
FB
3696}
3697#endif
813da627
RH
3698
3699#ifdef ELF_HOST_MACHINE
5872bbf2
RH
3700/* In order to use this feature, the backend needs to do three things:
3701
3702 (1) Define ELF_HOST_MACHINE to indicate both what value to
3703 put into the ELF image and to indicate support for the feature.
3704
3705 (2) Define tcg_register_jit. This should create a buffer containing
3706 the contents of a .debug_frame section that describes the post-
3707 prologue unwind info for the tcg machine.
3708
3709 (3) Call tcg_register_jit_int, with the constructed .debug_frame.
3710*/
813da627
RH
3711
3712/* Begin GDB interface. THE FOLLOWING MUST MATCH GDB DOCS. */
3713typedef enum {
3714 JIT_NOACTION = 0,
3715 JIT_REGISTER_FN,
3716 JIT_UNREGISTER_FN
3717} jit_actions_t;
3718
3719struct jit_code_entry {
3720 struct jit_code_entry *next_entry;
3721 struct jit_code_entry *prev_entry;
3722 const void *symfile_addr;
3723 uint64_t symfile_size;
3724};
3725
3726struct jit_descriptor {
3727 uint32_t version;
3728 uint32_t action_flag;
3729 struct jit_code_entry *relevant_entry;
3730 struct jit_code_entry *first_entry;
3731};
3732
3733void __jit_debug_register_code(void) __attribute__((noinline));
3734void __jit_debug_register_code(void)
3735{
3736 asm("");
3737}
3738
3739/* Must statically initialize the version, because GDB may check
3740 the version before we can set it. */
3741struct jit_descriptor __jit_debug_descriptor = { 1, 0, 0, 0 };
3742
3743/* End GDB interface. */
3744
3745static int find_string(const char *strtab, const char *str)
3746{
3747 const char *p = strtab + 1;
3748
3749 while (1) {
3750 if (strcmp(p, str) == 0) {
3751 return p - strtab;
3752 }
3753 p += strlen(p) + 1;
3754 }
3755}
3756
5872bbf2 3757static void tcg_register_jit_int(void *buf_ptr, size_t buf_size,
2c90784a
RH
3758 const void *debug_frame,
3759 size_t debug_frame_size)
813da627 3760{
5872bbf2
RH
3761 struct __attribute__((packed)) DebugInfo {
3762 uint32_t len;
3763 uint16_t version;
3764 uint32_t abbrev;
3765 uint8_t ptr_size;
3766 uint8_t cu_die;
3767 uint16_t cu_lang;
3768 uintptr_t cu_low_pc;
3769 uintptr_t cu_high_pc;
3770 uint8_t fn_die;
3771 char fn_name[16];
3772 uintptr_t fn_low_pc;
3773 uintptr_t fn_high_pc;
3774 uint8_t cu_eoc;
3775 };
813da627
RH
3776
3777 struct ElfImage {
3778 ElfW(Ehdr) ehdr;
3779 ElfW(Phdr) phdr;
5872bbf2
RH
3780 ElfW(Shdr) shdr[7];
3781 ElfW(Sym) sym[2];
3782 struct DebugInfo di;
3783 uint8_t da[24];
3784 char str[80];
3785 };
3786
3787 struct ElfImage *img;
3788
3789 static const struct ElfImage img_template = {
3790 .ehdr = {
3791 .e_ident[EI_MAG0] = ELFMAG0,
3792 .e_ident[EI_MAG1] = ELFMAG1,
3793 .e_ident[EI_MAG2] = ELFMAG2,
3794 .e_ident[EI_MAG3] = ELFMAG3,
3795 .e_ident[EI_CLASS] = ELF_CLASS,
3796 .e_ident[EI_DATA] = ELF_DATA,
3797 .e_ident[EI_VERSION] = EV_CURRENT,
3798 .e_type = ET_EXEC,
3799 .e_machine = ELF_HOST_MACHINE,
3800 .e_version = EV_CURRENT,
3801 .e_phoff = offsetof(struct ElfImage, phdr),
3802 .e_shoff = offsetof(struct ElfImage, shdr),
3803 .e_ehsize = sizeof(ElfW(Shdr)),
3804 .e_phentsize = sizeof(ElfW(Phdr)),
3805 .e_phnum = 1,
3806 .e_shentsize = sizeof(ElfW(Shdr)),
3807 .e_shnum = ARRAY_SIZE(img->shdr),
3808 .e_shstrndx = ARRAY_SIZE(img->shdr) - 1,
abbb3eae
RH
3809#ifdef ELF_HOST_FLAGS
3810 .e_flags = ELF_HOST_FLAGS,
3811#endif
3812#ifdef ELF_OSABI
3813 .e_ident[EI_OSABI] = ELF_OSABI,
3814#endif
5872bbf2
RH
3815 },
3816 .phdr = {
3817 .p_type = PT_LOAD,
3818 .p_flags = PF_X,
3819 },
3820 .shdr = {
3821 [0] = { .sh_type = SHT_NULL },
3822 /* Trick: The contents of code_gen_buffer are not present in
3823 this fake ELF file; that got allocated elsewhere. Therefore
3824 we mark .text as SHT_NOBITS (similar to .bss) so that readers
3825 will not look for contents. We can record any address. */
3826 [1] = { /* .text */
3827 .sh_type = SHT_NOBITS,
3828 .sh_flags = SHF_EXECINSTR | SHF_ALLOC,
3829 },
3830 [2] = { /* .debug_info */
3831 .sh_type = SHT_PROGBITS,
3832 .sh_offset = offsetof(struct ElfImage, di),
3833 .sh_size = sizeof(struct DebugInfo),
3834 },
3835 [3] = { /* .debug_abbrev */
3836 .sh_type = SHT_PROGBITS,
3837 .sh_offset = offsetof(struct ElfImage, da),
3838 .sh_size = sizeof(img->da),
3839 },
3840 [4] = { /* .debug_frame */
3841 .sh_type = SHT_PROGBITS,
3842 .sh_offset = sizeof(struct ElfImage),
3843 },
3844 [5] = { /* .symtab */
3845 .sh_type = SHT_SYMTAB,
3846 .sh_offset = offsetof(struct ElfImage, sym),
3847 .sh_size = sizeof(img->sym),
3848 .sh_info = 1,
3849 .sh_link = ARRAY_SIZE(img->shdr) - 1,
3850 .sh_entsize = sizeof(ElfW(Sym)),
3851 },
3852 [6] = { /* .strtab */
3853 .sh_type = SHT_STRTAB,
3854 .sh_offset = offsetof(struct ElfImage, str),
3855 .sh_size = sizeof(img->str),
3856 }
3857 },
3858 .sym = {
3859 [1] = { /* code_gen_buffer */
3860 .st_info = ELF_ST_INFO(STB_GLOBAL, STT_FUNC),
3861 .st_shndx = 1,
3862 }
3863 },
3864 .di = {
3865 .len = sizeof(struct DebugInfo) - 4,
3866 .version = 2,
3867 .ptr_size = sizeof(void *),
3868 .cu_die = 1,
3869 .cu_lang = 0x8001, /* DW_LANG_Mips_Assembler */
3870 .fn_die = 2,
3871 .fn_name = "code_gen_buffer"
3872 },
3873 .da = {
3874 1, /* abbrev number (the cu) */
3875 0x11, 1, /* DW_TAG_compile_unit, has children */
3876 0x13, 0x5, /* DW_AT_language, DW_FORM_data2 */
3877 0x11, 0x1, /* DW_AT_low_pc, DW_FORM_addr */
3878 0x12, 0x1, /* DW_AT_high_pc, DW_FORM_addr */
3879 0, 0, /* end of abbrev */
3880 2, /* abbrev number (the fn) */
3881 0x2e, 0, /* DW_TAG_subprogram, no children */
3882 0x3, 0x8, /* DW_AT_name, DW_FORM_string */
3883 0x11, 0x1, /* DW_AT_low_pc, DW_FORM_addr */
3884 0x12, 0x1, /* DW_AT_high_pc, DW_FORM_addr */
3885 0, 0, /* end of abbrev */
3886 0 /* no more abbrev */
3887 },
3888 .str = "\0" ".text\0" ".debug_info\0" ".debug_abbrev\0"
3889 ".debug_frame\0" ".symtab\0" ".strtab\0" "code_gen_buffer",
813da627
RH
3890 };
3891
3892 /* We only need a single jit entry; statically allocate it. */
3893 static struct jit_code_entry one_entry;
3894
5872bbf2 3895 uintptr_t buf = (uintptr_t)buf_ptr;
813da627 3896 size_t img_size = sizeof(struct ElfImage) + debug_frame_size;
2c90784a 3897 DebugFrameHeader *dfh;
813da627 3898
5872bbf2
RH
3899 img = g_malloc(img_size);
3900 *img = img_template;
813da627 3901
5872bbf2
RH
3902 img->phdr.p_vaddr = buf;
3903 img->phdr.p_paddr = buf;
3904 img->phdr.p_memsz = buf_size;
813da627 3905
813da627 3906 img->shdr[1].sh_name = find_string(img->str, ".text");
5872bbf2 3907 img->shdr[1].sh_addr = buf;
813da627
RH
3908 img->shdr[1].sh_size = buf_size;
3909
5872bbf2
RH
3910 img->shdr[2].sh_name = find_string(img->str, ".debug_info");
3911 img->shdr[3].sh_name = find_string(img->str, ".debug_abbrev");
3912
3913 img->shdr[4].sh_name = find_string(img->str, ".debug_frame");
3914 img->shdr[4].sh_size = debug_frame_size;
3915
3916 img->shdr[5].sh_name = find_string(img->str, ".symtab");
3917 img->shdr[6].sh_name = find_string(img->str, ".strtab");
3918
3919 img->sym[1].st_name = find_string(img->str, "code_gen_buffer");
3920 img->sym[1].st_value = buf;
3921 img->sym[1].st_size = buf_size;
813da627 3922
5872bbf2 3923 img->di.cu_low_pc = buf;
45aba097 3924 img->di.cu_high_pc = buf + buf_size;
5872bbf2 3925 img->di.fn_low_pc = buf;
45aba097 3926 img->di.fn_high_pc = buf + buf_size;
813da627 3927
2c90784a
RH
3928 dfh = (DebugFrameHeader *)(img + 1);
3929 memcpy(dfh, debug_frame, debug_frame_size);
3930 dfh->fde.func_start = buf;
3931 dfh->fde.func_len = buf_size;
3932
813da627
RH
3933#ifdef DEBUG_JIT
3934 /* Enable this block to be able to debug the ELF image file creation.
3935 One can use readelf, objdump, or other inspection utilities. */
3936 {
3937 FILE *f = fopen("/tmp/qemu.jit", "w+b");
3938 if (f) {
5872bbf2 3939 if (fwrite(img, img_size, 1, f) != img_size) {
813da627
RH
3940 /* Avoid stupid unused return value warning for fwrite. */
3941 }
3942 fclose(f);
3943 }
3944 }
3945#endif
3946
3947 one_entry.symfile_addr = img;
3948 one_entry.symfile_size = img_size;
3949
3950 __jit_debug_descriptor.action_flag = JIT_REGISTER_FN;
3951 __jit_debug_descriptor.relevant_entry = &one_entry;
3952 __jit_debug_descriptor.first_entry = &one_entry;
3953 __jit_debug_register_code();
3954}
3955#else
5872bbf2
RH
3956/* No support for the feature. Provide the entry point expected by exec.c,
3957 and implement the internal function we declared earlier. */
813da627
RH
3958
3959static void tcg_register_jit_int(void *buf, size_t size,
2c90784a
RH
3960 const void *debug_frame,
3961 size_t debug_frame_size)
813da627
RH
3962{
3963}
3964
3965void tcg_register_jit(void *buf, size_t buf_size)
3966{
3967}
3968#endif /* ELF_HOST_MACHINE */
db432672
RH
3969
3970#if !TCG_TARGET_MAYBE_vec
3971void tcg_expand_vec_op(TCGOpcode o, TCGType t, unsigned e, TCGArg a0, ...)
3972{
3973 g_assert_not_reached();
3974}
3975#endif