]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg.h
tcg: Add write_aofs to GVecGen4
[mirror_qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e58eb534
RH
24
25#ifndef TCG_H
26#define TCG_H
27
f8393946 28#include "qemu-common.h"
33c11879 29#include "cpu.h"
00f6da6a 30#include "exec/tb-context.h"
0ec9eabc 31#include "qemu/bitops.h"
15fa08f8 32#include "qemu/queue.h"
20937143 33#include "tcg-mo.h"
78cd7b83 34#include "tcg-target.h"
e6cd4bb5 35#include "qemu/int128.h"
78cd7b83 36
00f6da6a
PB
37/* XXX: make safe guess about sizes */
38#define MAX_OP_PER_INSTR 266
39
40#if HOST_LONG_BITS == 32
41#define MAX_OPC_PARAM_PER_ARG 2
42#else
43#define MAX_OPC_PARAM_PER_ARG 1
44#endif
1df3caa9 45#define MAX_OPC_PARAM_IARGS 6
00f6da6a
PB
46#define MAX_OPC_PARAM_OARGS 1
47#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
48
49/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
50 * and up to 4 + N parameters on 64-bit archs
51 * (N = number of input arguments + output arguments). */
52#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
00f6da6a 53
6e0b0730
PC
54#define CPU_TEMP_BUF_NLONGS 128
55
78cd7b83
RH
56/* Default target word size to pointer size. */
57#ifndef TCG_TARGET_REG_BITS
58# if UINTPTR_MAX == UINT32_MAX
59# define TCG_TARGET_REG_BITS 32
60# elif UINTPTR_MAX == UINT64_MAX
61# define TCG_TARGET_REG_BITS 64
62# else
63# error Unknown pointer size for tcg target
64# endif
817b838e
SW
65#endif
66
c896fe29
FB
67#if TCG_TARGET_REG_BITS == 32
68typedef int32_t tcg_target_long;
69typedef uint32_t tcg_target_ulong;
70#define TCG_PRIlx PRIx32
71#define TCG_PRIld PRId32
72#elif TCG_TARGET_REG_BITS == 64
73typedef int64_t tcg_target_long;
74typedef uint64_t tcg_target_ulong;
75#define TCG_PRIlx PRIx64
76#define TCG_PRIld PRId64
77#else
78#error unsupported
79#endif
80
8d4e9146
FK
81/* Oversized TCG guests make things like MTTCG hard
82 * as we can't use atomics for cputlb updates.
83 */
84#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
85#define TCG_OVERSIZED_GUEST 1
86#else
87#define TCG_OVERSIZED_GUEST 0
88#endif
89
c896fe29
FB
90#if TCG_TARGET_NB_REGS <= 32
91typedef uint32_t TCGRegSet;
92#elif TCG_TARGET_NB_REGS <= 64
93typedef uint64_t TCGRegSet;
94#else
95#error unsupported
96#endif
97
25c4d9cc 98#if TCG_TARGET_REG_BITS == 32
e6a72734 99/* Turn some undef macros into false macros. */
609ad705
RH
100#define TCG_TARGET_HAS_extrl_i64_i32 0
101#define TCG_TARGET_HAS_extrh_i64_i32 0
25c4d9cc 102#define TCG_TARGET_HAS_div_i64 0
ca675f46 103#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
104#define TCG_TARGET_HAS_div2_i64 0
105#define TCG_TARGET_HAS_rot_i64 0
106#define TCG_TARGET_HAS_ext8s_i64 0
107#define TCG_TARGET_HAS_ext16s_i64 0
108#define TCG_TARGET_HAS_ext32s_i64 0
109#define TCG_TARGET_HAS_ext8u_i64 0
110#define TCG_TARGET_HAS_ext16u_i64 0
111#define TCG_TARGET_HAS_ext32u_i64 0
112#define TCG_TARGET_HAS_bswap16_i64 0
113#define TCG_TARGET_HAS_bswap32_i64 0
114#define TCG_TARGET_HAS_bswap64_i64 0
115#define TCG_TARGET_HAS_neg_i64 0
116#define TCG_TARGET_HAS_not_i64 0
117#define TCG_TARGET_HAS_andc_i64 0
118#define TCG_TARGET_HAS_orc_i64 0
119#define TCG_TARGET_HAS_eqv_i64 0
120#define TCG_TARGET_HAS_nand_i64 0
121#define TCG_TARGET_HAS_nor_i64 0
0e28d006
RH
122#define TCG_TARGET_HAS_clz_i64 0
123#define TCG_TARGET_HAS_ctz_i64 0
a768e4e9 124#define TCG_TARGET_HAS_ctpop_i64 0
25c4d9cc 125#define TCG_TARGET_HAS_deposit_i64 0
7ec8bab3
RH
126#define TCG_TARGET_HAS_extract_i64 0
127#define TCG_TARGET_HAS_sextract_i64 0
ffc5ea09 128#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
129#define TCG_TARGET_HAS_add2_i64 0
130#define TCG_TARGET_HAS_sub2_i64 0
131#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 132#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
133#define TCG_TARGET_HAS_muluh_i64 0
134#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
135/* Turn some undef macros into true macros. */
136#define TCG_TARGET_HAS_add2_i32 1
137#define TCG_TARGET_HAS_sub2_i32 1
25c4d9cc
RH
138#endif
139
a4773324
JK
140#ifndef TCG_TARGET_deposit_i32_valid
141#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
142#endif
143#ifndef TCG_TARGET_deposit_i64_valid
144#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
145#endif
7ec8bab3
RH
146#ifndef TCG_TARGET_extract_i32_valid
147#define TCG_TARGET_extract_i32_valid(ofs, len) 1
148#endif
149#ifndef TCG_TARGET_extract_i64_valid
150#define TCG_TARGET_extract_i64_valid(ofs, len) 1
151#endif
a4773324 152
25c4d9cc
RH
153/* Only one of DIV or DIV2 should be defined. */
154#if defined(TCG_TARGET_HAS_div_i32)
155#define TCG_TARGET_HAS_div2_i32 0
156#elif defined(TCG_TARGET_HAS_div2_i32)
157#define TCG_TARGET_HAS_div_i32 0
ca675f46 158#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
159#endif
160#if defined(TCG_TARGET_HAS_div_i64)
161#define TCG_TARGET_HAS_div2_i64 0
162#elif defined(TCG_TARGET_HAS_div2_i64)
163#define TCG_TARGET_HAS_div_i64 0
ca675f46 164#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
165#endif
166
df9ebea5
RH
167/* For 32-bit targets, some sort of unsigned widening multiply is required. */
168#if TCG_TARGET_REG_BITS == 32 \
169 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
170 || defined(TCG_TARGET_HAS_muluh_i32))
171# error "Missing unsigned widening multiply"
172#endif
173
d2fd745f
RH
174#if !defined(TCG_TARGET_HAS_v64) \
175 && !defined(TCG_TARGET_HAS_v128) \
176 && !defined(TCG_TARGET_HAS_v256)
177#define TCG_TARGET_MAYBE_vec 0
178#define TCG_TARGET_HAS_neg_vec 0
179#define TCG_TARGET_HAS_not_vec 0
180#define TCG_TARGET_HAS_andc_vec 0
181#define TCG_TARGET_HAS_orc_vec 0
d0ec9796
RH
182#define TCG_TARGET_HAS_shi_vec 0
183#define TCG_TARGET_HAS_shs_vec 0
184#define TCG_TARGET_HAS_shv_vec 0
3774030a 185#define TCG_TARGET_HAS_mul_vec 0
d2fd745f
RH
186#else
187#define TCG_TARGET_MAYBE_vec 1
188#endif
189#ifndef TCG_TARGET_HAS_v64
190#define TCG_TARGET_HAS_v64 0
191#endif
192#ifndef TCG_TARGET_HAS_v128
193#define TCG_TARGET_HAS_v128 0
194#endif
195#ifndef TCG_TARGET_HAS_v256
196#define TCG_TARGET_HAS_v256 0
197#endif
198
9aef40ed
RH
199#ifndef TARGET_INSN_START_EXTRA_WORDS
200# define TARGET_INSN_START_WORDS 1
201#else
202# define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
203#endif
204
a9751609 205typedef enum TCGOpcode {
c61aaf7a 206#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
207#include "tcg-opc.h"
208#undef DEF
209 NB_OPS,
a9751609 210} TCGOpcode;
c896fe29 211
80a8b9a9
RH
212#define tcg_regset_set_reg(d, r) ((d) |= (TCGRegSet)1 << (r))
213#define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r)))
214#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
c896fe29 215
1813e175 216#ifndef TCG_TARGET_INSN_UNIT_SIZE
5053361b
RH
217# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
218#elif TCG_TARGET_INSN_UNIT_SIZE == 1
1813e175
RH
219typedef uint8_t tcg_insn_unit;
220#elif TCG_TARGET_INSN_UNIT_SIZE == 2
221typedef uint16_t tcg_insn_unit;
222#elif TCG_TARGET_INSN_UNIT_SIZE == 4
223typedef uint32_t tcg_insn_unit;
224#elif TCG_TARGET_INSN_UNIT_SIZE == 8
225typedef uint64_t tcg_insn_unit;
226#else
227/* The port better have done this. */
228#endif
229
230
8bff06a0 231#if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
1f00b27f 232# define tcg_debug_assert(X) do { assert(X); } while (0)
6fa2cef2 233#else
1f00b27f
SS
234# define tcg_debug_assert(X) \
235 do { if (!(X)) { __builtin_unreachable(); } } while (0)
1f00b27f
SS
236#endif
237
c896fe29
FB
238typedef struct TCGRelocation {
239 struct TCGRelocation *next;
240 int type;
1813e175 241 tcg_insn_unit *ptr;
2ba7fae2 242 intptr_t addend;
c896fe29
FB
243} TCGRelocation;
244
245typedef struct TCGLabel {
51e3972c 246 unsigned has_value : 1;
d88a117e
RH
247 unsigned id : 15;
248 unsigned refs : 16;
c896fe29 249 union {
2ba7fae2 250 uintptr_t value;
1813e175 251 tcg_insn_unit *value_ptr;
c896fe29
FB
252 TCGRelocation *first_reloc;
253 } u;
254} TCGLabel;
255
256typedef struct TCGPool {
257 struct TCGPool *next;
c44f945a
BS
258 int size;
259 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
260} TCGPool;
261
262#define TCG_POOL_CHUNK_SIZE 32768
263
c4071c90 264#define TCG_MAX_TEMPS 512
190ce7fb 265#define TCG_MAX_INSNS 512
c896fe29 266
b03cce8e
FB
267/* when the size of the arguments of a called function is smaller than
268 this value, they are statically allocated in the TB stack frame */
269#define TCG_STATIC_CALL_ARGS_SIZE 128
270
c02244a5
RH
271typedef enum TCGType {
272 TCG_TYPE_I32,
273 TCG_TYPE_I64,
d2fd745f
RH
274
275 TCG_TYPE_V64,
276 TCG_TYPE_V128,
277 TCG_TYPE_V256,
278
c02244a5 279 TCG_TYPE_COUNT, /* number of different types */
c896fe29 280
3b6dac34 281 /* An alias for the size of the host register. */
c896fe29 282#if TCG_TARGET_REG_BITS == 32
3b6dac34 283 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 284#else
3b6dac34 285 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 286#endif
3b6dac34 287
d289837e
RH
288 /* An alias for the size of the native pointer. */
289#if UINTPTR_MAX == UINT32_MAX
290 TCG_TYPE_PTR = TCG_TYPE_I32,
291#else
292 TCG_TYPE_PTR = TCG_TYPE_I64,
293#endif
3b6dac34
RH
294
295 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
296#if TARGET_LONG_BITS == 64
297 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 298#else
c02244a5 299 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 300#endif
c02244a5 301} TCGType;
c896fe29 302
6c5f4ead
RH
303/* Constants for qemu_ld and qemu_st for the Memory Operation field. */
304typedef enum TCGMemOp {
305 MO_8 = 0,
306 MO_16 = 1,
307 MO_32 = 2,
308 MO_64 = 3,
309 MO_SIZE = 3, /* Mask for the above. */
310
311 MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
312
313 MO_BSWAP = 8, /* Host reverse endian. */
314#ifdef HOST_WORDS_BIGENDIAN
315 MO_LE = MO_BSWAP,
316 MO_BE = 0,
317#else
318 MO_LE = 0,
319 MO_BE = MO_BSWAP,
320#endif
321#ifdef TARGET_WORDS_BIGENDIAN
322 MO_TE = MO_BE,
323#else
324 MO_TE = MO_LE,
325#endif
326
dfb36305 327 /* MO_UNALN accesses are never checked for alignment.
1f00b27f
SS
328 * MO_ALIGN accesses will result in a call to the CPU's
329 * do_unaligned_access hook if the guest address is not aligned.
330 * The default depends on whether the target CPU defines ALIGNED_ONLY.
85aa8081 331 *
1f00b27f
SS
332 * Some architectures (e.g. ARMv8) need the address which is aligned
333 * to a size more than the size of the memory access.
85aa8081
RH
334 * Some architectures (e.g. SPARCv9) need an address which is aligned,
335 * but less strictly than the natural alignment.
336 *
337 * MO_ALIGN supposes the alignment size is the size of a memory access.
338 *
1f00b27f 339 * There are three options:
1f00b27f 340 * - unaligned access permitted (MO_UNALN).
85aa8081
RH
341 * - an alignment to the size of an access (MO_ALIGN);
342 * - an alignment to a specified size, which may be more or less than
343 * the access size (MO_ALIGN_x where 'x' is a size in bytes);
1f00b27f
SS
344 */
345 MO_ASHIFT = 4,
346 MO_AMASK = 7 << MO_ASHIFT,
dfb36305
RH
347#ifdef ALIGNED_ONLY
348 MO_ALIGN = 0,
349 MO_UNALN = MO_AMASK,
350#else
351 MO_ALIGN = MO_AMASK,
352 MO_UNALN = 0,
353#endif
1f00b27f
SS
354 MO_ALIGN_2 = 1 << MO_ASHIFT,
355 MO_ALIGN_4 = 2 << MO_ASHIFT,
356 MO_ALIGN_8 = 3 << MO_ASHIFT,
357 MO_ALIGN_16 = 4 << MO_ASHIFT,
358 MO_ALIGN_32 = 5 << MO_ASHIFT,
359 MO_ALIGN_64 = 6 << MO_ASHIFT,
dfb36305 360
6c5f4ead
RH
361 /* Combinations of the above, for ease of use. */
362 MO_UB = MO_8,
363 MO_UW = MO_16,
364 MO_UL = MO_32,
365 MO_SB = MO_SIGN | MO_8,
366 MO_SW = MO_SIGN | MO_16,
367 MO_SL = MO_SIGN | MO_32,
368 MO_Q = MO_64,
369
370 MO_LEUW = MO_LE | MO_UW,
371 MO_LEUL = MO_LE | MO_UL,
372 MO_LESW = MO_LE | MO_SW,
373 MO_LESL = MO_LE | MO_SL,
374 MO_LEQ = MO_LE | MO_Q,
375
376 MO_BEUW = MO_BE | MO_UW,
377 MO_BEUL = MO_BE | MO_UL,
378 MO_BESW = MO_BE | MO_SW,
379 MO_BESL = MO_BE | MO_SL,
380 MO_BEQ = MO_BE | MO_Q,
381
382 MO_TEUW = MO_TE | MO_UW,
383 MO_TEUL = MO_TE | MO_UL,
384 MO_TESW = MO_TE | MO_SW,
385 MO_TESL = MO_TE | MO_SL,
386 MO_TEQ = MO_TE | MO_Q,
387
388 MO_SSIZE = MO_SIZE | MO_SIGN,
389} TCGMemOp;
390
1f00b27f
SS
391/**
392 * get_alignment_bits
393 * @memop: TCGMemOp value
394 *
395 * Extract the alignment size from the memop.
1f00b27f 396 */
85aa8081 397static inline unsigned get_alignment_bits(TCGMemOp memop)
1f00b27f 398{
85aa8081 399 unsigned a = memop & MO_AMASK;
1f00b27f
SS
400
401 if (a == MO_UNALN) {
85aa8081
RH
402 /* No alignment required. */
403 a = 0;
1f00b27f 404 } else if (a == MO_ALIGN) {
85aa8081
RH
405 /* A natural alignment requirement. */
406 a = memop & MO_SIZE;
1f00b27f 407 } else {
85aa8081
RH
408 /* A specific alignment requirement. */
409 a = a >> MO_ASHIFT;
1f00b27f
SS
410 }
411#if defined(CONFIG_SOFTMMU)
412 /* The requested alignment cannot overlap the TLB flags. */
85aa8081 413 tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0);
1f00b27f 414#endif
85aa8081 415 return a;
1f00b27f
SS
416}
417
c896fe29
FB
418typedef tcg_target_ulong TCGArg;
419
a40d4701
PM
420/* Define type and accessor macros for TCG variables.
421
422 TCG variables are the inputs and outputs of TCG ops, as described
423 in tcg/README. Target CPU front-end code uses these types to deal
424 with TCG variables as it emits TCG code via the tcg_gen_* functions.
425 They come in several flavours:
426 * TCGv_i32 : 32 bit integer type
427 * TCGv_i64 : 64 bit integer type
428 * TCGv_ptr : a host pointer type
d2fd745f
RH
429 * TCGv_vec : a host vector type; the exact size is not exposed
430 to the CPU front-end code.
a40d4701
PM
431 * TCGv : an integer type the same size as target_ulong
432 (an alias for either TCGv_i32 or TCGv_i64)
433 The compiler's type checking will complain if you mix them
434 up and pass the wrong sized TCGv to a function.
435
436 Users of tcg_gen_* don't need to know about any of the internal
437 details of these, and should treat them as opaque types.
438 You won't be able to look inside them in a debugger either.
439
440 Internal implementation details follow:
441
442 Note that there is no definition of the structs TCGv_i32_d etc anywhere.
443 This is deliberate, because the values we store in variables of type
444 TCGv_i32 are not really pointers-to-structures. They're just small
445 integers, but keeping them in pointer types like this means that the
446 compiler will complain if you accidentally pass a TCGv_i32 to a
447 function which takes a TCGv_i64, and so on. Only the internals of
dc41aa7d 448 TCG need to care about the actual contents of the types. */
ac56dd48 449
b6c73a6d
RH
450typedef struct TCGv_i32_d *TCGv_i32;
451typedef struct TCGv_i64_d *TCGv_i64;
452typedef struct TCGv_ptr_d *TCGv_ptr;
d2fd745f 453typedef struct TCGv_vec_d *TCGv_vec;
1bcea73e 454typedef TCGv_ptr TCGv_env;
5d4e1a10
LV
455#if TARGET_LONG_BITS == 32
456#define TCGv TCGv_i32
457#elif TARGET_LONG_BITS == 64
458#define TCGv TCGv_i64
459#else
460#error Unhandled TARGET_LONG_BITS value
461#endif
ac56dd48 462
c896fe29 463/* call flags */
78505279
AJ
464/* Helper does not read globals (either directly or through an exception). It
465 implies TCG_CALL_NO_WRITE_GLOBALS. */
3b50352b 466#define TCG_CALL_NO_READ_GLOBALS 0x0001
78505279 467/* Helper does not write globals */
3b50352b 468#define TCG_CALL_NO_WRITE_GLOBALS 0x0002
78505279 469/* Helper can be safely suppressed if the return value is not used. */
3b50352b 470#define TCG_CALL_NO_SIDE_EFFECTS 0x0004
15d74092
RH
471/* Helper is QEMU_NORETURN. */
472#define TCG_CALL_NO_RETURN 0x0008
78505279
AJ
473
474/* convenience version of most used call flags */
475#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
476#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
477#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
478#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
479#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
480
e89b28a6
RH
481/* Used to align parameters. See the comment before tcgv_i32_temp. */
482#define TCG_CALL_DUMMY_ARG ((TCGArg)0)
39cf05d3 483
a93cf9df
SW
484/* Conditions. Note that these are laid out for easy manipulation by
485 the functions below:
0aed257f
RH
486 bit 0 is used for inverting;
487 bit 1 is signed,
488 bit 2 is unsigned,
489 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 490typedef enum {
0aed257f
RH
491 /* non-signed */
492 TCG_COND_NEVER = 0 | 0 | 0 | 0,
493 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
494 TCG_COND_EQ = 8 | 0 | 0 | 0,
495 TCG_COND_NE = 8 | 0 | 0 | 1,
496 /* signed */
497 TCG_COND_LT = 0 | 0 | 2 | 0,
498 TCG_COND_GE = 0 | 0 | 2 | 1,
499 TCG_COND_LE = 8 | 0 | 2 | 0,
500 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 501 /* unsigned */
0aed257f
RH
502 TCG_COND_LTU = 0 | 4 | 0 | 0,
503 TCG_COND_GEU = 0 | 4 | 0 | 1,
504 TCG_COND_LEU = 8 | 4 | 0 | 0,
505 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
506} TCGCond;
507
1c086220 508/* Invert the sense of the comparison. */
401d466d
RH
509static inline TCGCond tcg_invert_cond(TCGCond c)
510{
511 return (TCGCond)(c ^ 1);
512}
513
1c086220
RH
514/* Swap the operands in a comparison. */
515static inline TCGCond tcg_swap_cond(TCGCond c)
516{
0aed257f 517 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
518}
519
d1e321b8 520/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
521static inline TCGCond tcg_unsigned_cond(TCGCond c)
522{
0aed257f 523 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
524}
525
923ed175
RH
526/* Create a "signed" version of an "unsigned" comparison. */
527static inline TCGCond tcg_signed_cond(TCGCond c)
528{
529 return c & 4 ? (TCGCond)(c ^ 6) : c;
530}
531
d1e321b8 532/* Must a comparison be considered unsigned? */
bcc66562
RH
533static inline bool is_unsigned_cond(TCGCond c)
534{
0aed257f 535 return (c & 4) != 0;
bcc66562
RH
536}
537
d1e321b8
RH
538/* Create a "high" version of a double-word comparison.
539 This removes equality from a LTE or GTE comparison. */
540static inline TCGCond tcg_high_cond(TCGCond c)
541{
542 switch (c) {
543 case TCG_COND_GE:
544 case TCG_COND_LE:
545 case TCG_COND_GEU:
546 case TCG_COND_LEU:
547 return (TCGCond)(c ^ 8);
548 default:
549 return c;
550 }
551}
552
00c8fa9f
EC
553typedef enum TCGTempVal {
554 TEMP_VAL_DEAD,
555 TEMP_VAL_REG,
556 TEMP_VAL_MEM,
557 TEMP_VAL_CONST,
558} TCGTempVal;
c896fe29 559
c896fe29 560typedef struct TCGTemp {
b6638662 561 TCGReg reg:8;
00c8fa9f
EC
562 TCGTempVal val_type:8;
563 TCGType base_type:8;
564 TCGType type:8;
c896fe29 565 unsigned int fixed_reg:1;
b3915dbb
RH
566 unsigned int indirect_reg:1;
567 unsigned int indirect_base:1;
c896fe29
FB
568 unsigned int mem_coherent:1;
569 unsigned int mem_allocated:1;
fa477d25
RH
570 /* If true, the temp is saved across both basic blocks and
571 translation blocks. */
572 unsigned int temp_global:1;
573 /* If true, the temp is saved across basic blocks but dead
574 at the end of translation blocks. If false, the temp is
575 dead at the end of basic blocks. */
576 unsigned int temp_local:1;
577 unsigned int temp_allocated:1;
00c8fa9f
EC
578
579 tcg_target_long val;
b3a62939 580 struct TCGTemp *mem_base;
00c8fa9f 581 intptr_t mem_offset;
c896fe29 582 const char *name;
b83eabea
RH
583
584 /* Pass-specific information that can be stored for a temporary.
585 One word worth of integer data, and one pointer to data
586 allocated separately. */
587 uintptr_t state;
588 void *state_ptr;
c896fe29
FB
589} TCGTemp;
590
c896fe29
FB
591typedef struct TCGContext TCGContext;
592
0ec9eabc
RH
593typedef struct TCGTempSet {
594 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
595} TCGTempSet;
596
a1b3c48d
RH
597/* While we limit helpers to 6 arguments, for 32-bit hosts, with padding,
598 this imples a max of 6*2 (64-bit in) + 2 (64-bit out) = 14 operands.
599 There are never more than 2 outputs, which means that we can store all
600 dead + sync data within 16 bits. */
601#define DEAD_ARG 4
602#define SYNC_ARG 1
603typedef uint16_t TCGLifeData;
604
75e8b9b7
RH
605/* The layout here is designed to avoid a bitfield crossing of
606 a 32-bit boundary, which would cause GCC to add extra padding. */
c45cb8bb 607typedef struct TCGOp {
bee158cb
RH
608 TCGOpcode opc : 8; /* 8 */
609
cd9090aa
RH
610 /* Parameters for this opcode. See below. */
611 unsigned param1 : 4; /* 12 */
612 unsigned param2 : 4; /* 16 */
c45cb8bb 613
bee158cb 614 /* Lifetime data of the operands. */
15fa08f8
RH
615 unsigned life : 16; /* 32 */
616
617 /* Next and previous opcodes. */
618 QTAILQ_ENTRY(TCGOp) link;
75e8b9b7
RH
619
620 /* Arguments for the opcode. */
621 TCGArg args[MAX_OPC_PARAM];
69e3706d
RH
622
623 /* Register preferences for the output(s). */
624 TCGRegSet output_pref[2];
c45cb8bb
RH
625} TCGOp;
626
cd9090aa
RH
627#define TCGOP_CALLI(X) (X)->param1
628#define TCGOP_CALLO(X) (X)->param2
629
d2fd745f
RH
630#define TCGOP_VECL(X) (X)->param1
631#define TCGOP_VECE(X) (X)->param2
632
dcb8e758
RH
633/* Make sure operands fit in the bitfields above. */
634QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8));
c45cb8bb 635
c3fac113 636typedef struct TCGProfile {
72fd2efb 637 int64_t cpu_exec_time;
c3fac113
EC
638 int64_t tb_count1;
639 int64_t tb_count;
640 int64_t op_count; /* total insn count */
641 int op_count_max; /* max insn per TB */
c3fac113 642 int temp_count_max;
dd1d7da2 643 int64_t temp_count;
c3fac113
EC
644 int64_t del_op_count;
645 int64_t code_in_len;
646 int64_t code_out_len;
647 int64_t search_out_len;
648 int64_t interm_time;
649 int64_t code_time;
650 int64_t la_time;
651 int64_t opt_time;
652 int64_t restore_count;
653 int64_t restore_time;
654 int64_t table_op_count[NB_OPS];
655} TCGProfile;
656
c896fe29
FB
657struct TCGContext {
658 uint8_t *pool_cur, *pool_end;
4055299e 659 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29 660 int nb_labels;
c896fe29
FB
661 int nb_globals;
662 int nb_temps;
5a18407f 663 int nb_indirects;
abebf925 664 int nb_ops;
c896fe29
FB
665
666 /* goto_tb support */
1813e175 667 tcg_insn_unit *code_buf;
f309101c 668 uint16_t *tb_jmp_reset_offset; /* tb->jmp_reset_offset */
a8583393
RH
669 uintptr_t *tb_jmp_insn_offset; /* tb->jmp_target_arg if direct_jump */
670 uintptr_t *tb_jmp_target_addr; /* tb->jmp_target_arg if !direct_jump */
c896fe29 671
c896fe29 672 TCGRegSet reserved_regs;
e82d5a24 673 uint32_t tb_cflags; /* cflags of the current TB */
e2c6d1b4
RH
674 intptr_t current_frame_offset;
675 intptr_t frame_start;
676 intptr_t frame_end;
b3a62939 677 TCGTemp *frame_temp;
c896fe29 678
1813e175 679 tcg_insn_unit *code_ptr;
c896fe29 680
a23a9ec6 681#ifdef CONFIG_PROFILER
c3fac113 682 TCGProfile prof;
a23a9ec6 683#endif
27bfd83c
PM
684
685#ifdef CONFIG_DEBUG_TCG
686 int temps_in_use;
0a209d4b 687 int goto_tb_issue_mask;
27bfd83c 688#endif
b76f0d8c 689
1813e175
RH
690 /* Code generation. Note that we specifically do not use tcg_insn_unit
691 here, because there's too much arithmetic throughout that relies
692 on addition and subtraction working on bytes. Rely on the GCC
693 extension that allows arithmetic on void*. */
1813e175 694 void *code_gen_prologue;
cedbcb01 695 void *code_gen_epilogue;
1813e175 696 void *code_gen_buffer;
0b0d3320 697 size_t code_gen_buffer_size;
1813e175 698 void *code_gen_ptr;
57a26946 699 void *data_gen_ptr;
0b0d3320 700
b125f9dc
RH
701 /* Threshold to flush the translated code buffer. */
702 void *code_gen_highwater;
703
128ed227
EC
704 size_t tb_phys_invalidate_count;
705
7c255043
LV
706 /* Track which vCPU triggers events */
707 CPUState *cpu; /* *_trans */
7c255043 708
659ef5cb
RH
709 /* These structures are private to tcg-target.inc.c. */
710#ifdef TCG_TARGET_NEED_LDST_LABELS
b58deb34 711 QSIMPLEQ_HEAD(, TCGLabelQemuLdst) ldst_labels;
659ef5cb 712#endif
57a26946
RH
713#ifdef TCG_TARGET_NEED_POOL_LABELS
714 struct TCGLabelPoolData *pool_labels;
715#endif
c45cb8bb 716
26689780
EC
717 TCGLabel *exitreq_label;
718
c45cb8bb
RH
719 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
720 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
721
eae3eb3e 722 QTAILQ_HEAD(, TCGOp) ops, free_ops;
15fa08f8 723
f8b2f202
RH
724 /* Tells which temporary holds a given register.
725 It does not take into account fixed registers */
726 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
c45cb8bb 727
fca8a500
RH
728 uint16_t gen_insn_end_off[TCG_MAX_INSNS];
729 target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
c896fe29
FB
730};
731
b1311c4a 732extern TCGContext tcg_init_ctx;
3468b59e 733extern __thread TCGContext *tcg_ctx;
1c2adb95 734extern TCGv_env cpu_env;
c896fe29 735
1807f4c4
RH
736static inline size_t temp_idx(TCGTemp *ts)
737{
b1311c4a
EC
738 ptrdiff_t n = ts - tcg_ctx->temps;
739 tcg_debug_assert(n >= 0 && n < tcg_ctx->nb_temps);
1807f4c4
RH
740 return n;
741}
742
743static inline TCGArg temp_arg(TCGTemp *ts)
744{
e89b28a6 745 return (uintptr_t)ts;
1807f4c4
RH
746}
747
43439139
RH
748static inline TCGTemp *arg_temp(TCGArg a)
749{
e89b28a6 750 return (TCGTemp *)(uintptr_t)a;
43439139
RH
751}
752
e89b28a6
RH
753/* Using the offset of a temporary, relative to TCGContext, rather than
754 its index means that we don't use 0. That leaves offset 0 free for
755 a NULL representation without having to leave index 0 unused. */
756static inline TCGTemp *tcgv_i32_temp(TCGv_i32 v)
6349039d 757{
e89b28a6 758 uintptr_t o = (uintptr_t)v;
b1311c4a 759 TCGTemp *t = (void *)tcg_ctx + o;
e89b28a6
RH
760 tcg_debug_assert(offsetof(TCGContext, temps[temp_idx(t)]) == o);
761 return t;
ae8b75dc
RH
762}
763
e89b28a6 764static inline TCGTemp *tcgv_i64_temp(TCGv_i64 v)
ae8b75dc 765{
e89b28a6 766 return tcgv_i32_temp((TCGv_i32)v);
ae8b75dc
RH
767}
768
e89b28a6 769static inline TCGTemp *tcgv_ptr_temp(TCGv_ptr v)
ae8b75dc 770{
e89b28a6 771 return tcgv_i32_temp((TCGv_i32)v);
ae8b75dc
RH
772}
773
d2fd745f
RH
774static inline TCGTemp *tcgv_vec_temp(TCGv_vec v)
775{
776 return tcgv_i32_temp((TCGv_i32)v);
777}
778
e89b28a6 779static inline TCGArg tcgv_i32_arg(TCGv_i32 v)
ae8b75dc 780{
e89b28a6 781 return temp_arg(tcgv_i32_temp(v));
ae8b75dc
RH
782}
783
e89b28a6 784static inline TCGArg tcgv_i64_arg(TCGv_i64 v)
ae8b75dc 785{
e89b28a6 786 return temp_arg(tcgv_i64_temp(v));
ae8b75dc
RH
787}
788
e89b28a6 789static inline TCGArg tcgv_ptr_arg(TCGv_ptr v)
ae8b75dc 790{
e89b28a6 791 return temp_arg(tcgv_ptr_temp(v));
ae8b75dc
RH
792}
793
d2fd745f
RH
794static inline TCGArg tcgv_vec_arg(TCGv_vec v)
795{
796 return temp_arg(tcgv_vec_temp(v));
797}
798
085272b3
RH
799static inline TCGv_i32 temp_tcgv_i32(TCGTemp *t)
800{
e89b28a6 801 (void)temp_idx(t); /* trigger embedded assert */
b1311c4a 802 return (TCGv_i32)((void *)t - (void *)tcg_ctx);
085272b3
RH
803}
804
805static inline TCGv_i64 temp_tcgv_i64(TCGTemp *t)
806{
e89b28a6 807 return (TCGv_i64)temp_tcgv_i32(t);
085272b3
RH
808}
809
810static inline TCGv_ptr temp_tcgv_ptr(TCGTemp *t)
811{
e89b28a6 812 return (TCGv_ptr)temp_tcgv_i32(t);
085272b3
RH
813}
814
d2fd745f
RH
815static inline TCGv_vec temp_tcgv_vec(TCGTemp *t)
816{
817 return (TCGv_vec)temp_tcgv_i32(t);
818}
819
dc41aa7d
RH
820#if TCG_TARGET_REG_BITS == 32
821static inline TCGv_i32 TCGV_LOW(TCGv_i64 t)
822{
823 return temp_tcgv_i32(tcgv_i64_temp(t));
824}
825
826static inline TCGv_i32 TCGV_HIGH(TCGv_i64 t)
827{
828 return temp_tcgv_i32(tcgv_i64_temp(t) + 1);
829}
830#endif
831
15fa08f8 832static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v)
1d41478f 833{
15fa08f8 834 op->args[arg] = v;
1d41478f
EI
835}
836
9743cd57
RH
837static inline void tcg_set_insn_start_param(TCGOp *op, int arg, target_ulong v)
838{
839#if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
840 tcg_set_insn_param(op, arg, v);
841#else
842 tcg_set_insn_param(op, arg * 2, v);
843 tcg_set_insn_param(op, arg * 2 + 1, v >> 32);
844#endif
845}
846
15fa08f8
RH
847/* The last op that was emitted. */
848static inline TCGOp *tcg_last_op(void)
fe700adb 849{
eae3eb3e 850 return QTAILQ_LAST(&tcg_ctx->ops);
fe700adb
RH
851}
852
853/* Test for whether to terminate the TB for using too many opcodes. */
854static inline bool tcg_op_buf_full(void)
855{
abebf925
RH
856 /* This is not a hard limit, it merely stops translation when
857 * we have produced "enough" opcodes. We want to limit TB size
858 * such that a RISC host can reasonably use a 16-bit signed
9f754620
RH
859 * branch within the TB. We also need to be mindful of the
860 * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[]
861 * and TCGContext.gen_insn_end_off[].
abebf925 862 */
9f754620 863 return tcg_ctx->nb_ops >= 4000;
fe700adb
RH
864}
865
c896fe29
FB
866/* pool based memory allocation */
867
0ac20318 868/* user-mode: mmap_lock must be held for tcg_malloc_internal. */
c896fe29
FB
869void *tcg_malloc_internal(TCGContext *s, int size);
870void tcg_pool_reset(TCGContext *s);
6e3b2bfd 871TranslationBlock *tcg_tb_alloc(TCGContext *s);
c896fe29 872
e8feb96f
EC
873void tcg_region_init(void);
874void tcg_region_reset_all(void);
875
876size_t tcg_code_size(void);
877size_t tcg_code_capacity(void);
878
be2cdc5e
EC
879void tcg_tb_insert(TranslationBlock *tb);
880void tcg_tb_remove(TranslationBlock *tb);
128ed227 881size_t tcg_tb_phys_invalidate_count(void);
be2cdc5e
EC
882TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr);
883void tcg_tb_foreach(GTraverseFunc func, gpointer user_data);
884size_t tcg_nb_tbs(void);
885
0ac20318 886/* user-mode: Called with mmap_lock held. */
c896fe29
FB
887static inline void *tcg_malloc(int size)
888{
b1311c4a 889 TCGContext *s = tcg_ctx;
c896fe29 890 uint8_t *ptr, *ptr_end;
13aaef67
RH
891
892 /* ??? This is a weak placeholder for minimum malloc alignment. */
893 size = QEMU_ALIGN_UP(size, 8);
894
c896fe29
FB
895 ptr = s->pool_cur;
896 ptr_end = ptr + size;
897 if (unlikely(ptr_end > s->pool_end)) {
b1311c4a 898 return tcg_malloc_internal(tcg_ctx, size);
c896fe29
FB
899 } else {
900 s->pool_cur = ptr_end;
901 return ptr;
902 }
903}
904
905void tcg_context_init(TCGContext *s);
3468b59e 906void tcg_register_thread(void);
9002ec79 907void tcg_prologue_init(TCGContext *s);
c896fe29
FB
908void tcg_func_start(TCGContext *s);
909
5bd2ec3d 910int tcg_gen_code(TCGContext *s, TranslationBlock *tb);
c896fe29 911
b6638662 912void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
a7812ae4 913
085272b3
RH
914TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr,
915 intptr_t, const char *);
5bfa8034
RH
916TCGTemp *tcg_temp_new_internal(TCGType, bool);
917void tcg_temp_free_internal(TCGTemp *);
d2fd745f
RH
918TCGv_vec tcg_temp_new_vec(TCGType type);
919TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match);
e1ccc054 920
5bfa8034
RH
921static inline void tcg_temp_free_i32(TCGv_i32 arg)
922{
923 tcg_temp_free_internal(tcgv_i32_temp(arg));
924}
925
926static inline void tcg_temp_free_i64(TCGv_i64 arg)
927{
928 tcg_temp_free_internal(tcgv_i64_temp(arg));
929}
930
931static inline void tcg_temp_free_ptr(TCGv_ptr arg)
932{
933 tcg_temp_free_internal(tcgv_ptr_temp(arg));
934}
935
936static inline void tcg_temp_free_vec(TCGv_vec arg)
937{
938 tcg_temp_free_internal(tcgv_vec_temp(arg));
939}
e1ccc054 940
e1ccc054
RH
941static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
942 const char *name)
943{
085272b3
RH
944 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
945 return temp_tcgv_i32(t);
e1ccc054
RH
946}
947
a7812ae4
PB
948static inline TCGv_i32 tcg_temp_new_i32(void)
949{
5bfa8034
RH
950 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, false);
951 return temp_tcgv_i32(t);
a7812ae4 952}
e1ccc054 953
a7812ae4
PB
954static inline TCGv_i32 tcg_temp_local_new_i32(void)
955{
5bfa8034
RH
956 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, true);
957 return temp_tcgv_i32(t);
a7812ae4 958}
a7812ae4 959
e1ccc054
RH
960static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
961 const char *name)
962{
085272b3
RH
963 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
964 return temp_tcgv_i64(t);
e1ccc054
RH
965}
966
a7812ae4 967static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 968{
5bfa8034
RH
969 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, false);
970 return temp_tcgv_i64(t);
641d5fbe 971}
e1ccc054 972
a7812ae4 973static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 974{
5bfa8034
RH
975 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, true);
976 return temp_tcgv_i64(t);
977}
978
979static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset,
980 const char *name)
981{
982 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_PTR, reg, offset, name);
983 return temp_tcgv_ptr(t);
984}
985
986static inline TCGv_ptr tcg_temp_new_ptr(void)
987{
988 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, false);
989 return temp_tcgv_ptr(t);
990}
991
992static inline TCGv_ptr tcg_temp_local_new_ptr(void)
993{
994 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, true);
995 return temp_tcgv_ptr(t);
641d5fbe 996}
a7812ae4 997
27bfd83c
PM
998#if defined(CONFIG_DEBUG_TCG)
999/* If you call tcg_clear_temp_count() at the start of a section of
1000 * code which is not supposed to leak any TCG temporaries, then
1001 * calling tcg_check_temp_count() at the end of the section will
1002 * return 1 if the section did in fact leak a temporary.
1003 */
1004void tcg_clear_temp_count(void);
1005int tcg_check_temp_count(void);
1006#else
1007#define tcg_clear_temp_count() do { } while (0)
1008#define tcg_check_temp_count() 0
1009#endif
1010
72fd2efb 1011int64_t tcg_cpu_exec_time(void);
405cf9ff 1012void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
246ae24d 1013void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf);
c896fe29
FB
1014
1015#define TCG_CT_ALIAS 0x80
1016#define TCG_CT_IALIAS 0x40
82790a87 1017#define TCG_CT_NEWREG 0x20 /* output requires a new register */
c896fe29
FB
1018#define TCG_CT_REG 0x01
1019#define TCG_CT_CONST 0x02 /* any constant of register size */
1020
1021typedef struct TCGArgConstraint {
5ff9d6a4
FB
1022 uint16_t ct;
1023 uint8_t alias_index;
c896fe29
FB
1024 union {
1025 TCGRegSet regs;
1026 } u;
1027} TCGArgConstraint;
1028
1029#define TCG_MAX_OP_ARGS 16
1030
8399ad59
RH
1031/* Bits for TCGOpDef->flags, 8 bits available. */
1032enum {
ae36a246
RH
1033 /* Instruction exits the translation block. */
1034 TCG_OPF_BB_EXIT = 0x01,
8399ad59 1035 /* Instruction defines the end of a basic block. */
ae36a246 1036 TCG_OPF_BB_END = 0x02,
8399ad59 1037 /* Instruction clobbers call registers and potentially update globals. */
ae36a246 1038 TCG_OPF_CALL_CLOBBER = 0x04,
3d5c5f87
AJ
1039 /* Instruction has side effects: it cannot be removed if its outputs
1040 are not used, and might trigger exceptions. */
ae36a246 1041 TCG_OPF_SIDE_EFFECTS = 0x08,
8399ad59 1042 /* Instruction operands are 64-bits (otherwise 32-bits). */
ae36a246 1043 TCG_OPF_64BIT = 0x10,
c1a61f6c
RH
1044 /* Instruction is optional and not implemented by the host, or insn
1045 is generic and should not be implemened by the host. */
ae36a246 1046 TCG_OPF_NOT_PRESENT = 0x20,
d2fd745f 1047 /* Instruction operands are vectors. */
ae36a246 1048 TCG_OPF_VECTOR = 0x40,
8399ad59 1049};
c896fe29
FB
1050
1051typedef struct TCGOpDef {
1052 const char *name;
1053 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
1054 uint8_t flags;
c896fe29
FB
1055 TCGArgConstraint *args_ct;
1056 int *sorted_args;
c68aaa18
SW
1057#if defined(CONFIG_DEBUG_TCG)
1058 int used;
1059#endif
c896fe29 1060} TCGOpDef;
8399ad59
RH
1061
1062extern TCGOpDef tcg_op_defs[];
2a24374a
SW
1063extern const size_t tcg_op_defs_max;
1064
c896fe29 1065typedef struct TCGTargetOpDef {
a9751609 1066 TCGOpcode op;
c896fe29
FB
1067 const char *args_ct_str[TCG_MAX_OP_ARGS];
1068} TCGTargetOpDef;
1069
c896fe29
FB
1070#define tcg_abort() \
1071do {\
1072 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
1073 abort();\
1074} while (0)
1075
be0f34b5
RH
1076bool tcg_op_supported(TCGOpcode op);
1077
ae8b75dc 1078void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args);
a7812ae4 1079
15fa08f8 1080TCGOp *tcg_emit_op(TCGOpcode opc);
0c627cdc 1081void tcg_op_remove(TCGContext *s, TCGOp *op);
ac1043f6
EC
1082TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op, TCGOpcode opc);
1083TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op, TCGOpcode opc);
5a18407f 1084
c45cb8bb 1085void tcg_optimize(TCGContext *s);
a7812ae4 1086
a7812ae4
PB
1087TCGv_i32 tcg_const_i32(int32_t val);
1088TCGv_i64 tcg_const_i64(int64_t val);
1089TCGv_i32 tcg_const_local_i32(int32_t val);
1090TCGv_i64 tcg_const_local_i64(int64_t val);
d2fd745f
RH
1091TCGv_vec tcg_const_zeros_vec(TCGType);
1092TCGv_vec tcg_const_ones_vec(TCGType);
1093TCGv_vec tcg_const_zeros_vec_matching(TCGv_vec);
1094TCGv_vec tcg_const_ones_vec_matching(TCGv_vec);
a7812ae4 1095
5bfa8034
RH
1096#if UINTPTR_MAX == UINT32_MAX
1097# define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i32((intptr_t)(x)))
1098# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i32((intptr_t)(x)))
1099#else
1100# define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i64((intptr_t)(x)))
1101# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i64((intptr_t)(x)))
1102#endif
1103
42a268c2
RH
1104TCGLabel *gen_new_label(void);
1105
1106/**
1107 * label_arg
1108 * @l: label
1109 *
1110 * Encode a label for storage in the TCG opcode stream.
1111 */
1112
1113static inline TCGArg label_arg(TCGLabel *l)
1114{
51e3972c 1115 return (uintptr_t)l;
42a268c2
RH
1116}
1117
1118/**
1119 * arg_label
1120 * @i: value
1121 *
1122 * The opposite of label_arg. Retrieve a label from the
1123 * encoding of the TCG opcode stream.
1124 */
1125
51e3972c 1126static inline TCGLabel *arg_label(TCGArg i)
42a268c2 1127{
51e3972c 1128 return (TCGLabel *)(uintptr_t)i;
42a268c2
RH
1129}
1130
52a1f64e
RH
1131/**
1132 * tcg_ptr_byte_diff
1133 * @a, @b: addresses to be differenced
1134 *
1135 * There are many places within the TCG backends where we need a byte
1136 * difference between two pointers. While this can be accomplished
1137 * with local casting, it's easy to get wrong -- especially if one is
1138 * concerned with the signedness of the result.
1139 *
1140 * This version relies on GCC's void pointer arithmetic to get the
1141 * correct result.
1142 */
1143
1144static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
1145{
1146 return a - b;
1147}
1148
1149/**
1150 * tcg_pcrel_diff
1151 * @s: the tcg context
1152 * @target: address of the target
1153 *
1154 * Produce a pc-relative difference, from the current code_ptr
1155 * to the destination address.
1156 */
1157
1158static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
1159{
1160 return tcg_ptr_byte_diff(target, s->code_ptr);
1161}
1162
1163/**
1164 * tcg_current_code_size
1165 * @s: the tcg context
1166 *
1167 * Compute the current code size within the translation block.
1168 * This is used to fill in qemu's data structures for goto_tb.
1169 */
1170
1171static inline size_t tcg_current_code_size(TCGContext *s)
1172{
1173 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
1174}
1175
59227d5d
RH
1176/* Combine the TCGMemOp and mmu_idx parameters into a single value. */
1177typedef uint32_t TCGMemOpIdx;
1178
1179/**
1180 * make_memop_idx
1181 * @op: memory operation
1182 * @idx: mmu index
1183 *
1184 * Encode these values into a single parameter.
1185 */
1186static inline TCGMemOpIdx make_memop_idx(TCGMemOp op, unsigned idx)
1187{
1188 tcg_debug_assert(idx <= 15);
1189 return (op << 4) | idx;
1190}
1191
1192/**
1193 * get_memop
1194 * @oi: combined op/idx parameter
1195 *
1196 * Extract the memory operation from the combined value.
1197 */
1198static inline TCGMemOp get_memop(TCGMemOpIdx oi)
1199{
1200 return oi >> 4;
1201}
1202
1203/**
1204 * get_mmuidx
1205 * @oi: combined op/idx parameter
1206 *
1207 * Extract the mmu index from the combined value.
1208 */
1209static inline unsigned get_mmuidx(TCGMemOpIdx oi)
1210{
1211 return oi & 15;
1212}
1213
0980011b
PM
1214/**
1215 * tcg_qemu_tb_exec:
819af24b 1216 * @env: pointer to CPUArchState for the CPU
0980011b
PM
1217 * @tb_ptr: address of generated code for the TB to execute
1218 *
1219 * Start executing code from a given translation block.
1220 * Where translation blocks have been linked, execution
1221 * may proceed from the given TB into successive ones.
1222 * Control eventually returns only when some action is needed
1223 * from the top-level loop: either control must pass to a TB
1224 * which has not yet been directly linked, or an asynchronous
1225 * event such as an interrupt needs handling.
1226 *
819af24b
SF
1227 * Return: The return value is the value passed to the corresponding
1228 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1229 * The value is either zero or a 4-byte aligned pointer to that TB combined
1230 * with additional information in its two least significant bits. The
1231 * additional information is encoded as follows:
0980011b
PM
1232 * 0, 1: the link between this TB and the next is via the specified
1233 * TB index (0 or 1). That is, we left the TB via (the equivalent
1234 * of) "goto_tb <index>". The main loop uses this to determine
1235 * how to link the TB just executed to the next.
1236 * 2: we are using instruction counting code generation, and we
1237 * did not start executing this TB because the instruction counter
819af24b 1238 * would hit zero midway through it. In this case the pointer
0980011b
PM
1239 * returned is the TB we were about to execute, and the caller must
1240 * arrange to execute the remaining count of instructions.
378df4b2
PM
1241 * 3: we stopped because the CPU's exit_request flag was set
1242 * (usually meaning that there is an interrupt that needs to be
819af24b
SF
1243 * handled). The pointer returned is the TB we were about to execute
1244 * when we noticed the pending exit request.
0980011b
PM
1245 *
1246 * If the bottom two bits indicate an exit-via-index then the CPU
1247 * state is correctly synchronised and ready for execution of the next
1248 * TB (and in particular the guest PC is the address to execute next).
1249 * Otherwise, we gave up on execution of this TB before it started, and
fee068e4 1250 * the caller must fix up the CPU state by calling the CPU's
819af24b 1251 * synchronize_from_tb() method with the TB pointer we return (falling
fee068e4
PC
1252 * back to calling the CPU's set_pc method with tb->pb if no
1253 * synchronize_from_tb() method exists).
0980011b
PM
1254 *
1255 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1256 * to this default (which just calls the prologue.code emitted by
1257 * tcg_target_qemu_prologue()).
1258 */
07ea28b4
RH
1259#define TB_EXIT_MASK 3
1260#define TB_EXIT_IDX0 0
1261#define TB_EXIT_IDX1 1
1262#define TB_EXIT_IDXMAX 1
378df4b2 1263#define TB_EXIT_REQUESTED 3
0980011b 1264
5a58e884
PB
1265#ifdef HAVE_TCG_QEMU_TB_EXEC
1266uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
1267#else
ce285b17 1268# define tcg_qemu_tb_exec(env, tb_ptr) \
b1311c4a 1269 ((uintptr_t (*)(void *, void *))tcg_ctx->code_gen_prologue)(env, tb_ptr)
932a6909 1270#endif
813da627
RH
1271
1272void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c 1273
db432672
RH
1274#if TCG_TARGET_MAYBE_vec
1275/* Return zero if the tuple (opc, type, vece) is unsupportable;
1276 return > 0 if it is directly supportable;
1277 return < 0 if we must call tcg_expand_vec_op. */
1278int tcg_can_emit_vec_op(TCGOpcode, TCGType, unsigned);
1279#else
1280static inline int tcg_can_emit_vec_op(TCGOpcode o, TCGType t, unsigned ve)
1281{
1282 return 0;
1283}
1284#endif
1285
1286/* Expand the tuple (opc, type, vece) on the given arguments. */
1287void tcg_expand_vec_op(TCGOpcode, TCGType, unsigned, TCGArg, ...);
1288
1289/* Replicate a constant C accoring to the log2 of the element size. */
1290uint64_t dup_const(unsigned vece, uint64_t c);
1291
1292#define dup_const(VECE, C) \
1293 (__builtin_constant_p(VECE) \
1294 ? ( (VECE) == MO_8 ? 0x0101010101010101ull * (uint8_t)(C) \
1295 : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C) \
1296 : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C) \
1297 : dup_const(VECE, C)) \
1298 : dup_const(VECE, C))
1299
1300
e58eb534
RH
1301/*
1302 * Memory helpers that will be used by TCG generated code.
1303 */
1304#ifdef CONFIG_SOFTMMU
c8f94df5
RH
1305/* Value zero-extended to tcg register size. */
1306tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1307 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1308tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1309 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1310tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1311 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1312uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1313 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1314tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1315 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1316tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1317 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1318uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1319 TCGMemOpIdx oi, uintptr_t retaddr);
e58eb534 1320
c8f94df5
RH
1321/* Value sign-extended to tcg register size. */
1322tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1323 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1324tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1325 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1326tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1327 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1328tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1329 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1330tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1331 TCGMemOpIdx oi, uintptr_t retaddr);
c8f94df5 1332
e58eb534 1333void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
3972ef6f 1334 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1335void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1336 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1337void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1338 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1339void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1340 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1341void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1342 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1343void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1344 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1345void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1346 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1347
282dffc8
PD
1348uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
1349 TCGMemOpIdx oi, uintptr_t retaddr);
1350uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
1351 TCGMemOpIdx oi, uintptr_t retaddr);
1352uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
1353 TCGMemOpIdx oi, uintptr_t retaddr);
1354uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
1355 TCGMemOpIdx oi, uintptr_t retaddr);
1356uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
1357 TCGMemOpIdx oi, uintptr_t retaddr);
1358uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
1359 TCGMemOpIdx oi, uintptr_t retaddr);
1360uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
1361 TCGMemOpIdx oi, uintptr_t retaddr);
1362
867b3201
RH
1363/* Temporary aliases until backends are converted. */
1364#ifdef TARGET_WORDS_BIGENDIAN
1365# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
1366# define helper_ret_lduw_mmu helper_be_lduw_mmu
1367# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
1368# define helper_ret_ldul_mmu helper_be_ldul_mmu
282dffc8 1369# define helper_ret_ldl_mmu helper_be_ldul_mmu
867b3201
RH
1370# define helper_ret_ldq_mmu helper_be_ldq_mmu
1371# define helper_ret_stw_mmu helper_be_stw_mmu
1372# define helper_ret_stl_mmu helper_be_stl_mmu
1373# define helper_ret_stq_mmu helper_be_stq_mmu
282dffc8
PD
1374# define helper_ret_ldw_cmmu helper_be_ldw_cmmu
1375# define helper_ret_ldl_cmmu helper_be_ldl_cmmu
1376# define helper_ret_ldq_cmmu helper_be_ldq_cmmu
867b3201
RH
1377#else
1378# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
1379# define helper_ret_lduw_mmu helper_le_lduw_mmu
1380# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
1381# define helper_ret_ldul_mmu helper_le_ldul_mmu
282dffc8 1382# define helper_ret_ldl_mmu helper_le_ldul_mmu
867b3201
RH
1383# define helper_ret_ldq_mmu helper_le_ldq_mmu
1384# define helper_ret_stw_mmu helper_le_stw_mmu
1385# define helper_ret_stl_mmu helper_le_stl_mmu
1386# define helper_ret_stq_mmu helper_le_stq_mmu
282dffc8
PD
1387# define helper_ret_ldw_cmmu helper_le_ldw_cmmu
1388# define helper_ret_ldl_cmmu helper_le_ldl_cmmu
1389# define helper_ret_ldq_cmmu helper_le_ldq_cmmu
867b3201 1390#endif
e58eb534 1391
c482cb11
RH
1392uint32_t helper_atomic_cmpxchgb_mmu(CPUArchState *env, target_ulong addr,
1393 uint32_t cmpv, uint32_t newv,
1394 TCGMemOpIdx oi, uintptr_t retaddr);
1395uint32_t helper_atomic_cmpxchgw_le_mmu(CPUArchState *env, target_ulong addr,
1396 uint32_t cmpv, uint32_t newv,
1397 TCGMemOpIdx oi, uintptr_t retaddr);
1398uint32_t helper_atomic_cmpxchgl_le_mmu(CPUArchState *env, target_ulong addr,
1399 uint32_t cmpv, uint32_t newv,
1400 TCGMemOpIdx oi, uintptr_t retaddr);
1401uint64_t helper_atomic_cmpxchgq_le_mmu(CPUArchState *env, target_ulong addr,
1402 uint64_t cmpv, uint64_t newv,
1403 TCGMemOpIdx oi, uintptr_t retaddr);
1404uint32_t helper_atomic_cmpxchgw_be_mmu(CPUArchState *env, target_ulong addr,
1405 uint32_t cmpv, uint32_t newv,
1406 TCGMemOpIdx oi, uintptr_t retaddr);
1407uint32_t helper_atomic_cmpxchgl_be_mmu(CPUArchState *env, target_ulong addr,
1408 uint32_t cmpv, uint32_t newv,
1409 TCGMemOpIdx oi, uintptr_t retaddr);
1410uint64_t helper_atomic_cmpxchgq_be_mmu(CPUArchState *env, target_ulong addr,
1411 uint64_t cmpv, uint64_t newv,
1412 TCGMemOpIdx oi, uintptr_t retaddr);
1413
1414#define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX) \
1415TYPE helper_atomic_ ## NAME ## SUFFIX ## _mmu \
1416 (CPUArchState *env, target_ulong addr, TYPE val, \
1417 TCGMemOpIdx oi, uintptr_t retaddr);
1418
df79b996 1419#ifdef CONFIG_ATOMIC64
c482cb11 1420#define GEN_ATOMIC_HELPER_ALL(NAME) \
df79b996 1421 GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
c482cb11 1422 GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
c482cb11 1423 GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
df79b996 1424 GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
c482cb11 1425 GEN_ATOMIC_HELPER(NAME, uint32_t, l_be) \
df79b996 1426 GEN_ATOMIC_HELPER(NAME, uint64_t, q_le) \
c482cb11 1427 GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
df79b996
RH
1428#else
1429#define GEN_ATOMIC_HELPER_ALL(NAME) \
1430 GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
1431 GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
1432 GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
1433 GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
1434 GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
1435#endif
c482cb11
RH
1436
1437GEN_ATOMIC_HELPER_ALL(fetch_add)
1438GEN_ATOMIC_HELPER_ALL(fetch_sub)
1439GEN_ATOMIC_HELPER_ALL(fetch_and)
1440GEN_ATOMIC_HELPER_ALL(fetch_or)
1441GEN_ATOMIC_HELPER_ALL(fetch_xor)
5507c2bf
RH
1442GEN_ATOMIC_HELPER_ALL(fetch_smin)
1443GEN_ATOMIC_HELPER_ALL(fetch_umin)
1444GEN_ATOMIC_HELPER_ALL(fetch_smax)
1445GEN_ATOMIC_HELPER_ALL(fetch_umax)
c482cb11
RH
1446
1447GEN_ATOMIC_HELPER_ALL(add_fetch)
1448GEN_ATOMIC_HELPER_ALL(sub_fetch)
1449GEN_ATOMIC_HELPER_ALL(and_fetch)
1450GEN_ATOMIC_HELPER_ALL(or_fetch)
1451GEN_ATOMIC_HELPER_ALL(xor_fetch)
5507c2bf
RH
1452GEN_ATOMIC_HELPER_ALL(smin_fetch)
1453GEN_ATOMIC_HELPER_ALL(umin_fetch)
1454GEN_ATOMIC_HELPER_ALL(smax_fetch)
1455GEN_ATOMIC_HELPER_ALL(umax_fetch)
c482cb11
RH
1456
1457GEN_ATOMIC_HELPER_ALL(xchg)
1458
1459#undef GEN_ATOMIC_HELPER_ALL
1460#undef GEN_ATOMIC_HELPER
e58eb534
RH
1461#endif /* CONFIG_SOFTMMU */
1462
e6cd4bb5
RH
1463/*
1464 * These aren't really a "proper" helpers because TCG cannot manage Int128.
1465 * However, use the same format as the others, for use by the backends.
1466 *
1467 * The cmpxchg functions are only defined if HAVE_CMPXCHG128;
1468 * the ld/st functions are only defined if HAVE_ATOMIC128,
1469 * as defined by <qemu/atomic128.h>.
1470 */
7ebee43e
RH
1471Int128 helper_atomic_cmpxchgo_le_mmu(CPUArchState *env, target_ulong addr,
1472 Int128 cmpv, Int128 newv,
1473 TCGMemOpIdx oi, uintptr_t retaddr);
1474Int128 helper_atomic_cmpxchgo_be_mmu(CPUArchState *env, target_ulong addr,
1475 Int128 cmpv, Int128 newv,
1476 TCGMemOpIdx oi, uintptr_t retaddr);
1477
1478Int128 helper_atomic_ldo_le_mmu(CPUArchState *env, target_ulong addr,
1479 TCGMemOpIdx oi, uintptr_t retaddr);
1480Int128 helper_atomic_ldo_be_mmu(CPUArchState *env, target_ulong addr,
1481 TCGMemOpIdx oi, uintptr_t retaddr);
1482void helper_atomic_sto_le_mmu(CPUArchState *env, target_ulong addr, Int128 val,
1483 TCGMemOpIdx oi, uintptr_t retaddr);
1484void helper_atomic_sto_be_mmu(CPUArchState *env, target_ulong addr, Int128 val,
1485 TCGMemOpIdx oi, uintptr_t retaddr);
1486
e58eb534 1487#endif /* TCG_H */