]> git.proxmox.com Git - mirror_qemu.git/blame - tests/ide-test.c
e1000: disable debug by default
[mirror_qemu.git] / tests / ide-test.c
CommitLineData
acbe4801
KW
1/*
2 * IDE test cases
3 *
4 * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
53239262 25#include "qemu/osdep.h"
acbe4801 26
acbe4801
KW
27
28#include "libqtest.h"
72c85e94 29#include "libqos/libqos.h"
b95739dc
KW
30#include "libqos/pci-pc.h"
31#include "libqos/malloc-pc.h"
acbe4801
KW
32
33#include "qemu-common.h"
58369e22 34#include "qemu/bswap.h"
b95739dc
KW
35#include "hw/pci/pci_ids.h"
36#include "hw/pci/pci_regs.h"
acbe4801
KW
37
38#define TEST_IMAGE_SIZE 64 * 1024 * 1024
39
40#define IDE_PCI_DEV 1
41#define IDE_PCI_FUNC 1
42
43#define IDE_BASE 0x1f0
44#define IDE_PRIMARY_IRQ 14
45
f7ba8d7f
JS
46#define ATAPI_BLOCK_SIZE 2048
47
48/* How many bytes to receive via ATAPI PIO at one time.
49 * Must be less than 0xFFFF. */
50#define BYTE_COUNT_LIMIT 5120
51
acbe4801
KW
52enum {
53 reg_data = 0x0,
00ea63fd 54 reg_feature = 0x1,
acbe4801
KW
55 reg_nsectors = 0x2,
56 reg_lba_low = 0x3,
57 reg_lba_middle = 0x4,
58 reg_lba_high = 0x5,
59 reg_device = 0x6,
60 reg_status = 0x7,
61 reg_command = 0x7,
62};
63
64enum {
65 BSY = 0x80,
66 DRDY = 0x40,
67 DF = 0x20,
68 DRQ = 0x08,
69 ERR = 0x01,
70};
71
72enum {
c27d5656 73 DEV = 0x10,
b95739dc
KW
74 LBA = 0x40,
75};
76
77enum {
78 bmreg_cmd = 0x0,
79 bmreg_status = 0x2,
80 bmreg_prdt = 0x4,
81};
82
83enum {
84 CMD_READ_DMA = 0xc8,
85 CMD_WRITE_DMA = 0xca,
bd07684a 86 CMD_FLUSH_CACHE = 0xe7,
acbe4801 87 CMD_IDENTIFY = 0xec,
f7ba8d7f 88 CMD_PACKET = 0xa0,
948eaed1
KW
89
90 CMDF_ABORT = 0x100,
d7b7e580 91 CMDF_NO_BM = 0x200,
acbe4801
KW
92};
93
b95739dc
KW
94enum {
95 BM_CMD_START = 0x1,
96 BM_CMD_WRITE = 0x8, /* write = from device to memory */
97};
98
99enum {
100 BM_STS_ACTIVE = 0x1,
101 BM_STS_ERROR = 0x2,
102 BM_STS_INTR = 0x4,
103};
104
105enum {
106 PRDT_EOT = 0x80000000,
107};
108
acbe4801
KW
109#define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
110#define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
111
b95739dc
KW
112static QPCIBus *pcibus = NULL;
113static QGuestAllocator *guest_malloc;
114
acbe4801 115static char tmp_path[] = "/tmp/qtest.XXXXXX";
14a92e5f 116static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX";
acbe4801
KW
117
118static void ide_test_start(const char *cmdline_fmt, ...)
119{
120 va_list ap;
121 char *cmdline;
122
123 va_start(ap, cmdline_fmt);
124 cmdline = g_strdup_vprintf(cmdline_fmt, ap);
125 va_end(ap);
126
127 qtest_start(cmdline);
b95739dc 128 guest_malloc = pc_alloc_init();
e42de189
JS
129
130 g_free(cmdline);
acbe4801
KW
131}
132
133static void ide_test_quit(void)
134{
0142f88b
JS
135 pc_alloc_uninit(guest_malloc);
136 guest_malloc = NULL;
1d9358e6 137 qtest_end();
acbe4801
KW
138}
139
b4ba67d9 140static QPCIDevice *get_pci_device(QPCIBar *bmdma_bar, QPCIBar *ide_bar)
b95739dc
KW
141{
142 QPCIDevice *dev;
143 uint16_t vendor_id, device_id;
144
145 if (!pcibus) {
2ecd7e2f 146 pcibus = qpci_init_pc(NULL);
b95739dc
KW
147 }
148
149 /* Find PCI device and verify it's the right one */
150 dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC));
151 g_assert(dev != NULL);
152
153 vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID);
154 device_id = qpci_config_readw(dev, PCI_DEVICE_ID);
155 g_assert(vendor_id == PCI_VENDOR_ID_INTEL);
156 g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1);
157
158 /* Map bmdma BAR */
b4ba67d9 159 *bmdma_bar = qpci_iomap(dev, 4, NULL);
9c268f8a 160
b4ba67d9 161 *ide_bar = qpci_legacy_iomap(dev, IDE_BASE);
b95739dc
KW
162
163 qpci_device_enable(dev);
164
165 return dev;
166}
167
168static void free_pci_device(QPCIDevice *dev)
169{
170 /* libqos doesn't have a function for this, so free it manually */
171 g_free(dev);
172}
173
174typedef struct PrdtEntry {
175 uint32_t addr;
176 uint32_t size;
177} QEMU_PACKED PrdtEntry;
178
179#define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
180#define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
181
182static int send_dma_request(int cmd, uint64_t sector, int nb_sectors,
00ea63fd 183 PrdtEntry *prdt, int prdt_entries,
b4ba67d9 184 void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar,
9c268f8a 185 uint64_t sector, int nb_sectors))
b95739dc
KW
186{
187 QPCIDevice *dev;
b4ba67d9 188 QPCIBar bmdma_bar, ide_bar;
b95739dc
KW
189 uintptr_t guest_prdt;
190 size_t len;
191 bool from_dev;
192 uint8_t status;
948eaed1 193 int flags;
b95739dc 194
b4ba67d9 195 dev = get_pci_device(&bmdma_bar, &ide_bar);
b95739dc 196
948eaed1
KW
197 flags = cmd & ~0xff;
198 cmd &= 0xff;
199
b95739dc
KW
200 switch (cmd) {
201 case CMD_READ_DMA:
00ea63fd
JS
202 case CMD_PACKET:
203 /* Assuming we only test data reads w/ ATAPI, otherwise we need to know
204 * the SCSI command being sent in the packet, too. */
b95739dc
KW
205 from_dev = true;
206 break;
207 case CMD_WRITE_DMA:
208 from_dev = false;
209 break;
210 default:
211 g_assert_not_reached();
212 }
213
d7b7e580
KW
214 if (flags & CMDF_NO_BM) {
215 qpci_config_writew(dev, PCI_COMMAND,
216 PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
217 }
218
b95739dc 219 /* Select device 0 */
b4ba67d9 220 qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA);
b95739dc
KW
221
222 /* Stop any running transfer, clear any pending interrupt */
b4ba67d9
DG
223 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
224 qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR);
b95739dc
KW
225
226 /* Setup PRDT */
227 len = sizeof(*prdt) * prdt_entries;
228 guest_prdt = guest_alloc(guest_malloc, len);
229 memwrite(guest_prdt, prdt, len);
b4ba67d9 230 qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt);
b95739dc
KW
231
232 /* ATA DMA command */
00ea63fd
JS
233 if (cmd == CMD_PACKET) {
234 /* Enables ATAPI DMA; otherwise PIO is attempted */
b4ba67d9 235 qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
00ea63fd 236 } else {
b4ba67d9
DG
237 qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors);
238 qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff);
239 qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff);
240 qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff);
00ea63fd 241 }
b95739dc 242
b4ba67d9 243 qpci_io_writeb(dev, ide_bar, reg_command, cmd);
b95739dc 244
00ea63fd 245 if (post_exec) {
b4ba67d9 246 post_exec(dev, ide_bar, sector, nb_sectors);
00ea63fd
JS
247 }
248
b95739dc 249 /* Start DMA transfer */
b4ba67d9 250 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd,
9c268f8a 251 BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0));
b95739dc 252
948eaed1 253 if (flags & CMDF_ABORT) {
b4ba67d9 254 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
948eaed1
KW
255 }
256
b95739dc
KW
257 /* Wait for the DMA transfer to complete */
258 do {
b4ba67d9 259 status = qpci_io_readb(dev, bmdma_bar, bmreg_status);
b95739dc
KW
260 } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE);
261
262 g_assert_cmpint(get_irq(IDE_PRIMARY_IRQ), ==, !!(status & BM_STS_INTR));
263
264 /* Check IDE status code */
b4ba67d9
DG
265 assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY);
266 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ);
b95739dc
KW
267
268 /* Reading the status register clears the IRQ */
269 g_assert(!get_irq(IDE_PRIMARY_IRQ));
270
271 /* Stop DMA transfer if still active */
272 if (status & BM_STS_ACTIVE) {
b4ba67d9 273 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
b95739dc
KW
274 }
275
276 free_pci_device(dev);
277
278 return status;
279}
280
281static void test_bmdma_simple_rw(void)
282{
9c268f8a 283 QPCIDevice *dev;
b4ba67d9 284 QPCIBar bmdma_bar, ide_bar;
b95739dc
KW
285 uint8_t status;
286 uint8_t *buf;
287 uint8_t *cmpbuf;
288 size_t len = 512;
289 uintptr_t guest_buf = guest_alloc(guest_malloc, len);
290
291 PrdtEntry prdt[] = {
262f27b9
KW
292 {
293 .addr = cpu_to_le32(guest_buf),
294 .size = cpu_to_le32(len | PRDT_EOT),
295 },
b95739dc
KW
296 };
297
b4ba67d9 298 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 299
b95739dc
KW
300 buf = g_malloc(len);
301 cmpbuf = g_malloc(len);
302
303 /* Write 0x55 pattern to sector 0 */
304 memset(buf, 0x55, len);
305 memwrite(guest_buf, buf, len);
306
00ea63fd
JS
307 status = send_dma_request(CMD_WRITE_DMA, 0, 1, prdt,
308 ARRAY_SIZE(prdt), NULL);
b95739dc 309 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 310 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc
KW
311
312 /* Write 0xaa pattern to sector 1 */
313 memset(buf, 0xaa, len);
314 memwrite(guest_buf, buf, len);
315
00ea63fd
JS
316 status = send_dma_request(CMD_WRITE_DMA, 1, 1, prdt,
317 ARRAY_SIZE(prdt), NULL);
b95739dc 318 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 319 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc
KW
320
321 /* Read and verify 0x55 pattern in sector 0 */
322 memset(cmpbuf, 0x55, len);
323
00ea63fd 324 status = send_dma_request(CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt), NULL);
b95739dc 325 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 326 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc
KW
327
328 memread(guest_buf, buf, len);
329 g_assert(memcmp(buf, cmpbuf, len) == 0);
330
331 /* Read and verify 0xaa pattern in sector 1 */
332 memset(cmpbuf, 0xaa, len);
333
00ea63fd 334 status = send_dma_request(CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt), NULL);
b95739dc 335 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 336 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc
KW
337
338 memread(guest_buf, buf, len);
339 g_assert(memcmp(buf, cmpbuf, len) == 0);
340
341
f5aa4bdc 342 free_pci_device(dev);
b95739dc
KW
343 g_free(buf);
344 g_free(cmpbuf);
345}
346
948eaed1
KW
347static void test_bmdma_short_prdt(void)
348{
9c268f8a 349 QPCIDevice *dev;
b4ba67d9 350 QPCIBar bmdma_bar, ide_bar;
948eaed1
KW
351 uint8_t status;
352
353 PrdtEntry prdt[] = {
262f27b9
KW
354 {
355 .addr = 0,
356 .size = cpu_to_le32(0x10 | PRDT_EOT),
357 },
948eaed1
KW
358 };
359
b4ba67d9 360 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 361
948eaed1
KW
362 /* Normal request */
363 status = send_dma_request(CMD_READ_DMA, 0, 1,
00ea63fd 364 prdt, ARRAY_SIZE(prdt), NULL);
948eaed1 365 g_assert_cmphex(status, ==, 0);
b4ba67d9 366 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
948eaed1
KW
367
368 /* Abort the request before it completes */
369 status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 1,
00ea63fd 370 prdt, ARRAY_SIZE(prdt), NULL);
948eaed1 371 g_assert_cmphex(status, ==, 0);
b4ba67d9 372 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
f5aa4bdc 373 free_pci_device(dev);
948eaed1
KW
374}
375
58732810
SH
376static void test_bmdma_one_sector_short_prdt(void)
377{
9c268f8a 378 QPCIDevice *dev;
b4ba67d9 379 QPCIBar bmdma_bar, ide_bar;
58732810
SH
380 uint8_t status;
381
382 /* Read 2 sectors but only give 1 sector in PRDT */
383 PrdtEntry prdt[] = {
384 {
385 .addr = 0,
386 .size = cpu_to_le32(0x200 | PRDT_EOT),
387 },
388 };
389
b4ba67d9 390 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 391
58732810
SH
392 /* Normal request */
393 status = send_dma_request(CMD_READ_DMA, 0, 2,
00ea63fd 394 prdt, ARRAY_SIZE(prdt), NULL);
58732810 395 g_assert_cmphex(status, ==, 0);
b4ba67d9 396 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
58732810
SH
397
398 /* Abort the request before it completes */
399 status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 2,
00ea63fd 400 prdt, ARRAY_SIZE(prdt), NULL);
58732810 401 g_assert_cmphex(status, ==, 0);
b4ba67d9 402 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
f5aa4bdc 403 free_pci_device(dev);
58732810
SH
404}
405
948eaed1
KW
406static void test_bmdma_long_prdt(void)
407{
9c268f8a 408 QPCIDevice *dev;
b4ba67d9 409 QPCIBar bmdma_bar, ide_bar;
948eaed1
KW
410 uint8_t status;
411
412 PrdtEntry prdt[] = {
262f27b9
KW
413 {
414 .addr = 0,
415 .size = cpu_to_le32(0x1000 | PRDT_EOT),
416 },
948eaed1
KW
417 };
418
b4ba67d9 419 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 420
948eaed1
KW
421 /* Normal request */
422 status = send_dma_request(CMD_READ_DMA, 0, 1,
00ea63fd 423 prdt, ARRAY_SIZE(prdt), NULL);
948eaed1 424 g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR);
b4ba67d9 425 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
948eaed1
KW
426
427 /* Abort the request before it completes */
428 status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 1,
00ea63fd 429 prdt, ARRAY_SIZE(prdt), NULL);
948eaed1 430 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 431 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
f5aa4bdc 432 free_pci_device(dev);
948eaed1
KW
433}
434
d7b7e580
KW
435static void test_bmdma_no_busmaster(void)
436{
9c268f8a 437 QPCIDevice *dev;
b4ba67d9 438 QPCIBar bmdma_bar, ide_bar;
d7b7e580
KW
439 uint8_t status;
440
b4ba67d9 441 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 442
d7b7e580
KW
443 /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be
444 * able to access it anyway because the Bus Master bit in the PCI command
445 * register isn't set. This is complete nonsense, but it used to be pretty
446 * good at confusing and occasionally crashing qemu. */
447 PrdtEntry prdt[4096] = { };
448
449 status = send_dma_request(CMD_READ_DMA | CMDF_NO_BM, 0, 512,
00ea63fd 450 prdt, ARRAY_SIZE(prdt), NULL);
d7b7e580
KW
451
452 /* Not entirely clear what the expected result is, but this is what we get
453 * in practice. At least we want to be aware of any changes. */
454 g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR);
b4ba67d9 455 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
f5aa4bdc 456 free_pci_device(dev);
d7b7e580
KW
457}
458
b95739dc
KW
459static void test_bmdma_setup(void)
460{
461 ide_test_start(
b8e665e4 462 "-drive file=%s,if=ide,serial=%s,cache=writeback,format=raw "
b95739dc
KW
463 "-global ide-hd.ver=%s",
464 tmp_path, "testdisk", "version");
baca2b9e 465 qtest_irq_intercept_in(global_qtest, "ioapic");
b95739dc
KW
466}
467
468static void test_bmdma_teardown(void)
469{
470 ide_test_quit();
471}
472
262f27b9
KW
473static void string_cpu_to_be16(uint16_t *s, size_t bytes)
474{
475 g_assert((bytes & 1) == 0);
476 bytes /= 2;
477
478 while (bytes--) {
479 *s = cpu_to_be16(*s);
480 s++;
481 }
482}
483
acbe4801
KW
484static void test_identify(void)
485{
9c268f8a 486 QPCIDevice *dev;
b4ba67d9 487 QPCIBar bmdma_bar, ide_bar;
acbe4801
KW
488 uint8_t data;
489 uint16_t buf[256];
490 int i;
491 int ret;
492
493 ide_test_start(
b8e665e4 494 "-drive file=%s,if=ide,serial=%s,cache=writeback,format=raw "
acbe4801
KW
495 "-global ide-hd.ver=%s",
496 tmp_path, "testdisk", "version");
497
b4ba67d9 498 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 499
acbe4801 500 /* IDENTIFY command on device 0*/
b4ba67d9
DG
501 qpci_io_writeb(dev, ide_bar, reg_device, 0);
502 qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY);
acbe4801
KW
503
504 /* Read in the IDENTIFY buffer and check registers */
b4ba67d9 505 data = qpci_io_readb(dev, ide_bar, reg_device);
c27d5656 506 g_assert_cmpint(data & DEV, ==, 0);
acbe4801
KW
507
508 for (i = 0; i < 256; i++) {
b4ba67d9 509 data = qpci_io_readb(dev, ide_bar, reg_status);
acbe4801
KW
510 assert_bit_set(data, DRDY | DRQ);
511 assert_bit_clear(data, BSY | DF | ERR);
512
b4ba67d9 513 buf[i] = qpci_io_readw(dev, ide_bar, reg_data);
acbe4801
KW
514 }
515
b4ba67d9 516 data = qpci_io_readb(dev, ide_bar, reg_status);
acbe4801
KW
517 assert_bit_set(data, DRDY);
518 assert_bit_clear(data, BSY | DF | ERR | DRQ);
519
520 /* Check serial number/version in the buffer */
262f27b9
KW
521 string_cpu_to_be16(&buf[10], 20);
522 ret = memcmp(&buf[10], "testdisk ", 20);
acbe4801
KW
523 g_assert(ret == 0);
524
262f27b9
KW
525 string_cpu_to_be16(&buf[23], 8);
526 ret = memcmp(&buf[23], "version ", 8);
acbe4801
KW
527 g_assert(ret == 0);
528
529 /* Write cache enabled bit */
530 assert_bit_set(buf[85], 0x20);
531
532 ide_test_quit();
f5aa4bdc 533 free_pci_device(dev);
acbe4801
KW
534}
535
2dd7e10d
EY
536/*
537 * Write sector 1 with random data to make IDE storage dirty
538 * Needed for flush tests so that flushes actually go though the block layer
539 */
540static void make_dirty(uint8_t device)
541{
9c268f8a 542 QPCIDevice *dev;
b4ba67d9 543 QPCIBar bmdma_bar, ide_bar;
2dd7e10d
EY
544 uint8_t status;
545 size_t len = 512;
546 uintptr_t guest_buf;
547 void* buf;
548
b4ba67d9 549 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 550
2dd7e10d
EY
551 guest_buf = guest_alloc(guest_malloc, len);
552 buf = g_malloc(len);
6048018e 553 memset(buf, rand() % 255 + 1, len);
2dd7e10d
EY
554 g_assert(guest_buf);
555 g_assert(buf);
556
557 memwrite(guest_buf, buf, len);
558
559 PrdtEntry prdt[] = {
560 {
561 .addr = cpu_to_le32(guest_buf),
562 .size = cpu_to_le32(len | PRDT_EOT),
563 },
564 };
565
566 status = send_dma_request(CMD_WRITE_DMA, 1, 1, prdt,
567 ARRAY_SIZE(prdt), NULL);
568 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 569 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
2dd7e10d
EY
570
571 g_free(buf);
f5aa4bdc 572 free_pci_device(dev);
2dd7e10d
EY
573}
574
bd07684a
KW
575static void test_flush(void)
576{
9c268f8a 577 QPCIDevice *dev;
b4ba67d9 578 QPCIBar bmdma_bar, ide_bar;
bd07684a
KW
579 uint8_t data;
580
581 ide_test_start(
b8e665e4 582 "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw",
bd07684a
KW
583 tmp_path);
584
b4ba67d9 585 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 586
2dd7e10d
EY
587 qtest_irq_intercept_in(global_qtest, "ioapic");
588
589 /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
590 make_dirty(0);
591
bd07684a 592 /* Delay the completion of the flush request until we explicitly do it */
5fb48d96 593 g_free(hmp("qemu-io ide0-hd0 \"break flush_to_os A\""));
bd07684a
KW
594
595 /* FLUSH CACHE command on device 0*/
b4ba67d9
DG
596 qpci_io_writeb(dev, ide_bar, reg_device, 0);
597 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
bd07684a
KW
598
599 /* Check status while request is in flight*/
b4ba67d9 600 data = qpci_io_readb(dev, ide_bar, reg_status);
bd07684a
KW
601 assert_bit_set(data, BSY | DRDY);
602 assert_bit_clear(data, DF | ERR | DRQ);
603
604 /* Complete the command */
5fb48d96 605 g_free(hmp("qemu-io ide0-hd0 \"resume A\""));
bd07684a
KW
606
607 /* Check registers */
b4ba67d9 608 data = qpci_io_readb(dev, ide_bar, reg_device);
bd07684a
KW
609 g_assert_cmpint(data & DEV, ==, 0);
610
22bfa16e 611 do {
b4ba67d9 612 data = qpci_io_readb(dev, ide_bar, reg_status);
22bfa16e
MR
613 } while (data & BSY);
614
bd07684a
KW
615 assert_bit_set(data, DRDY);
616 assert_bit_clear(data, BSY | DF | ERR | DRQ);
617
618 ide_test_quit();
f5aa4bdc 619 free_pci_device(dev);
bd07684a
KW
620}
621
baca2b9e 622static void test_retry_flush(const char *machine)
14a92e5f 623{
9c268f8a 624 QPCIDevice *dev;
b4ba67d9 625 QPCIBar bmdma_bar, ide_bar;
14a92e5f
PB
626 uint8_t data;
627 const char *s;
14a92e5f
PB
628
629 prepare_blkdebug_script(debug_path, "flush_to_disk");
630
631 ide_test_start(
b8e665e4
KW
632 "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw,"
633 "rerror=stop,werror=stop",
14a92e5f
PB
634 debug_path, tmp_path);
635
b4ba67d9 636 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 637
2dd7e10d
EY
638 qtest_irq_intercept_in(global_qtest, "ioapic");
639
640 /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
641 make_dirty(0);
642
14a92e5f 643 /* FLUSH CACHE command on device 0*/
b4ba67d9
DG
644 qpci_io_writeb(dev, ide_bar, reg_device, 0);
645 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
14a92e5f
PB
646
647 /* Check status while request is in flight*/
b4ba67d9 648 data = qpci_io_readb(dev, ide_bar, reg_status);
14a92e5f
PB
649 assert_bit_set(data, BSY | DRDY);
650 assert_bit_clear(data, DF | ERR | DRQ);
651
8fe941f7 652 qmp_eventwait("STOP");
14a92e5f
PB
653
654 /* Complete the command */
655 s = "{'execute':'cont' }";
656 qmp_discard_response(s);
657
658 /* Check registers */
b4ba67d9 659 data = qpci_io_readb(dev, ide_bar, reg_device);
14a92e5f
PB
660 g_assert_cmpint(data & DEV, ==, 0);
661
662 do {
b4ba67d9 663 data = qpci_io_readb(dev, ide_bar, reg_status);
14a92e5f
PB
664 } while (data & BSY);
665
666 assert_bit_set(data, DRDY);
667 assert_bit_clear(data, BSY | DF | ERR | DRQ);
668
669 ide_test_quit();
f5aa4bdc 670 free_pci_device(dev);
14a92e5f
PB
671}
672
f7f3ff1d
KW
673static void test_flush_nodev(void)
674{
9c268f8a 675 QPCIDevice *dev;
b4ba67d9 676 QPCIBar bmdma_bar, ide_bar;
9c268f8a 677
f7f3ff1d
KW
678 ide_test_start("");
679
b4ba67d9 680 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 681
f7f3ff1d 682 /* FLUSH CACHE command on device 0*/
b4ba67d9
DG
683 qpci_io_writeb(dev, ide_bar, reg_device, 0);
684 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
f7f3ff1d
KW
685
686 /* Just testing that qemu doesn't crash... */
687
f5aa4bdc 688 free_pci_device(dev);
f7f3ff1d
KW
689 ide_test_quit();
690}
691
041088c7 692static void test_pci_retry_flush(void)
baca2b9e
JS
693{
694 test_retry_flush("pc");
695}
696
041088c7 697static void test_isa_retry_flush(void)
baca2b9e
JS
698{
699 test_retry_flush("isapc");
700}
701
f7ba8d7f
JS
702typedef struct Read10CDB {
703 uint8_t opcode;
704 uint8_t flags;
705 uint32_t lba;
706 uint8_t reserved;
707 uint16_t nblocks;
708 uint8_t control;
709 uint16_t padding;
710} __attribute__((__packed__)) Read10CDB;
711
b4ba67d9 712static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar,
9c268f8a 713 uint64_t lba, int nblocks)
f7ba8d7f
JS
714{
715 Read10CDB pkt = { .padding = 0 };
716 int i;
717
00ea63fd
JS
718 g_assert_cmpint(lba, <=, UINT32_MAX);
719 g_assert_cmpint(nblocks, <=, UINT16_MAX);
720 g_assert_cmpint(nblocks, >=, 0);
721
f7ba8d7f
JS
722 /* Construct SCSI CDB packet */
723 pkt.opcode = 0x28;
724 pkt.lba = cpu_to_be32(lba);
725 pkt.nblocks = cpu_to_be16(nblocks);
726
727 /* Send Packet */
728 for (i = 0; i < sizeof(Read10CDB)/2; i++) {
b4ba67d9 729 qpci_io_writew(dev, ide_bar, reg_data,
9c268f8a 730 le16_to_cpu(((uint16_t *)&pkt)[i]));
f7ba8d7f
JS
731 }
732}
733
734static void nsleep(int64_t nsecs)
735{
736 const struct timespec val = { .tv_nsec = nsecs };
737 nanosleep(&val, NULL);
738 clock_set(nsecs);
739}
740
741static uint8_t ide_wait_clear(uint8_t flag)
742{
9c268f8a 743 QPCIDevice *dev;
b4ba67d9 744 QPCIBar bmdma_bar, ide_bar;
f7ba8d7f 745 uint8_t data;
9c73517c 746 time_t st;
f7ba8d7f 747
b4ba67d9 748 dev = get_pci_device(&bmdma_bar, &ide_bar);
9c268f8a 749
f7ba8d7f 750 /* Wait with a 5 second timeout */
9c73517c
JS
751 time(&st);
752 while (true) {
b4ba67d9 753 data = qpci_io_readb(dev, ide_bar, reg_status);
f7ba8d7f 754 if (!(data & flag)) {
f5aa4bdc 755 free_pci_device(dev);
f7ba8d7f
JS
756 return data;
757 }
9c73517c
JS
758 if (difftime(time(NULL), st) > 5.0) {
759 break;
760 }
f7ba8d7f
JS
761 nsleep(400);
762 }
763 g_assert_not_reached();
764}
765
766static void ide_wait_intr(int irq)
767{
9c73517c 768 time_t st;
f7ba8d7f
JS
769 bool intr;
770
9c73517c
JS
771 time(&st);
772 while (true) {
f7ba8d7f
JS
773 intr = get_irq(irq);
774 if (intr) {
775 return;
776 }
9c73517c
JS
777 if (difftime(time(NULL), st) > 5.0) {
778 break;
779 }
f7ba8d7f
JS
780 nsleep(400);
781 }
782
783 g_assert_not_reached();
784}
785
786static void cdrom_pio_impl(int nblocks)
787{
9c268f8a 788 QPCIDevice *dev;
b4ba67d9 789 QPCIBar bmdma_bar, ide_bar;
f7ba8d7f
JS
790 FILE *fh;
791 int patt_blocks = MAX(16, nblocks);
792 size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks;
793 char *pattern = g_malloc(patt_len);
794 size_t rxsize = ATAPI_BLOCK_SIZE * nblocks;
795 uint16_t *rx = g_malloc0(rxsize);
796 int i, j;
797 uint8_t data;
798 uint16_t limit;
799
800 /* Prepopulate the CDROM with an interesting pattern */
801 generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE);
802 fh = fopen(tmp_path, "w+");
803 fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh);
804 fclose(fh);
805
806 ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
807 "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
b4ba67d9 808 dev = get_pci_device(&bmdma_bar, &ide_bar);
f7ba8d7f
JS
809 qtest_irq_intercept_in(global_qtest, "ioapic");
810
811 /* PACKET command on device 0 */
b4ba67d9
DG
812 qpci_io_writeb(dev, ide_bar, reg_device, 0);
813 qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF);
814 qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF));
815 qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET);
f348daf3 816 /* HP0: Check_Status_A State */
f7ba8d7f
JS
817 nsleep(400);
818 data = ide_wait_clear(BSY);
f348daf3 819 /* HP1: Send_Packet State */
f7ba8d7f
JS
820 assert_bit_set(data, DRQ | DRDY);
821 assert_bit_clear(data, ERR | DF | BSY);
822
823 /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */
b4ba67d9 824 send_scsi_cdb_read10(dev, ide_bar, 0, nblocks);
f7ba8d7f 825
f7ba8d7f
JS
826 /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes.
827 * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes.
828 * We allow an odd limit only when the remaining transfer size is
829 * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only
830 * request n blocks, so our request size is always even.
831 * For this reason, we assume there is never a hanging byte to fetch. */
832 g_assert(!(rxsize & 1));
833 limit = BYTE_COUNT_LIMIT & ~1;
834 for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) {
835 size_t offset = i * (limit / 2);
836 size_t rem = (rxsize / 2) - offset;
a421f3c3
JS
837
838 /* HP3: INTRQ_Wait */
839 ide_wait_intr(IDE_PRIMARY_IRQ);
840
841 /* HP2: Check_Status_B (and clear IRQ) */
f348daf3
PL
842 data = ide_wait_clear(BSY);
843 assert_bit_set(data, DRQ | DRDY);
844 assert_bit_clear(data, ERR | DF | BSY);
a421f3c3 845
f348daf3 846 /* HP4: Transfer_Data */
f7ba8d7f 847 for (j = 0; j < MIN((limit / 2), rem); j++) {
b4ba67d9
DG
848 rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar,
849 reg_data));
f7ba8d7f 850 }
f7ba8d7f 851 }
a421f3c3
JS
852
853 /* Check for final completion IRQ */
854 ide_wait_intr(IDE_PRIMARY_IRQ);
855
856 /* Sanity check final state */
f7ba8d7f
JS
857 data = ide_wait_clear(DRQ);
858 assert_bit_set(data, DRDY);
859 assert_bit_clear(data, DRQ | ERR | DF | BSY);
860
861 g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0);
862 g_free(pattern);
863 g_free(rx);
864 test_bmdma_teardown();
f5aa4bdc 865 free_pci_device(dev);
f7ba8d7f
JS
866}
867
868static void test_cdrom_pio(void)
869{
870 cdrom_pio_impl(1);
871}
872
873static void test_cdrom_pio_large(void)
874{
875 /* Test a few loops of the PIO DRQ mechanism. */
876 cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE);
877}
878
00ea63fd
JS
879
880static void test_cdrom_dma(void)
881{
882 static const size_t len = ATAPI_BLOCK_SIZE;
883 char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16);
884 char *rx = g_malloc0(len);
885 uintptr_t guest_buf;
886 PrdtEntry prdt[1];
887 FILE *fh;
888
889 ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
890 "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
891 qtest_irq_intercept_in(global_qtest, "ioapic");
892
893 guest_buf = guest_alloc(guest_malloc, len);
894 prdt[0].addr = cpu_to_le32(guest_buf);
895 prdt[0].size = cpu_to_le32(len | PRDT_EOT);
896
897 generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE);
898 fh = fopen(tmp_path, "w+");
899 fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh);
900 fclose(fh);
901
902 send_dma_request(CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10);
903
904 /* Read back data from guest memory into local qtest memory */
905 memread(guest_buf, rx, len);
906 g_assert_cmpint(memcmp(pattern, rx, len), ==, 0);
907
908 g_free(pattern);
909 g_free(rx);
910 test_bmdma_teardown();
911}
912
acbe4801
KW
913int main(int argc, char **argv)
914{
915 const char *arch = qtest_get_arch();
916 int fd;
917 int ret;
918
919 /* Check architecture */
920 if (strcmp(arch, "i386") && strcmp(arch, "x86_64")) {
921 g_test_message("Skipping test for non-x86\n");
922 return 0;
923 }
924
14a92e5f
PB
925 /* Create temporary blkdebug instructions */
926 fd = mkstemp(debug_path);
927 g_assert(fd >= 0);
928 close(fd);
929
acbe4801
KW
930 /* Create a temporary raw image */
931 fd = mkstemp(tmp_path);
932 g_assert(fd >= 0);
933 ret = ftruncate(fd, TEST_IMAGE_SIZE);
934 g_assert(ret == 0);
935 close(fd);
936
937 /* Run the tests */
938 g_test_init(&argc, &argv, NULL);
939
940 qtest_add_func("/ide/identify", test_identify);
941
b95739dc
KW
942 qtest_add_func("/ide/bmdma/setup", test_bmdma_setup);
943 qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw);
948eaed1 944 qtest_add_func("/ide/bmdma/short_prdt", test_bmdma_short_prdt);
58732810
SH
945 qtest_add_func("/ide/bmdma/one_sector_short_prdt",
946 test_bmdma_one_sector_short_prdt);
948eaed1 947 qtest_add_func("/ide/bmdma/long_prdt", test_bmdma_long_prdt);
d7b7e580 948 qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster);
b95739dc
KW
949 qtest_add_func("/ide/bmdma/teardown", test_bmdma_teardown);
950
bd07684a 951 qtest_add_func("/ide/flush", test_flush);
baca2b9e
JS
952 qtest_add_func("/ide/flush/nodev", test_flush_nodev);
953 qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush);
954 qtest_add_func("/ide/flush/retry_isa", test_isa_retry_flush);
14a92e5f 955
f7ba8d7f
JS
956 qtest_add_func("/ide/cdrom/pio", test_cdrom_pio);
957 qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large);
00ea63fd 958 qtest_add_func("/ide/cdrom/dma", test_cdrom_dma);
f7ba8d7f 959
acbe4801
KW
960 ret = g_test_run();
961
962 /* Cleanup */
963 unlink(tmp_path);
14a92e5f 964 unlink(debug_path);
acbe4801
KW
965
966 return ret;
967}