]> git.proxmox.com Git - mirror_qemu.git/blame - tests/qtest/ide-test.c
Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging
[mirror_qemu.git] / tests / qtest / ide-test.c
CommitLineData
acbe4801
KW
1/*
2 * IDE test cases
3 *
4 * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
53239262 25#include "qemu/osdep.h"
acbe4801 26
acbe4801 27
a2ce7dbd 28#include "libqos/libqtest.h"
72c85e94 29#include "libqos/libqos.h"
b95739dc
KW
30#include "libqos/pci-pc.h"
31#include "libqos/malloc-pc.h"
055a1efc 32#include "qapi/qmp/qdict.h"
58369e22 33#include "qemu/bswap.h"
b95739dc
KW
34#include "hw/pci/pci_ids.h"
35#include "hw/pci/pci_regs.h"
acbe4801 36
055a1efc 37/* TODO actually test the results and get rid of this */
4a61c3ab 38#define qmp_discard_response(q, ...) qobject_unref(qtest_qmp(q, __VA_ARGS__))
055a1efc 39
acbe4801
KW
40#define TEST_IMAGE_SIZE 64 * 1024 * 1024
41
42#define IDE_PCI_DEV 1
43#define IDE_PCI_FUNC 1
44
45#define IDE_BASE 0x1f0
46#define IDE_PRIMARY_IRQ 14
47
f7ba8d7f
JS
48#define ATAPI_BLOCK_SIZE 2048
49
50/* How many bytes to receive via ATAPI PIO at one time.
51 * Must be less than 0xFFFF. */
52#define BYTE_COUNT_LIMIT 5120
53
acbe4801
KW
54enum {
55 reg_data = 0x0,
00ea63fd 56 reg_feature = 0x1,
29e1d473 57 reg_error = 0x1,
acbe4801
KW
58 reg_nsectors = 0x2,
59 reg_lba_low = 0x3,
60 reg_lba_middle = 0x4,
61 reg_lba_high = 0x5,
62 reg_device = 0x6,
63 reg_status = 0x7,
64 reg_command = 0x7,
65};
66
67enum {
68 BSY = 0x80,
69 DRDY = 0x40,
70 DF = 0x20,
71 DRQ = 0x08,
72 ERR = 0x01,
73};
74
29e1d473
AN
75/* Error field */
76enum {
77 ABRT = 0x04,
78};
79
acbe4801 80enum {
c27d5656 81 DEV = 0x10,
b95739dc
KW
82 LBA = 0x40,
83};
84
85enum {
86 bmreg_cmd = 0x0,
87 bmreg_status = 0x2,
88 bmreg_prdt = 0x4,
89};
90
91enum {
29e1d473 92 CMD_DSM = 0x06,
b95739dc
KW
93 CMD_READ_DMA = 0xc8,
94 CMD_WRITE_DMA = 0xca,
bd07684a 95 CMD_FLUSH_CACHE = 0xe7,
acbe4801 96 CMD_IDENTIFY = 0xec,
f7ba8d7f 97 CMD_PACKET = 0xa0,
948eaed1
KW
98
99 CMDF_ABORT = 0x100,
d7b7e580 100 CMDF_NO_BM = 0x200,
acbe4801
KW
101};
102
b95739dc
KW
103enum {
104 BM_CMD_START = 0x1,
105 BM_CMD_WRITE = 0x8, /* write = from device to memory */
106};
107
108enum {
109 BM_STS_ACTIVE = 0x1,
110 BM_STS_ERROR = 0x2,
111 BM_STS_INTR = 0x4,
112};
113
114enum {
115 PRDT_EOT = 0x80000000,
116};
117
acbe4801
KW
118#define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
119#define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
120
b95739dc 121static QPCIBus *pcibus = NULL;
eb5937ba 122static QGuestAllocator guest_malloc;
b95739dc 123
acbe4801 124static char tmp_path[] = "/tmp/qtest.XXXXXX";
14a92e5f 125static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX";
acbe4801 126
4a61c3ab 127static QTestState *ide_test_start(const char *cmdline_fmt, ...)
acbe4801 128{
4a61c3ab 129 QTestState *qts;
fedcc379 130 g_autofree char *full_fmt = g_strdup_printf("-machine pc %s", cmdline_fmt);
acbe4801 131 va_list ap;
acbe4801
KW
132
133 va_start(ap, cmdline_fmt);
fedcc379 134 qts = qtest_vinitf(full_fmt, ap);
acbe4801
KW
135 va_end(ap);
136
4a61c3ab 137 pc_alloc_init(&guest_malloc, qts, 0);
e42de189 138
4a61c3ab 139 return qts;
acbe4801
KW
140}
141
4a61c3ab 142static void ide_test_quit(QTestState *qts)
acbe4801 143{
3b6b0a8a
TH
144 if (pcibus) {
145 qpci_free_pc(pcibus);
146 pcibus = NULL;
147 }
eb5937ba 148 alloc_destroy(&guest_malloc);
4a61c3ab 149 qtest_quit(qts);
acbe4801
KW
150}
151
4a61c3ab
TH
152static QPCIDevice *get_pci_device(QTestState *qts, QPCIBar *bmdma_bar,
153 QPCIBar *ide_bar)
b95739dc
KW
154{
155 QPCIDevice *dev;
156 uint16_t vendor_id, device_id;
157
158 if (!pcibus) {
4a61c3ab 159 pcibus = qpci_new_pc(qts, NULL);
b95739dc
KW
160 }
161
162 /* Find PCI device and verify it's the right one */
163 dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC));
164 g_assert(dev != NULL);
165
166 vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID);
167 device_id = qpci_config_readw(dev, PCI_DEVICE_ID);
168 g_assert(vendor_id == PCI_VENDOR_ID_INTEL);
169 g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1);
170
171 /* Map bmdma BAR */
b4ba67d9 172 *bmdma_bar = qpci_iomap(dev, 4, NULL);
9c268f8a 173
b4ba67d9 174 *ide_bar = qpci_legacy_iomap(dev, IDE_BASE);
b95739dc
KW
175
176 qpci_device_enable(dev);
177
178 return dev;
179}
180
181static void free_pci_device(QPCIDevice *dev)
182{
183 /* libqos doesn't have a function for this, so free it manually */
184 g_free(dev);
185}
186
187typedef struct PrdtEntry {
188 uint32_t addr;
189 uint32_t size;
190} QEMU_PACKED PrdtEntry;
191
192#define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
193#define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
194
29e1d473
AN
195static uint64_t trim_range_le(uint64_t sector, uint16_t count)
196{
197 /* 2-byte range, 6-byte LBA */
198 return cpu_to_le64(((uint64_t)count << 48) + sector);
199}
200
4a61c3ab
TH
201static int send_dma_request(QTestState *qts, int cmd, uint64_t sector,
202 int nb_sectors, PrdtEntry *prdt, int prdt_entries,
b4ba67d9 203 void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar,
9c268f8a 204 uint64_t sector, int nb_sectors))
b95739dc
KW
205{
206 QPCIDevice *dev;
b4ba67d9 207 QPCIBar bmdma_bar, ide_bar;
b95739dc
KW
208 uintptr_t guest_prdt;
209 size_t len;
210 bool from_dev;
211 uint8_t status;
948eaed1 212 int flags;
b95739dc 213
4a61c3ab 214 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
b95739dc 215
948eaed1
KW
216 flags = cmd & ~0xff;
217 cmd &= 0xff;
218
b95739dc
KW
219 switch (cmd) {
220 case CMD_READ_DMA:
00ea63fd
JS
221 case CMD_PACKET:
222 /* Assuming we only test data reads w/ ATAPI, otherwise we need to know
223 * the SCSI command being sent in the packet, too. */
b95739dc
KW
224 from_dev = true;
225 break;
29e1d473 226 case CMD_DSM:
b95739dc
KW
227 case CMD_WRITE_DMA:
228 from_dev = false;
229 break;
230 default:
231 g_assert_not_reached();
232 }
233
d7b7e580
KW
234 if (flags & CMDF_NO_BM) {
235 qpci_config_writew(dev, PCI_COMMAND,
236 PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
237 }
238
b95739dc 239 /* Select device 0 */
b4ba67d9 240 qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA);
b95739dc
KW
241
242 /* Stop any running transfer, clear any pending interrupt */
b4ba67d9
DG
243 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
244 qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR);
b95739dc
KW
245
246 /* Setup PRDT */
247 len = sizeof(*prdt) * prdt_entries;
eb5937ba 248 guest_prdt = guest_alloc(&guest_malloc, len);
4a61c3ab 249 qtest_memwrite(qts, guest_prdt, prdt, len);
b4ba67d9 250 qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt);
b95739dc
KW
251
252 /* ATA DMA command */
00ea63fd
JS
253 if (cmd == CMD_PACKET) {
254 /* Enables ATAPI DMA; otherwise PIO is attempted */
b4ba67d9 255 qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
00ea63fd 256 } else {
29e1d473
AN
257 if (cmd == CMD_DSM) {
258 /* trim bit */
259 qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
260 }
b4ba67d9
DG
261 qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors);
262 qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff);
263 qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff);
264 qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff);
00ea63fd 265 }
b95739dc 266
b4ba67d9 267 qpci_io_writeb(dev, ide_bar, reg_command, cmd);
b95739dc 268
00ea63fd 269 if (post_exec) {
b4ba67d9 270 post_exec(dev, ide_bar, sector, nb_sectors);
00ea63fd
JS
271 }
272
b95739dc 273 /* Start DMA transfer */
b4ba67d9 274 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd,
9c268f8a 275 BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0));
b95739dc 276
948eaed1 277 if (flags & CMDF_ABORT) {
b4ba67d9 278 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
948eaed1
KW
279 }
280
b95739dc
KW
281 /* Wait for the DMA transfer to complete */
282 do {
b4ba67d9 283 status = qpci_io_readb(dev, bmdma_bar, bmreg_status);
b95739dc
KW
284 } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE);
285
4a61c3ab
TH
286 g_assert_cmpint(qtest_get_irq(qts, IDE_PRIMARY_IRQ), ==,
287 !!(status & BM_STS_INTR));
b95739dc
KW
288
289 /* Check IDE status code */
b4ba67d9
DG
290 assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY);
291 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ);
b95739dc
KW
292
293 /* Reading the status register clears the IRQ */
4a61c3ab 294 g_assert(!qtest_get_irq(qts, IDE_PRIMARY_IRQ));
b95739dc
KW
295
296 /* Stop DMA transfer if still active */
297 if (status & BM_STS_ACTIVE) {
b4ba67d9 298 qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
b95739dc
KW
299 }
300
301 free_pci_device(dev);
302
303 return status;
304}
305
4a61c3ab
TH
306static QTestState *test_bmdma_setup(void)
307{
308 QTestState *qts;
309
310 qts = ide_test_start(
311 "-drive file=%s,if=ide,cache=writeback,format=raw "
312 "-global ide-hd.serial=%s -global ide-hd.ver=%s",
313 tmp_path, "testdisk", "version");
314 qtest_irq_intercept_in(qts, "ioapic");
315
316 return qts;
317}
318
319static void test_bmdma_teardown(QTestState *qts)
320{
321 ide_test_quit(qts);
322}
323
b95739dc
KW
324static void test_bmdma_simple_rw(void)
325{
4a61c3ab 326 QTestState *qts;
9c268f8a 327 QPCIDevice *dev;
b4ba67d9 328 QPCIBar bmdma_bar, ide_bar;
b95739dc
KW
329 uint8_t status;
330 uint8_t *buf;
331 uint8_t *cmpbuf;
332 size_t len = 512;
4a61c3ab
TH
333 uintptr_t guest_buf;
334 PrdtEntry prdt[1];
b95739dc 335
4a61c3ab
TH
336 qts = test_bmdma_setup();
337
338 guest_buf = guest_alloc(&guest_malloc, len);
339 prdt[0].addr = cpu_to_le32(guest_buf);
340 prdt[0].size = cpu_to_le32(len | PRDT_EOT);
b95739dc 341
4a61c3ab 342 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 343
b95739dc
KW
344 buf = g_malloc(len);
345 cmpbuf = g_malloc(len);
346
347 /* Write 0x55 pattern to sector 0 */
348 memset(buf, 0x55, len);
4a61c3ab 349 qtest_memwrite(qts, guest_buf, buf, len);
b95739dc 350
4a61c3ab 351 status = send_dma_request(qts, CMD_WRITE_DMA, 0, 1, prdt,
00ea63fd 352 ARRAY_SIZE(prdt), NULL);
b95739dc 353 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 354 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc
KW
355
356 /* Write 0xaa pattern to sector 1 */
357 memset(buf, 0xaa, len);
4a61c3ab 358 qtest_memwrite(qts, guest_buf, buf, len);
b95739dc 359
4a61c3ab 360 status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt,
00ea63fd 361 ARRAY_SIZE(prdt), NULL);
b95739dc 362 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 363 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc
KW
364
365 /* Read and verify 0x55 pattern in sector 0 */
366 memset(cmpbuf, 0x55, len);
367
4a61c3ab
TH
368 status = send_dma_request(qts, CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt),
369 NULL);
b95739dc 370 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 371 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc 372
4a61c3ab 373 qtest_memread(qts, guest_buf, buf, len);
b95739dc
KW
374 g_assert(memcmp(buf, cmpbuf, len) == 0);
375
376 /* Read and verify 0xaa pattern in sector 1 */
377 memset(cmpbuf, 0xaa, len);
378
4a61c3ab
TH
379 status = send_dma_request(qts, CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt),
380 NULL);
b95739dc 381 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 382 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
b95739dc 383
4a61c3ab 384 qtest_memread(qts, guest_buf, buf, len);
b95739dc
KW
385 g_assert(memcmp(buf, cmpbuf, len) == 0);
386
f5aa4bdc 387 free_pci_device(dev);
b95739dc
KW
388 g_free(buf);
389 g_free(cmpbuf);
4a61c3ab
TH
390
391 test_bmdma_teardown(qts);
b95739dc
KW
392}
393
29e1d473
AN
394static void test_bmdma_trim(void)
395{
4a61c3ab 396 QTestState *qts;
29e1d473
AN
397 QPCIDevice *dev;
398 QPCIBar bmdma_bar, ide_bar;
399 uint8_t status;
400 const uint64_t trim_range[] = { trim_range_le(0, 2),
401 trim_range_le(6, 8),
402 trim_range_le(10, 1),
403 };
404 const uint64_t bad_range = trim_range_le(TEST_IMAGE_SIZE / 512 - 1, 2);
405 size_t len = 512;
406 uint8_t *buf;
4a61c3ab
TH
407 uintptr_t guest_buf;
408 PrdtEntry prdt[1];
29e1d473 409
4a61c3ab
TH
410 qts = test_bmdma_setup();
411
412 guest_buf = guest_alloc(&guest_malloc, len);
413 prdt[0].addr = cpu_to_le32(guest_buf),
414 prdt[0].size = cpu_to_le32(len | PRDT_EOT),
29e1d473 415
4a61c3ab 416 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
29e1d473
AN
417
418 buf = g_malloc(len);
419
420 /* Normal request */
421 *((uint64_t *)buf) = trim_range[0];
422 *((uint64_t *)buf + 1) = trim_range[1];
423
4a61c3ab 424 qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t));
29e1d473 425
4a61c3ab 426 status = send_dma_request(qts, CMD_DSM, 0, 1, prdt,
29e1d473
AN
427 ARRAY_SIZE(prdt), NULL);
428 g_assert_cmphex(status, ==, BM_STS_INTR);
429 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
430
431 /* Request contains invalid range */
432 *((uint64_t *)buf) = trim_range[2];
433 *((uint64_t *)buf + 1) = bad_range;
434
4a61c3ab 435 qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t));
29e1d473 436
4a61c3ab 437 status = send_dma_request(qts, CMD_DSM, 0, 1, prdt,
29e1d473
AN
438 ARRAY_SIZE(prdt), NULL);
439 g_assert_cmphex(status, ==, BM_STS_INTR);
440 assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), ERR);
441 assert_bit_set(qpci_io_readb(dev, ide_bar, reg_error), ABRT);
442
443 free_pci_device(dev);
444 g_free(buf);
4a61c3ab 445 test_bmdma_teardown(qts);
29e1d473
AN
446}
447
59805ae9
AP
448/*
449 * This test is developed according to the Programming Interface for
450 * Bus Master IDE Controller (Revision 1.0 5/16/94)
451 */
452static void test_bmdma_various_prdts(void)
948eaed1 453{
59805ae9
AP
454 int sectors = 0;
455 uint32_t size = 0;
456
457 for (sectors = 1; sectors <= 256; sectors *= 2) {
458 QTestState *qts = NULL;
459 QPCIDevice *dev = NULL;
460 QPCIBar bmdma_bar, ide_bar;
461
462 qts = test_bmdma_setup();
463 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
464
465 for (size = 0; size < 65536; size += 256) {
466 uint32_t req_size = sectors * 512;
467 uint32_t prd_size = size & 0xfffe; /* bit 0 is always set to 0 */
468 uint8_t ret = 0;
469 uint8_t req_status = 0;
470 uint8_t abort_req_status = 0;
471 PrdtEntry prdt[] = {
472 {
473 .addr = 0,
474 .size = cpu_to_le32(size | PRDT_EOT),
475 },
476 };
477
478 /* A value of zero in PRD size indicates 64K */
479 if (prd_size == 0) {
480 prd_size = 65536;
481 }
482
483 /*
484 * 1. If PRDs specified a smaller size than the IDE transfer
485 * size, then the Interrupt and Active bits in the Controller
486 * status register are not set (Error Condition).
487 *
488 * 2. If the size of the physical memory regions was equal to
489 * the IDE device transfer size, the Interrupt bit in the
490 * Controller status register is set to 1, Active bit is set to 0.
491 *
492 * 3. If PRDs specified a larger size than the IDE transfer size,
493 * the Interrupt and Active bits in the Controller status register
494 * are both set to 1.
495 */
496 if (prd_size < req_size) {
497 req_status = 0;
498 abort_req_status = 0;
499 } else if (prd_size == req_size) {
500 req_status = BM_STS_INTR;
501 abort_req_status = BM_STS_INTR;
502 } else {
503 req_status = BM_STS_ACTIVE | BM_STS_INTR;
504 abort_req_status = BM_STS_INTR;
505 }
506
507 /* Test the request */
508 ret = send_dma_request(qts, CMD_READ_DMA, 0, sectors,
509 prdt, ARRAY_SIZE(prdt), NULL);
510 g_assert_cmphex(ret, ==, req_status);
511 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
512
513 /* Now test aborting the same request */
514 ret = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0,
515 sectors, prdt, ARRAY_SIZE(prdt), NULL);
516 g_assert_cmphex(ret, ==, abort_req_status);
517 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
518 }
948eaed1 519
59805ae9
AP
520 free_pci_device(dev);
521 test_bmdma_teardown(qts);
522 }
948eaed1
KW
523}
524
d7b7e580
KW
525static void test_bmdma_no_busmaster(void)
526{
4a61c3ab 527 QTestState *qts;
9c268f8a 528 QPCIDevice *dev;
b4ba67d9 529 QPCIBar bmdma_bar, ide_bar;
d7b7e580
KW
530 uint8_t status;
531
4a61c3ab
TH
532 qts = test_bmdma_setup();
533
534 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 535
d7b7e580
KW
536 /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be
537 * able to access it anyway because the Bus Master bit in the PCI command
538 * register isn't set. This is complete nonsense, but it used to be pretty
539 * good at confusing and occasionally crashing qemu. */
540 PrdtEntry prdt[4096] = { };
541
4a61c3ab 542 status = send_dma_request(qts, CMD_READ_DMA | CMDF_NO_BM, 0, 512,
00ea63fd 543 prdt, ARRAY_SIZE(prdt), NULL);
d7b7e580
KW
544
545 /* Not entirely clear what the expected result is, but this is what we get
546 * in practice. At least we want to be aware of any changes. */
547 g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR);
b4ba67d9 548 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
f5aa4bdc 549 free_pci_device(dev);
4a61c3ab 550 test_bmdma_teardown(qts);
b95739dc
KW
551}
552
262f27b9
KW
553static void string_cpu_to_be16(uint16_t *s, size_t bytes)
554{
555 g_assert((bytes & 1) == 0);
556 bytes /= 2;
557
558 while (bytes--) {
559 *s = cpu_to_be16(*s);
560 s++;
561 }
562}
563
acbe4801
KW
564static void test_identify(void)
565{
4a61c3ab 566 QTestState *qts;
9c268f8a 567 QPCIDevice *dev;
b4ba67d9 568 QPCIBar bmdma_bar, ide_bar;
acbe4801
KW
569 uint8_t data;
570 uint16_t buf[256];
571 int i;
572 int ret;
573
4a61c3ab 574 qts = ide_test_start(
572023f7
KW
575 "-drive file=%s,if=ide,cache=writeback,format=raw "
576 "-global ide-hd.serial=%s -global ide-hd.ver=%s",
acbe4801
KW
577 tmp_path, "testdisk", "version");
578
4a61c3ab 579 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 580
acbe4801 581 /* IDENTIFY command on device 0*/
b4ba67d9
DG
582 qpci_io_writeb(dev, ide_bar, reg_device, 0);
583 qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY);
acbe4801
KW
584
585 /* Read in the IDENTIFY buffer and check registers */
b4ba67d9 586 data = qpci_io_readb(dev, ide_bar, reg_device);
c27d5656 587 g_assert_cmpint(data & DEV, ==, 0);
acbe4801
KW
588
589 for (i = 0; i < 256; i++) {
b4ba67d9 590 data = qpci_io_readb(dev, ide_bar, reg_status);
acbe4801
KW
591 assert_bit_set(data, DRDY | DRQ);
592 assert_bit_clear(data, BSY | DF | ERR);
593
b4ba67d9 594 buf[i] = qpci_io_readw(dev, ide_bar, reg_data);
acbe4801
KW
595 }
596
b4ba67d9 597 data = qpci_io_readb(dev, ide_bar, reg_status);
acbe4801
KW
598 assert_bit_set(data, DRDY);
599 assert_bit_clear(data, BSY | DF | ERR | DRQ);
600
601 /* Check serial number/version in the buffer */
262f27b9
KW
602 string_cpu_to_be16(&buf[10], 20);
603 ret = memcmp(&buf[10], "testdisk ", 20);
acbe4801
KW
604 g_assert(ret == 0);
605
262f27b9
KW
606 string_cpu_to_be16(&buf[23], 8);
607 ret = memcmp(&buf[23], "version ", 8);
acbe4801
KW
608 g_assert(ret == 0);
609
610 /* Write cache enabled bit */
611 assert_bit_set(buf[85], 0x20);
612
4a61c3ab 613 ide_test_quit(qts);
f5aa4bdc 614 free_pci_device(dev);
acbe4801
KW
615}
616
2dd7e10d
EY
617/*
618 * Write sector 1 with random data to make IDE storage dirty
619 * Needed for flush tests so that flushes actually go though the block layer
620 */
4a61c3ab 621static void make_dirty(QTestState *qts, uint8_t device)
2dd7e10d 622{
9c268f8a 623 QPCIDevice *dev;
b4ba67d9 624 QPCIBar bmdma_bar, ide_bar;
2dd7e10d
EY
625 uint8_t status;
626 size_t len = 512;
627 uintptr_t guest_buf;
628 void* buf;
629
4a61c3ab 630 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 631
eb5937ba 632 guest_buf = guest_alloc(&guest_malloc, len);
2dd7e10d 633 buf = g_malloc(len);
6048018e 634 memset(buf, rand() % 255 + 1, len);
2dd7e10d
EY
635 g_assert(guest_buf);
636 g_assert(buf);
637
4a61c3ab 638 qtest_memwrite(qts, guest_buf, buf, len);
2dd7e10d
EY
639
640 PrdtEntry prdt[] = {
641 {
642 .addr = cpu_to_le32(guest_buf),
643 .size = cpu_to_le32(len | PRDT_EOT),
644 },
645 };
646
4a61c3ab 647 status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt,
2dd7e10d
EY
648 ARRAY_SIZE(prdt), NULL);
649 g_assert_cmphex(status, ==, BM_STS_INTR);
b4ba67d9 650 assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
2dd7e10d
EY
651
652 g_free(buf);
f5aa4bdc 653 free_pci_device(dev);
2dd7e10d
EY
654}
655
bd07684a
KW
656static void test_flush(void)
657{
4a61c3ab 658 QTestState *qts;
9c268f8a 659 QPCIDevice *dev;
b4ba67d9 660 QPCIBar bmdma_bar, ide_bar;
bd07684a
KW
661 uint8_t data;
662
4a61c3ab 663 qts = ide_test_start(
b8e665e4 664 "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw",
bd07684a
KW
665 tmp_path);
666
4a61c3ab 667 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 668
4a61c3ab 669 qtest_irq_intercept_in(qts, "ioapic");
2dd7e10d
EY
670
671 /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
4a61c3ab 672 make_dirty(qts, 0);
2dd7e10d 673
bd07684a 674 /* Delay the completion of the flush request until we explicitly do it */
4a61c3ab 675 g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"break flush_to_os A\""));
bd07684a
KW
676
677 /* FLUSH CACHE command on device 0*/
b4ba67d9
DG
678 qpci_io_writeb(dev, ide_bar, reg_device, 0);
679 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
bd07684a
KW
680
681 /* Check status while request is in flight*/
b4ba67d9 682 data = qpci_io_readb(dev, ide_bar, reg_status);
bd07684a
KW
683 assert_bit_set(data, BSY | DRDY);
684 assert_bit_clear(data, DF | ERR | DRQ);
685
686 /* Complete the command */
4a61c3ab 687 g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"resume A\""));
bd07684a
KW
688
689 /* Check registers */
b4ba67d9 690 data = qpci_io_readb(dev, ide_bar, reg_device);
bd07684a
KW
691 g_assert_cmpint(data & DEV, ==, 0);
692
22bfa16e 693 do {
b4ba67d9 694 data = qpci_io_readb(dev, ide_bar, reg_status);
22bfa16e
MR
695 } while (data & BSY);
696
bd07684a
KW
697 assert_bit_set(data, DRDY);
698 assert_bit_clear(data, BSY | DF | ERR | DRQ);
699
4a61c3ab 700 ide_test_quit(qts);
f5aa4bdc 701 free_pci_device(dev);
bd07684a
KW
702}
703
546f292d 704static void test_pci_retry_flush(void)
14a92e5f 705{
4a61c3ab 706 QTestState *qts;
9c268f8a 707 QPCIDevice *dev;
b4ba67d9 708 QPCIBar bmdma_bar, ide_bar;
14a92e5f 709 uint8_t data;
14a92e5f
PB
710
711 prepare_blkdebug_script(debug_path, "flush_to_disk");
712
4a61c3ab 713 qts = ide_test_start(
b8e665e4
KW
714 "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw,"
715 "rerror=stop,werror=stop",
14a92e5f
PB
716 debug_path, tmp_path);
717
4a61c3ab 718 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 719
4a61c3ab 720 qtest_irq_intercept_in(qts, "ioapic");
2dd7e10d
EY
721
722 /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
4a61c3ab 723 make_dirty(qts, 0);
2dd7e10d 724
14a92e5f 725 /* FLUSH CACHE command on device 0*/
b4ba67d9
DG
726 qpci_io_writeb(dev, ide_bar, reg_device, 0);
727 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
14a92e5f
PB
728
729 /* Check status while request is in flight*/
b4ba67d9 730 data = qpci_io_readb(dev, ide_bar, reg_status);
14a92e5f
PB
731 assert_bit_set(data, BSY | DRDY);
732 assert_bit_clear(data, DF | ERR | DRQ);
733
4a61c3ab 734 qtest_qmp_eventwait(qts, "STOP");
14a92e5f
PB
735
736 /* Complete the command */
4a61c3ab 737 qmp_discard_response(qts, "{'execute':'cont' }");
14a92e5f
PB
738
739 /* Check registers */
b4ba67d9 740 data = qpci_io_readb(dev, ide_bar, reg_device);
14a92e5f
PB
741 g_assert_cmpint(data & DEV, ==, 0);
742
743 do {
b4ba67d9 744 data = qpci_io_readb(dev, ide_bar, reg_status);
14a92e5f
PB
745 } while (data & BSY);
746
747 assert_bit_set(data, DRDY);
748 assert_bit_clear(data, BSY | DF | ERR | DRQ);
749
4a61c3ab 750 ide_test_quit(qts);
f5aa4bdc 751 free_pci_device(dev);
14a92e5f
PB
752}
753
f7f3ff1d
KW
754static void test_flush_nodev(void)
755{
4a61c3ab 756 QTestState *qts;
9c268f8a 757 QPCIDevice *dev;
b4ba67d9 758 QPCIBar bmdma_bar, ide_bar;
9c268f8a 759
4a61c3ab 760 qts = ide_test_start("");
f7f3ff1d 761
4a61c3ab 762 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 763
f7f3ff1d 764 /* FLUSH CACHE command on device 0*/
b4ba67d9
DG
765 qpci_io_writeb(dev, ide_bar, reg_device, 0);
766 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
f7f3ff1d
KW
767
768 /* Just testing that qemu doesn't crash... */
769
f5aa4bdc 770 free_pci_device(dev);
4a61c3ab 771 ide_test_quit(qts);
f7f3ff1d
KW
772}
773
ce317e8d
KW
774static void test_flush_empty_drive(void)
775{
4a61c3ab 776 QTestState *qts;
ce317e8d
KW
777 QPCIDevice *dev;
778 QPCIBar bmdma_bar, ide_bar;
779
4a61c3ab
TH
780 qts = ide_test_start("-device ide-cd,bus=ide.0");
781 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
ce317e8d
KW
782
783 /* FLUSH CACHE command on device 0 */
784 qpci_io_writeb(dev, ide_bar, reg_device, 0);
785 qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
786
787 /* Just testing that qemu doesn't crash... */
788
789 free_pci_device(dev);
4a61c3ab 790 ide_test_quit(qts);
ce317e8d
KW
791}
792
f7ba8d7f
JS
793typedef struct Read10CDB {
794 uint8_t opcode;
795 uint8_t flags;
796 uint32_t lba;
797 uint8_t reserved;
798 uint16_t nblocks;
799 uint8_t control;
800 uint16_t padding;
801} __attribute__((__packed__)) Read10CDB;
802
b4ba67d9 803static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar,
9c268f8a 804 uint64_t lba, int nblocks)
f7ba8d7f
JS
805{
806 Read10CDB pkt = { .padding = 0 };
807 int i;
808
00ea63fd
JS
809 g_assert_cmpint(lba, <=, UINT32_MAX);
810 g_assert_cmpint(nblocks, <=, UINT16_MAX);
811 g_assert_cmpint(nblocks, >=, 0);
812
f7ba8d7f
JS
813 /* Construct SCSI CDB packet */
814 pkt.opcode = 0x28;
815 pkt.lba = cpu_to_be32(lba);
816 pkt.nblocks = cpu_to_be16(nblocks);
817
818 /* Send Packet */
819 for (i = 0; i < sizeof(Read10CDB)/2; i++) {
b4ba67d9 820 qpci_io_writew(dev, ide_bar, reg_data,
9c268f8a 821 le16_to_cpu(((uint16_t *)&pkt)[i]));
f7ba8d7f
JS
822 }
823}
824
4a61c3ab 825static void nsleep(QTestState *qts, int64_t nsecs)
f7ba8d7f
JS
826{
827 const struct timespec val = { .tv_nsec = nsecs };
828 nanosleep(&val, NULL);
4a61c3ab 829 qtest_clock_set(qts, nsecs);
f7ba8d7f
JS
830}
831
4a61c3ab 832static uint8_t ide_wait_clear(QTestState *qts, uint8_t flag)
f7ba8d7f 833{
9c268f8a 834 QPCIDevice *dev;
b4ba67d9 835 QPCIBar bmdma_bar, ide_bar;
f7ba8d7f 836 uint8_t data;
9c73517c 837 time_t st;
f7ba8d7f 838
4a61c3ab 839 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
9c268f8a 840
f7ba8d7f 841 /* Wait with a 5 second timeout */
9c73517c
JS
842 time(&st);
843 while (true) {
b4ba67d9 844 data = qpci_io_readb(dev, ide_bar, reg_status);
f7ba8d7f 845 if (!(data & flag)) {
f5aa4bdc 846 free_pci_device(dev);
f7ba8d7f
JS
847 return data;
848 }
9c73517c
JS
849 if (difftime(time(NULL), st) > 5.0) {
850 break;
851 }
4a61c3ab 852 nsleep(qts, 400);
f7ba8d7f
JS
853 }
854 g_assert_not_reached();
855}
856
4a61c3ab 857static void ide_wait_intr(QTestState *qts, int irq)
f7ba8d7f 858{
9c73517c 859 time_t st;
f7ba8d7f
JS
860 bool intr;
861
9c73517c
JS
862 time(&st);
863 while (true) {
4a61c3ab 864 intr = qtest_get_irq(qts, irq);
f7ba8d7f
JS
865 if (intr) {
866 return;
867 }
9c73517c
JS
868 if (difftime(time(NULL), st) > 5.0) {
869 break;
870 }
4a61c3ab 871 nsleep(qts, 400);
f7ba8d7f
JS
872 }
873
874 g_assert_not_reached();
875}
876
877static void cdrom_pio_impl(int nblocks)
878{
4a61c3ab 879 QTestState *qts;
9c268f8a 880 QPCIDevice *dev;
b4ba67d9 881 QPCIBar bmdma_bar, ide_bar;
f7ba8d7f
JS
882 FILE *fh;
883 int patt_blocks = MAX(16, nblocks);
884 size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks;
885 char *pattern = g_malloc(patt_len);
886 size_t rxsize = ATAPI_BLOCK_SIZE * nblocks;
887 uint16_t *rx = g_malloc0(rxsize);
888 int i, j;
889 uint8_t data;
890 uint16_t limit;
543f8f13 891 size_t ret;
f7ba8d7f
JS
892
893 /* Prepopulate the CDROM with an interesting pattern */
894 generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE);
895 fh = fopen(tmp_path, "w+");
543f8f13
JS
896 ret = fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh);
897 g_assert_cmpint(ret, ==, patt_blocks);
f7ba8d7f
JS
898 fclose(fh);
899
4a61c3ab
TH
900 qts = ide_test_start(
901 "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
902 "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
903 dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
904 qtest_irq_intercept_in(qts, "ioapic");
f7ba8d7f
JS
905
906 /* PACKET command on device 0 */
b4ba67d9
DG
907 qpci_io_writeb(dev, ide_bar, reg_device, 0);
908 qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF);
909 qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF));
910 qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET);
f348daf3 911 /* HP0: Check_Status_A State */
4a61c3ab
TH
912 nsleep(qts, 400);
913 data = ide_wait_clear(qts, BSY);
f348daf3 914 /* HP1: Send_Packet State */
f7ba8d7f
JS
915 assert_bit_set(data, DRQ | DRDY);
916 assert_bit_clear(data, ERR | DF | BSY);
917
918 /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */
b4ba67d9 919 send_scsi_cdb_read10(dev, ide_bar, 0, nblocks);
f7ba8d7f 920
f7ba8d7f
JS
921 /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes.
922 * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes.
923 * We allow an odd limit only when the remaining transfer size is
924 * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only
925 * request n blocks, so our request size is always even.
926 * For this reason, we assume there is never a hanging byte to fetch. */
927 g_assert(!(rxsize & 1));
928 limit = BYTE_COUNT_LIMIT & ~1;
929 for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) {
930 size_t offset = i * (limit / 2);
931 size_t rem = (rxsize / 2) - offset;
a421f3c3
JS
932
933 /* HP3: INTRQ_Wait */
4a61c3ab 934 ide_wait_intr(qts, IDE_PRIMARY_IRQ);
a421f3c3
JS
935
936 /* HP2: Check_Status_B (and clear IRQ) */
4a61c3ab 937 data = ide_wait_clear(qts, BSY);
f348daf3
PL
938 assert_bit_set(data, DRQ | DRDY);
939 assert_bit_clear(data, ERR | DF | BSY);
a421f3c3 940
f348daf3 941 /* HP4: Transfer_Data */
f7ba8d7f 942 for (j = 0; j < MIN((limit / 2), rem); j++) {
b4ba67d9
DG
943 rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar,
944 reg_data));
f7ba8d7f 945 }
f7ba8d7f 946 }
a421f3c3
JS
947
948 /* Check for final completion IRQ */
4a61c3ab 949 ide_wait_intr(qts, IDE_PRIMARY_IRQ);
a421f3c3
JS
950
951 /* Sanity check final state */
4a61c3ab 952 data = ide_wait_clear(qts, DRQ);
f7ba8d7f
JS
953 assert_bit_set(data, DRDY);
954 assert_bit_clear(data, DRQ | ERR | DF | BSY);
955
956 g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0);
957 g_free(pattern);
958 g_free(rx);
4a61c3ab 959 test_bmdma_teardown(qts);
f5aa4bdc 960 free_pci_device(dev);
f7ba8d7f
JS
961}
962
963static void test_cdrom_pio(void)
964{
965 cdrom_pio_impl(1);
966}
967
968static void test_cdrom_pio_large(void)
969{
970 /* Test a few loops of the PIO DRQ mechanism. */
971 cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE);
972}
973
00ea63fd
JS
974
975static void test_cdrom_dma(void)
976{
4a61c3ab 977 QTestState *qts;
00ea63fd 978 static const size_t len = ATAPI_BLOCK_SIZE;
543f8f13 979 size_t ret;
00ea63fd
JS
980 char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16);
981 char *rx = g_malloc0(len);
982 uintptr_t guest_buf;
983 PrdtEntry prdt[1];
984 FILE *fh;
985
4a61c3ab
TH
986 qts = ide_test_start(
987 "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
988 "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
989 qtest_irq_intercept_in(qts, "ioapic");
00ea63fd 990
eb5937ba 991 guest_buf = guest_alloc(&guest_malloc, len);
00ea63fd
JS
992 prdt[0].addr = cpu_to_le32(guest_buf);
993 prdt[0].size = cpu_to_le32(len | PRDT_EOT);
994
995 generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE);
996 fh = fopen(tmp_path, "w+");
543f8f13
JS
997 ret = fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh);
998 g_assert_cmpint(ret, ==, 16);
00ea63fd
JS
999 fclose(fh);
1000
4a61c3ab 1001 send_dma_request(qts, CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10);
00ea63fd
JS
1002
1003 /* Read back data from guest memory into local qtest memory */
4a61c3ab 1004 qtest_memread(qts, guest_buf, rx, len);
00ea63fd
JS
1005 g_assert_cmpint(memcmp(pattern, rx, len), ==, 0);
1006
1007 g_free(pattern);
1008 g_free(rx);
4a61c3ab 1009 test_bmdma_teardown(qts);
00ea63fd
JS
1010}
1011
acbe4801
KW
1012int main(int argc, char **argv)
1013{
acbe4801
KW
1014 int fd;
1015 int ret;
1016
14a92e5f
PB
1017 /* Create temporary blkdebug instructions */
1018 fd = mkstemp(debug_path);
1019 g_assert(fd >= 0);
1020 close(fd);
1021
acbe4801
KW
1022 /* Create a temporary raw image */
1023 fd = mkstemp(tmp_path);
1024 g_assert(fd >= 0);
1025 ret = ftruncate(fd, TEST_IMAGE_SIZE);
1026 g_assert(ret == 0);
1027 close(fd);
1028
1029 /* Run the tests */
1030 g_test_init(&argc, &argv, NULL);
1031
1032 qtest_add_func("/ide/identify", test_identify);
1033
b95739dc 1034 qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw);
29e1d473 1035 qtest_add_func("/ide/bmdma/trim", test_bmdma_trim);
59805ae9 1036 qtest_add_func("/ide/bmdma/various_prdts", test_bmdma_various_prdts);
d7b7e580 1037 qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster);
b95739dc 1038
bd07684a 1039 qtest_add_func("/ide/flush", test_flush);
baca2b9e 1040 qtest_add_func("/ide/flush/nodev", test_flush_nodev);
ce317e8d 1041 qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive);
baca2b9e 1042 qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush);
14a92e5f 1043
f7ba8d7f
JS
1044 qtest_add_func("/ide/cdrom/pio", test_cdrom_pio);
1045 qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large);
00ea63fd 1046 qtest_add_func("/ide/cdrom/dma", test_cdrom_dma);
f7ba8d7f 1047
acbe4801
KW
1048 ret = g_test_run();
1049
1050 /* Cleanup */
1051 unlink(tmp_path);
14a92e5f 1052 unlink(debug_path);
acbe4801
KW
1053
1054 return ret;
1055}