]>
Commit | Line | Data |
---|---|---|
444e2ff3 ACM |
1 | /* SPDX-License-Identifier: GPL-2.0 */ |
2 | #ifndef _ASM_X86_MSR_INDEX_H | |
3 | #define _ASM_X86_MSR_INDEX_H | |
4 | ||
5 | #include <linux/bits.h> | |
6 | ||
7 | /* | |
8 | * CPU model specific register (MSR) numbers. | |
9 | * | |
10 | * Do not add new entries to this file unless the definitions are shared | |
11 | * between multiple compilation units. | |
12 | */ | |
13 | ||
14 | /* x86-64 specific MSRs */ | |
15 | #define MSR_EFER 0xc0000080 /* extended feature register */ | |
16 | #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ | |
17 | #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ | |
18 | #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ | |
19 | #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ | |
20 | #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ | |
21 | #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ | |
22 | #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ | |
23 | #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ | |
24 | ||
25 | /* EFER bits: */ | |
26 | #define _EFER_SCE 0 /* SYSCALL/SYSRET */ | |
27 | #define _EFER_LME 8 /* Long mode enable */ | |
28 | #define _EFER_LMA 10 /* Long mode active (read-only) */ | |
29 | #define _EFER_NX 11 /* No execute enable */ | |
30 | #define _EFER_SVME 12 /* Enable virtualization */ | |
31 | #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ | |
32 | #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ | |
33 | ||
34 | #define EFER_SCE (1<<_EFER_SCE) | |
35 | #define EFER_LME (1<<_EFER_LME) | |
36 | #define EFER_LMA (1<<_EFER_LMA) | |
37 | #define EFER_NX (1<<_EFER_NX) | |
38 | #define EFER_SVME (1<<_EFER_SVME) | |
39 | #define EFER_LMSLE (1<<_EFER_LMSLE) | |
40 | #define EFER_FFXSR (1<<_EFER_FFXSR) | |
41 | ||
42 | /* Intel MSRs. Some also available on other CPUs */ | |
43 | ||
bab1a501 ACM |
44 | #define MSR_TEST_CTRL 0x00000033 |
45 | #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT 29 | |
46 | #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT) | |
47 | ||
444e2ff3 ACM |
48 | #define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */ |
49 | #define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */ | |
50 | #define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */ | |
51 | #define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */ | |
52 | #define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */ | |
53 | #define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */ | |
54 | ||
55 | #define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */ | |
56 | #define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */ | |
57 | ||
58 | #define MSR_PPIN_CTL 0x0000004e | |
59 | #define MSR_PPIN 0x0000004f | |
60 | ||
61 | #define MSR_IA32_PERFCTR0 0x000000c1 | |
62 | #define MSR_IA32_PERFCTR1 0x000000c2 | |
63 | #define MSR_FSB_FREQ 0x000000cd | |
64 | #define MSR_PLATFORM_INFO 0x000000ce | |
65 | #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31 | |
66 | #define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT) | |
67 | ||
68 | #define MSR_IA32_UMWAIT_CONTROL 0xe1 | |
69 | #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0) | |
70 | #define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1) | |
71 | /* | |
72 | * The time field is bit[31:2], but representing a 32bit value with | |
73 | * bit[1:0] zero. | |
74 | */ | |
75 | #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U) | |
76 | ||
bab1a501 ACM |
77 | /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */ |
78 | #define MSR_IA32_CORE_CAPS 0x000000cf | |
79 | #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT 5 | |
80 | #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT) | |
81 | ||
444e2ff3 ACM |
82 | #define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2 |
83 | #define NHM_C3_AUTO_DEMOTE (1UL << 25) | |
84 | #define NHM_C1_AUTO_DEMOTE (1UL << 26) | |
85 | #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) | |
86 | #define SNB_C3_AUTO_UNDEMOTE (1UL << 27) | |
87 | #define SNB_C1_AUTO_UNDEMOTE (1UL << 28) | |
88 | ||
89 | #define MSR_MTRRcap 0x000000fe | |
90 | ||
91 | #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a | |
92 | #define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */ | |
93 | #define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */ | |
94 | #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */ | |
95 | #define ARCH_CAP_SSB_NO BIT(4) /* | |
96 | * Not susceptible to Speculative Store Bypass | |
97 | * attack, so no Speculative Store Bypass | |
98 | * control required. | |
99 | */ | |
100 | #define ARCH_CAP_MDS_NO BIT(5) /* | |
101 | * Not susceptible to | |
102 | * Microarchitectural Data | |
103 | * Sampling (MDS) vulnerabilities. | |
104 | */ | |
8122b047 ACM |
105 | #define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /* |
106 | * The processor is not susceptible to a | |
107 | * machine check error due to modifying the | |
108 | * code page size along with either the | |
109 | * physical address or cache type | |
110 | * without TLB invalidation. | |
111 | */ | |
112 | #define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */ | |
113 | #define ARCH_CAP_TAA_NO BIT(8) /* | |
114 | * Not susceptible to | |
115 | * TSX Async Abort (TAA) vulnerabilities. | |
116 | */ | |
444e2ff3 ACM |
117 | |
118 | #define MSR_IA32_FLUSH_CMD 0x0000010b | |
119 | #define L1D_FLUSH BIT(0) /* | |
120 | * Writeback and invalidate the | |
121 | * L1 data cache. | |
122 | */ | |
123 | ||
124 | #define MSR_IA32_BBL_CR_CTL 0x00000119 | |
125 | #define MSR_IA32_BBL_CR_CTL3 0x0000011e | |
126 | ||
8122b047 ACM |
127 | #define MSR_IA32_TSX_CTRL 0x00000122 |
128 | #define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */ | |
129 | #define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */ | |
130 | ||
25ca7e5c ACM |
131 | /* SRBDS support */ |
132 | #define MSR_IA32_MCU_OPT_CTRL 0x00000123 | |
133 | #define RNGDS_MITG_DIS BIT(0) | |
134 | ||
444e2ff3 ACM |
135 | #define MSR_IA32_SYSENTER_CS 0x00000174 |
136 | #define MSR_IA32_SYSENTER_ESP 0x00000175 | |
137 | #define MSR_IA32_SYSENTER_EIP 0x00000176 | |
138 | ||
139 | #define MSR_IA32_MCG_CAP 0x00000179 | |
140 | #define MSR_IA32_MCG_STATUS 0x0000017a | |
141 | #define MSR_IA32_MCG_CTL 0x0000017b | |
e9bde94f | 142 | #define MSR_ERROR_CONTROL 0x0000017f |
444e2ff3 ACM |
143 | #define MSR_IA32_MCG_EXT_CTL 0x000004d0 |
144 | ||
145 | #define MSR_OFFCORE_RSP_0 0x000001a6 | |
146 | #define MSR_OFFCORE_RSP_1 0x000001a7 | |
147 | #define MSR_TURBO_RATIO_LIMIT 0x000001ad | |
148 | #define MSR_TURBO_RATIO_LIMIT1 0x000001ae | |
149 | #define MSR_TURBO_RATIO_LIMIT2 0x000001af | |
150 | ||
151 | #define MSR_LBR_SELECT 0x000001c8 | |
152 | #define MSR_LBR_TOS 0x000001c9 | |
f815fe51 ACM |
153 | |
154 | #define MSR_IA32_POWER_CTL 0x000001fc | |
155 | #define MSR_IA32_POWER_CTL_BIT_EE 19 | |
156 | ||
444e2ff3 ACM |
157 | #define MSR_LBR_NHM_FROM 0x00000680 |
158 | #define MSR_LBR_NHM_TO 0x000006c0 | |
159 | #define MSR_LBR_CORE_FROM 0x00000040 | |
160 | #define MSR_LBR_CORE_TO 0x00000060 | |
161 | ||
162 | #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */ | |
163 | #define LBR_INFO_MISPRED BIT_ULL(63) | |
164 | #define LBR_INFO_IN_TX BIT_ULL(62) | |
165 | #define LBR_INFO_ABORT BIT_ULL(61) | |
f815fe51 | 166 | #define LBR_INFO_CYC_CNT_VALID BIT_ULL(60) |
444e2ff3 | 167 | #define LBR_INFO_CYCLES 0xffff |
f815fe51 ACM |
168 | #define LBR_INFO_BR_TYPE_OFFSET 56 |
169 | #define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET) | |
170 | ||
171 | #define MSR_ARCH_LBR_CTL 0x000014ce | |
172 | #define ARCH_LBR_CTL_LBREN BIT(0) | |
173 | #define ARCH_LBR_CTL_CPL_OFFSET 1 | |
174 | #define ARCH_LBR_CTL_CPL (0x3ull << ARCH_LBR_CTL_CPL_OFFSET) | |
175 | #define ARCH_LBR_CTL_STACK_OFFSET 3 | |
176 | #define ARCH_LBR_CTL_STACK (0x1ull << ARCH_LBR_CTL_STACK_OFFSET) | |
177 | #define ARCH_LBR_CTL_FILTER_OFFSET 16 | |
178 | #define ARCH_LBR_CTL_FILTER (0x7full << ARCH_LBR_CTL_FILTER_OFFSET) | |
179 | #define MSR_ARCH_LBR_DEPTH 0x000014cf | |
180 | #define MSR_ARCH_LBR_FROM_0 0x00001500 | |
181 | #define MSR_ARCH_LBR_TO_0 0x00001600 | |
182 | #define MSR_ARCH_LBR_INFO_0 0x00001200 | |
444e2ff3 ACM |
183 | |
184 | #define MSR_IA32_PEBS_ENABLE 0x000003f1 | |
185 | #define MSR_PEBS_DATA_CFG 0x000003f2 | |
186 | #define MSR_IA32_DS_AREA 0x00000600 | |
187 | #define MSR_IA32_PERF_CAPABILITIES 0x00000345 | |
188 | #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 | |
189 | ||
190 | #define MSR_IA32_RTIT_CTL 0x00000570 | |
191 | #define RTIT_CTL_TRACEEN BIT(0) | |
192 | #define RTIT_CTL_CYCLEACC BIT(1) | |
193 | #define RTIT_CTL_OS BIT(2) | |
194 | #define RTIT_CTL_USR BIT(3) | |
195 | #define RTIT_CTL_PWR_EVT_EN BIT(4) | |
196 | #define RTIT_CTL_FUP_ON_PTW BIT(5) | |
197 | #define RTIT_CTL_FABRIC_EN BIT(6) | |
198 | #define RTIT_CTL_CR3EN BIT(7) | |
199 | #define RTIT_CTL_TOPA BIT(8) | |
200 | #define RTIT_CTL_MTC_EN BIT(9) | |
201 | #define RTIT_CTL_TSC_EN BIT(10) | |
202 | #define RTIT_CTL_DISRETC BIT(11) | |
203 | #define RTIT_CTL_PTW_EN BIT(12) | |
204 | #define RTIT_CTL_BRANCH_EN BIT(13) | |
205 | #define RTIT_CTL_MTC_RANGE_OFFSET 14 | |
206 | #define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET) | |
207 | #define RTIT_CTL_CYC_THRESH_OFFSET 19 | |
208 | #define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET) | |
209 | #define RTIT_CTL_PSB_FREQ_OFFSET 24 | |
210 | #define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET) | |
211 | #define RTIT_CTL_ADDR0_OFFSET 32 | |
212 | #define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET) | |
213 | #define RTIT_CTL_ADDR1_OFFSET 36 | |
214 | #define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET) | |
215 | #define RTIT_CTL_ADDR2_OFFSET 40 | |
216 | #define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET) | |
217 | #define RTIT_CTL_ADDR3_OFFSET 44 | |
218 | #define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET) | |
219 | #define MSR_IA32_RTIT_STATUS 0x00000571 | |
220 | #define RTIT_STATUS_FILTEREN BIT(0) | |
221 | #define RTIT_STATUS_CONTEXTEN BIT(1) | |
222 | #define RTIT_STATUS_TRIGGEREN BIT(2) | |
223 | #define RTIT_STATUS_BUFFOVF BIT(3) | |
224 | #define RTIT_STATUS_ERROR BIT(4) | |
225 | #define RTIT_STATUS_STOPPED BIT(5) | |
226 | #define RTIT_STATUS_BYTECNT_OFFSET 32 | |
227 | #define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET) | |
228 | #define MSR_IA32_RTIT_ADDR0_A 0x00000580 | |
229 | #define MSR_IA32_RTIT_ADDR0_B 0x00000581 | |
230 | #define MSR_IA32_RTIT_ADDR1_A 0x00000582 | |
231 | #define MSR_IA32_RTIT_ADDR1_B 0x00000583 | |
232 | #define MSR_IA32_RTIT_ADDR2_A 0x00000584 | |
233 | #define MSR_IA32_RTIT_ADDR2_B 0x00000585 | |
234 | #define MSR_IA32_RTIT_ADDR3_A 0x00000586 | |
235 | #define MSR_IA32_RTIT_ADDR3_B 0x00000587 | |
236 | #define MSR_IA32_RTIT_CR3_MATCH 0x00000572 | |
237 | #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560 | |
238 | #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561 | |
239 | ||
240 | #define MSR_MTRRfix64K_00000 0x00000250 | |
241 | #define MSR_MTRRfix16K_80000 0x00000258 | |
242 | #define MSR_MTRRfix16K_A0000 0x00000259 | |
243 | #define MSR_MTRRfix4K_C0000 0x00000268 | |
244 | #define MSR_MTRRfix4K_C8000 0x00000269 | |
245 | #define MSR_MTRRfix4K_D0000 0x0000026a | |
246 | #define MSR_MTRRfix4K_D8000 0x0000026b | |
247 | #define MSR_MTRRfix4K_E0000 0x0000026c | |
248 | #define MSR_MTRRfix4K_E8000 0x0000026d | |
249 | #define MSR_MTRRfix4K_F0000 0x0000026e | |
250 | #define MSR_MTRRfix4K_F8000 0x0000026f | |
251 | #define MSR_MTRRdefType 0x000002ff | |
252 | ||
253 | #define MSR_IA32_CR_PAT 0x00000277 | |
254 | ||
255 | #define MSR_IA32_DEBUGCTLMSR 0x000001d9 | |
256 | #define MSR_IA32_LASTBRANCHFROMIP 0x000001db | |
257 | #define MSR_IA32_LASTBRANCHTOIP 0x000001dc | |
258 | #define MSR_IA32_LASTINTFROMIP 0x000001dd | |
259 | #define MSR_IA32_LASTINTTOIP 0x000001de | |
260 | ||
32b734e0 ACM |
261 | #define MSR_IA32_PASID 0x00000d93 |
262 | #define MSR_IA32_PASID_VALID BIT_ULL(31) | |
263 | ||
444e2ff3 ACM |
264 | /* DEBUGCTLMSR bits (others vary by model): */ |
265 | #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ | |
266 | #define DEBUGCTLMSR_BTF_SHIFT 1 | |
267 | #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ | |
268 | #define DEBUGCTLMSR_TR (1UL << 6) | |
269 | #define DEBUGCTLMSR_BTS (1UL << 7) | |
270 | #define DEBUGCTLMSR_BTINT (1UL << 8) | |
271 | #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) | |
272 | #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) | |
273 | #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) | |
274 | #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12) | |
275 | #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14 | |
276 | #define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT) | |
277 | ||
278 | #define MSR_PEBS_FRONTEND 0x000003f7 | |
279 | ||
444e2ff3 ACM |
280 | #define MSR_IA32_MC0_CTL 0x00000400 |
281 | #define MSR_IA32_MC0_STATUS 0x00000401 | |
282 | #define MSR_IA32_MC0_ADDR 0x00000402 | |
283 | #define MSR_IA32_MC0_MISC 0x00000403 | |
284 | ||
285 | /* C-state Residency Counters */ | |
286 | #define MSR_PKG_C3_RESIDENCY 0x000003f8 | |
287 | #define MSR_PKG_C6_RESIDENCY 0x000003f9 | |
288 | #define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa | |
289 | #define MSR_PKG_C7_RESIDENCY 0x000003fa | |
290 | #define MSR_CORE_C3_RESIDENCY 0x000003fc | |
291 | #define MSR_CORE_C6_RESIDENCY 0x000003fd | |
292 | #define MSR_CORE_C7_RESIDENCY 0x000003fe | |
293 | #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff | |
294 | #define MSR_PKG_C2_RESIDENCY 0x0000060d | |
295 | #define MSR_PKG_C8_RESIDENCY 0x00000630 | |
296 | #define MSR_PKG_C9_RESIDENCY 0x00000631 | |
297 | #define MSR_PKG_C10_RESIDENCY 0x00000632 | |
298 | ||
299 | /* Interrupt Response Limit */ | |
300 | #define MSR_PKGC3_IRTL 0x0000060a | |
301 | #define MSR_PKGC6_IRTL 0x0000060b | |
302 | #define MSR_PKGC7_IRTL 0x0000060c | |
303 | #define MSR_PKGC8_IRTL 0x00000633 | |
304 | #define MSR_PKGC9_IRTL 0x00000634 | |
305 | #define MSR_PKGC10_IRTL 0x00000635 | |
306 | ||
307 | /* Run Time Average Power Limiting (RAPL) Interface */ | |
308 | ||
309 | #define MSR_RAPL_POWER_UNIT 0x00000606 | |
310 | ||
311 | #define MSR_PKG_POWER_LIMIT 0x00000610 | |
312 | #define MSR_PKG_ENERGY_STATUS 0x00000611 | |
313 | #define MSR_PKG_PERF_STATUS 0x00000613 | |
314 | #define MSR_PKG_POWER_INFO 0x00000614 | |
315 | ||
316 | #define MSR_DRAM_POWER_LIMIT 0x00000618 | |
317 | #define MSR_DRAM_ENERGY_STATUS 0x00000619 | |
318 | #define MSR_DRAM_PERF_STATUS 0x0000061b | |
319 | #define MSR_DRAM_POWER_INFO 0x0000061c | |
320 | ||
321 | #define MSR_PP0_POWER_LIMIT 0x00000638 | |
322 | #define MSR_PP0_ENERGY_STATUS 0x00000639 | |
323 | #define MSR_PP0_POLICY 0x0000063a | |
324 | #define MSR_PP0_PERF_STATUS 0x0000063b | |
325 | ||
326 | #define MSR_PP1_POWER_LIMIT 0x00000640 | |
327 | #define MSR_PP1_ENERGY_STATUS 0x00000641 | |
328 | #define MSR_PP1_POLICY 0x00000642 | |
329 | ||
3b1f47d6 | 330 | #define MSR_AMD_RAPL_POWER_UNIT 0xc0010299 |
e9bde94f ACM |
331 | #define MSR_AMD_CORE_ENERGY_STATUS 0xc001029a |
332 | #define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b | |
3b1f47d6 | 333 | |
444e2ff3 ACM |
334 | /* Config TDP MSRs */ |
335 | #define MSR_CONFIG_TDP_NOMINAL 0x00000648 | |
336 | #define MSR_CONFIG_TDP_LEVEL_1 0x00000649 | |
337 | #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A | |
338 | #define MSR_CONFIG_TDP_CONTROL 0x0000064B | |
339 | #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C | |
340 | ||
341 | #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D | |
342 | ||
343 | #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658 | |
344 | #define MSR_PKG_ANY_CORE_C0_RES 0x00000659 | |
345 | #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A | |
346 | #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B | |
347 | ||
348 | #define MSR_CORE_C1_RES 0x00000660 | |
349 | #define MSR_MODULE_C6_RES_MS 0x00000664 | |
350 | ||
351 | #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 | |
352 | #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 | |
353 | ||
354 | #define MSR_ATOM_CORE_RATIOS 0x0000066a | |
355 | #define MSR_ATOM_CORE_VIDS 0x0000066b | |
356 | #define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c | |
357 | #define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d | |
358 | ||
359 | ||
360 | #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690 | |
361 | #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0 | |
362 | #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1 | |
363 | ||
364 | /* Hardware P state interface */ | |
365 | #define MSR_PPERF 0x0000064e | |
366 | #define MSR_PERF_LIMIT_REASONS 0x0000064f | |
367 | #define MSR_PM_ENABLE 0x00000770 | |
368 | #define MSR_HWP_CAPABILITIES 0x00000771 | |
369 | #define MSR_HWP_REQUEST_PKG 0x00000772 | |
370 | #define MSR_HWP_INTERRUPT 0x00000773 | |
371 | #define MSR_HWP_REQUEST 0x00000774 | |
372 | #define MSR_HWP_STATUS 0x00000777 | |
373 | ||
374 | /* CPUID.6.EAX */ | |
375 | #define HWP_BASE_BIT (1<<7) | |
376 | #define HWP_NOTIFICATIONS_BIT (1<<8) | |
377 | #define HWP_ACTIVITY_WINDOW_BIT (1<<9) | |
378 | #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10) | |
379 | #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11) | |
380 | ||
381 | /* IA32_HWP_CAPABILITIES */ | |
382 | #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff) | |
383 | #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff) | |
384 | #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff) | |
385 | #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff) | |
386 | ||
387 | /* IA32_HWP_REQUEST */ | |
388 | #define HWP_MIN_PERF(x) (x & 0xff) | |
389 | #define HWP_MAX_PERF(x) ((x & 0xff) << 8) | |
390 | #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16) | |
391 | #define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24) | |
392 | #define HWP_EPP_PERFORMANCE 0x00 | |
393 | #define HWP_EPP_BALANCE_PERFORMANCE 0x80 | |
394 | #define HWP_EPP_BALANCE_POWERSAVE 0xC0 | |
395 | #define HWP_EPP_POWERSAVE 0xFF | |
396 | #define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32) | |
397 | #define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42) | |
398 | ||
399 | /* IA32_HWP_STATUS */ | |
400 | #define HWP_GUARANTEED_CHANGE(x) (x & 0x1) | |
401 | #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4) | |
402 | ||
403 | /* IA32_HWP_INTERRUPT */ | |
404 | #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1) | |
405 | #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2) | |
406 | ||
407 | #define MSR_AMD64_MC0_MASK 0xc0010044 | |
408 | ||
409 | #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) | |
410 | #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) | |
411 | #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) | |
412 | #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) | |
413 | ||
414 | #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) | |
415 | ||
416 | /* These are consecutive and not in the normal 4er MCE bank block */ | |
417 | #define MSR_IA32_MC0_CTL2 0x00000280 | |
418 | #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) | |
419 | ||
420 | #define MSR_P6_PERFCTR0 0x000000c1 | |
421 | #define MSR_P6_PERFCTR1 0x000000c2 | |
422 | #define MSR_P6_EVNTSEL0 0x00000186 | |
423 | #define MSR_P6_EVNTSEL1 0x00000187 | |
424 | ||
425 | #define MSR_KNC_PERFCTR0 0x00000020 | |
426 | #define MSR_KNC_PERFCTR1 0x00000021 | |
427 | #define MSR_KNC_EVNTSEL0 0x00000028 | |
428 | #define MSR_KNC_EVNTSEL1 0x00000029 | |
429 | ||
430 | /* Alternative perfctr range with full access. */ | |
431 | #define MSR_IA32_PMC0 0x000004c1 | |
432 | ||
433 | /* Auto-reload via MSR instead of DS area */ | |
434 | #define MSR_RELOAD_PMC0 0x000014c1 | |
435 | #define MSR_RELOAD_FIXED_CTR0 0x00001309 | |
436 | ||
437 | /* | |
438 | * AMD64 MSRs. Not complete. See the architecture manual for a more | |
439 | * complete list. | |
440 | */ | |
441 | #define MSR_AMD64_PATCH_LEVEL 0x0000008b | |
442 | #define MSR_AMD64_TSC_RATIO 0xc0000104 | |
443 | #define MSR_AMD64_NB_CFG 0xc001001f | |
444e2ff3 ACM |
444 | #define MSR_AMD64_PATCH_LOADER 0xc0010020 |
445 | #define MSR_AMD_PERF_CTL 0xc0010062 | |
446 | #define MSR_AMD_PERF_STATUS 0xc0010063 | |
447 | #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 | |
448 | #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 | |
449 | #define MSR_AMD64_OSVW_STATUS 0xc0010141 | |
8122b047 ACM |
450 | #define MSR_AMD_PPIN_CTL 0xc00102f0 |
451 | #define MSR_AMD_PPIN 0xc00102f1 | |
f815fe51 | 452 | #define MSR_AMD64_CPUID_FN_1 0xc0011004 |
444e2ff3 ACM |
453 | #define MSR_AMD64_LS_CFG 0xc0011020 |
454 | #define MSR_AMD64_DC_CFG 0xc0011022 | |
455 | #define MSR_AMD64_BU_CFG2 0xc001102a | |
456 | #define MSR_AMD64_IBSFETCHCTL 0xc0011030 | |
457 | #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 | |
458 | #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 | |
459 | #define MSR_AMD64_IBSFETCH_REG_COUNT 3 | |
460 | #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) | |
461 | #define MSR_AMD64_IBSOPCTL 0xc0011033 | |
462 | #define MSR_AMD64_IBSOPRIP 0xc0011034 | |
463 | #define MSR_AMD64_IBSOPDATA 0xc0011035 | |
464 | #define MSR_AMD64_IBSOPDATA2 0xc0011036 | |
465 | #define MSR_AMD64_IBSOPDATA3 0xc0011037 | |
466 | #define MSR_AMD64_IBSDCLINAD 0xc0011038 | |
467 | #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 | |
468 | #define MSR_AMD64_IBSOP_REG_COUNT 7 | |
469 | #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) | |
470 | #define MSR_AMD64_IBSCTL 0xc001103a | |
471 | #define MSR_AMD64_IBSBRTARGET 0xc001103b | |
32b734e0 | 472 | #define MSR_AMD64_ICIBSEXTDCTL 0xc001103c |
444e2ff3 ACM |
473 | #define MSR_AMD64_IBSOPDATA4 0xc001103d |
474 | #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ | |
fde66824 | 475 | #define MSR_AMD64_VM_PAGE_FLUSH 0xc001011e |
32b734e0 | 476 | #define MSR_AMD64_SEV_ES_GHCB 0xc0010130 |
444e2ff3 ACM |
477 | #define MSR_AMD64_SEV 0xc0010131 |
478 | #define MSR_AMD64_SEV_ENABLED_BIT 0 | |
32b734e0 | 479 | #define MSR_AMD64_SEV_ES_ENABLED_BIT 1 |
444e2ff3 | 480 | #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT) |
32b734e0 | 481 | #define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT) |
444e2ff3 ACM |
482 | |
483 | #define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f | |
484 | ||
485 | /* Fam 17h MSRs */ | |
486 | #define MSR_F17H_IRPERF 0xc00000e9 | |
487 | ||
488 | /* Fam 16h MSRs */ | |
489 | #define MSR_F16H_L2I_PERF_CTL 0xc0010230 | |
490 | #define MSR_F16H_L2I_PERF_CTR 0xc0010231 | |
491 | #define MSR_F16H_DR1_ADDR_MASK 0xc0011019 | |
492 | #define MSR_F16H_DR2_ADDR_MASK 0xc001101a | |
493 | #define MSR_F16H_DR3_ADDR_MASK 0xc001101b | |
494 | #define MSR_F16H_DR0_ADDR_MASK 0xc0011027 | |
495 | ||
496 | /* Fam 15h MSRs */ | |
f815fe51 ACM |
497 | #define MSR_F15H_CU_PWR_ACCUMULATOR 0xc001007a |
498 | #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b | |
444e2ff3 ACM |
499 | #define MSR_F15H_PERF_CTL 0xc0010200 |
500 | #define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL | |
501 | #define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2) | |
502 | #define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4) | |
503 | #define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6) | |
504 | #define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8) | |
505 | #define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10) | |
506 | ||
507 | #define MSR_F15H_PERF_CTR 0xc0010201 | |
508 | #define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR | |
509 | #define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2) | |
510 | #define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4) | |
511 | #define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6) | |
512 | #define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8) | |
513 | #define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10) | |
514 | ||
515 | #define MSR_F15H_NB_PERF_CTL 0xc0010240 | |
516 | #define MSR_F15H_NB_PERF_CTR 0xc0010241 | |
517 | #define MSR_F15H_PTSC 0xc0010280 | |
518 | #define MSR_F15H_IC_CFG 0xc0011021 | |
519 | #define MSR_F15H_EX_CFG 0xc001102c | |
520 | ||
521 | /* Fam 10h MSRs */ | |
522 | #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 | |
523 | #define FAM10H_MMIO_CONF_ENABLE (1<<0) | |
524 | #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf | |
525 | #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 | |
526 | #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL | |
527 | #define FAM10H_MMIO_CONF_BASE_SHIFT 20 | |
528 | #define MSR_FAM10H_NODE_ID 0xc001100c | |
529 | #define MSR_F10H_DECFG 0xc0011029 | |
530 | #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1 | |
531 | #define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT) | |
532 | ||
533 | /* K8 MSRs */ | |
534 | #define MSR_K8_TOP_MEM1 0xc001001a | |
535 | #define MSR_K8_TOP_MEM2 0xc001001d | |
059e5c32 BS |
536 | #define MSR_AMD64_SYSCFG 0xc0010010 |
537 | #define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT 23 | |
538 | #define MSR_AMD64_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT) | |
444e2ff3 ACM |
539 | #define MSR_K8_INT_PENDING_MSG 0xc0010055 |
540 | /* C1E active bits in int pending message */ | |
541 | #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 | |
542 | #define MSR_K8_TSEG_ADDR 0xc0010112 | |
543 | #define MSR_K8_TSEG_MASK 0xc0010113 | |
544 | #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ | |
545 | #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ | |
546 | #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ | |
547 | ||
548 | /* K7 MSRs */ | |
549 | #define MSR_K7_EVNTSEL0 0xc0010000 | |
550 | #define MSR_K7_PERFCTR0 0xc0010004 | |
551 | #define MSR_K7_EVNTSEL1 0xc0010001 | |
552 | #define MSR_K7_PERFCTR1 0xc0010005 | |
553 | #define MSR_K7_EVNTSEL2 0xc0010002 | |
554 | #define MSR_K7_PERFCTR2 0xc0010006 | |
555 | #define MSR_K7_EVNTSEL3 0xc0010003 | |
556 | #define MSR_K7_PERFCTR3 0xc0010007 | |
557 | #define MSR_K7_CLK_CTL 0xc001001b | |
558 | #define MSR_K7_HWCR 0xc0010015 | |
559 | #define MSR_K7_HWCR_SMMLOCK_BIT 0 | |
560 | #define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT) | |
d8e3ee2e ACM |
561 | #define MSR_K7_HWCR_IRPERF_EN_BIT 30 |
562 | #define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT) | |
444e2ff3 ACM |
563 | #define MSR_K7_FID_VID_CTL 0xc0010041 |
564 | #define MSR_K7_FID_VID_STATUS 0xc0010042 | |
565 | ||
566 | /* K6 MSRs */ | |
567 | #define MSR_K6_WHCR 0xc0000082 | |
568 | #define MSR_K6_UWCCR 0xc0000085 | |
569 | #define MSR_K6_EPMR 0xc0000086 | |
570 | #define MSR_K6_PSOR 0xc0000087 | |
571 | #define MSR_K6_PFIR 0xc0000088 | |
572 | ||
573 | /* Centaur-Hauls/IDT defined MSRs. */ | |
574 | #define MSR_IDT_FCR1 0x00000107 | |
575 | #define MSR_IDT_FCR2 0x00000108 | |
576 | #define MSR_IDT_FCR3 0x00000109 | |
577 | #define MSR_IDT_FCR4 0x0000010a | |
578 | ||
579 | #define MSR_IDT_MCR0 0x00000110 | |
580 | #define MSR_IDT_MCR1 0x00000111 | |
581 | #define MSR_IDT_MCR2 0x00000112 | |
582 | #define MSR_IDT_MCR3 0x00000113 | |
583 | #define MSR_IDT_MCR4 0x00000114 | |
584 | #define MSR_IDT_MCR5 0x00000115 | |
585 | #define MSR_IDT_MCR6 0x00000116 | |
586 | #define MSR_IDT_MCR7 0x00000117 | |
587 | #define MSR_IDT_MCR_CTRL 0x00000120 | |
588 | ||
589 | /* VIA Cyrix defined MSRs*/ | |
590 | #define MSR_VIA_FCR 0x00001107 | |
591 | #define MSR_VIA_LONGHAUL 0x0000110a | |
592 | #define MSR_VIA_RNG 0x0000110b | |
593 | #define MSR_VIA_BCR2 0x00001147 | |
594 | ||
595 | /* Transmeta defined MSRs */ | |
596 | #define MSR_TMTA_LONGRUN_CTRL 0x80868010 | |
597 | #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 | |
598 | #define MSR_TMTA_LRTI_READOUT 0x80868018 | |
599 | #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a | |
600 | ||
601 | /* Intel defined MSRs. */ | |
602 | #define MSR_IA32_P5_MC_ADDR 0x00000000 | |
603 | #define MSR_IA32_P5_MC_TYPE 0x00000001 | |
604 | #define MSR_IA32_TSC 0x00000010 | |
605 | #define MSR_IA32_PLATFORM_ID 0x00000017 | |
606 | #define MSR_IA32_EBL_CR_POWERON 0x0000002a | |
607 | #define MSR_EBC_FREQUENCY_ID 0x0000002c | |
608 | #define MSR_SMI_COUNT 0x00000034 | |
f6505c88 SC |
609 | |
610 | /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */ | |
611 | #define MSR_IA32_FEAT_CTL 0x0000003a | |
612 | #define FEAT_CTL_LOCKED BIT(0) | |
613 | #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1) | |
614 | #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2) | |
e9bde94f ACM |
615 | #define FEAT_CTL_SGX_LC_ENABLED BIT(17) |
616 | #define FEAT_CTL_SGX_ENABLED BIT(18) | |
f6505c88 SC |
617 | #define FEAT_CTL_LMCE_ENABLED BIT(20) |
618 | ||
444e2ff3 ACM |
619 | #define MSR_IA32_TSC_ADJUST 0x0000003b |
620 | #define MSR_IA32_BNDCFGS 0x00000d90 | |
621 | ||
622 | #define MSR_IA32_BNDCFGS_RSVD 0x00000ffc | |
623 | ||
624 | #define MSR_IA32_XSS 0x00000da0 | |
625 | ||
444e2ff3 ACM |
626 | #define MSR_IA32_APICBASE 0x0000001b |
627 | #define MSR_IA32_APICBASE_BSP (1<<8) | |
628 | #define MSR_IA32_APICBASE_ENABLE (1<<11) | |
629 | #define MSR_IA32_APICBASE_BASE (0xfffff<<12) | |
630 | ||
444e2ff3 ACM |
631 | #define MSR_IA32_UCODE_WRITE 0x00000079 |
632 | #define MSR_IA32_UCODE_REV 0x0000008b | |
633 | ||
e9bde94f ACM |
634 | /* Intel SGX Launch Enclave Public Key Hash MSRs */ |
635 | #define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C | |
636 | #define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D | |
637 | #define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E | |
638 | #define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F | |
639 | ||
444e2ff3 ACM |
640 | #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b |
641 | #define MSR_IA32_SMBASE 0x0000009e | |
642 | ||
643 | #define MSR_IA32_PERF_STATUS 0x00000198 | |
644 | #define MSR_IA32_PERF_CTL 0x00000199 | |
645 | #define INTEL_PERF_CTL_MASK 0xffff | |
646 | ||
647 | #define MSR_IA32_MPERF 0x000000e7 | |
648 | #define MSR_IA32_APERF 0x000000e8 | |
649 | ||
650 | #define MSR_IA32_THERM_CONTROL 0x0000019a | |
651 | #define MSR_IA32_THERM_INTERRUPT 0x0000019b | |
652 | ||
653 | #define THERM_INT_HIGH_ENABLE (1 << 0) | |
654 | #define THERM_INT_LOW_ENABLE (1 << 1) | |
655 | #define THERM_INT_PLN_ENABLE (1 << 24) | |
656 | ||
657 | #define MSR_IA32_THERM_STATUS 0x0000019c | |
658 | ||
659 | #define THERM_STATUS_PROCHOT (1 << 0) | |
660 | #define THERM_STATUS_POWER_LIMIT (1 << 10) | |
661 | ||
662 | #define MSR_THERM2_CTL 0x0000019d | |
663 | ||
664 | #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) | |
665 | ||
666 | #define MSR_IA32_MISC_ENABLE 0x000001a0 | |
667 | ||
668 | #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 | |
669 | ||
670 | #define MSR_MISC_FEATURE_CONTROL 0x000001a4 | |
671 | #define MSR_MISC_PWR_MGMT 0x000001aa | |
672 | ||
673 | #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 | |
674 | #define ENERGY_PERF_BIAS_PERFORMANCE 0 | |
675 | #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4 | |
676 | #define ENERGY_PERF_BIAS_NORMAL 6 | |
677 | #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8 | |
678 | #define ENERGY_PERF_BIAS_POWERSAVE 15 | |
679 | ||
680 | #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 | |
681 | ||
682 | #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) | |
683 | #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) | |
684 | ||
685 | #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 | |
686 | ||
687 | #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) | |
688 | #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) | |
689 | #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) | |
690 | ||
691 | /* Thermal Thresholds Support */ | |
692 | #define THERM_INT_THRESHOLD0_ENABLE (1 << 15) | |
693 | #define THERM_SHIFT_THRESHOLD0 8 | |
694 | #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) | |
695 | #define THERM_INT_THRESHOLD1_ENABLE (1 << 23) | |
696 | #define THERM_SHIFT_THRESHOLD1 16 | |
697 | #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) | |
698 | #define THERM_STATUS_THRESHOLD0 (1 << 6) | |
699 | #define THERM_LOG_THRESHOLD0 (1 << 7) | |
700 | #define THERM_STATUS_THRESHOLD1 (1 << 8) | |
701 | #define THERM_LOG_THRESHOLD1 (1 << 9) | |
702 | ||
703 | /* MISC_ENABLE bits: architectural */ | |
704 | #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 | |
705 | #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) | |
706 | #define MSR_IA32_MISC_ENABLE_TCC_BIT 1 | |
707 | #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) | |
708 | #define MSR_IA32_MISC_ENABLE_EMON_BIT 7 | |
709 | #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) | |
710 | #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 | |
711 | #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) | |
712 | #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 | |
713 | #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) | |
714 | #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 | |
715 | #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) | |
716 | #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 | |
717 | #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) | |
718 | #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 | |
719 | #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) | |
720 | #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 | |
721 | #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) | |
722 | #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 | |
723 | #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) | |
724 | ||
725 | /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ | |
726 | #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 | |
727 | #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) | |
728 | #define MSR_IA32_MISC_ENABLE_TM1_BIT 3 | |
729 | #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) | |
730 | #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 | |
731 | #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) | |
732 | #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 | |
733 | #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) | |
734 | #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 | |
735 | #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) | |
736 | #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 | |
737 | #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) | |
738 | #define MSR_IA32_MISC_ENABLE_FERR_BIT 10 | |
739 | #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) | |
740 | #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 | |
741 | #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) | |
742 | #define MSR_IA32_MISC_ENABLE_TM2_BIT 13 | |
743 | #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) | |
744 | #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 | |
745 | #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) | |
746 | #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 | |
747 | #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) | |
748 | #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 | |
749 | #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) | |
750 | #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 | |
751 | #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) | |
752 | #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 | |
753 | #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) | |
754 | #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 | |
755 | #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) | |
756 | ||
757 | /* MISC_FEATURES_ENABLES non-architectural features */ | |
758 | #define MSR_MISC_FEATURES_ENABLES 0x00000140 | |
759 | ||
760 | #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0 | |
761 | #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT) | |
762 | #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1 | |
763 | ||
764 | #define MSR_IA32_TSC_DEADLINE 0x000006E0 | |
765 | ||
766 | ||
767 | #define MSR_TSX_FORCE_ABORT 0x0000010F | |
768 | ||
769 | #define MSR_TFA_RTM_FORCE_ABORT_BIT 0 | |
770 | #define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT) | |
771 | ||
772 | /* P4/Xeon+ specific */ | |
773 | #define MSR_IA32_MCG_EAX 0x00000180 | |
774 | #define MSR_IA32_MCG_EBX 0x00000181 | |
775 | #define MSR_IA32_MCG_ECX 0x00000182 | |
776 | #define MSR_IA32_MCG_EDX 0x00000183 | |
777 | #define MSR_IA32_MCG_ESI 0x00000184 | |
778 | #define MSR_IA32_MCG_EDI 0x00000185 | |
779 | #define MSR_IA32_MCG_EBP 0x00000186 | |
780 | #define MSR_IA32_MCG_ESP 0x00000187 | |
781 | #define MSR_IA32_MCG_EFLAGS 0x00000188 | |
782 | #define MSR_IA32_MCG_EIP 0x00000189 | |
783 | #define MSR_IA32_MCG_RESERVED 0x0000018a | |
784 | ||
785 | /* Pentium IV performance counter MSRs */ | |
786 | #define MSR_P4_BPU_PERFCTR0 0x00000300 | |
787 | #define MSR_P4_BPU_PERFCTR1 0x00000301 | |
788 | #define MSR_P4_BPU_PERFCTR2 0x00000302 | |
789 | #define MSR_P4_BPU_PERFCTR3 0x00000303 | |
790 | #define MSR_P4_MS_PERFCTR0 0x00000304 | |
791 | #define MSR_P4_MS_PERFCTR1 0x00000305 | |
792 | #define MSR_P4_MS_PERFCTR2 0x00000306 | |
793 | #define MSR_P4_MS_PERFCTR3 0x00000307 | |
794 | #define MSR_P4_FLAME_PERFCTR0 0x00000308 | |
795 | #define MSR_P4_FLAME_PERFCTR1 0x00000309 | |
796 | #define MSR_P4_FLAME_PERFCTR2 0x0000030a | |
797 | #define MSR_P4_FLAME_PERFCTR3 0x0000030b | |
798 | #define MSR_P4_IQ_PERFCTR0 0x0000030c | |
799 | #define MSR_P4_IQ_PERFCTR1 0x0000030d | |
800 | #define MSR_P4_IQ_PERFCTR2 0x0000030e | |
801 | #define MSR_P4_IQ_PERFCTR3 0x0000030f | |
802 | #define MSR_P4_IQ_PERFCTR4 0x00000310 | |
803 | #define MSR_P4_IQ_PERFCTR5 0x00000311 | |
804 | #define MSR_P4_BPU_CCCR0 0x00000360 | |
805 | #define MSR_P4_BPU_CCCR1 0x00000361 | |
806 | #define MSR_P4_BPU_CCCR2 0x00000362 | |
807 | #define MSR_P4_BPU_CCCR3 0x00000363 | |
808 | #define MSR_P4_MS_CCCR0 0x00000364 | |
809 | #define MSR_P4_MS_CCCR1 0x00000365 | |
810 | #define MSR_P4_MS_CCCR2 0x00000366 | |
811 | #define MSR_P4_MS_CCCR3 0x00000367 | |
812 | #define MSR_P4_FLAME_CCCR0 0x00000368 | |
813 | #define MSR_P4_FLAME_CCCR1 0x00000369 | |
814 | #define MSR_P4_FLAME_CCCR2 0x0000036a | |
815 | #define MSR_P4_FLAME_CCCR3 0x0000036b | |
816 | #define MSR_P4_IQ_CCCR0 0x0000036c | |
817 | #define MSR_P4_IQ_CCCR1 0x0000036d | |
818 | #define MSR_P4_IQ_CCCR2 0x0000036e | |
819 | #define MSR_P4_IQ_CCCR3 0x0000036f | |
820 | #define MSR_P4_IQ_CCCR4 0x00000370 | |
821 | #define MSR_P4_IQ_CCCR5 0x00000371 | |
822 | #define MSR_P4_ALF_ESCR0 0x000003ca | |
823 | #define MSR_P4_ALF_ESCR1 0x000003cb | |
824 | #define MSR_P4_BPU_ESCR0 0x000003b2 | |
825 | #define MSR_P4_BPU_ESCR1 0x000003b3 | |
826 | #define MSR_P4_BSU_ESCR0 0x000003a0 | |
827 | #define MSR_P4_BSU_ESCR1 0x000003a1 | |
828 | #define MSR_P4_CRU_ESCR0 0x000003b8 | |
829 | #define MSR_P4_CRU_ESCR1 0x000003b9 | |
830 | #define MSR_P4_CRU_ESCR2 0x000003cc | |
831 | #define MSR_P4_CRU_ESCR3 0x000003cd | |
832 | #define MSR_P4_CRU_ESCR4 0x000003e0 | |
833 | #define MSR_P4_CRU_ESCR5 0x000003e1 | |
834 | #define MSR_P4_DAC_ESCR0 0x000003a8 | |
835 | #define MSR_P4_DAC_ESCR1 0x000003a9 | |
836 | #define MSR_P4_FIRM_ESCR0 0x000003a4 | |
837 | #define MSR_P4_FIRM_ESCR1 0x000003a5 | |
838 | #define MSR_P4_FLAME_ESCR0 0x000003a6 | |
839 | #define MSR_P4_FLAME_ESCR1 0x000003a7 | |
840 | #define MSR_P4_FSB_ESCR0 0x000003a2 | |
841 | #define MSR_P4_FSB_ESCR1 0x000003a3 | |
842 | #define MSR_P4_IQ_ESCR0 0x000003ba | |
843 | #define MSR_P4_IQ_ESCR1 0x000003bb | |
844 | #define MSR_P4_IS_ESCR0 0x000003b4 | |
845 | #define MSR_P4_IS_ESCR1 0x000003b5 | |
846 | #define MSR_P4_ITLB_ESCR0 0x000003b6 | |
847 | #define MSR_P4_ITLB_ESCR1 0x000003b7 | |
848 | #define MSR_P4_IX_ESCR0 0x000003c8 | |
849 | #define MSR_P4_IX_ESCR1 0x000003c9 | |
850 | #define MSR_P4_MOB_ESCR0 0x000003aa | |
851 | #define MSR_P4_MOB_ESCR1 0x000003ab | |
852 | #define MSR_P4_MS_ESCR0 0x000003c0 | |
853 | #define MSR_P4_MS_ESCR1 0x000003c1 | |
854 | #define MSR_P4_PMH_ESCR0 0x000003ac | |
855 | #define MSR_P4_PMH_ESCR1 0x000003ad | |
856 | #define MSR_P4_RAT_ESCR0 0x000003bc | |
857 | #define MSR_P4_RAT_ESCR1 0x000003bd | |
858 | #define MSR_P4_SAAT_ESCR0 0x000003ae | |
859 | #define MSR_P4_SAAT_ESCR1 0x000003af | |
860 | #define MSR_P4_SSU_ESCR0 0x000003be | |
861 | #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ | |
862 | ||
863 | #define MSR_P4_TBPU_ESCR0 0x000003c2 | |
864 | #define MSR_P4_TBPU_ESCR1 0x000003c3 | |
865 | #define MSR_P4_TC_ESCR0 0x000003c4 | |
866 | #define MSR_P4_TC_ESCR1 0x000003c5 | |
867 | #define MSR_P4_U2L_ESCR0 0x000003b0 | |
868 | #define MSR_P4_U2L_ESCR1 0x000003b1 | |
869 | ||
870 | #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 | |
871 | ||
872 | /* Intel Core-based CPU performance counters */ | |
873 | #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 | |
874 | #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a | |
875 | #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b | |
32b734e0 | 876 | #define MSR_CORE_PERF_FIXED_CTR3 0x0000030c |
444e2ff3 ACM |
877 | #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d |
878 | #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e | |
879 | #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f | |
880 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 | |
881 | ||
32b734e0 ACM |
882 | #define MSR_PERF_METRICS 0x00000329 |
883 | ||
444e2ff3 ACM |
884 | /* PERF_GLOBAL_OVF_CTL bits */ |
885 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55 | |
886 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT) | |
887 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62 | |
888 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT) | |
889 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63 | |
890 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT) | |
891 | ||
892 | /* Geode defined MSRs */ | |
893 | #define MSR_GEODE_BUSCONT_CONF0 0x00001900 | |
894 | ||
895 | /* Intel VT MSRs */ | |
896 | #define MSR_IA32_VMX_BASIC 0x00000480 | |
897 | #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 | |
898 | #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 | |
899 | #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 | |
900 | #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 | |
901 | #define MSR_IA32_VMX_MISC 0x00000485 | |
902 | #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 | |
903 | #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 | |
904 | #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 | |
905 | #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 | |
906 | #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a | |
907 | #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b | |
908 | #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c | |
909 | #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d | |
910 | #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e | |
911 | #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f | |
912 | #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 | |
913 | #define MSR_IA32_VMX_VMFUNC 0x00000491 | |
914 | ||
915 | /* VMX_BASIC bits and bitmasks */ | |
916 | #define VMX_BASIC_VMCS_SIZE_SHIFT 32 | |
917 | #define VMX_BASIC_TRUE_CTLS (1ULL << 55) | |
918 | #define VMX_BASIC_64 0x0001000000000000LLU | |
919 | #define VMX_BASIC_MEM_TYPE_SHIFT 50 | |
920 | #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU | |
921 | #define VMX_BASIC_MEM_TYPE_WB 6LLU | |
922 | #define VMX_BASIC_INOUT 0x0040000000000000LLU | |
923 | ||
924 | /* MSR_IA32_VMX_MISC bits */ | |
925 | #define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14) | |
926 | #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) | |
927 | #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F | |
928 | /* AMD-V MSRs */ | |
929 | ||
930 | #define MSR_VM_CR 0xc0010114 | |
931 | #define MSR_VM_IGNNE 0xc0010115 | |
932 | #define MSR_VM_HSAVE_PA 0xc0010117 | |
933 | ||
934 | #endif /* _ASM_X86_MSR_INDEX_H */ |