]> git.proxmox.com Git - mirror_qemu.git/blame - vl.h
Fix Sparc32 ldscript
[mirror_qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
24236869
FB
96#ifndef MIN
97#define MIN(a, b) (((a) < (b)) ? (a) : (b))
98#endif
99#ifndef MAX
100#define MAX(a, b) (((a) > (b)) ? (a) : (b))
101#endif
102
18607dcb
FB
103/* cutils.c */
104void pstrcpy(char *buf, int buf_size, const char *str);
105char *pstrcat(char *buf, int buf_size, const char *s);
106int strstart(const char *str, const char *val, const char **ptr);
107int stristart(const char *str, const char *val, const char **ptr);
108
33e3963e 109/* vl.c */
80cabfad 110uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 111
80cabfad
FB
112void hw_error(const char *fmt, ...);
113
80cabfad
FB
114extern const char *bios_dir;
115
8a7ddc38 116extern int vm_running;
c35734b2 117extern const char *qemu_name;
8a7ddc38 118
0bd48850
FB
119typedef struct vm_change_state_entry VMChangeStateEntry;
120typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
121typedef void VMStopHandler(void *opaque, int reason);
122
0bd48850
FB
123VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
124 void *opaque);
125void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
126
8a7ddc38
FB
127int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
128void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
129
130void vm_start(void);
131void vm_stop(int reason);
132
bb0c6722
FB
133typedef void QEMUResetHandler(void *opaque);
134
135void qemu_register_reset(QEMUResetHandler *func, void *opaque);
136void qemu_system_reset_request(void);
137void qemu_system_shutdown_request(void);
3475187d
FB
138void qemu_system_powerdown_request(void);
139#if !defined(TARGET_SPARC)
140// Please implement a power failure function to signal the OS
141#define qemu_system_powerdown() do{}while(0)
142#else
143void qemu_system_powerdown(void);
144#endif
bb0c6722 145
ea2384d3
FB
146void main_loop_wait(int timeout);
147
0ced6589
FB
148extern int ram_size;
149extern int bios_size;
ee22c2f7 150extern int rtc_utc;
1f04275e 151extern int cirrus_vga_enabled;
d34cab9f 152extern int vmsvga_enabled;
28b9b5af
FB
153extern int graphic_width;
154extern int graphic_height;
155extern int graphic_depth;
3d11d0eb 156extern const char *keyboard_layout;
d993e026 157extern int kqemu_allowed;
a09db21f 158extern int win2k_install_hack;
bb36d470 159extern int usb_enabled;
6a00d601 160extern int smp_cpus;
667accab 161extern int no_quit;
8e71621f 162extern int semihosting_enabled;
3c07f8e8 163extern int autostart;
47d5d01a 164extern const char *bootp_filename;
0ced6589 165
9ae02555
TS
166#define MAX_OPTION_ROMS 16
167extern const char *option_rom[MAX_OPTION_ROMS];
168extern int nb_option_roms;
169
0ced6589 170/* XXX: make it dynamic */
970ac5a3 171#define MAX_BIOS_SIZE (4 * 1024 * 1024)
75956cf0 172#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
d5295253 173#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 174#elif defined(TARGET_MIPS)
567daa49 175#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 176#endif
aaaa7df6 177
63066f4f
FB
178/* keyboard/mouse support */
179
180#define MOUSE_EVENT_LBUTTON 0x01
181#define MOUSE_EVENT_RBUTTON 0x02
182#define MOUSE_EVENT_MBUTTON 0x04
183
184typedef void QEMUPutKBDEvent(void *opaque, int keycode);
185typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
186
455204eb
TS
187typedef struct QEMUPutMouseEntry {
188 QEMUPutMouseEvent *qemu_put_mouse_event;
189 void *qemu_put_mouse_event_opaque;
190 int qemu_put_mouse_event_absolute;
191 char *qemu_put_mouse_event_name;
192
193 /* used internally by qemu for handling mice */
194 struct QEMUPutMouseEntry *next;
195} QEMUPutMouseEntry;
196
63066f4f 197void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
198QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
199 void *opaque, int absolute,
200 const char *name);
201void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
202
203void kbd_put_keycode(int keycode);
204void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 205int kbd_mouse_is_absolute(void);
63066f4f 206
455204eb
TS
207void do_info_mice(void);
208void do_mouse_set(int index);
209
82c643ff
FB
210/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
211 constants) */
212#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
213#define QEMU_KEY_BACKSPACE 0x007f
214#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
215#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
216#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
217#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
218#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
219#define QEMU_KEY_END QEMU_KEY_ESC1(4)
220#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
221#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
222#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
223
224#define QEMU_KEY_CTRL_UP 0xe400
225#define QEMU_KEY_CTRL_DOWN 0xe401
226#define QEMU_KEY_CTRL_LEFT 0xe402
227#define QEMU_KEY_CTRL_RIGHT 0xe403
228#define QEMU_KEY_CTRL_HOME 0xe404
229#define QEMU_KEY_CTRL_END 0xe405
230#define QEMU_KEY_CTRL_PAGEUP 0xe406
231#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
232
233void kbd_put_keysym(int keysym);
234
c20709aa
FB
235/* async I/O support */
236
237typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
238typedef int IOCanRWHandler(void *opaque);
7c9d8e07 239typedef void IOHandler(void *opaque);
c20709aa 240
7c9d8e07
FB
241int qemu_set_fd_handler2(int fd,
242 IOCanRWHandler *fd_read_poll,
243 IOHandler *fd_read,
244 IOHandler *fd_write,
245 void *opaque);
246int qemu_set_fd_handler(int fd,
247 IOHandler *fd_read,
248 IOHandler *fd_write,
249 void *opaque);
c20709aa 250
f331110f
FB
251/* Polling handling */
252
253/* return TRUE if no sleep should be done afterwards */
254typedef int PollingFunc(void *opaque);
255
256int qemu_add_polling_cb(PollingFunc *func, void *opaque);
257void qemu_del_polling_cb(PollingFunc *func, void *opaque);
258
a18e524a
FB
259#ifdef _WIN32
260/* Wait objects handling */
261typedef void WaitObjectFunc(void *opaque);
262
263int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
264void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
265#endif
266
86e94dea
TS
267typedef struct QEMUBH QEMUBH;
268
82c643ff
FB
269/* character device */
270
271#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 272#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 273#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
274
275
276#define CHR_IOCTL_SERIAL_SET_PARAMS 1
277typedef struct {
278 int speed;
279 int parity;
280 int data_bits;
281 int stop_bits;
282} QEMUSerialSetParams;
283
284#define CHR_IOCTL_SERIAL_SET_BREAK 2
285
286#define CHR_IOCTL_PP_READ_DATA 3
287#define CHR_IOCTL_PP_WRITE_DATA 4
288#define CHR_IOCTL_PP_READ_CONTROL 5
289#define CHR_IOCTL_PP_WRITE_CONTROL 6
290#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
291#define CHR_IOCTL_PP_EPP_READ_ADDR 8
292#define CHR_IOCTL_PP_EPP_READ 9
293#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
294#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 295
82c643ff
FB
296typedef void IOEventHandler(void *opaque, int event);
297
298typedef struct CharDriverState {
299 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 300 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 301 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 302 IOEventHandler *chr_event;
e5b0bc44
PB
303 IOCanRWHandler *chr_can_read;
304 IOReadHandler *chr_read;
305 void *handler_opaque;
eb45f5fe 306 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 307 void (*chr_close)(struct CharDriverState *chr);
82c643ff 308 void *opaque;
20d8a3ed 309 int focus;
86e94dea 310 QEMUBH *bh;
82c643ff
FB
311} CharDriverState;
312
5856de80 313CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
314void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
315int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 316void qemu_chr_send_event(CharDriverState *s, int event);
e5b0bc44
PB
317void qemu_chr_add_handlers(CharDriverState *s,
318 IOCanRWHandler *fd_can_read,
319 IOReadHandler *fd_read,
320 IOEventHandler *fd_event,
321 void *opaque);
2122c51a 322int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 323void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
324int qemu_chr_can_read(CharDriverState *s);
325void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 326
82c643ff
FB
327/* consoles */
328
329typedef struct DisplayState DisplayState;
330typedef struct TextConsole TextConsole;
331
95219897
PB
332typedef void (*vga_hw_update_ptr)(void *);
333typedef void (*vga_hw_invalidate_ptr)(void *);
334typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
335
336TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
337 vga_hw_invalidate_ptr invalidate,
338 vga_hw_screen_dump_ptr screen_dump,
339 void *opaque);
340void vga_hw_update(void);
341void vga_hw_invalidate(void);
342void vga_hw_screen_dump(const char *filename);
343
344int is_graphic_console(void);
82c643ff
FB
345CharDriverState *text_console_init(DisplayState *ds);
346void console_select(unsigned int index);
347
8d11df9e
FB
348/* serial ports */
349
350#define MAX_SERIAL_PORTS 4
351
352extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
353
6508fe59
FB
354/* parallel ports */
355
356#define MAX_PARALLEL_PORTS 3
357
358extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
359
5867c88a
TS
360struct ParallelIOArg {
361 void *buffer;
362 int count;
363};
364
7c9d8e07
FB
365/* VLANs support */
366
367typedef struct VLANClientState VLANClientState;
368
369struct VLANClientState {
370 IOReadHandler *fd_read;
d861b05e
PB
371 /* Packets may still be sent if this returns zero. It's used to
372 rate-limit the slirp code. */
373 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
374 void *opaque;
375 struct VLANClientState *next;
376 struct VLANState *vlan;
377 char info_str[256];
378};
379
380typedef struct VLANState {
381 int id;
382 VLANClientState *first_client;
383 struct VLANState *next;
384} VLANState;
385
386VLANState *qemu_find_vlan(int id);
387VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
388 IOReadHandler *fd_read,
389 IOCanRWHandler *fd_can_read,
390 void *opaque);
391int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 392void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 393void qemu_handler_true(void *opaque);
7c9d8e07
FB
394
395void do_info_network(void);
396
7fb843f8
FB
397/* TAP win32 */
398int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 399
7c9d8e07 400/* NIC info */
c4b1fcc0
FB
401
402#define MAX_NICS 8
403
7c9d8e07 404typedef struct NICInfo {
c4b1fcc0 405 uint8_t macaddr[6];
a41b2ff2 406 const char *model;
7c9d8e07
FB
407 VLANState *vlan;
408} NICInfo;
c4b1fcc0
FB
409
410extern int nb_nics;
7c9d8e07 411extern NICInfo nd_table[MAX_NICS];
8a7ddc38
FB
412
413/* timers */
414
415typedef struct QEMUClock QEMUClock;
416typedef struct QEMUTimer QEMUTimer;
417typedef void QEMUTimerCB(void *opaque);
418
419/* The real time clock should be used only for stuff which does not
420 change the virtual machine state, as it is run even if the virtual
69b91039 421 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
422 Hz. */
423extern QEMUClock *rt_clock;
424
e80cfcfc 425/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
426 when the virtual machine is stopped. Virtual timers use a high
427 precision clock, usually cpu cycles (use ticks_per_sec). */
428extern QEMUClock *vm_clock;
429
430int64_t qemu_get_clock(QEMUClock *clock);
431
432QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
433void qemu_free_timer(QEMUTimer *ts);
434void qemu_del_timer(QEMUTimer *ts);
435void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
436int qemu_timer_pending(QEMUTimer *ts);
437
438extern int64_t ticks_per_sec;
439extern int pit_min_timer_count;
440
1dce7c3c 441int64_t cpu_get_ticks(void);
8a7ddc38
FB
442void cpu_enable_ticks(void);
443void cpu_disable_ticks(void);
444
445/* VM Load/Save */
446
faea38e7 447typedef struct QEMUFile QEMUFile;
8a7ddc38 448
faea38e7
FB
449QEMUFile *qemu_fopen(const char *filename, const char *mode);
450void qemu_fflush(QEMUFile *f);
451void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
452void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
453void qemu_put_byte(QEMUFile *f, int v);
454void qemu_put_be16(QEMUFile *f, unsigned int v);
455void qemu_put_be32(QEMUFile *f, unsigned int v);
456void qemu_put_be64(QEMUFile *f, uint64_t v);
457int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
458int qemu_get_byte(QEMUFile *f);
459unsigned int qemu_get_be16(QEMUFile *f);
460unsigned int qemu_get_be32(QEMUFile *f);
461uint64_t qemu_get_be64(QEMUFile *f);
462
463static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
464{
465 qemu_put_be64(f, *pv);
466}
467
468static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
469{
470 qemu_put_be32(f, *pv);
471}
472
473static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
474{
475 qemu_put_be16(f, *pv);
476}
477
478static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
479{
480 qemu_put_byte(f, *pv);
481}
482
483static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
484{
485 *pv = qemu_get_be64(f);
486}
487
488static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
489{
490 *pv = qemu_get_be32(f);
491}
492
493static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
494{
495 *pv = qemu_get_be16(f);
496}
497
498static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
499{
500 *pv = qemu_get_byte(f);
501}
502
c27004ec
FB
503#if TARGET_LONG_BITS == 64
504#define qemu_put_betl qemu_put_be64
505#define qemu_get_betl qemu_get_be64
506#define qemu_put_betls qemu_put_be64s
507#define qemu_get_betls qemu_get_be64s
508#else
509#define qemu_put_betl qemu_put_be32
510#define qemu_get_betl qemu_get_be32
511#define qemu_put_betls qemu_put_be32s
512#define qemu_get_betls qemu_get_be32s
513#endif
514
8a7ddc38
FB
515int64_t qemu_ftell(QEMUFile *f);
516int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
517
518typedef void SaveStateHandler(QEMUFile *f, void *opaque);
519typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
520
8a7ddc38
FB
521int register_savevm(const char *idstr,
522 int instance_id,
523 int version_id,
524 SaveStateHandler *save_state,
525 LoadStateHandler *load_state,
526 void *opaque);
527void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
528void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 529
6a00d601
FB
530void cpu_save(QEMUFile *f, void *opaque);
531int cpu_load(QEMUFile *f, void *opaque, int version_id);
532
faea38e7
FB
533void do_savevm(const char *name);
534void do_loadvm(const char *name);
535void do_delvm(const char *name);
536void do_info_snapshots(void);
537
83f64091 538/* bottom halves */
83f64091
FB
539typedef void QEMUBHFunc(void *opaque);
540
541QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
542void qemu_bh_schedule(QEMUBH *bh);
543void qemu_bh_cancel(QEMUBH *bh);
544void qemu_bh_delete(QEMUBH *bh);
6eb5733a 545int qemu_bh_poll(void);
83f64091 546
fc01f7e7
FB
547/* block.c */
548typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
549typedef struct BlockDriver BlockDriver;
550
551extern BlockDriver bdrv_raw;
19cb3738 552extern BlockDriver bdrv_host_device;
ea2384d3
FB
553extern BlockDriver bdrv_cow;
554extern BlockDriver bdrv_qcow;
555extern BlockDriver bdrv_vmdk;
3c56521b 556extern BlockDriver bdrv_cloop;
585d0ed9 557extern BlockDriver bdrv_dmg;
a8753c34 558extern BlockDriver bdrv_bochs;
6a0f9e82 559extern BlockDriver bdrv_vpc;
de167e41 560extern BlockDriver bdrv_vvfat;
faea38e7
FB
561extern BlockDriver bdrv_qcow2;
562
563typedef struct BlockDriverInfo {
564 /* in bytes, 0 if irrelevant */
565 int cluster_size;
566 /* offset at which the VM state can be saved (0 if not possible) */
567 int64_t vm_state_offset;
568} BlockDriverInfo;
569
570typedef struct QEMUSnapshotInfo {
571 char id_str[128]; /* unique snapshot id */
572 /* the following fields are informative. They are not needed for
573 the consistency of the snapshot */
574 char name[256]; /* user choosen name */
575 uint32_t vm_state_size; /* VM state info size */
576 uint32_t date_sec; /* UTC date of the snapshot */
577 uint32_t date_nsec;
578 uint64_t vm_clock_nsec; /* VM clock relative to boot */
579} QEMUSnapshotInfo;
ea2384d3 580
83f64091
FB
581#define BDRV_O_RDONLY 0x0000
582#define BDRV_O_RDWR 0x0002
583#define BDRV_O_ACCESS 0x0003
584#define BDRV_O_CREAT 0x0004 /* create an empty file */
585#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
586#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
587 use a disk image format on top of
588 it (default for
589 bdrv_file_open()) */
590
ea2384d3
FB
591void bdrv_init(void);
592BlockDriver *bdrv_find_format(const char *format_name);
593int bdrv_create(BlockDriver *drv,
594 const char *filename, int64_t size_in_sectors,
595 const char *backing_file, int flags);
c4b1fcc0
FB
596BlockDriverState *bdrv_new(const char *device_name);
597void bdrv_delete(BlockDriverState *bs);
83f64091
FB
598int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
599int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
600int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 601 BlockDriver *drv);
fc01f7e7
FB
602void bdrv_close(BlockDriverState *bs);
603int bdrv_read(BlockDriverState *bs, int64_t sector_num,
604 uint8_t *buf, int nb_sectors);
605int bdrv_write(BlockDriverState *bs, int64_t sector_num,
606 const uint8_t *buf, int nb_sectors);
83f64091
FB
607int bdrv_pread(BlockDriverState *bs, int64_t offset,
608 void *buf, int count);
609int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
610 const void *buf, int count);
611int bdrv_truncate(BlockDriverState *bs, int64_t offset);
612int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 613void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 614int bdrv_commit(BlockDriverState *bs);
77fef8c1 615void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
616/* async block I/O */
617typedef struct BlockDriverAIOCB BlockDriverAIOCB;
618typedef void BlockDriverCompletionFunc(void *opaque, int ret);
619
ce1a14dc
PB
620BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
621 uint8_t *buf, int nb_sectors,
622 BlockDriverCompletionFunc *cb, void *opaque);
623BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
624 const uint8_t *buf, int nb_sectors,
625 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 626void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
627
628void qemu_aio_init(void);
629void qemu_aio_poll(void);
6192bc37 630void qemu_aio_flush(void);
83f64091
FB
631void qemu_aio_wait_start(void);
632void qemu_aio_wait(void);
633void qemu_aio_wait_end(void);
634
7a6cba61
PB
635/* Ensure contents are flushed to disk. */
636void bdrv_flush(BlockDriverState *bs);
33e3963e 637
c4b1fcc0
FB
638#define BDRV_TYPE_HD 0
639#define BDRV_TYPE_CDROM 1
640#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
641#define BIOS_ATA_TRANSLATION_AUTO 0
642#define BIOS_ATA_TRANSLATION_NONE 1
643#define BIOS_ATA_TRANSLATION_LBA 2
644#define BIOS_ATA_TRANSLATION_LARGE 3
645#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0
FB
646
647void bdrv_set_geometry_hint(BlockDriverState *bs,
648 int cyls, int heads, int secs);
649void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 650void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
c4b1fcc0
FB
651void bdrv_get_geometry_hint(BlockDriverState *bs,
652 int *pcyls, int *pheads, int *psecs);
653int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 654int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
655int bdrv_is_removable(BlockDriverState *bs);
656int bdrv_is_read_only(BlockDriverState *bs);
657int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 658int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
659int bdrv_is_locked(BlockDriverState *bs);
660void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 661void bdrv_eject(BlockDriverState *bs, int eject_flag);
c4b1fcc0
FB
662void bdrv_set_change_cb(BlockDriverState *bs,
663 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 664void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
665void bdrv_info(void);
666BlockDriverState *bdrv_find(const char *name);
82c643ff 667void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
668int bdrv_is_encrypted(BlockDriverState *bs);
669int bdrv_set_key(BlockDriverState *bs, const char *key);
670void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
671 void *opaque);
672const char *bdrv_get_device_name(BlockDriverState *bs);
faea38e7
FB
673int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
674 const uint8_t *buf, int nb_sectors);
675int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 676
83f64091
FB
677void bdrv_get_backing_filename(BlockDriverState *bs,
678 char *filename, int filename_size);
faea38e7
FB
679int bdrv_snapshot_create(BlockDriverState *bs,
680 QEMUSnapshotInfo *sn_info);
681int bdrv_snapshot_goto(BlockDriverState *bs,
682 const char *snapshot_id);
683int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
684int bdrv_snapshot_list(BlockDriverState *bs,
685 QEMUSnapshotInfo **psn_info);
686char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
687
688char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
689int path_is_absolute(const char *path);
690void path_combine(char *dest, int dest_size,
691 const char *base_path,
692 const char *filename);
ea2384d3
FB
693
694#ifndef QEMU_TOOL
54fa5af5
FB
695
696typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
697 int boot_device,
698 DisplayState *ds, const char **fd_filename, int snapshot,
699 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 700 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
701
702typedef struct QEMUMachine {
703 const char *name;
704 const char *desc;
705 QEMUMachineInitFunc *init;
706 struct QEMUMachine *next;
707} QEMUMachine;
708
709int qemu_register_machine(QEMUMachine *m);
710
711typedef void SetIRQFunc(void *opaque, int irq_num, int level);
712
94fc95cd
JM
713#if defined(TARGET_PPC)
714void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
715#endif
716
33d68b5f
TS
717#if defined(TARGET_MIPS)
718void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
719#endif
720
d537cf6c
PB
721#include "hw/irq.h"
722
26aa7d72
FB
723/* ISA bus */
724
725extern target_phys_addr_t isa_mem_base;
726
727typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
728typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
729
730int register_ioport_read(int start, int length, int size,
731 IOPortReadFunc *func, void *opaque);
732int register_ioport_write(int start, int length, int size,
733 IOPortWriteFunc *func, void *opaque);
69b91039
FB
734void isa_unassign_ioport(int start, int length);
735
aef445bd
PB
736void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
737
69b91039
FB
738/* PCI bus */
739
69b91039
FB
740extern target_phys_addr_t pci_mem_base;
741
46e50e9d 742typedef struct PCIBus PCIBus;
69b91039
FB
743typedef struct PCIDevice PCIDevice;
744
745typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
746 uint32_t address, uint32_t data, int len);
747typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
748 uint32_t address, int len);
749typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
750 uint32_t addr, uint32_t size, int type);
751
752#define PCI_ADDRESS_SPACE_MEM 0x00
753#define PCI_ADDRESS_SPACE_IO 0x01
754#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
755
756typedef struct PCIIORegion {
5768f5ac 757 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
758 uint32_t size;
759 uint8_t type;
760 PCIMapIORegionFunc *map_func;
761} PCIIORegion;
762
8a8696a3
FB
763#define PCI_ROM_SLOT 6
764#define PCI_NUM_REGIONS 7
502a5395
PB
765
766#define PCI_DEVICES_MAX 64
767
768#define PCI_VENDOR_ID 0x00 /* 16 bits */
769#define PCI_DEVICE_ID 0x02 /* 16 bits */
770#define PCI_COMMAND 0x04 /* 16 bits */
771#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
772#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
773#define PCI_CLASS_DEVICE 0x0a /* Device class */
774#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
775#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
776#define PCI_MIN_GNT 0x3e /* 8 bits */
777#define PCI_MAX_LAT 0x3f /* 8 bits */
778
69b91039
FB
779struct PCIDevice {
780 /* PCI config space */
781 uint8_t config[256];
782
783 /* the following fields are read only */
46e50e9d 784 PCIBus *bus;
69b91039
FB
785 int devfn;
786 char name[64];
8a8696a3 787 PCIIORegion io_regions[PCI_NUM_REGIONS];
69b91039
FB
788
789 /* do not access the following fields */
790 PCIConfigReadFunc *config_read;
791 PCIConfigWriteFunc *config_write;
502a5395 792 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 793 int irq_index;
d2b59317 794
d537cf6c
PB
795 /* IRQ objects for the INTA-INTD pins. */
796 qemu_irq *irq;
797
d2b59317
PB
798 /* Current IRQ levels. Used internally by the generic PCI code. */
799 int irq_state[4];
69b91039
FB
800};
801
46e50e9d
FB
802PCIDevice *pci_register_device(PCIBus *bus, const char *name,
803 int instance_size, int devfn,
69b91039
FB
804 PCIConfigReadFunc *config_read,
805 PCIConfigWriteFunc *config_write);
806
807void pci_register_io_region(PCIDevice *pci_dev, int region_num,
808 uint32_t size, int type,
809 PCIMapIORegionFunc *map_func);
810
5768f5ac
FB
811uint32_t pci_default_read_config(PCIDevice *d,
812 uint32_t address, int len);
813void pci_default_write_config(PCIDevice *d,
814 uint32_t address, uint32_t val, int len);
89b6b508
FB
815void pci_device_save(PCIDevice *s, QEMUFile *f);
816int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 817
d537cf6c 818typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
819typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
820PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 821 qemu_irq *pic, int devfn_min, int nirq);
502a5395 822
abcebc7e 823void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
824void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
825uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
826int pci_bus_num(PCIBus *s);
80b3ada7 827void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 828
5768f5ac 829void pci_info(void);
80b3ada7
PB
830PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
831 pci_map_irq_fn map_irq, const char *name);
26aa7d72 832
502a5395 833/* prep_pci.c */
d537cf6c 834PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 835
502a5395 836/* grackle_pci.c */
d537cf6c 837PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
502a5395
PB
838
839/* unin_pci.c */
d537cf6c 840PCIBus *pci_pmac_init(qemu_irq *pic);
502a5395
PB
841
842/* apb_pci.c */
843PCIBus *pci_apb_init(target_ulong special_base, target_ulong mem_base,
d537cf6c 844 qemu_irq *pic);
502a5395 845
d537cf6c 846PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
847
848/* piix_pci.c */
d537cf6c 849PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 850void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 851int piix3_init(PCIBus *bus, int devfn);
f00fc47c 852void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 853
5856de80
TS
854int piix4_init(PCIBus *bus, int devfn);
855
28b9b5af 856/* openpic.c */
e9df014c 857/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 858enum {
e9df014c
JM
859 OPENPIC_OUTPUT_INT = 0, /* IRQ */
860 OPENPIC_OUTPUT_CINT, /* critical IRQ */
861 OPENPIC_OUTPUT_MCK, /* Machine check event */
862 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
863 OPENPIC_OUTPUT_RESET, /* Core reset event */
864 OPENPIC_OUTPUT_NB,
47103572 865};
e9df014c
JM
866qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
867 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 868
54fa5af5 869/* heathrow_pic.c */
d537cf6c 870qemu_irq *heathrow_pic_init(int *pmem_index);
54fa5af5 871
fde7d5bd 872/* gt64xxx.c */
d537cf6c 873PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 874
6a36d84e
FB
875#ifdef HAS_AUDIO
876struct soundhw {
877 const char *name;
878 const char *descr;
879 int enabled;
880 int isa;
881 union {
d537cf6c 882 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
883 int (*init_pci) (PCIBus *bus, AudioState *s);
884 } init;
885};
886
887extern struct soundhw soundhw[];
888#endif
889
313aa567
FB
890/* vga.c */
891
eee0b836 892#ifndef TARGET_SPARC
74a14f22 893#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
894#else
895#define VGA_RAM_SIZE (9 * 1024 * 1024)
896#endif
313aa567 897
82c643ff 898struct DisplayState {
313aa567
FB
899 uint8_t *data;
900 int linesize;
901 int depth;
d3079cd2 902 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
903 int width;
904 int height;
24236869
FB
905 void *opaque;
906
313aa567
FB
907 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
908 void (*dpy_resize)(struct DisplayState *s, int w, int h);
909 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
910 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
911 int dst_x, int dst_y, int w, int h);
912 void (*dpy_fill)(struct DisplayState *s, int x, int y,
913 int w, int h, uint32_t c);
914 void (*mouse_set)(int x, int y, int on);
915 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
916 uint8_t *image, uint8_t *mask);
82c643ff 917};
313aa567
FB
918
919static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
920{
921 s->dpy_update(s, x, y, w, h);
922}
923
924static inline void dpy_resize(DisplayState *s, int w, int h)
925{
926 s->dpy_resize(s, w, h);
927}
928
89b6b508
FB
929int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
930 unsigned long vga_ram_offset, int vga_ram_size);
931int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
932 unsigned long vga_ram_offset, int vga_ram_size,
933 unsigned long vga_bios_offset, int vga_bios_size);
313aa567 934
d6bfa22f 935/* cirrus_vga.c */
46e50e9d 936void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 937 unsigned long vga_ram_offset, int vga_ram_size);
d6bfa22f
FB
938void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
939 unsigned long vga_ram_offset, int vga_ram_size);
940
d34cab9f
TS
941/* vmware_vga.c */
942void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
943 unsigned long vga_ram_offset, int vga_ram_size);
944
313aa567 945/* sdl.c */
43523e93 946void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 947
da4dbf74
FB
948/* cocoa.m */
949void cocoa_display_init(DisplayState *ds, int full_screen);
950
24236869 951/* vnc.c */
73fc9742 952void vnc_display_init(DisplayState *ds, const char *display);
a9ce8590 953void do_info_vnc(void);
24236869 954
6070dd07
TS
955/* x_keymap.c */
956extern uint8_t _translate_keycode(const int key);
957
5391d806
FB
958/* ide.c */
959#define MAX_DISKS 4
960
faea38e7 961extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 962extern BlockDriverState *sd_bdrv;
5391d806 963
d537cf6c 964void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 965 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
966void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
967 int secondary_ide_enabled);
d537cf6c
PB
968void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
969 qemu_irq *pic);
970int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
5391d806 971
2e5d83bb
PB
972/* cdrom.c */
973int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
974int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
975
9542611a
TS
976/* ds1225y.c */
977typedef struct ds1225y_t ds1225y_t;
978ds1225y_t *ds1225y_init(target_ulong mem_base, const char *filename);
979
1d14ffa9 980/* es1370.c */
c0fe3827 981int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 982
fb065187 983/* sb16.c */
d537cf6c 984int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
985
986/* adlib.c */
d537cf6c 987int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
988
989/* gus.c */
d537cf6c 990int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
991
992/* dma.c */
85571bc7 993typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 994int DMA_get_channel_mode (int nchan);
85571bc7
FB
995int DMA_read_memory (int nchan, void *buf, int pos, int size);
996int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
997void DMA_hold_DREQ (int nchan);
998void DMA_release_DREQ (int nchan);
16f62432 999void DMA_schedule(int nchan);
27503323 1000void DMA_run (void);
28b9b5af 1001void DMA_init (int high_page_enable);
27503323 1002void DMA_register_channel (int nchan,
85571bc7
FB
1003 DMA_transfer_handler transfer_handler,
1004 void *opaque);
7138fcfb
FB
1005/* fdc.c */
1006#define MAX_FD 2
1007extern BlockDriverState *fd_table[MAX_FD];
1008
baca51fa
FB
1009typedef struct fdctrl_t fdctrl_t;
1010
d537cf6c 1011fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
baca51fa
FB
1012 uint32_t io_base,
1013 BlockDriverState **fds);
1014int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1015
663e8e51
TS
1016/* eepro100.c */
1017
1018void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1019void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1020void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1021
80cabfad
FB
1022/* ne2000.c */
1023
d537cf6c 1024void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1025void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1026
a41b2ff2
PB
1027/* rtl8139.c */
1028
abcebc7e 1029void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1030
e3c2613f
FB
1031/* pcnet.c */
1032
abcebc7e 1033void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
67e999be 1034void pcnet_h_reset(void *opaque);
d537cf6c 1035void *lance_init(NICInfo *nd, uint32_t leaddr, void *dma_opaque, qemu_irq irq);
67e999be 1036
548df2ac
TS
1037/* vmmouse.c */
1038void *vmmouse_init(void *m);
e3c2613f 1039
80cabfad
FB
1040/* pckbd.c */
1041
b92bb99b
TS
1042void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
1043void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, target_ulong base, int it_shift);
80cabfad
FB
1044
1045/* mc146818rtc.c */
1046
8a7ddc38 1047typedef struct RTCState RTCState;
80cabfad 1048
d537cf6c 1049RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1050RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1051void rtc_set_memory(RTCState *s, int addr, int val);
1052void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1053
1054/* serial.c */
1055
c4b1fcc0 1056typedef struct SerialState SerialState;
d537cf6c
PB
1057SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
1058SerialState *serial_mm_init (target_ulong base, int it_shift,
1059 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1060 int ioregister);
1061uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1062void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1063uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1064void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1065uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1066void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1067
6508fe59
FB
1068/* parallel.c */
1069
1070typedef struct ParallelState ParallelState;
d537cf6c 1071ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
6508fe59 1072
80cabfad
FB
1073/* i8259.c */
1074
3de388f6
FB
1075typedef struct PicState2 PicState2;
1076extern PicState2 *isa_pic;
80cabfad 1077void pic_set_irq(int irq, int level);
54fa5af5 1078void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1079qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1080void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1081 void *alt_irq_opaque);
3de388f6
FB
1082int pic_read_irq(PicState2 *s);
1083void pic_update_irq(PicState2 *s);
1084uint32_t pic_intack_read(PicState2 *s);
c20709aa 1085void pic_info(void);
4a0fb71e 1086void irq_info(void);
80cabfad 1087
c27004ec 1088/* APIC */
d592d303
FB
1089typedef struct IOAPICState IOAPICState;
1090
c27004ec
FB
1091int apic_init(CPUState *env);
1092int apic_get_interrupt(CPUState *env);
d592d303
FB
1093IOAPICState *ioapic_init(void);
1094void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1095
80cabfad
FB
1096/* i8254.c */
1097
1098#define PIT_FREQ 1193182
1099
ec844b96
FB
1100typedef struct PITState PITState;
1101
d537cf6c 1102PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1103void pit_set_gate(PITState *pit, int channel, int val);
1104int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1105int pit_get_initial_count(PITState *pit, int channel);
1106int pit_get_mode(PITState *pit, int channel);
ec844b96 1107int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1108
fd06c375
FB
1109/* pcspk.c */
1110void pcspk_init(PITState *);
d537cf6c 1111int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1112
3fffc223
TS
1113#include "hw/smbus.h"
1114
6515b203
FB
1115/* acpi.c */
1116extern int acpi_enabled;
502a5395 1117void piix4_pm_init(PCIBus *bus, int devfn);
3fffc223 1118void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1119void acpi_bios_init(void);
1120
3fffc223
TS
1121/* smbus_eeprom.c */
1122SMBusDevice *smbus_eeprom_device_init(uint8_t addr, uint8_t *buf);
1123
80cabfad 1124/* pc.c */
54fa5af5 1125extern QEMUMachine pc_machine;
3dbbdc25 1126extern QEMUMachine isapc_machine;
52ca8d6a 1127extern int fd_bootchk;
80cabfad 1128
6a00d601
FB
1129void ioport_set_a20(int enable);
1130int ioport_get_a20(void);
1131
26aa7d72 1132/* ppc.c */
54fa5af5
FB
1133extern QEMUMachine prep_machine;
1134extern QEMUMachine core99_machine;
1135extern QEMUMachine heathrow_machine;
1a6c0886
JM
1136extern QEMUMachine ref405ep_machine;
1137extern QEMUMachine taihu_machine;
54fa5af5 1138
6af0bf9c
FB
1139/* mips_r4k.c */
1140extern QEMUMachine mips_machine;
1141
5856de80
TS
1142/* mips_malta.c */
1143extern QEMUMachine mips_malta_machine;
1144
ad6fe1d2 1145/* mips_int.c */
d537cf6c 1146extern void cpu_mips_irq_init_cpu(CPUState *env);
4de9b249 1147
ad6fe1d2
TS
1148/* mips_pica61.c */
1149extern QEMUMachine mips_pica61_machine;
1150
e16fe40c
TS
1151/* mips_timer.c */
1152extern void cpu_mips_clock_init(CPUState *);
1153extern void cpu_mips_irqctrl_init (void);
1154
27c7ca7e
FB
1155/* shix.c */
1156extern QEMUMachine shix_machine;
1157
8cc43fef 1158#ifdef TARGET_PPC
47103572 1159/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1160typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1161typedef struct clk_setup_t clk_setup_t;
1162struct clk_setup_t {
1163 clk_setup_cb cb;
1164 void *opaque;
1165};
1166static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1167{
1168 if (clk->cb != NULL)
1169 (*clk->cb)(clk->opaque, freq);
1170}
1171
1172clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1173/* Embedded PowerPC DCR management */
1174typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1175typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1176int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1177 int (*dcr_write_error)(int dcrn));
1178int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1179 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1180clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1181/* Embedded PowerPC reset */
1182void ppc40x_core_reset (CPUState *env);
1183void ppc40x_chip_reset (CPUState *env);
1184void ppc40x_system_reset (CPUState *env);
8cc43fef 1185#endif
64201201 1186void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1187
1188extern CPUWriteMemoryFunc *PPC_io_write[];
1189extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1190void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
26aa7d72 1191
e95c8d51 1192/* sun4m.c */
e0353fe2 1193extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1194
1195/* iommu.c */
e80cfcfc 1196void *iommu_init(uint32_t addr);
67e999be 1197void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1198 uint8_t *buf, int len, int is_write);
67e999be
FB
1199static inline void sparc_iommu_memory_read(void *opaque,
1200 target_phys_addr_t addr,
1201 uint8_t *buf, int len)
1202{
1203 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1204}
e95c8d51 1205
67e999be
FB
1206static inline void sparc_iommu_memory_write(void *opaque,
1207 target_phys_addr_t addr,
1208 uint8_t *buf, int len)
1209{
1210 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1211}
e95c8d51
FB
1212
1213/* tcx.c */
95219897 1214void tcx_init(DisplayState *ds, uint32_t addr, uint8_t *vram_base,
eee0b836
BS
1215 unsigned long vram_offset, int vram_size, int width, int height,
1216 int depth);
e80cfcfc
FB
1217
1218/* slavio_intctl.c */
52cc07d0 1219void pic_set_irq_cpu(void *opaque, int irq, int level, unsigned int cpu);
e0353fe2 1220void *slavio_intctl_init(uint32_t addr, uint32_t addrg,
d537cf6c
PB
1221 const uint32_t *intbit_to_level,
1222 qemu_irq **irq);
ba3c64fb 1223void slavio_intctl_set_cpu(void *opaque, unsigned int cpu, CPUState *env);
e80cfcfc
FB
1224void slavio_pic_info(void *opaque);
1225void slavio_irq_info(void *opaque);
e95c8d51 1226
5fe141fd
FB
1227/* loader.c */
1228int get_image_size(const char *filename);
1229int load_image(const char *filename, uint8_t *addr);
74287114
TS
1230int load_elf(const char *filename, int64_t virt_to_phys_addend,
1231 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1232int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1233int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1234
1235/* slavio_timer.c */
52cc07d0
BS
1236void slavio_timer_init(uint32_t addr, int irq, int mode, unsigned int cpu,
1237 void *intctl);
8d5f07fa 1238
e80cfcfc 1239/* slavio_serial.c */
d537cf6c
PB
1240SerialState *slavio_serial_init(int base, qemu_irq irq, CharDriverState *chr1,
1241 CharDriverState *chr2);
1242void slavio_serial_ms_kbd_init(int base, qemu_irq);
e95c8d51 1243
3475187d 1244/* slavio_misc.c */
d537cf6c 1245void *slavio_misc_init(uint32_t base, qemu_irq irq);
3475187d
FB
1246void slavio_set_power_fail(void *opaque, int power_failing);
1247
6f7e9aec 1248/* esp.c */
fa1fb14c 1249void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
67e999be
FB
1250void *esp_init(BlockDriverState **bd, uint32_t espaddr, void *dma_opaque);
1251void esp_reset(void *opaque);
1252
1253/* sparc32_dma.c */
d537cf6c
PB
1254void *sparc32_dma_init(uint32_t daddr, qemu_irq espirq, qemu_irq leirq,
1255 void *iommu);
67e999be 1256void ledma_set_irq(void *opaque, int isr);
9b94dc32
FB
1257void ledma_memory_read(void *opaque, target_phys_addr_t addr,
1258 uint8_t *buf, int len, int do_bswap);
1259void ledma_memory_write(void *opaque, target_phys_addr_t addr,
1260 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1261void espdma_raise_irq(void *opaque);
1262void espdma_clear_irq(void *opaque);
1263void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1264void espdma_memory_write(void *opaque, uint8_t *buf, int len);
1265void sparc32_dma_set_reset_data(void *opaque, void *esp_opaque,
1266 void *lance_opaque);
6f7e9aec 1267
b8174937
FB
1268/* cs4231.c */
1269void cs_init(target_phys_addr_t base, int irq, void *intctl);
1270
3475187d
FB
1271/* sun4u.c */
1272extern QEMUMachine sun4u_machine;
1273
64201201
FB
1274/* NVRAM helpers */
1275#include "hw/m48t59.h"
1276
1277void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1278uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1279void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1280uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1281void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1282uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1283void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1284 const unsigned char *str, uint32_t max);
1285int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1286void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1287 uint32_t start, uint32_t count);
1288int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1289 const unsigned char *arch,
1290 uint32_t RAM_size, int boot_device,
1291 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1292 const char *cmdline,
64201201 1293 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1294 uint32_t NVRAM_image,
1295 int width, int height, int depth);
64201201 1296
63066f4f
FB
1297/* adb.c */
1298
1299#define MAX_ADB_DEVICES 16
1300
e2733d20 1301#define ADB_MAX_OUT_LEN 16
63066f4f 1302
e2733d20 1303typedef struct ADBDevice ADBDevice;
63066f4f 1304
e2733d20
FB
1305/* buf = NULL means polling */
1306typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1307 const uint8_t *buf, int len);
12c28fed
FB
1308typedef int ADBDeviceReset(ADBDevice *d);
1309
63066f4f
FB
1310struct ADBDevice {
1311 struct ADBBusState *bus;
1312 int devaddr;
1313 int handler;
e2733d20 1314 ADBDeviceRequest *devreq;
12c28fed 1315 ADBDeviceReset *devreset;
63066f4f
FB
1316 void *opaque;
1317};
1318
1319typedef struct ADBBusState {
1320 ADBDevice devices[MAX_ADB_DEVICES];
1321 int nb_devices;
e2733d20 1322 int poll_index;
63066f4f
FB
1323} ADBBusState;
1324
e2733d20
FB
1325int adb_request(ADBBusState *s, uint8_t *buf_out,
1326 const uint8_t *buf, int len);
1327int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f
FB
1328
1329ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
e2733d20 1330 ADBDeviceRequest *devreq,
12c28fed 1331 ADBDeviceReset *devreset,
63066f4f
FB
1332 void *opaque);
1333void adb_kbd_init(ADBBusState *bus);
1334void adb_mouse_init(ADBBusState *bus);
1335
1336/* cuda.c */
1337
1338extern ADBBusState adb_bus;
d537cf6c 1339int cuda_init(qemu_irq irq);
63066f4f 1340
bb36d470
FB
1341#include "hw/usb.h"
1342
a594cfbf
FB
1343/* usb ports of the VM */
1344
0d92ed30
PB
1345void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1346 usb_attachfn attach);
a594cfbf 1347
0d92ed30 1348#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1349
1350void do_usb_add(const char *devname);
1351void do_usb_del(const char *devname);
1352void usb_info(void);
1353
2e5d83bb 1354/* scsi-disk.c */
4d611c9a
PB
1355enum scsi_reason {
1356 SCSI_REASON_DONE, /* Command complete. */
1357 SCSI_REASON_DATA /* Transfer complete, more data required. */
1358};
1359
2e5d83bb 1360typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1361typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1362 uint32_t arg);
2e5d83bb
PB
1363
1364SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1365 int tcq,
2e5d83bb
PB
1366 scsi_completionfn completion,
1367 void *opaque);
1368void scsi_disk_destroy(SCSIDevice *s);
1369
0fc5c15a 1370int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1371/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1372 layer the completion routine may be called directly by
1373 scsi_{read,write}_data. */
a917d384
PB
1374void scsi_read_data(SCSIDevice *s, uint32_t tag);
1375int scsi_write_data(SCSIDevice *s, uint32_t tag);
1376void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1377uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1378
7d8406be
PB
1379/* lsi53c895a.c */
1380void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1381void *lsi_scsi_init(PCIBus *bus, int devfn);
1382
b5ff1b31 1383/* integratorcp.c */
3371d272 1384extern QEMUMachine integratorcp_machine;
b5ff1b31 1385
cdbdb648
PB
1386/* versatilepb.c */
1387extern QEMUMachine versatilepb_machine;
16406950 1388extern QEMUMachine versatileab_machine;
cdbdb648 1389
e69954b9
PB
1390/* realview.c */
1391extern QEMUMachine realview_machine;
1392
daa57963
FB
1393/* ps2.c */
1394void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1395void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1396void ps2_write_mouse(void *, int val);
1397void ps2_write_keyboard(void *, int val);
1398uint32_t ps2_read_data(void *);
1399void ps2_queue(void *, int b);
f94f5d71 1400void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1401void ps2_mouse_fake_event(void *opaque);
daa57963 1402
80337b66 1403/* smc91c111.c */
d537cf6c 1404void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1405
bdd5003a 1406/* pl110.c */
d537cf6c 1407void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1408
cdbdb648 1409/* pl011.c */
d537cf6c 1410void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1411
1412/* pl050.c */
d537cf6c 1413void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1414
1415/* pl080.c */
d537cf6c 1416void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1417
a1bb27b1
PB
1418/* pl181.c */
1419void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1420 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1421
cdbdb648 1422/* pl190.c */
d537cf6c 1423qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1424
1425/* arm-timer.c */
d537cf6c
PB
1426void sp804_init(uint32_t base, qemu_irq irq);
1427void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1428
e69954b9
PB
1429/* arm_sysctl.c */
1430void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1431
1432/* arm_gic.c */
d537cf6c 1433qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1434
16406950
PB
1435/* arm_boot.c */
1436
daf90626 1437void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950
PB
1438 const char *kernel_cmdline, const char *initrd_filename,
1439 int board_id);
1440
27c7ca7e
FB
1441/* sh7750.c */
1442struct SH7750State;
1443
008a8818 1444struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1445
1446typedef struct {
1447 /* The callback will be triggered if any of the designated lines change */
1448 uint16_t portamask_trigger;
1449 uint16_t portbmask_trigger;
1450 /* Return 0 if no action was taken */
1451 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1452 uint16_t * periph_pdtra,
1453 uint16_t * periph_portdira,
1454 uint16_t * periph_pdtrb,
1455 uint16_t * periph_portdirb);
1456} sh7750_io_device;
1457
1458int sh7750_register_io_device(struct SH7750State *s,
1459 sh7750_io_device * device);
1460/* tc58128.c */
1461int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1462
29133e9a 1463/* NOR flash devices */
86f55663
JM
1464#define MAX_PFLASH 4
1465extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1466typedef struct pflash_t pflash_t;
1467
1468pflash_t *pflash_register (target_ulong base, ram_addr_t off,
1469 BlockDriverState *bs,
1470 target_ulong sector_len, int nb_blocs, int width,
1471 uint16_t id0, uint16_t id1,
1472 uint16_t id2, uint16_t id3);
1473
4046d913
PB
1474#include "gdbstub.h"
1475
ea2384d3
FB
1476#endif /* defined(QEMU_TOOL) */
1477
c4b1fcc0 1478/* monitor.c */
82c643ff 1479void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1480void term_puts(const char *str);
1481void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1482void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1483void term_print_filename(const char *filename);
c4b1fcc0
FB
1484void term_flush(void);
1485void term_print_help(void);
ea2384d3
FB
1486void monitor_readline(const char *prompt, int is_password,
1487 char *buf, int buf_size);
1488
1489/* readline.c */
1490typedef void ReadLineFunc(void *opaque, const char *str);
1491
1492extern int completion_index;
1493void add_completion(const char *str);
1494void readline_handle_byte(int ch);
1495void readline_find_completion(const char *cmdline);
1496const char *readline_get_history(unsigned int index);
1497void readline_start(const char *prompt, int is_password,
1498 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1499
5e6ad6f9
FB
1500void kqemu_record_dump(void);
1501
fc01f7e7 1502#endif /* VL_H */