]>
Commit | Line | Data |
---|---|---|
1 | # Trace events for debugging and performance instrumentation | |
2 | # | |
3 | # This file is processed by the tracetool script during the build. | |
4 | # | |
5 | # To add a new trace event: | |
6 | # | |
7 | # 1. Choose a name for the trace event. Declare its arguments and format | |
8 | # string. | |
9 | # | |
10 | # 2. Call the trace event from code using trace_##name, e.g. multiwrite_cb() -> | |
11 | # trace_multiwrite_cb(). The source file must #include "trace.h". | |
12 | # | |
13 | # Format of a trace event: | |
14 | # | |
15 | # [disable] <name>(<type1> <arg1>[, <type2> <arg2>] ...) "<format-string>" | |
16 | # | |
17 | # Example: g_malloc(size_t size) "size %zu" | |
18 | # | |
19 | # The "disable" keyword will build without the trace event. | |
20 | # | |
21 | # The <name> must be a valid as a C function name. | |
22 | # | |
23 | # Types should be standard C types. Use void * for pointers because the trace | |
24 | # system may not have the necessary headers included. | |
25 | # | |
26 | # The <format-string> should be a sprintf()-compatible format string. | |
27 | ||
28 | # qemu-malloc.c | |
29 | g_malloc(size_t size, void *ptr) "size %zu ptr %p" | |
30 | g_realloc(void *ptr, size_t size, void *newptr) "ptr %p size %zu newptr %p" | |
31 | g_free(void *ptr) "ptr %p" | |
32 | ||
33 | # osdep.c | |
34 | qemu_memalign(size_t alignment, size_t size, void *ptr) "alignment %zu size %zu ptr %p" | |
35 | qemu_vmalloc(size_t size, void *ptr) "size %zu ptr %p" | |
36 | qemu_vfree(void *ptr) "ptr %p" | |
37 | ||
38 | # hw/virtio.c | |
39 | virtqueue_fill(void *vq, const void *elem, unsigned int len, unsigned int idx) "vq %p elem %p len %u idx %u" | |
40 | virtqueue_flush(void *vq, unsigned int count) "vq %p count %u" | |
41 | virtqueue_pop(void *vq, void *elem, unsigned int in_num, unsigned int out_num) "vq %p elem %p in_num %u out_num %u" | |
42 | virtio_queue_notify(void *vdev, int n, void *vq) "vdev %p n %d vq %p" | |
43 | virtio_irq(void *vq) "vq %p" | |
44 | virtio_notify(void *vdev, void *vq) "vdev %p vq %p" | |
45 | virtio_set_status(void *vdev, uint8_t val) "vdev %p val %u" | |
46 | ||
47 | # hw/virtio-serial-bus.c | |
48 | virtio_serial_send_control_event(unsigned int port, uint16_t event, uint16_t value) "port %u, event %u, value %u" | |
49 | virtio_serial_throttle_port(unsigned int port, bool throttle) "port %u, throttle %d" | |
50 | virtio_serial_handle_control_message(uint16_t event, uint16_t value) "event %u, value %u" | |
51 | virtio_serial_handle_control_message_port(unsigned int port) "port %u" | |
52 | ||
53 | # hw/virtio-console.c | |
54 | virtio_console_flush_buf(unsigned int port, size_t len, ssize_t ret) "port %u, in_len %zu, out_len %zd" | |
55 | virtio_console_chr_read(unsigned int port, int size) "port %u, size %d" | |
56 | virtio_console_chr_event(unsigned int port, int event) "port %u, event %d" | |
57 | ||
58 | # block.c | |
59 | bdrv_open_common(void *bs, const char *filename, int flags, const char *format_name) "bs %p filename \"%s\" flags %#x format_name \"%s\"" | |
60 | multiwrite_cb(void *mcb, int ret) "mcb %p ret %d" | |
61 | bdrv_aio_multiwrite(void *mcb, int num_callbacks, int num_reqs) "mcb %p num_callbacks %d num_reqs %d" | |
62 | bdrv_aio_discard(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p" | |
63 | bdrv_aio_flush(void *bs, void *opaque) "bs %p opaque %p" | |
64 | bdrv_aio_readv(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p" | |
65 | bdrv_aio_writev(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p" | |
66 | bdrv_lock_medium(void *bs, bool locked) "bs %p locked %d" | |
67 | bdrv_co_readv(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d" | |
68 | bdrv_co_copy_on_readv(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d" | |
69 | bdrv_co_writev(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d" | |
70 | bdrv_co_write_zeroes(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d" | |
71 | bdrv_co_io_em(void *bs, int64_t sector_num, int nb_sectors, int is_write, void *acb) "bs %p sector_num %"PRId64" nb_sectors %d is_write %d acb %p" | |
72 | bdrv_co_do_copy_on_readv(void *bs, int64_t sector_num, int nb_sectors, int64_t cluster_sector_num, int cluster_nb_sectors) "bs %p sector_num %"PRId64" nb_sectors %d cluster_sector_num %"PRId64" cluster_nb_sectors %d" | |
73 | ||
74 | # block/stream.c | |
75 | stream_one_iteration(void *s, int64_t sector_num, int nb_sectors, int is_allocated) "s %p sector_num %"PRId64" nb_sectors %d is_allocated %d" | |
76 | stream_start(void *bs, void *base, void *s, void *co, void *opaque) "bs %p base %p s %p co %p opaque %p" | |
77 | ||
78 | # blockdev.c | |
79 | qmp_block_job_cancel(void *job) "job %p" | |
80 | block_stream_cb(void *bs, void *job, int ret) "bs %p job %p ret %d" | |
81 | qmp_block_stream(void *bs, void *job) "bs %p job %p" | |
82 | ||
83 | # hw/virtio-blk.c | |
84 | virtio_blk_req_complete(void *req, int status) "req %p status %d" | |
85 | virtio_blk_rw_complete(void *req, int ret) "req %p ret %d" | |
86 | virtio_blk_handle_write(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu" | |
87 | virtio_blk_handle_read(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu" | |
88 | ||
89 | # posix-aio-compat.c | |
90 | paio_submit(void *acb, void *opaque, int64_t sector_num, int nb_sectors, int type) "acb %p opaque %p sector_num %"PRId64" nb_sectors %d type %d" | |
91 | paio_complete(void *acb, void *opaque, int ret) "acb %p opaque %p ret %d" | |
92 | paio_cancel(void *acb, void *opaque) "acb %p opaque %p" | |
93 | ||
94 | # ioport.c | |
95 | cpu_in(unsigned int addr, unsigned int val) "addr %#x value %u" | |
96 | cpu_out(unsigned int addr, unsigned int val) "addr %#x value %u" | |
97 | ||
98 | # balloon.c | |
99 | # Since requests are raised via monitor, not many tracepoints are needed. | |
100 | balloon_event(void *opaque, unsigned long addr) "opaque %p addr %lu" | |
101 | ||
102 | # hw/apic.c | |
103 | apic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d" | |
104 | apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d" | |
105 | cpu_set_apic_base(uint64_t val) "%016"PRIx64 | |
106 | cpu_get_apic_base(uint64_t val) "%016"PRIx64 | |
107 | apic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" | |
108 | apic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" | |
109 | # coalescing | |
110 | apic_report_irq_delivered(int apic_irq_delivered) "coalescing %d" | |
111 | apic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d" | |
112 | apic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d" | |
113 | ||
114 | # hw/cs4231.c | |
115 | cs4231_mem_readl_dreg(uint32_t reg, uint32_t ret) "read dreg %d: 0x%02x" | |
116 | cs4231_mem_readl_reg(uint32_t reg, uint32_t ret) "read reg %d: 0x%08x" | |
117 | cs4231_mem_writel_reg(uint32_t reg, uint32_t old, uint32_t val) "write reg %d: 0x%08x -> 0x%08x" | |
118 | cs4231_mem_writel_dreg(uint32_t reg, uint32_t old, uint32_t val) "write dreg %d: 0x%02x -> 0x%02x" | |
119 | ||
120 | # hw/ds1225y.c | |
121 | nvram_read(uint32_t addr, uint32_t ret) "read addr %d: 0x%02x" | |
122 | nvram_write(uint32_t addr, uint32_t old, uint32_t val) "write addr %d: 0x%02x -> 0x%02x" | |
123 | ||
124 | # hw/eccmemctl.c | |
125 | ecc_mem_writel_mer(uint32_t val) "Write memory enable %08x" | |
126 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay %08x" | |
127 | ecc_mem_writel_mfsr(uint32_t val) "Write memory fault status %08x" | |
128 | ecc_mem_writel_vcr(uint32_t val) "Write slot configuration %08x" | |
129 | ecc_mem_writel_dr(uint32_t val) "Write diagnostic %08x" | |
130 | ecc_mem_writel_ecr0(uint32_t val) "Write event count 1 %08x" | |
131 | ecc_mem_writel_ecr1(uint32_t val) "Write event count 2 %08x" | |
132 | ecc_mem_readl_mer(uint32_t ret) "Read memory enable %08x" | |
133 | ecc_mem_readl_mdr(uint32_t ret) "Read memory delay %08x" | |
134 | ecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status %08x" | |
135 | ecc_mem_readl_vcr(uint32_t ret) "Read slot configuration %08x" | |
136 | ecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 %08x" | |
137 | ecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 %08x" | |
138 | ecc_mem_readl_dr(uint32_t ret) "Read diagnostic %08x" | |
139 | ecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 %08x" | |
140 | ecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 %08x" | |
141 | ecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = %02x" | |
142 | ecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= %02x" | |
143 | ||
144 | # hw/hd-geometry.c | |
145 | hd_geometry_lchs_guess(void *bs, int cyls, int heads, int secs) "bs %p LCHS %d %d %d" | |
146 | hd_geometry_guess(void *bs, uint32_t cyls, uint32_t heads, uint32_t secs, int trans) "bs %p CHS %u %u %u trans %d" | |
147 | ||
148 | # hw/jazz-led.c | |
149 | jazz_led_read(uint64_t addr, uint8_t val) "read addr=0x%"PRIx64": 0x%x" | |
150 | jazz_led_write(uint64_t addr, uint8_t new) "write addr=0x%"PRIx64": 0x%x" | |
151 | ||
152 | # hw/lance.c | |
153 | lance_mem_readw(uint64_t addr, uint32_t ret) "addr=%"PRIx64"val=0x%04x" | |
154 | lance_mem_writew(uint64_t addr, uint32_t val) "addr=%"PRIx64"val=0x%04x" | |
155 | ||
156 | # hw/slavio_intctl.c | |
157 | slavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x" | |
158 | slavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x" | |
159 | slavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x" | |
160 | slavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x" | |
161 | slavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x" | |
162 | slavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x" | |
163 | slavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x" | |
164 | slavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x" | |
165 | slavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d" | |
166 | slavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x" | |
167 | slavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d" | |
168 | slavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d" | |
169 | ||
170 | # hw/slavio_misc.c | |
171 | slavio_misc_update_irq_raise(void) "Raise IRQ" | |
172 | slavio_misc_update_irq_lower(void) "Lower IRQ" | |
173 | slavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d" | |
174 | slavio_cfg_mem_writeb(uint32_t val) "Write config %02x" | |
175 | slavio_cfg_mem_readb(uint32_t ret) "Read config %02x" | |
176 | slavio_diag_mem_writeb(uint32_t val) "Write diag %02x" | |
177 | slavio_diag_mem_readb(uint32_t ret) "Read diag %02x" | |
178 | slavio_mdm_mem_writeb(uint32_t val) "Write modem control %02x" | |
179 | slavio_mdm_mem_readb(uint32_t ret) "Read modem control %02x" | |
180 | slavio_aux1_mem_writeb(uint32_t val) "Write aux1 %02x" | |
181 | slavio_aux1_mem_readb(uint32_t ret) "Read aux1 %02x" | |
182 | slavio_aux2_mem_writeb(uint32_t val) "Write aux2 %02x" | |
183 | slavio_aux2_mem_readb(uint32_t ret) "Read aux2 %02x" | |
184 | apc_mem_writeb(uint32_t val) "Write power management %02x" | |
185 | apc_mem_readb(uint32_t ret) "Read power management %02x" | |
186 | slavio_sysctrl_mem_writel(uint32_t val) "Write system control %08x" | |
187 | slavio_sysctrl_mem_readl(uint32_t ret) "Read system control %08x" | |
188 | slavio_led_mem_writew(uint32_t val) "Write diagnostic LED %04x" | |
189 | slavio_led_mem_readw(uint32_t ret) "Read diagnostic LED %04x" | |
190 | ||
191 | # hw/slavio_timer.c | |
192 | slavio_timer_get_out(uint64_t limit, uint32_t counthigh, uint32_t count) "limit %"PRIx64" count %x%08x" | |
193 | slavio_timer_irq(uint32_t counthigh, uint32_t count) "callback: count %x%08x" | |
194 | slavio_timer_mem_readl_invalid(uint64_t addr) "invalid read address %"PRIx64 | |
195 | slavio_timer_mem_readl(uint64_t addr, uint32_t ret) "read %"PRIx64" = %08x" | |
196 | slavio_timer_mem_writel(uint64_t addr, uint32_t val) "write %"PRIx64" = %08x" | |
197 | slavio_timer_mem_writel_limit(unsigned int timer_index, uint64_t count) "processor %d user timer set to %016"PRIx64 | |
198 | slavio_timer_mem_writel_counter_invalid(void) "not user timer" | |
199 | slavio_timer_mem_writel_status_start(unsigned int timer_index) "processor %d user timer started" | |
200 | slavio_timer_mem_writel_status_stop(unsigned int timer_index) "processor %d user timer stopped" | |
201 | slavio_timer_mem_writel_mode_user(unsigned int timer_index) "processor %d changed from counter to user timer" | |
202 | slavio_timer_mem_writel_mode_counter(unsigned int timer_index) "processor %d changed from user timer to counter" | |
203 | slavio_timer_mem_writel_mode_invalid(void) "not system timer" | |
204 | slavio_timer_mem_writel_invalid(uint64_t addr) "invalid write address %"PRIx64 | |
205 | ||
206 | # hw/sparc32_dma.c | |
207 | ledma_memory_read(uint64_t addr) "DMA read addr 0x%"PRIx64 | |
208 | ledma_memory_write(uint64_t addr) "DMA write addr 0x%"PRIx64 | |
209 | sparc32_dma_set_irq_raise(void) "Raise IRQ" | |
210 | sparc32_dma_set_irq_lower(void) "Lower IRQ" | |
211 | espdma_memory_read(uint32_t addr) "DMA read addr 0x%08x" | |
212 | espdma_memory_write(uint32_t addr) "DMA write addr 0x%08x" | |
213 | sparc32_dma_mem_readl(uint64_t addr, uint32_t ret) "read dmareg %"PRIx64": 0x%08x" | |
214 | sparc32_dma_mem_writel(uint64_t addr, uint32_t old, uint32_t val) "write dmareg %"PRIx64": 0x%08x -> 0x%08x" | |
215 | sparc32_dma_enable_raise(void) "Raise DMA enable" | |
216 | sparc32_dma_enable_lower(void) "Lower DMA enable" | |
217 | ||
218 | # hw/sun4m.c | |
219 | sun4m_cpu_interrupt(unsigned int level) "Set CPU IRQ %d" | |
220 | sun4m_cpu_reset_interrupt(unsigned int level) "Reset CPU IRQ %d" | |
221 | sun4m_cpu_set_irq_raise(int level) "Raise CPU IRQ %d" | |
222 | sun4m_cpu_set_irq_lower(int level) "Lower CPU IRQ %d" | |
223 | ||
224 | # hw/sun4m_iommu.c | |
225 | sun4m_iommu_mem_readl(uint64_t addr, uint32_t ret) "read reg[%"PRIx64"] = %x" | |
226 | sun4m_iommu_mem_writel(uint64_t addr, uint32_t val) "write reg[%"PRIx64"] = %x" | |
227 | sun4m_iommu_mem_writel_ctrl(uint64_t iostart) "iostart = %"PRIx64 | |
228 | sun4m_iommu_mem_writel_tlbflush(uint32_t val) "tlb flush %x" | |
229 | sun4m_iommu_mem_writel_pgflush(uint32_t val) "page flush %x" | |
230 | sun4m_iommu_page_get_flags(uint64_t pa, uint64_t iopte, uint32_t ret) "get flags addr %"PRIx64" => pte %"PRIx64", *pte = %x" | |
231 | sun4m_iommu_translate_pa(uint64_t addr, uint64_t pa, uint32_t iopte) "xlate dva %"PRIx64" => pa %"PRIx64" iopte = %x" | |
232 | sun4m_iommu_bad_addr(uint64_t addr) "bad addr %"PRIx64 | |
233 | ||
234 | # hw/usb/core.c | |
235 | usb_packet_state_change(int bus, const char *port, int ep, void *p, const char *o, const char *n) "bus %d, port %s, ep %d, packet %p, state %s -> %s" | |
236 | usb_packet_state_fault(int bus, const char *port, int ep, void *p, const char *o, const char *n) "bus %d, port %s, ep %d, packet %p, state %s, expected %s" | |
237 | ||
238 | # hw/usb/bus.c | |
239 | usb_port_claim(int bus, const char *port) "bus %d, port %s" | |
240 | usb_port_attach(int bus, const char *port) "bus %d, port %s" | |
241 | usb_port_detach(int bus, const char *port) "bus %d, port %s" | |
242 | usb_port_release(int bus, const char *port) "bus %d, port %s" | |
243 | ||
244 | # hw/usb/hcd-ehci.c | |
245 | usb_ehci_reset(void) "=== RESET ===" | |
246 | usb_ehci_mmio_readl(uint32_t addr, const char *str, uint32_t val) "rd mmio %04x [%s] = %x" | |
247 | usb_ehci_mmio_writel(uint32_t addr, const char *str, uint32_t val) "wr mmio %04x [%s] = %x" | |
248 | usb_ehci_mmio_change(uint32_t addr, const char *str, uint32_t new, uint32_t old) "ch mmio %04x [%s] = %x (old: %x)" | |
249 | usb_ehci_usbsts(const char *sts, int state) "usbsts %s %d" | |
250 | usb_ehci_state(const char *schedule, const char *state) "%s schedule %s" | |
251 | usb_ehci_qh_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t c_qtd, uint32_t n_qtd, uint32_t a_qtd) "q %p - QH @ %08x: next %08x qtds %08x,%08x,%08x" | |
252 | usb_ehci_qh_fields(uint32_t addr, int rl, int mplen, int eps, int ep, int devaddr) "QH @ %08x - rl %d, mplen %d, eps %d, ep %d, dev %d" | |
253 | usb_ehci_qh_bits(uint32_t addr, int c, int h, int dtc, int i) "QH @ %08x - c %d, h %d, dtc %d, i %d" | |
254 | usb_ehci_qtd_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t altnext) "q %p - QTD @ %08x: next %08x altnext %08x" | |
255 | usb_ehci_qtd_fields(uint32_t addr, int tbytes, int cpage, int cerr, int pid) "QTD @ %08x - tbytes %d, cpage %d, cerr %d, pid %d" | |
256 | usb_ehci_qtd_bits(uint32_t addr, int ioc, int active, int halt, int babble, int xacterr) "QTD @ %08x - ioc %d, active %d, halt %d, babble %d, xacterr %d" | |
257 | usb_ehci_itd(uint32_t addr, uint32_t nxt, uint32_t mplen, uint32_t mult, uint32_t ep, uint32_t devaddr) "ITD @ %08x: next %08x - mplen %d, mult %d, ep %d, dev %d" | |
258 | usb_ehci_sitd(uint32_t addr, uint32_t nxt, uint32_t active) "ITD @ %08x: next %08x - active %d" | |
259 | usb_ehci_port_attach(uint32_t port, const char *owner, const char *device) "attach port #%d, owner %s, device %s" | |
260 | usb_ehci_port_detach(uint32_t port, const char *owner) "detach port #%d, owner %s" | |
261 | usb_ehci_port_reset(uint32_t port, int enable) "reset port #%d - %d" | |
262 | usb_ehci_data(int rw, uint32_t cpage, uint32_t offset, uint32_t addr, uint32_t len, uint32_t bufpos) "write %d, cpage %d, offset 0x%03x, addr 0x%08x, len %d, bufpos %d" | |
263 | usb_ehci_queue_action(void *q, const char *action) "q %p: %s" | |
264 | usb_ehci_packet_action(void *q, void *p, const char *action) "q %p p %p: %s" | |
265 | usb_ehci_irq(uint32_t level, uint32_t frindex, uint32_t sts, uint32_t mask) "level %d, frindex 0x%04x, sts 0x%x, mask 0x%x" | |
266 | usb_ehci_guest_bug(const char *reason) "%s" | |
267 | usb_ehci_doorbell_ring(void) "" | |
268 | usb_ehci_doorbell_ack(void) "" | |
269 | ||
270 | # hw/usb/hcd-uhci.c | |
271 | usb_uhci_reset(void) "=== RESET ===" | |
272 | usb_uhci_schedule_start(void) "" | |
273 | usb_uhci_schedule_stop(void) "" | |
274 | usb_uhci_frame_start(uint32_t num) "nr %d" | |
275 | usb_uhci_frame_stop_bandwidth(void) "" | |
276 | usb_uhci_frame_loop_stop_idle(void) "" | |
277 | usb_uhci_frame_loop_continue(void) "" | |
278 | usb_uhci_mmio_readw(uint32_t addr, uint32_t val) "addr 0x%04x, ret 0x%04x" | |
279 | usb_uhci_mmio_writew(uint32_t addr, uint32_t val) "addr 0x%04x, val 0x%04x" | |
280 | usb_uhci_mmio_readl(uint32_t addr, uint32_t val) "addr 0x%04x, ret 0x%08x" | |
281 | usb_uhci_mmio_writel(uint32_t addr, uint32_t val) "addr 0x%04x, val 0x%08x" | |
282 | usb_uhci_queue_add(uint32_t token) "token 0x%x" | |
283 | usb_uhci_queue_del(uint32_t token) "token 0x%x" | |
284 | usb_uhci_packet_add(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
285 | usb_uhci_packet_link_async(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
286 | usb_uhci_packet_unlink_async(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
287 | usb_uhci_packet_cancel(uint32_t token, uint32_t addr, int done) "token 0x%x, td 0x%x, done %d" | |
288 | usb_uhci_packet_complete_success(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
289 | usb_uhci_packet_complete_shortxfer(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
290 | usb_uhci_packet_complete_stall(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
291 | usb_uhci_packet_complete_babble(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
292 | usb_uhci_packet_complete_error(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
293 | usb_uhci_packet_del(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x" | |
294 | usb_uhci_qh_load(uint32_t qh) "qh 0x%x" | |
295 | usb_uhci_td_load(uint32_t qh, uint32_t td, uint32_t ctrl, uint32_t token) "qh 0x%x, td 0x%x, ctrl 0x%x, token 0x%x" | |
296 | usb_uhci_td_queue(uint32_t td, uint32_t ctrl, uint32_t token) "td 0x%x, ctrl 0x%x, token 0x%x" | |
297 | usb_uhci_td_nextqh(uint32_t qh, uint32_t td) "qh 0x%x, td 0x%x" | |
298 | usb_uhci_td_async(uint32_t qh, uint32_t td) "qh 0x%x, td 0x%x" | |
299 | usb_uhci_td_complete(uint32_t qh, uint32_t td) "qh 0x%x, td 0x%x" | |
300 | ||
301 | # hw/usb/hcd-xhci.c | |
302 | usb_xhci_reset(void) "=== RESET ===" | |
303 | usb_xhci_run(void) "" | |
304 | usb_xhci_stop(void) "" | |
305 | usb_xhci_cap_read(uint32_t off, uint32_t val) "off 0x%04x, ret 0x%08x" | |
306 | usb_xhci_oper_read(uint32_t off, uint32_t val) "off 0x%04x, ret 0x%08x" | |
307 | usb_xhci_port_read(uint32_t port, uint32_t off, uint32_t val) "port %d, off 0x%04x, ret 0x%08x" | |
308 | usb_xhci_runtime_read(uint32_t off, uint32_t val) "off 0x%04x, ret 0x%08x" | |
309 | usb_xhci_doorbell_read(uint32_t off, uint32_t val) "off 0x%04x, ret 0x%08x" | |
310 | usb_xhci_oper_write(uint32_t off, uint32_t val) "off 0x%04x, val 0x%08x" | |
311 | usb_xhci_port_write(uint32_t port, uint32_t off, uint32_t val) "port %d, off 0x%04x, val 0x%08x" | |
312 | usb_xhci_runtime_write(uint32_t off, uint32_t val) "off 0x%04x, val 0x%08x" | |
313 | usb_xhci_doorbell_write(uint32_t off, uint32_t val) "off 0x%04x, val 0x%08x" | |
314 | usb_xhci_irq_intx(uint32_t level) "level %d" | |
315 | usb_xhci_irq_msi(uint32_t nr) "nr %d" | |
316 | usb_xhci_irq_msix(uint32_t nr) "nr %d" | |
317 | usb_xhci_irq_msix_use(uint32_t nr) "nr %d" | |
318 | usb_xhci_irq_msix_unuse(uint32_t nr) "nr %d" | |
319 | usb_xhci_queue_event(uint32_t vector, uint32_t idx, const char *trb, const char *evt, uint64_t param, uint32_t status, uint32_t control) "v %d, idx %d, %s, %s, p %016" PRIx64 ", s %08x, c 0x%08x" | |
320 | usb_xhci_fetch_trb(uint64_t addr, const char *name, uint64_t param, uint32_t status, uint32_t control) "addr %016" PRIx64 ", %s, p %016" PRIx64 ", s %08x, c 0x%08x" | |
321 | usb_xhci_slot_enable(uint32_t slotid) "slotid %d" | |
322 | usb_xhci_slot_disable(uint32_t slotid) "slotid %d" | |
323 | usb_xhci_slot_address(uint32_t slotid) "slotid %d" | |
324 | usb_xhci_slot_configure(uint32_t slotid) "slotid %d" | |
325 | usb_xhci_slot_evaluate(uint32_t slotid) "slotid %d" | |
326 | usb_xhci_slot_reset(uint32_t slotid) "slotid %d" | |
327 | usb_xhci_ep_enable(uint32_t slotid, uint32_t epid) "slotid %d, epid %d" | |
328 | usb_xhci_ep_disable(uint32_t slotid, uint32_t epid) "slotid %d, epid %d" | |
329 | usb_xhci_ep_set_dequeue(uint32_t slotid, uint32_t epid, uint64_t param) "slotid %d, epid %d, ptr %016" PRIx64 | |
330 | usb_xhci_ep_kick(uint32_t slotid, uint32_t epid) "slotid %d, epid %d" | |
331 | usb_xhci_ep_stop(uint32_t slotid, uint32_t epid) "slotid %d, epid %d" | |
332 | usb_xhci_ep_reset(uint32_t slotid, uint32_t epid) "slotid %d, epid %d" | |
333 | usb_xhci_xfer_start(void *xfer, uint32_t slotid, uint32_t epid) "%p: slotid %d, epid %d" | |
334 | usb_xhci_xfer_async(void *xfer) "%p" | |
335 | usb_xhci_xfer_nak(void *xfer) "%p" | |
336 | usb_xhci_xfer_retry(void *xfer) "%p" | |
337 | usb_xhci_xfer_success(void *xfer, uint32_t bytes) "%p: len %d" | |
338 | usb_xhci_xfer_error(void *xfer, uint32_t ret) "%p: ret %d" | |
339 | ||
340 | # hw/usb/desc.c | |
341 | usb_desc_device(int addr, int len, int ret) "dev %d query device, len %d, ret %d" | |
342 | usb_desc_device_qualifier(int addr, int len, int ret) "dev %d query device qualifier, len %d, ret %d" | |
343 | usb_desc_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d" | |
344 | usb_desc_other_speed_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d" | |
345 | usb_desc_string(int addr, int index, int len, int ret) "dev %d query string %d, len %d, ret %d" | |
346 | usb_desc_bos(int addr, int len, int ret) "dev %d bos, len %d, ret %d" | |
347 | usb_set_addr(int addr) "dev %d" | |
348 | usb_set_config(int addr, int config, int ret) "dev %d, config %d, ret %d" | |
349 | usb_set_interface(int addr, int iface, int alt, int ret) "dev %d, interface %d, altsetting %d, ret %d" | |
350 | usb_clear_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d" | |
351 | usb_set_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d" | |
352 | ||
353 | # hw/usb/dev-hub.c | |
354 | usb_hub_reset(int addr) "dev %d" | |
355 | usb_hub_control(int addr, int request, int value, int index, int length) "dev %d, req 0x%x, value %d, index %d, langth %d" | |
356 | usb_hub_get_port_status(int addr, int nr, int status, int changed) "dev %d, port %d, status 0x%x, changed 0x%x" | |
357 | usb_hub_set_port_feature(int addr, int nr, const char *f) "dev %d, port %d, feature %s" | |
358 | usb_hub_clear_port_feature(int addr, int nr, const char *f) "dev %d, port %d, feature %s" | |
359 | usb_hub_attach(int addr, int nr) "dev %d, port %d" | |
360 | usb_hub_detach(int addr, int nr) "dev %d, port %d" | |
361 | ||
362 | # hw/usb/dev-uas.c | |
363 | usb_uas_reset(int addr) "dev %d" | |
364 | usb_uas_command(int addr, uint16_t tag, int lun, uint32_t lun64_1, uint32_t lun64_2) "dev %d, tag 0x%x, lun %d, lun64 %08x-%08x" | |
365 | usb_uas_response(int addr, uint16_t tag, uint8_t code) "dev %d, tag 0x%x, code 0x%x" | |
366 | usb_uas_sense(int addr, uint16_t tag, uint8_t status) "dev %d, tag 0x%x, status 0x%x" | |
367 | usb_uas_read_ready(int addr, uint16_t tag) "dev %d, tag 0x%x" | |
368 | usb_uas_write_ready(int addr, uint16_t tag) "dev %d, tag 0x%x" | |
369 | usb_uas_xfer_data(int addr, uint16_t tag, uint32_t copy, uint32_t uoff, uint32_t usize, uint32_t soff, uint32_t ssize) "dev %d, tag 0x%x, copy %d, usb-pkt %d/%d, scsi-buf %d/%d" | |
370 | usb_uas_scsi_data(int addr, uint16_t tag, uint32_t bytes) "dev %d, tag 0x%x, bytes %d" | |
371 | usb_uas_scsi_complete(int addr, uint16_t tag, uint32_t status, uint32_t resid) "dev %d, tag 0x%x, status 0x%x, residue %d" | |
372 | usb_uas_tmf_abort_task(int addr, uint16_t tag, uint16_t task_tag) "dev %d, tag 0x%x, task-tag 0x%x" | |
373 | usb_uas_tmf_logical_unit_reset(int addr, uint16_t tag, int lun) "dev %d, tag 0x%x, lun %d" | |
374 | usb_uas_tmf_unsupported(int addr, uint16_t tag, uint32_t function) "dev %d, tag 0x%x, function 0x%x" | |
375 | ||
376 | # hw/usb/host-linux.c | |
377 | usb_host_open_started(int bus, int addr) "dev %d:%d" | |
378 | usb_host_open_success(int bus, int addr) "dev %d:%d" | |
379 | usb_host_open_failure(int bus, int addr) "dev %d:%d" | |
380 | usb_host_disconnect(int bus, int addr) "dev %d:%d" | |
381 | usb_host_close(int bus, int addr) "dev %d:%d" | |
382 | usb_host_set_address(int bus, int addr, int config) "dev %d:%d, address %d" | |
383 | usb_host_set_config(int bus, int addr, int config) "dev %d:%d, config %d" | |
384 | usb_host_set_interface(int bus, int addr, int interface, int alt) "dev %d:%d, interface %d, alt %d" | |
385 | usb_host_claim_interfaces(int bus, int addr, int config, int nif) "dev %d:%d, config %d, nif %d" | |
386 | usb_host_release_interfaces(int bus, int addr) "dev %d:%d" | |
387 | usb_host_req_control(int bus, int addr, void *p, int req, int value, int index) "dev %d:%d, packet %p, req 0x%x, value %d, index %d" | |
388 | usb_host_req_data(int bus, int addr, void *p, int in, int ep, int size) "dev %d:%d, packet %p, in %d, ep %d, size %d" | |
389 | usb_host_req_complete(int bus, int addr, void *p, int status) "dev %d:%d, packet %p, status %d" | |
390 | usb_host_req_emulated(int bus, int addr, void *p, int status) "dev %d:%d, packet %p, status %d" | |
391 | usb_host_req_canceled(int bus, int addr, void *p) "dev %d:%d, packet %p" | |
392 | usb_host_urb_submit(int bus, int addr, void *aurb, int length, int more) "dev %d:%d, aurb %p, length %d, more %d" | |
393 | usb_host_urb_complete(int bus, int addr, void *aurb, int status, int length, int more) "dev %d:%d, aurb %p, status %d, length %d, more %d" | |
394 | usb_host_urb_canceled(int bus, int addr, void *aurb) "dev %d:%d, aurb %p" | |
395 | usb_host_ep_set_halt(int bus, int addr, int ep) "dev %d:%d, ep %d" | |
396 | usb_host_ep_clear_halt(int bus, int addr, int ep) "dev %d:%d, ep %d" | |
397 | usb_host_iso_start(int bus, int addr, int ep) "dev %d:%d, ep %d" | |
398 | usb_host_iso_stop(int bus, int addr, int ep) "dev %d:%d, ep %d" | |
399 | usb_host_iso_out_of_bufs(int bus, int addr, int ep) "dev %d:%d, ep %d" | |
400 | usb_host_iso_many_urbs(int bus, int addr, int count) "dev %d:%d, count %d" | |
401 | usb_host_reset(int bus, int addr) "dev %d:%d" | |
402 | usb_host_auto_scan_enabled(void) | |
403 | usb_host_auto_scan_disabled(void) | |
404 | usb_host_claim_port(int bus, int hub, int port) "bus %d, hub addr %d, port %d" | |
405 | usb_host_parse_device(int bus, int addr, int vendor, int product) "dev %d:%d, id %04x:%04x" | |
406 | usb_host_parse_config(int bus, int addr, int value, int active) "dev %d:%d, value %d, active %d" | |
407 | usb_host_parse_interface(int bus, int addr, int num, int alt, int active) "dev %d:%d, num %d, alt %d, active %d" | |
408 | usb_host_parse_endpoint(int bus, int addr, int ep, const char *dir, const char *type, int active) "dev %d:%d, ep %d, %s, %s, active %d" | |
409 | usb_host_parse_unknown(int bus, int addr, int len, int type) "dev %d:%d, len %d, type %d" | |
410 | usb_host_parse_error(int bus, int addr, const char *errmsg) "dev %d:%d, msg %s" | |
411 | ||
412 | # hw/scsi-bus.c | |
413 | scsi_req_alloc(int target, int lun, int tag) "target %d lun %d tag %d" | |
414 | scsi_req_cancel(int target, int lun, int tag) "target %d lun %d tag %d" | |
415 | scsi_req_data(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d" | |
416 | scsi_req_data_canceled(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d" | |
417 | scsi_req_dequeue(int target, int lun, int tag) "target %d lun %d tag %d" | |
418 | scsi_req_continue(int target, int lun, int tag) "target %d lun %d tag %d" | |
419 | scsi_req_parsed(int target, int lun, int tag, int cmd, int mode, int xfer) "target %d lun %d tag %d command %d dir %d length %d" | |
420 | scsi_req_parsed_lba(int target, int lun, int tag, int cmd, uint64_t lba) "target %d lun %d tag %d command %d lba %"PRIu64 | |
421 | scsi_req_parse_bad(int target, int lun, int tag, int cmd) "target %d lun %d tag %d command %d" | |
422 | scsi_req_build_sense(int target, int lun, int tag, int key, int asc, int ascq) "target %d lun %d tag %d key %#02x asc %#02x ascq %#02x" | |
423 | scsi_device_set_ua(int target, int lun, int key, int asc, int ascq) "target %d lun %d key %#02x asc %#02x ascq %#02x" | |
424 | scsi_report_luns(int target, int lun, int tag) "target %d lun %d tag %d" | |
425 | scsi_inquiry(int target, int lun, int tag, int cdb1, int cdb2) "target %d lun %d tag %d page %#02x/%#02x" | |
426 | scsi_test_unit_ready(int target, int lun, int tag) "target %d lun %d tag %d" | |
427 | scsi_request_sense(int target, int lun, int tag) "target %d lun %d tag %d" | |
428 | ||
429 | # vl.c | |
430 | vm_state_notify(int running, int reason) "running %d reason %d" | |
431 | ||
432 | # block/qcow2.c | |
433 | qcow2_writev_start_req(void *co, int64_t sector, int nb_sectors) "co %p sector %" PRIx64 " nb_sectors %d" | |
434 | qcow2_writev_done_req(void *co, int ret) "co %p ret %d" | |
435 | qcow2_writev_start_part(void *co) "co %p" | |
436 | qcow2_writev_done_part(void *co, int cur_nr_sectors) "co %p cur_nr_sectors %d" | |
437 | qcow2_writev_data(void *co, uint64_t offset) "co %p offset %" PRIx64 | |
438 | ||
439 | qcow2_alloc_clusters_offset(void *co, uint64_t offset, int n_start, int n_end) "co %p offet %" PRIx64 " n_start %d n_end %d" | |
440 | qcow2_do_alloc_clusters_offset(void *co, uint64_t guest_offset, uint64_t host_offset, int nb_clusters) "co %p guest_offet %" PRIx64 " host_offset %" PRIx64 " nb_clusters %d" | |
441 | qcow2_cluster_alloc_phys(void *co) "co %p" | |
442 | qcow2_cluster_link_l2(void *co, int nb_clusters) "co %p nb_clusters %d" | |
443 | ||
444 | qcow2_l2_allocate(void *bs, int l1_index) "bs %p l1_index %d" | |
445 | qcow2_l2_allocate_get_empty(void *bs, int l1_index) "bs %p l1_index %d" | |
446 | qcow2_l2_allocate_write_l2(void *bs, int l1_index) "bs %p l1_index %d" | |
447 | qcow2_l2_allocate_write_l1(void *bs, int l1_index) "bs %p l1_index %d" | |
448 | qcow2_l2_allocate_done(void *bs, int l1_index, int ret) "bs %p l1_index %d ret %d" | |
449 | ||
450 | qcow2_cache_get(void *co, int c, uint64_t offset, bool read_from_disk) "co %p is_l2_cache %d offset %" PRIx64 " read_from_disk %d" | |
451 | qcow2_cache_get_replace_entry(void *co, int c, int i) "co %p is_l2_cache %d index %d" | |
452 | qcow2_cache_get_read(void *co, int c, int i) "co %p is_l2_cache %d index %d" | |
453 | qcow2_cache_get_done(void *co, int c, int i) "co %p is_l2_cache %d index %d" | |
454 | qcow2_cache_flush(void *co, int c) "co %p is_l2_cache %d" | |
455 | qcow2_cache_entry_flush(void *co, int c, int i) "co %p is_l2_cache %d index %d" | |
456 | ||
457 | # block/qed-l2-cache.c | |
458 | qed_alloc_l2_cache_entry(void *l2_cache, void *entry) "l2_cache %p entry %p" | |
459 | qed_unref_l2_cache_entry(void *entry, int ref) "entry %p ref %d" | |
460 | qed_find_l2_cache_entry(void *l2_cache, void *entry, uint64_t offset, int ref) "l2_cache %p entry %p offset %"PRIu64" ref %d" | |
461 | ||
462 | # block/qed-table.c | |
463 | qed_read_table(void *s, uint64_t offset, void *table) "s %p offset %"PRIu64" table %p" | |
464 | qed_read_table_cb(void *s, void *table, int ret) "s %p table %p ret %d" | |
465 | qed_write_table(void *s, uint64_t offset, void *table, unsigned int index, unsigned int n) "s %p offset %"PRIu64" table %p index %u n %u" | |
466 | qed_write_table_cb(void *s, void *table, int flush, int ret) "s %p table %p flush %d ret %d" | |
467 | ||
468 | # block/qed.c | |
469 | qed_need_check_timer_cb(void *s) "s %p" | |
470 | qed_start_need_check_timer(void *s) "s %p" | |
471 | qed_cancel_need_check_timer(void *s) "s %p" | |
472 | qed_aio_complete(void *s, void *acb, int ret) "s %p acb %p ret %d" | |
473 | qed_aio_setup(void *s, void *acb, int64_t sector_num, int nb_sectors, void *opaque, int flags) "s %p acb %p sector_num %"PRId64" nb_sectors %d opaque %p flags %#x" | |
474 | qed_aio_next_io(void *s, void *acb, int ret, uint64_t cur_pos) "s %p acb %p ret %d cur_pos %"PRIu64 | |
475 | qed_aio_read_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu" | |
476 | qed_aio_write_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu" | |
477 | qed_aio_write_prefill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64 | |
478 | qed_aio_write_postfill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64 | |
479 | qed_aio_write_main(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu" | |
480 | ||
481 | # hw/g364fb.c | |
482 | g364fb_read(uint64_t addr, uint32_t val) "read addr=0x%"PRIx64": 0x%x" | |
483 | g364fb_write(uint64_t addr, uint32_t new) "write addr=0x%"PRIx64": 0x%x" | |
484 | ||
485 | # hw/grlib_gptimer.c | |
486 | grlib_gptimer_enable(int id, uint32_t count) "timer:%d set count 0x%x and run" | |
487 | grlib_gptimer_disabled(int id, uint32_t config) "timer:%d Timer disable config 0x%x" | |
488 | grlib_gptimer_restart(int id, uint32_t reload) "timer:%d reload val: 0x%x" | |
489 | grlib_gptimer_set_scaler(uint32_t scaler, uint32_t freq) "scaler:0x%x freq: 0x%x" | |
490 | grlib_gptimer_hit(int id) "timer:%d HIT" | |
491 | grlib_gptimer_readl(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x" | |
492 | grlib_gptimer_writel(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x" | |
493 | ||
494 | # hw/grlib_irqmp.c | |
495 | grlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x" | |
496 | grlib_irqmp_ack(int intno) "interrupt:%d" | |
497 | grlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d" | |
498 | grlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64 | |
499 | grlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" | |
500 | ||
501 | # hw/grlib_apbuart.c | |
502 | grlib_apbuart_event(int event) "event:%d" | |
503 | grlib_apbuart_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" | |
504 | grlib_apbuart_readl_unknown(uint64_t addr) "addr 0x%"PRIx64"" | |
505 | ||
506 | # hw/leon3.c | |
507 | leon3_set_irq(int intno) "Set CPU IRQ %d" | |
508 | leon3_reset_irq(int intno) "Reset CPU IRQ %d" | |
509 | ||
510 | # spice-qemu-char.c | |
511 | spice_vmc_write(ssize_t out, int len) "spice wrottn %zd of requested %d" | |
512 | spice_vmc_read(int bytes, int len) "spice read %d of requested %d" | |
513 | spice_vmc_register_interface(void *scd) "spice vmc registered interface %p" | |
514 | spice_vmc_unregister_interface(void *scd) "spice vmc unregistered interface %p" | |
515 | ||
516 | # hw/lm32_pic.c | |
517 | lm32_pic_raise_irq(void) "Raise CPU interrupt" | |
518 | lm32_pic_lower_irq(void) "Lower CPU interrupt" | |
519 | lm32_pic_interrupt(int irq, int level) "Set IRQ%d %d" | |
520 | lm32_pic_set_im(uint32_t im) "im 0x%08x" | |
521 | lm32_pic_set_ip(uint32_t ip) "ip 0x%08x" | |
522 | lm32_pic_get_im(uint32_t im) "im 0x%08x" | |
523 | lm32_pic_get_ip(uint32_t ip) "ip 0x%08x" | |
524 | ||
525 | # hw/lm32_juart.c | |
526 | lm32_juart_get_jtx(uint32_t value) "jtx 0x%08x" | |
527 | lm32_juart_set_jtx(uint32_t value) "jtx 0x%08x" | |
528 | lm32_juart_get_jrx(uint32_t value) "jrx 0x%08x" | |
529 | lm32_juart_set_jrx(uint32_t value) "jrx 0x%08x" | |
530 | ||
531 | # hw/lm32_timer.c | |
532 | lm32_timer_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | |
533 | lm32_timer_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | |
534 | lm32_timer_hit(void) "timer hit" | |
535 | lm32_timer_irq_state(int level) "irq state %d" | |
536 | ||
537 | # hw/lm32_uart.c | |
538 | lm32_uart_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | |
539 | lm32_uart_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | |
540 | lm32_uart_irq_state(int level) "irq state %d" | |
541 | ||
542 | # hw/lm32_sys.c | |
543 | lm32_sys_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | |
544 | ||
545 | # hw/megasas.c | |
546 | megasas_init_firmware(uint64_t pa) "pa %" PRIx64 " " | |
547 | megasas_init_queue(uint64_t queue_pa, int queue_len, uint64_t head, uint64_t tail, uint32_t flags) "queue at %" PRIx64 " len %d head %" PRIx64 " tail %" PRIx64 " flags %x" | |
548 | megasas_initq_map_failed(int frame) "scmd %d: failed to map queue" | |
549 | megasas_initq_mismatch(int queue_len, int fw_cmds) "queue size %d max fw cmds %d" | |
550 | megasas_qf_found(unsigned int index, uint64_t pa) "found mapped frame %x pa %" PRIx64 "" | |
551 | megasas_qf_new(unsigned int index, void *cmd) "return new frame %x cmd %p" | |
552 | megasas_qf_failed(unsigned long pa) "all frames busy for frame %lx" | |
553 | megasas_qf_enqueue(unsigned int index, unsigned int count, uint64_t context, unsigned int tail, int busy) "enqueue frame %x count %d context %" PRIx64 " tail %x busy %d" | |
554 | megasas_qf_update(unsigned int head, unsigned int busy) "update reply queue head %x busy %d" | |
555 | megasas_qf_dequeue(unsigned int index) "dequeue frame %x" | |
556 | megasas_qf_map_failed(int cmd, unsigned long frame) "scmd %d: frame %lu" | |
557 | megasas_qf_complete_noirq(uint64_t context) "context %" PRIx64 " " | |
558 | megasas_qf_complete(uint64_t context, unsigned int tail, unsigned int offset, int busy, unsigned int doorbell) "context %" PRIx64 " tail %x offset %d busy %d doorbell %x" | |
559 | megasas_handle_frame(const char *cmd, uint64_t addr, uint64_t context, uint32_t count) "MFI cmd %s addr %" PRIx64 " context %" PRIx64 " count %d" | |
560 | megasas_frame_busy(uint64_t addr) "frame %" PRIx64 " busy" | |
561 | megasas_unhandled_frame_cmd(int cmd, uint8_t frame_cmd) "scmd %d: Unhandled MFI cmd %x" | |
562 | megasas_handle_scsi(const char *frame, int bus, int dev, int lun, void *sdev, unsigned long size) "%s dev %x/%x/%x sdev %p xfer %lu" | |
563 | megasas_scsi_target_not_present(const char *frame, int bus, int dev, int lun) "%s dev %x/%x/%x target not present" | |
564 | megasas_scsi_invalid_cdb_len(const char *frame, int bus, int dev, int lun, int len) "%s dev %x/%x/%x invalid cdb len %d" | |
565 | megasas_iov_read_overflow(int cmd, int bytes, int len) "scmd %d: %d/%d bytes" | |
566 | megasas_iov_write_overflow(int cmd, int bytes, int len) "scmd %d: %d/%d bytes" | |
567 | megasas_iov_read_underflow(int cmd, int bytes, int len) "scmd %d: %d/%d bytes" | |
568 | megasas_iov_write_underflow(int cmd, int bytes, int len) "scmd %d: %d/%d bytes" | |
569 | megasas_scsi_req_alloc_failed(const char *frame, int dev, int lun) "%s dev %x/%x req allocation failed" | |
570 | megasas_scsi_read_start(int cmd, int len) "scmd %d: transfer %d bytes of data" | |
571 | megasas_scsi_write_start(int cmd, int len) "scmd %d: transfer %d bytes of data" | |
572 | megasas_scsi_nodata(int cmd) "scmd %d: no data to be transferred" | |
573 | megasas_scsi_complete(int cmd, uint32_t status, int len, int xfer) "scmd %d: finished with status %x, len %u/%u" | |
574 | megasas_command_complete(int cmd, uint32_t status, uint32_t resid) "scmd %d: command completed, status %x, residual %d" | |
575 | megasas_handle_io(int cmd, const char *frame, int dev, int lun, unsigned long lba, unsigned long count) "scmd %d: %s dev %x/%x lba %lx count %lu" | |
576 | megasas_io_target_not_present(int cmd, const char *frame, int dev, int lun) "scmd %d: %s dev 1/%x/%x LUN not present" | |
577 | megasas_io_read_start(int cmd, unsigned long lba, unsigned long count, unsigned long len) "scmd %d: start LBA %lx %lu blocks (%lu bytes)" | |
578 | megasas_io_write_start(int cmd, unsigned long lba, unsigned long count, unsigned long len) "scmd %d: start LBA %lx %lu blocks (%lu bytes)" | |
579 | megasas_io_complete(int cmd, uint32_t len) "scmd %d: %d bytes completed" | |
580 | megasas_io_read(int cmd, int bytes, int len, unsigned long offset) "scmd %d: %d/%d bytes, iov offset %lu" | |
581 | megasas_io_write(int cmd, int bytes, int len, unsigned long offset) "scmd %d: %d/%d bytes, iov offset %lu" | |
582 | megasas_io_continue(int cmd, int bytes) "scmd %d: %d bytes left" | |
583 | megasas_iovec_map_failed(int cmd, int index, unsigned long iov_size) "scmd %d: iovec %d size %lu" | |
584 | megasas_iovec_sgl_overflow(int cmd, int index, int limit) "scmd %d: iovec count %d limit %d" | |
585 | megasas_iovec_sgl_underflow(int cmd, int index) "scmd %d: iovec count %d" | |
586 | megasas_iovec_sgl_invalid(int cmd, int index, uint64_t pa, uint32_t len) "scmd %d: element %d pa %" PRIx64 " len %u" | |
587 | megasas_iovec_overflow(int cmd, int len, int limit) "scmd %d: len %d limit %d" | |
588 | megasas_iovec_underflow(int cmd, int len, int limit) "scmd %d: len %d limit %d" | |
589 | megasas_handle_dcmd(int cmd, int opcode) "scmd %d: MFI DCMD opcode %x" | |
590 | megasas_finish_dcmd(int cmd, int size) "scmd %d: MFI DCMD wrote %d bytes" | |
591 | megasas_dcmd_req_alloc_failed(int cmd, const char *desc) "scmd %d: %s alloc failed" | |
592 | megasas_dcmd_internal_submit(int cmd, const char *desc, int dev) "scmd %d: %s to dev %d" | |
593 | megasas_dcmd_internal_finish(int cmd, int opcode, int lun) "scmd %d: DCMD finish internal cmd %x lun %d" | |
594 | megasas_dcmd_internal_invalid(int cmd, int opcode) "scmd %d: Invalid internal DCMD %x" | |
595 | megasas_dcmd_unhandled(int cmd, int opcode, int len) "scmd %d: opcode %x, len %d" | |
596 | megasas_dcmd_zero_sge(int cmd) "scmd %d: zero DCMD sge count" | |
597 | megasas_dcmd_invalid_sge(int cmd, int count) "scmd %d: invalid DCMD sge count %d" | |
598 | megasas_dcmd_map_failed(int cmd) "scmd %d: Failed to map DCMD buffer" | |
599 | megasas_dcmd_invalid_xfer_len(int cmd, unsigned long size, unsigned long max) "scmd %d: invalid xfer len %ld, max %ld" | |
600 | megasas_dcmd_enter(int cmd, const char *dcmd, int len) "scmd %d: DCMD %s len %d" | |
601 | megasas_dcmd_dummy(int cmd, unsigned long size) "scmd %d: DCMD dummy xfer len %ld" | |
602 | megasas_dcmd_set_fw_time(int cmd, unsigned long time) "scmd %d: Set FW time %lx" | |
603 | megasas_dcmd_pd_get_list(int cmd, int num, int max, int offset) "scmd %d: DCMD PD get list: %d / %d PDs, size %d" | |
604 | megasas_dcmd_ld_get_list(int cmd, int num, int max) "scmd %d: DCMD LD get list: found %d / %d LDs" | |
605 | megasas_dcmd_ld_get_info(int cmd, int ld_id) "scmd %d: DCMD LD get info for dev %d" | |
606 | megasas_dcmd_pd_get_info(int cmd, int pd_id) "scmd %d: DCMD PD get info for dev %d" | |
607 | megasas_dcmd_pd_list_query(int cmd, int flags) "scmd %d: DCMD PD list query flags %x" | |
608 | megasas_dcmd_unsupported(int cmd, unsigned long size) "scmd %d: set properties len %ld" | |
609 | megasas_abort_frame(int cmd, int abort_cmd) "scmd %d: aborting frame %x" | |
610 | megasas_abort_no_cmd(int cmd, uint64_t context) "scmd %d: no active command for frame context %" PRIx64 "" | |
611 | megasas_abort_invalid_context(int cmd, uint64_t context, int abort_cmd) "scmd %d: invalid frame context %" PRIx64 " for abort frame %x" | |
612 | megasas_reset(void) "Reset" | |
613 | megasas_init(int sges, int cmds, const char *intr, const char *mode) "Using %d sges, %d cmds, %s, %s mode" | |
614 | megasas_msix_raise(int vector) "vector %d" | |
615 | megasas_irq_lower(void) "INTx" | |
616 | megasas_irq_raise(void) "INTx" | |
617 | megasas_intr_enabled(void) "Interrupts enabled" | |
618 | megasas_intr_disabled(void) "Interrupts disabled" | |
619 | megasas_mmio_readl(unsigned long addr, uint32_t val) "addr 0x%lx: 0x%x" | |
620 | megasas_mmio_invalid_readl(unsigned long addr) "addr 0x%lx" | |
621 | megasas_mmio_writel(uint32_t addr, uint32_t val) "addr 0x%x: 0x%x" | |
622 | megasas_mmio_invalid_writel(uint32_t addr, uint32_t val) "addr 0x%x: 0x%x" | |
623 | ||
624 | # hw/milkymist-ac97.c | |
625 | milkymist_ac97_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
626 | milkymist_ac97_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
627 | milkymist_ac97_pulse_irq_crrequest(void) "Pulse IRQ CR request" | |
628 | milkymist_ac97_pulse_irq_crreply(void) "Pulse IRQ CR reply" | |
629 | milkymist_ac97_pulse_irq_dmaw(void) "Pulse IRQ DMA write" | |
630 | milkymist_ac97_pulse_irq_dmar(void) "Pulse IRQ DMA read" | |
631 | milkymist_ac97_in_cb(int avail, uint32_t remaining) "avail %d remaining %u" | |
632 | milkymist_ac97_in_cb_transferred(int transferred) "transferred %d" | |
633 | milkymist_ac97_out_cb(int free, uint32_t remaining) "free %d remaining %u" | |
634 | milkymist_ac97_out_cb_transferred(int transferred) "transferred %d" | |
635 | ||
636 | # hw/milkymist-hpdmc.c | |
637 | milkymist_hpdmc_memory_read(uint32_t addr, uint32_t value) "addr=%08x value=%08x" | |
638 | milkymist_hpdmc_memory_write(uint32_t addr, uint32_t value) "addr=%08x value=%08x" | |
639 | ||
640 | # hw/milkymist-memcard.c | |
641 | milkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
642 | milkymist_memcard_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
643 | ||
644 | # hw/milkymist-minimac2.c | |
645 | milkymist_minimac2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
646 | milkymist_minimac2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
647 | milkymist_minimac2_mdio_write(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x" | |
648 | milkymist_minimac2_mdio_read(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x" | |
649 | milkymist_minimac2_tx_frame(uint32_t length) "length %u" | |
650 | milkymist_minimac2_rx_frame(const void *buf, uint32_t length) "buf %p length %u" | |
651 | milkymist_minimac2_drop_rx_frame(const void *buf) "buf %p" | |
652 | milkymist_minimac2_rx_transfer(const void *buf, uint32_t length) "buf %p length %d" | |
653 | milkymist_minimac2_raise_irq_rx(void) "Raise IRQ RX" | |
654 | milkymist_minimac2_lower_irq_rx(void) "Lower IRQ RX" | |
655 | milkymist_minimac2_pulse_irq_tx(void) "Pulse IRQ TX" | |
656 | ||
657 | # hw/milkymist-pfpu.c | |
658 | milkymist_pfpu_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
659 | milkymist_pfpu_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
660 | milkymist_pfpu_vectout(uint32_t a, uint32_t b, uint32_t dma_ptr) "a %08x b %08x dma_ptr %08x" | |
661 | milkymist_pfpu_pulse_irq(void) "Pulse IRQ" | |
662 | ||
663 | # hw/milkymist-softusb.c | |
664 | milkymist_softusb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
665 | milkymist_softusb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
666 | milkymist_softusb_mevt(uint8_t m) "m %d" | |
667 | milkymist_softusb_kevt(uint8_t m) "m %d" | |
668 | milkymist_softusb_mouse_event(int dx, int dy, int dz, int bs) "dx %d dy %d dz %d bs %02x" | |
669 | milkymist_softusb_pulse_irq(void) "Pulse IRQ" | |
670 | ||
671 | # hw/milkymist-sysctl.c | |
672 | milkymist_sysctl_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
673 | milkymist_sysctl_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
674 | milkymist_sysctl_icap_write(uint32_t value) "value %08x" | |
675 | milkymist_sysctl_start_timer0(void) "Start timer0" | |
676 | milkymist_sysctl_stop_timer0(void) "Stop timer0" | |
677 | milkymist_sysctl_start_timer1(void) "Start timer1" | |
678 | milkymist_sysctl_stop_timer1(void) "Stop timer1" | |
679 | milkymist_sysctl_pulse_irq_timer0(void) "Pulse IRQ Timer0" | |
680 | milkymist_sysctl_pulse_irq_timer1(void) "Pulse IRQ Timer1" | |
681 | ||
682 | # hw/milkymist-tmu2.c | |
683 | milkymist_tmu2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
684 | milkymist_tmu2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
685 | milkymist_tmu2_start(void) "Start TMU" | |
686 | milkymist_tmu2_pulse_irq(void) "Pulse IRQ" | |
687 | ||
688 | # hw/milkymist-uart.c | |
689 | milkymist_uart_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
690 | milkymist_uart_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
691 | milkymist_uart_raise_irq(void) "Raise IRQ" | |
692 | milkymist_uart_lower_irq(void) "Lower IRQ" | |
693 | ||
694 | # hw/milkymist-vgafb.c | |
695 | milkymist_vgafb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
696 | milkymist_vgafb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" | |
697 | ||
698 | # hw/mipsnet.c | |
699 | mipsnet_send(uint32_t size) "sending len=%u" | |
700 | mipsnet_receive(uint32_t size) "receiving len=%u" | |
701 | mipsnet_read(uint64_t addr, uint32_t val) "read addr=0x%" PRIx64 " val=0x%x" | |
702 | mipsnet_write(uint64_t addr, uint64_t val) "write addr=0x%" PRIx64 " val=0x%" PRIx64 "" | |
703 | mipsnet_irq(uint32_t isr, uint32_t intctl) "set irq to %d (%02x)" | |
704 | ||
705 | # xen-all.c | |
706 | xen_ram_alloc(unsigned long ram_addr, unsigned long size) "requested: %#lx, size %#lx" | |
707 | xen_client_set_memory(uint64_t start_addr, unsigned long size, bool log_dirty) "%#"PRIx64" size %#lx, log_dirty %i" | |
708 | ||
709 | # xen-mapcache.c | |
710 | xen_map_cache(uint64_t phys_addr) "want %#"PRIx64 | |
711 | xen_remap_bucket(uint64_t index) "index %#"PRIx64 | |
712 | xen_map_cache_return(void* ptr) "%p" | |
713 | xen_map_block(uint64_t phys_addr, uint64_t size) "%#"PRIx64", size %#"PRIx64 | |
714 | xen_unmap_block(void* addr, unsigned long size) "%p, size %#lx" | |
715 | ||
716 | # exec.c | |
717 | qemu_put_ram_ptr(void* addr) "%p" | |
718 | ||
719 | # hw/xen_platform.c | |
720 | xen_platform_log(char *s) "xen platform: %s" | |
721 | ||
722 | # qemu-coroutine.c | |
723 | qemu_coroutine_enter(void *from, void *to, void *opaque) "from %p to %p opaque %p" | |
724 | qemu_coroutine_yield(void *from, void *to) "from %p to %p" | |
725 | qemu_coroutine_terminate(void *co) "self %p" | |
726 | ||
727 | # qemu-coroutine-lock.c | |
728 | qemu_co_queue_next_bh(void) "" | |
729 | qemu_co_queue_next(void *nxt) "next %p" | |
730 | qemu_co_mutex_lock_entry(void *mutex, void *self) "mutex %p self %p" | |
731 | qemu_co_mutex_lock_return(void *mutex, void *self) "mutex %p self %p" | |
732 | qemu_co_mutex_unlock_entry(void *mutex, void *self) "mutex %p self %p" | |
733 | qemu_co_mutex_unlock_return(void *mutex, void *self) "mutex %p self %p" | |
734 | ||
735 | # hw/escc.c | |
736 | escc_put_queue(char channel, int b) "channel %c put: 0x%02x" | |
737 | escc_get_queue(char channel, int val) "channel %c get 0x%02x" | |
738 | escc_update_irq(int irq) "IRQ = %d" | |
739 | escc_update_parameters(char channel, int speed, int parity, int data_bits, int stop_bits) "channel %c: speed=%d parity=%c data=%d stop=%d" | |
740 | escc_mem_writeb_ctrl(char channel, uint32_t reg, uint32_t val) "Write channel %c, reg[%d] = %2.2x" | |
741 | escc_mem_writeb_data(char channel, uint32_t val) "Write channel %c, ch %d" | |
742 | escc_mem_readb_ctrl(char channel, uint32_t reg, uint8_t val) "Read channel %c, reg[%d] = %2.2x" | |
743 | escc_mem_readb_data(char channel, uint32_t ret) "Read channel %c, ch %d" | |
744 | escc_serial_receive_byte(char channel, int ch) "channel %c put ch %d" | |
745 | escc_sunkbd_event_in(int ch) "Untranslated keycode %2.2x" | |
746 | escc_sunkbd_event_out(int ch) "Translated keycode %2.2x" | |
747 | escc_kbd_command(int val) "Command %d" | |
748 | escc_sunmouse_event(int dx, int dy, int buttons_state) "dx=%d dy=%d buttons=%01x" | |
749 | ||
750 | # block/iscsi.c | |
751 | iscsi_aio_write16_cb(void *iscsi, int status, void *acb, int canceled) "iscsi %p status %d acb %p canceled %d" | |
752 | iscsi_aio_writev(void *iscsi, int64_t sector_num, int nb_sectors, void *opaque, void *acb) "iscsi %p sector_num %"PRId64" nb_sectors %d opaque %p acb %p" | |
753 | iscsi_aio_read16_cb(void *iscsi, int status, void *acb, int canceled) "iscsi %p status %d acb %p canceled %d" | |
754 | iscsi_aio_readv(void *iscsi, int64_t sector_num, int nb_sectors, void *opaque, void *acb) "iscsi %p sector_num %"PRId64" nb_sectors %d opaque %p acb %p" | |
755 | ||
756 | # hw/esp.c | |
757 | esp_error_fifo_overrun(void) "FIFO overrun" | |
758 | esp_error_unhandled_command(uint32_t val) "unhandled command (%2.2x)" | |
759 | esp_error_invalid_write(uint32_t val, uint32_t addr) "invalid write of 0x%02x at [0x%x]" | |
760 | esp_raise_irq(void) "Raise IRQ" | |
761 | esp_lower_irq(void) "Lower IRQ" | |
762 | esp_dma_enable(void) "Raise enable" | |
763 | esp_dma_disable(void) "Lower enable" | |
764 | esp_get_cmd(uint32_t dmalen, int target) "len %d target %d" | |
765 | esp_do_busid_cmd(uint8_t busid) "busid 0x%x" | |
766 | esp_handle_satn_stop(uint32_t cmdlen) "cmdlen %d" | |
767 | esp_write_response(uint32_t status) "Transfer status (status=%d)" | |
768 | esp_do_dma(uint32_t cmdlen, uint32_t len) "command len %d + %d" | |
769 | esp_command_complete(void) "SCSI Command complete" | |
770 | esp_command_complete_unexpected(void) "SCSI command completed unexpectedly" | |
771 | esp_command_complete_fail(void) "Command failed" | |
772 | esp_transfer_data(uint32_t dma_left, int32_t ti_size) "transfer %d/%d" | |
773 | esp_handle_ti(uint32_t minlen) "Transfer Information len %d" | |
774 | esp_handle_ti_cmd(uint32_t cmdlen) "command len %d" | |
775 | esp_mem_readb(uint32_t saddr, uint8_t reg) "reg[%d]: 0x%2.2x" | |
776 | esp_mem_writeb(uint32_t saddr, uint8_t reg, uint32_t val) "reg[%d]: 0x%2.2x -> 0x%2.2x" | |
777 | esp_mem_writeb_cmd_nop(uint32_t val) "NOP (%2.2x)" | |
778 | esp_mem_writeb_cmd_flush(uint32_t val) "Flush FIFO (%2.2x)" | |
779 | esp_mem_writeb_cmd_reset(uint32_t val) "Chip reset (%2.2x)" | |
780 | esp_mem_writeb_cmd_bus_reset(uint32_t val) "Bus reset (%2.2x)" | |
781 | esp_mem_writeb_cmd_iccs(uint32_t val) "Initiator Command Complete Sequence (%2.2x)" | |
782 | esp_mem_writeb_cmd_msgacc(uint32_t val) "Message Accepted (%2.2x)" | |
783 | esp_mem_writeb_cmd_pad(uint32_t val) "Transfer padding (%2.2x)" | |
784 | esp_mem_writeb_cmd_satn(uint32_t val) "Set ATN (%2.2x)" | |
785 | esp_mem_writeb_cmd_rstatn(uint32_t val) "Reset ATN (%2.2x)" | |
786 | esp_mem_writeb_cmd_sel(uint32_t val) "Select without ATN (%2.2x)" | |
787 | esp_mem_writeb_cmd_selatn(uint32_t val) "Select with ATN (%2.2x)" | |
788 | esp_mem_writeb_cmd_selatns(uint32_t val) "Select with ATN & stop (%2.2x)" | |
789 | esp_mem_writeb_cmd_ensel(uint32_t val) "Enable selection (%2.2x)" | |
790 | esp_mem_writeb_cmd_dissel(uint32_t val) "Disable selection (%2.2x)" | |
791 | esp_pci_error_invalid_dma_direction(void) "invalid DMA transfer direction" | |
792 | esp_pci_error_invalid_read(uint32_t reg) "read access outside bounds (reg 0x%x)" | |
793 | esp_pci_error_invalid_write(uint32_t reg) "write access outside bounds (reg 0x%x)" | |
794 | esp_pci_error_invalid_write_dma(uint32_t val, uint32_t addr) "invalid write of 0x%02x at [0x%x]" | |
795 | esp_pci_dma_read(uint32_t saddr, uint32_t reg) "reg[%d]: 0x%8.8x" | |
796 | esp_pci_dma_write(uint32_t saddr, uint32_t reg, uint32_t val) "reg[%d]: 0x%8.8x -> 0x%8.8x" | |
797 | esp_pci_dma_idle(uint32_t val) "IDLE (%.8x)" | |
798 | esp_pci_dma_blast(uint32_t val) "BLAST (%.8x)" | |
799 | esp_pci_dma_abort(uint32_t val) "ABORT (%.8x)" | |
800 | esp_pci_dma_start(uint32_t val) "START (%.8x)" | |
801 | esp_pci_sbac_read(uint32_t reg) "sbac: 0x%8.8x" | |
802 | esp_pci_sbac_write(uint32_t reg, uint32_t val) "sbac: 0x%8.8x -> 0x%8.8x" | |
803 | ||
804 | # monitor.c | |
805 | handle_qmp_command(void *mon, const char *cmd_name) "mon %p cmd_name \"%s\"" | |
806 | monitor_protocol_emitter(void *mon) "mon %p" | |
807 | monitor_protocol_event(uint32_t event, const char *evname, void *data) "event=%d name \"%s\" data %p" | |
808 | monitor_protocol_event_handler(uint32_t event, void *data, uint64_t last, uint64_t now) "event=%d data=%p last=%" PRId64 " now=%" PRId64 | |
809 | monitor_protocol_event_emit(uint32_t event, void *data) "event=%d data=%p" | |
810 | monitor_protocol_event_queue(uint32_t event, void *data, uint64_t rate, uint64_t last, uint64_t now) "event=%d data=%p rate=%" PRId64 " last=%" PRId64 " now=%" PRId64 | |
811 | monitor_protocol_event_throttle(uint32_t event, uint64_t rate) "event=%d rate=%" PRId64 | |
812 | ||
813 | # hw/opencores_eth.c | |
814 | open_eth_mii_write(unsigned idx, uint16_t v) "MII[%02x] <- %04x" | |
815 | open_eth_mii_read(unsigned idx, uint16_t v) "MII[%02x] -> %04x" | |
816 | open_eth_update_irq(uint32_t v) "IRQ <- %x" | |
817 | open_eth_receive(unsigned len) "RX: len: %u" | |
818 | open_eth_receive_mcast(unsigned idx, uint32_t h0, uint32_t h1) "MCAST: idx = %u, hash: %08x:%08x" | |
819 | open_eth_receive_reject(void) "RX: rejected" | |
820 | open_eth_receive_desc(uint32_t addr, uint32_t len_flags) "RX: %08x, len_flags: %08x" | |
821 | open_eth_start_xmit(uint32_t addr, unsigned len, unsigned tx_len) "TX: %08x, len: %u, tx_len: %u" | |
822 | open_eth_reg_read(uint32_t addr, uint32_t v) "MAC[%02x] -> %08x" | |
823 | open_eth_reg_write(uint32_t addr, uint32_t v) "MAC[%02x] <- %08x" | |
824 | open_eth_desc_read(uint32_t addr, uint32_t v) "DESC[%04x] -> %08x" | |
825 | open_eth_desc_write(uint32_t addr, uint32_t v) "DESC[%04x] <- %08x" | |
826 | ||
827 | # hw/9pfs/virtio-9p.c | |
828 | v9fs_rerror(uint16_t tag, uint8_t id, int err) "tag %d id %d err %d" | |
829 | v9fs_version(uint16_t tag, uint8_t id, int32_t msize, char* version) "tag %d id %d msize %d version %s" | |
830 | v9fs_version_return(uint16_t tag, uint8_t id, int32_t msize, char* version) "tag %d id %d msize %d version %s" | |
831 | v9fs_attach(uint16_t tag, uint8_t id, int32_t fid, int32_t afid, char* uname, char* aname) "tag %u id %u fid %d afid %d uname %s aname %s" | |
832 | v9fs_attach_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path) "tag %d id %d type %d version %d path %"PRId64"" | |
833 | v9fs_stat(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d" | |
834 | v9fs_stat_return(uint16_t tag, uint8_t id, int32_t mode, int32_t atime, int32_t mtime, int64_t length) "tag %d id %d stat={mode %d atime %d mtime %d length %"PRId64"}" | |
835 | v9fs_getattr(uint16_t tag, uint8_t id, int32_t fid, uint64_t request_mask) "tag %d id %d fid %d request_mask %"PRIu64"" | |
836 | v9fs_getattr_return(uint16_t tag, uint8_t id, uint64_t result_mask, uint32_t mode, uint32_t uid, uint32_t gid) "tag %d id %d getattr={result_mask %"PRId64" mode %u uid %u gid %u}" | |
837 | v9fs_walk(uint16_t tag, uint8_t id, int32_t fid, int32_t newfid, uint16_t nwnames) "tag %d id %d fid %d newfid %d nwnames %d" | |
838 | v9fs_walk_return(uint16_t tag, uint8_t id, uint16_t nwnames, void* qids) "tag %d id %d nwnames %d qids %p" | |
839 | v9fs_open(uint16_t tag, uint8_t id, int32_t fid, int32_t mode) "tag %d id %d fid %d mode %d" | |
840 | v9fs_open_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int iounit) "tag %d id %d qid={type %d version %d path %"PRId64"} iounit %d" | |
841 | v9fs_lcreate(uint16_t tag, uint8_t id, int32_t dfid, int32_t flags, int32_t mode, uint32_t gid) "tag %d id %d dfid %d flags %d mode %d gid %u" | |
842 | v9fs_lcreate_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int32_t iounit) "tag %d id %d qid={type %d version %d path %"PRId64"} iounit %d" | |
843 | v9fs_fsync(uint16_t tag, uint8_t id, int32_t fid, int datasync) "tag %d id %d fid %d datasync %d" | |
844 | v9fs_clunk(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d" | |
845 | v9fs_read(uint16_t tag, uint8_t id, int32_t fid, uint64_t off, uint32_t max_count) "tag %d id %d fid %d off %"PRIu64" max_count %u" | |
846 | v9fs_read_return(uint16_t tag, uint8_t id, int32_t count, ssize_t err) "tag %d id %d count %d err %zd" | |
847 | v9fs_readdir(uint16_t tag, uint8_t id, int32_t fid, uint64_t offset, uint32_t max_count) "tag %d id %d fid %d offset %"PRIu64" max_count %u" | |
848 | v9fs_readdir_return(uint16_t tag, uint8_t id, uint32_t count, ssize_t retval) "tag %d id %d count %u retval %zd" | |
849 | v9fs_write(uint16_t tag, uint8_t id, int32_t fid, uint64_t off, uint32_t count, int cnt) "tag %d id %d fid %d off %"PRIu64" count %u cnt %d" | |
850 | v9fs_write_return(uint16_t tag, uint8_t id, int32_t total, ssize_t err) "tag %d id %d total %d err %zd" | |
851 | v9fs_create(uint16_t tag, uint8_t id, int32_t fid, char* name, int32_t perm, int8_t mode) "tag %d id %d fid %d name %s perm %d mode %d" | |
852 | v9fs_create_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int iounit) "tag %d id %d qid={type %d version %d path %"PRId64"} iounit %d" | |
853 | v9fs_symlink(uint16_t tag, uint8_t id, int32_t fid, char* name, char* symname, uint32_t gid) "tag %d id %d fid %d name %s symname %s gid %u" | |
854 | v9fs_symlink_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path) "tag %d id %d qid={type %d version %d path %"PRId64"}" | |
855 | v9fs_flush(uint16_t tag, uint8_t id, int16_t flush_tag) "tag %d id %d flush_tag %d" | |
856 | v9fs_link(uint16_t tag, uint8_t id, int32_t dfid, int32_t oldfid, char* name) "tag %d id %d dfid %d oldfid %d name %s" | |
857 | v9fs_remove(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d" | |
858 | v9fs_wstat(uint16_t tag, uint8_t id, int32_t fid, int32_t mode, int32_t atime, int32_t mtime) "tag %u id %u fid %d stat={mode %d atime %d mtime %d}" | |
859 | v9fs_mknod(uint16_t tag, uint8_t id, int32_t fid, int mode, int major, int minor) "tag %d id %d fid %d mode %d major %d minor %d" | |
860 | v9fs_mknod_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path) "tag %d id %d qid={type %d version %d path %"PRId64"}" | |
861 | v9fs_lock(uint16_t tag, uint8_t id, int32_t fid, uint8_t type, uint64_t start, uint64_t length) "tag %d id %d fid %d type %d start %"PRIu64" length %"PRIu64"" | |
862 | v9fs_lock_return(uint16_t tag, uint8_t id, int8_t status) "tag %d id %d status %d" | |
863 | v9fs_getlock(uint16_t tag, uint8_t id, int32_t fid, uint8_t type, uint64_t start, uint64_t length)"tag %d id %d fid %d type %d start %"PRIu64" length %"PRIu64"" | |
864 | v9fs_getlock_return(uint16_t tag, uint8_t id, uint8_t type, uint64_t start, uint64_t length, uint32_t proc_id) "tag %d id %d type %d start %"PRIu64" length %"PRIu64" proc_id %u" | |
865 | v9fs_mkdir(uint16_t tag, uint8_t id, int32_t fid, char* name, int mode, uint32_t gid) "tag %u id %u fid %d name %s mode %d gid %u" | |
866 | v9fs_mkdir_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int err) "tag %u id %u qid={type %d version %d path %"PRId64"} err %d" | |
867 | v9fs_xattrwalk(uint16_t tag, uint8_t id, int32_t fid, int32_t newfid, char* name) "tag %d id %d fid %d newfid %d name %s" | |
868 | v9fs_xattrwalk_return(uint16_t tag, uint8_t id, int64_t size) "tag %d id %d size %"PRId64"" | |
869 | v9fs_xattrcreate(uint16_t tag, uint8_t id, int32_t fid, char* name, int64_t size, int flags) "tag %d id %d fid %d name %s size %"PRId64" flags %d" | |
870 | v9fs_readlink(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d" | |
871 | v9fs_readlink_return(uint16_t tag, uint8_t id, char* target) "tag %d id %d name %s" | |
872 | ||
873 | # target-sparc/mmu_helper.c | |
874 | mmu_helper_dfault(uint64_t address, uint64_t context, int mmu_idx, uint32_t tl) "DFAULT at %"PRIx64" context %"PRIx64" mmu_idx=%d tl=%d" | |
875 | mmu_helper_dprot(uint64_t address, uint64_t context, int mmu_idx, uint32_t tl) "DPROT at %"PRIx64" context %"PRIx64" mmu_idx=%d tl=%d" | |
876 | mmu_helper_dmiss(uint64_t address, uint64_t context) "DMISS at %"PRIx64" context %"PRIx64"" | |
877 | mmu_helper_tfault(uint64_t address, uint64_t context) "TFAULT at %"PRIx64" context %"PRIx64"" | |
878 | mmu_helper_tmiss(uint64_t address, uint64_t context) "TMISS at %"PRIx64" context %"PRIx64"" | |
879 | mmu_helper_get_phys_addr_code(uint32_t tl, int mmu_idx, uint64_t prim_context, uint64_t sec_context, uint64_t address) "tl=%d mmu_idx=%d primary context=%"PRIx64" secondary context=%"PRIx64" address=%"PRIx64"" | |
880 | mmu_helper_get_phys_addr_data(uint32_t tl, int mmu_idx, uint64_t prim_context, uint64_t sec_context, uint64_t address) "tl=%d mmu_idx=%d primary context=%"PRIx64" secondary context=%"PRIx64" address=%"PRIx64"" | |
881 | mmu_helper_mmu_fault(uint64_t address, uint64_t paddr, int mmu_idx, uint32_t tl, uint64_t prim_context, uint64_t sec_context) "Translate at %"PRIx64" -> %"PRIx64", mmu_idx=%d tl=%d primary context=%"PRIx64" secondary context=%"PRIx64"" | |
882 | ||
883 | # target-sparc/int_helper.c | |
884 | int_helper_set_softint(uint32_t softint) "new %08x" | |
885 | int_helper_clear_softint(uint32_t softint) "new %08x" | |
886 | int_helper_write_softint(uint32_t softint) "new %08x" | |
887 | int_helper_icache_freeze(void) "Instruction cache: freeze" | |
888 | int_helper_dcache_freeze(void) "Data cache: freeze" | |
889 | ||
890 | # target-sparc/win_helper.c | |
891 | win_helper_gregset_error(uint32_t pstate) "ERROR in get_gregset: active pstate bits=%x" | |
892 | win_helper_switch_pstate(uint32_t pstate_regs, uint32_t new_pstate_regs) "change_pstate: switching regs old=%x new=%x" | |
893 | win_helper_no_switch_pstate(uint32_t new_pstate_regs) "change_pstate: regs new=%x (unchanged)" | |
894 | win_helper_wrpil(uint32_t psrpil, uint32_t new_pil) "old=%x new=%x" | |
895 | win_helper_done(uint32_t tl) "tl=%d" | |
896 | win_helper_retry(uint32_t tl) "tl=%d" | |
897 | ||
898 | # dma-helpers.c | |
899 | dma_bdrv_io(void *dbs, void *bs, int64_t sector_num, bool to_dev) "dbs=%p bs=%p sector_num=%" PRId64 " to_dev=%d" | |
900 | dma_aio_cancel(void *dbs) "dbs=%p" | |
901 | dma_complete(void *dbs, int ret, void *cb) "dbs=%p ret=%d cb=%p" | |
902 | dma_bdrv_cb(void *dbs, int ret) "dbs=%p ret=%d" | |
903 | dma_map_wait(void *dbs) "dbs=%p" | |
904 | ||
905 | # console.h | |
906 | displaysurface_free(void *display_state, void *display_surface) "state=%p surface=%p" | |
907 | displaysurface_resize(void *display_state, void *display_surface, int width, int height) "state=%p surface=%p %dx%d" | |
908 | ||
909 | # vga.c | |
910 | ppm_save(const char *filename, void *display_surface) "%s surface=%p" | |
911 | ||
912 | # savevm.c | |
913 | ||
914 | savevm_section_start(void) "" | |
915 | savevm_section_end(unsigned int section_id) "section_id %u" | |
916 | ||
917 | # hw/qxl.c | |
918 | disable qxl_interface_set_mm_time(int qid, uint32_t mm_time) "%d %d" | |
919 | disable qxl_io_write_vga(int qid, const char *mode, uint32_t addr, uint32_t val) "%d %s addr=%u val=%u" | |
920 | qxl_create_guest_primary(int qid, uint32_t width, uint32_t height, uint64_t mem, uint32_t format, uint32_t position) "%d %ux%u mem=%" PRIx64 " %u,%u" | |
921 | qxl_create_guest_primary_rest(int qid, int32_t stride, uint32_t type, uint32_t flags) "%d %d,%d,%d" | |
922 | qxl_destroy_primary(int qid) "%d" | |
923 | qxl_enter_vga_mode(int qid) "%d" | |
924 | qxl_exit_vga_mode(int qid) "%d" | |
925 | qxl_hard_reset(int qid, int64_t loadvm) "%d loadvm=%"PRId64"" | |
926 | qxl_interface_async_complete_io(int qid, uint32_t current_async, void *cookie) "%d current=%d cookie=%p" | |
927 | qxl_interface_attach_worker(int qid) "%d" | |
928 | qxl_interface_get_init_info(int qid) "%d" | |
929 | qxl_interface_set_compression_level(int qid, int64_t level) "%d %"PRId64 | |
930 | qxl_interface_update_area_complete(int qid, uint32_t surface_id, uint32_t dirty_left, uint32_t dirty_right, uint32_t dirty_top, uint32_t dirty_bottom) "%d surface=%d [%d,%d,%d,%d]" | |
931 | qxl_interface_update_area_complete_rest(int qid, uint32_t num_updated_rects) "%d #=%d" | |
932 | qxl_interface_update_area_complete_overflow(int qid, int max) "%d max=%d" | |
933 | qxl_interface_update_area_complete_schedule_bh(int qid, uint32_t num_dirty) "%d #dirty=%d" | |
934 | qxl_io_destroy_primary_ignored(int qid, const char *mode) "%d %s" | |
935 | qxl_io_log(int qid, const uint8_t *str) "%d %s" | |
936 | qxl_io_read_unexpected(int qid) "%d" | |
937 | qxl_io_unexpected_vga_mode(int qid, uint64_t addr, uint64_t val, const char *desc) "%d 0x%"PRIx64"=%"PRIu64" (%s)" | |
938 | qxl_io_write(int qid, const char *mode, uint64_t addr, uint64_t val, unsigned size, int async) "%d %s addr=%"PRIu64 " val=%"PRIu64" size=%u async=%d" | |
939 | qxl_memslot_add_guest(int qid, uint32_t slot_id, uint64_t guest_start, uint64_t guest_end) "%d %u: guest phys 0x%"PRIx64 " - 0x%" PRIx64 | |
940 | qxl_post_load(int qid, const char *mode) "%d %s" | |
941 | qxl_pre_load(int qid) "%d" | |
942 | qxl_pre_save(int qid) "%d" | |
943 | qxl_reset_surfaces(int qid) "%d" | |
944 | qxl_ring_command_check(int qid, const char *mode) "%d %s" | |
945 | qxl_ring_command_get(int qid, const char *mode) "%d %s" | |
946 | qxl_ring_command_req_notification(int qid) "%d" | |
947 | qxl_ring_cursor_check(int qid, const char *mode) "%d %s" | |
948 | qxl_ring_cursor_get(int qid, const char *mode) "%d %s" | |
949 | qxl_ring_cursor_req_notification(int qid) "%d" | |
950 | qxl_ring_res_push(int qid, const char *mode, uint32_t surface_count, uint32_t free_res, void *last_release, const char *notify) "%d %s s#=%d res#=%d last=%p notify=%s" | |
951 | qxl_ring_res_push_rest(int qid, uint32_t ring_has, uint32_t ring_size, uint32_t prod, uint32_t cons) "%d ring %d/%d [%d,%d]" | |
952 | qxl_ring_res_put(int qid, uint32_t free_res) "%d #res=%d" | |
953 | qxl_set_mode(int qid, int modenr, uint32_t x_res, uint32_t y_res, uint32_t bits, uint64_t devmem) "%d mode=%d [ x=%d y=%d @ bpp=%d devmem=0x%" PRIx64 " ]" | |
954 | qxl_soft_reset(int qid) "%d" | |
955 | qemu_spice_add_memslot(int qid, uint32_t slot_id, unsigned long virt_start, unsigned long virt_end, int async) "%d %u: host virt 0x%lx - 0x%lx async=%d" | |
956 | qemu_spice_del_memslot(int qid, uint32_t gid, uint32_t slot_id) "%d gid=%u sid=%u" | |
957 | qemu_spice_create_primary_surface(int qid, uint32_t sid, void *surface, int async) "%d sid=%u surface=%p async=%d" | |
958 | qemu_spice_destroy_primary_surface(int qid, uint32_t sid, int async) "%d sid=%u async=%d" | |
959 | qemu_spice_wakeup(uint32_t qid) "%d" | |
960 | qemu_spice_start(uint32_t qid) "%d" | |
961 | qemu_spice_stop(uint32_t qid) "%d" | |
962 | qemu_spice_create_update(uint32_t left, uint32_t right, uint32_t top, uint32_t bottom) "lr %d -> %d, tb -> %d -> %d" | |
963 | qxl_spice_destroy_surfaces_complete(int qid) "%d" | |
964 | qxl_spice_destroy_surfaces(int qid, int async) "%d async=%d" | |
965 | qxl_spice_destroy_surface_wait_complete(int qid, uint32_t id) "%d sid=%d" | |
966 | qxl_spice_destroy_surface_wait(int qid, uint32_t id, int async) "%d sid=%d async=%d" | |
967 | qxl_spice_flush_surfaces_async(int qid, uint32_t surface_count, uint32_t num_free_res) "%d s#=%d, res#=%d" | |
968 | qxl_spice_monitors_config(int qid) "%d" | |
969 | qxl_spice_loadvm_commands(int qid, void *ext, uint32_t count) "%d ext=%p count=%d" | |
970 | qxl_spice_oom(int qid) "%d" | |
971 | qxl_spice_reset_cursor(int qid) "%d" | |
972 | qxl_spice_reset_image_cache(int qid) "%d" | |
973 | qxl_spice_reset_memslots(int qid) "%d" | |
974 | qxl_spice_update_area(int qid, uint32_t surface_id, uint32_t left, uint32_t right, uint32_t top, uint32_t bottom) "%d sid=%d [%d,%d,%d,%d]" | |
975 | qxl_spice_update_area_rest(int qid, uint32_t num_dirty_rects, uint32_t clear_dirty_region) "%d #d=%d clear=%d" | |
976 | qxl_surfaces_dirty(int qid, int surface, int offset, int size) "%d surface=%d offset=%d size=%d" | |
977 | qxl_send_events(int qid, uint32_t events) "%d %d" | |
978 | qxl_set_guest_bug(int qid) "%d" | |
979 | ||
980 | # hw/qxl-render.c | |
981 | qxl_render_blit_guest_primary_initialized(void) "" | |
982 | qxl_render_blit(int32_t stride, int32_t left, int32_t right, int32_t top, int32_t bottom) "stride=%d [%d, %d, %d, %d]" | |
983 | qxl_render_guest_primary_resized(int32_t width, int32_t height, int32_t stride, int32_t bytes_pp, int32_t bits_pp) "%dx%d, stride %d, bpp %d, depth %d" | |
984 | qxl_render_update_area_done(void *cookie) "%p" | |
985 | ||
986 | # hw/spapr_pci.c | |
987 | spapr_pci_msi(const char *msg, uint32_t n, uint32_t ca) "%s (device#%d, cfg=%x)" | |
988 | spapr_pci_msi_setup(const char *name, unsigned vector, uint64_t addr) "dev\"%s\" vector %u, addr=%"PRIx64 | |
989 | spapr_pci_rtas_ibm_change_msi(unsigned func, unsigned req) "func %u, requested %u" | |
990 | spapr_pci_rtas_ibm_query_interrupt_source_number(unsigned ioa, unsigned intr) "queries for #%u, IRQ%u" | |
991 | spapr_pci_msi_write(uint64_t addr, uint64_t data, uint32_t dt_irq) "@%"PRIx64"<=%"PRIx64" IRQ %u" | |
992 | spapr_pci_lsi_set(const char *busname, int pin, uint32_t irq) "%s PIN%d IRQ %u" |