]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blob - arch/arm/Kconfig
Merge tag 'cleanup' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[mirror_ubuntu-jammy-kernel.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_WANT_IPC_PARSE_VERSION
8 select BUILDTIME_EXTABLE_SORT if MMU
9 select CPU_PM if (SUSPEND || CPU_IDLE)
10 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
11 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
12 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
13 select GENERIC_IRQ_PROBE
14 select GENERIC_IRQ_SHOW
15 select GENERIC_KERNEL_THREAD
16 select GENERIC_KERNEL_EXECVE
17 select GENERIC_PCI_IOMAP
18 select GENERIC_SMP_IDLE_THREAD
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
24 select HAVE_ARCH_KGDB
25 select HAVE_ARCH_SECCOMP_FILTER
26 select HAVE_ARCH_TRACEHOOK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37 select HAVE_GENERIC_DMA_COHERENT
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
41 select HAVE_IRQ_WORK
42 select HAVE_KERNEL_GZIP
43 select HAVE_KERNEL_LZMA
44 select HAVE_KERNEL_LZO
45 select HAVE_KERNEL_XZ
46 select HAVE_KPROBES if !XIP_KERNEL
47 select HAVE_KRETPROBES if (HAVE_KPROBES)
48 select HAVE_MEMBLOCK
49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
50 select HAVE_PERF_EVENTS
51 select HAVE_REGS_AND_STACK_ACCESS_API
52 select HAVE_SYSCALL_TRACEPOINTS
53 select HAVE_UID16
54 select KTIME_SCALAR
55 select PERF_USE_VMALLOC
56 select RTC_LIB
57 select SYS_SUPPORTS_APM_EMULATION
58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59 select MODULES_USE_ELF_REL
60 help
61 The ARM series is a line of low-power-consumption RISC chip designs
62 licensed by ARM Ltd and targeted at embedded applications and
63 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
64 manufactured, but legacy ARM-based PC hardware remains popular in
65 Europe. There is an ARM Linux project with a web page at
66 <http://www.arm.linux.org.uk/>.
67
68 config ARM_HAS_SG_CHAIN
69 bool
70
71 config NEED_SG_DMA_LENGTH
72 bool
73
74 config ARM_DMA_USE_IOMMU
75 bool
76 select ARM_HAS_SG_CHAIN
77 select NEED_SG_DMA_LENGTH
78
79 config HAVE_PWM
80 bool
81
82 config MIGHT_HAVE_PCI
83 bool
84
85 config SYS_SUPPORTS_APM_EMULATION
86 bool
87
88 config GENERIC_GPIO
89 bool
90
91 config HAVE_TCM
92 bool
93 select GENERIC_ALLOCATOR
94
95 config HAVE_PROC_CPU
96 bool
97
98 config NO_IOPORT
99 bool
100
101 config EISA
102 bool
103 ---help---
104 The Extended Industry Standard Architecture (EISA) bus was
105 developed as an open alternative to the IBM MicroChannel bus.
106
107 The EISA bus provided some of the features of the IBM MicroChannel
108 bus while maintaining backward compatibility with cards made for
109 the older ISA bus. The EISA bus saw limited use between 1988 and
110 1995 when it was made obsolete by the PCI bus.
111
112 Say Y here if you are building a kernel for an EISA-based machine.
113
114 Otherwise, say N.
115
116 config SBUS
117 bool
118
119 config STACKTRACE_SUPPORT
120 bool
121 default y
122
123 config HAVE_LATENCYTOP_SUPPORT
124 bool
125 depends on !SMP
126 default y
127
128 config LOCKDEP_SUPPORT
129 bool
130 default y
131
132 config TRACE_IRQFLAGS_SUPPORT
133 bool
134 default y
135
136 config RWSEM_GENERIC_SPINLOCK
137 bool
138 default y
139
140 config RWSEM_XCHGADD_ALGORITHM
141 bool
142
143 config ARCH_HAS_ILOG2_U32
144 bool
145
146 config ARCH_HAS_ILOG2_U64
147 bool
148
149 config ARCH_HAS_CPUFREQ
150 bool
151 help
152 Internal node to signify that the ARCH has CPUFREQ support
153 and that the relevant menu configurations are displayed for
154 it.
155
156 config GENERIC_HWEIGHT
157 bool
158 default y
159
160 config GENERIC_CALIBRATE_DELAY
161 bool
162 default y
163
164 config ARCH_MAY_HAVE_PC_FDC
165 bool
166
167 config ZONE_DMA
168 bool
169
170 config NEED_DMA_MAP_STATE
171 def_bool y
172
173 config ARCH_HAS_DMA_SET_COHERENT_MASK
174 bool
175
176 config GENERIC_ISA_DMA
177 bool
178
179 config FIQ
180 bool
181
182 config NEED_RET_TO_USER
183 bool
184
185 config ARCH_MTD_XIP
186 bool
187
188 config VECTORS_BASE
189 hex
190 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
191 default DRAM_BASE if REMAP_VECTORS_TO_RAM
192 default 0x00000000
193 help
194 The base address of exception vectors.
195
196 config ARM_PATCH_PHYS_VIRT
197 bool "Patch physical to virtual translations at runtime" if EMBEDDED
198 default y
199 depends on !XIP_KERNEL && MMU
200 depends on !ARCH_REALVIEW || !SPARSEMEM
201 help
202 Patch phys-to-virt and virt-to-phys translation functions at
203 boot and module load time according to the position of the
204 kernel in system memory.
205
206 This can only be used with non-XIP MMU kernels where the base
207 of physical memory is at a 16MB boundary.
208
209 Only disable this option if you know that you do not require
210 this feature (eg, building a kernel for a single machine) and
211 you need to shrink the kernel to the minimal size.
212
213 config NEED_MACH_GPIO_H
214 bool
215 help
216 Select this when mach/gpio.h is required to provide special
217 definitions for this platform. The need for mach/gpio.h should
218 be avoided when possible.
219
220 config NEED_MACH_IO_H
221 bool
222 help
223 Select this when mach/io.h is required to provide special
224 definitions for this platform. The need for mach/io.h should
225 be avoided when possible.
226
227 config NEED_MACH_MEMORY_H
228 bool
229 help
230 Select this when mach/memory.h is required to provide special
231 definitions for this platform. The need for mach/memory.h should
232 be avoided when possible.
233
234 config PHYS_OFFSET
235 hex "Physical address of main memory" if MMU
236 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
237 default DRAM_BASE if !MMU
238 help
239 Please provide the physical address corresponding to the
240 location of main memory in your system.
241
242 config GENERIC_BUG
243 def_bool y
244 depends on BUG
245
246 source "init/Kconfig"
247
248 source "kernel/Kconfig.freezer"
249
250 menu "System Type"
251
252 config MMU
253 bool "MMU-based Paged Memory Management Support"
254 default y
255 help
256 Select if you want MMU-based virtualised addressing space
257 support by paged memory management. If unsure, say 'Y'.
258
259 #
260 # The "ARM system type" choice list is ordered alphabetically by option
261 # text. Please add new entries in the option alphabetic order.
262 #
263 choice
264 prompt "ARM system type"
265 default ARCH_MULTIPLATFORM
266
267 config ARCH_MULTIPLATFORM
268 bool "Allow multiple platforms to be selected"
269 depends on MMU
270 select ARM_PATCH_PHYS_VIRT
271 select AUTO_ZRELADDR
272 select COMMON_CLK
273 select MULTI_IRQ_HANDLER
274 select SPARSE_IRQ
275 select USE_OF
276
277 config ARCH_INTEGRATOR
278 bool "ARM Ltd. Integrator family"
279 select ARCH_HAS_CPUFREQ
280 select ARM_AMBA
281 select COMMON_CLK
282 select COMMON_CLK_VERSATILE
283 select GENERIC_CLOCKEVENTS
284 select HAVE_TCM
285 select ICST
286 select MULTI_IRQ_HANDLER
287 select NEED_MACH_MEMORY_H
288 select PLAT_VERSATILE
289 select PLAT_VERSATILE_FPGA_IRQ
290 select SPARSE_IRQ
291 help
292 Support for ARM's Integrator platform.
293
294 config ARCH_REALVIEW
295 bool "ARM Ltd. RealView family"
296 select ARCH_WANT_OPTIONAL_GPIOLIB
297 select ARM_AMBA
298 select ARM_TIMER_SP804
299 select COMMON_CLK
300 select COMMON_CLK_VERSATILE
301 select GENERIC_CLOCKEVENTS
302 select GPIO_PL061 if GPIOLIB
303 select ICST
304 select NEED_MACH_MEMORY_H
305 select PLAT_VERSATILE
306 select PLAT_VERSATILE_CLCD
307 help
308 This enables support for ARM Ltd RealView boards.
309
310 config ARCH_VERSATILE
311 bool "ARM Ltd. Versatile family"
312 select ARCH_WANT_OPTIONAL_GPIOLIB
313 select ARM_AMBA
314 select ARM_TIMER_SP804
315 select ARM_VIC
316 select CLKDEV_LOOKUP
317 select GENERIC_CLOCKEVENTS
318 select HAVE_MACH_CLKDEV
319 select ICST
320 select PLAT_VERSATILE
321 select PLAT_VERSATILE_CLCD
322 select PLAT_VERSATILE_CLOCK
323 select PLAT_VERSATILE_FPGA_IRQ
324 help
325 This enables support for ARM Ltd Versatile board.
326
327 config ARCH_AT91
328 bool "Atmel AT91"
329 select ARCH_REQUIRE_GPIOLIB
330 select CLKDEV_LOOKUP
331 select HAVE_CLK
332 select IRQ_DOMAIN
333 select NEED_MACH_GPIO_H
334 select NEED_MACH_IO_H if PCCARD
335 select PINCTRL
336 select PINCTRL_AT91 if USE_OF
337 help
338 This enables support for systems based on Atmel
339 AT91RM9200 and AT91SAM9* processors.
340
341 config ARCH_BCM2835
342 bool "Broadcom BCM2835 family"
343 select ARCH_WANT_OPTIONAL_GPIOLIB
344 select ARM_AMBA
345 select ARM_ERRATA_411920
346 select ARM_TIMER_SP804
347 select CLKDEV_LOOKUP
348 select COMMON_CLK
349 select CPU_V6
350 select GENERIC_CLOCKEVENTS
351 select MULTI_IRQ_HANDLER
352 select SPARSE_IRQ
353 select USE_OF
354 help
355 This enables support for the Broadcom BCM2835 SoC. This SoC is
356 use in the Raspberry Pi, and Roku 2 devices.
357
358 config ARCH_CNS3XXX
359 bool "Cavium Networks CNS3XXX family"
360 select ARM_GIC
361 select CPU_V6K
362 select GENERIC_CLOCKEVENTS
363 select MIGHT_HAVE_CACHE_L2X0
364 select MIGHT_HAVE_PCI
365 select PCI_DOMAINS if PCI
366 help
367 Support for Cavium Networks CNS3XXX platform.
368
369 config ARCH_CLPS711X
370 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
371 select ARCH_REQUIRE_GPIOLIB
372 select ARCH_USES_GETTIMEOFFSET
373 select CLKDEV_LOOKUP
374 select COMMON_CLK
375 select CPU_ARM720T
376 select NEED_MACH_MEMORY_H
377 help
378 Support for Cirrus Logic 711x/721x/731x based boards.
379
380 config ARCH_GEMINI
381 bool "Cortina Systems Gemini"
382 select ARCH_REQUIRE_GPIOLIB
383 select ARCH_USES_GETTIMEOFFSET
384 select CPU_FA526
385 help
386 Support for the Cortina Systems Gemini family SoCs
387
388 config ARCH_SIRF
389 bool "CSR SiRF"
390 select ARCH_REQUIRE_GPIOLIB
391 select COMMON_CLK
392 select GENERIC_CLOCKEVENTS
393 select GENERIC_IRQ_CHIP
394 select MIGHT_HAVE_CACHE_L2X0
395 select NO_IOPORT
396 select PINCTRL
397 select PINCTRL_SIRF
398 select USE_OF
399 help
400 Support for CSR SiRFprimaII/Marco/Polo platforms
401
402 config ARCH_EBSA110
403 bool "EBSA-110"
404 select ARCH_USES_GETTIMEOFFSET
405 select CPU_SA110
406 select ISA
407 select NEED_MACH_IO_H
408 select NEED_MACH_MEMORY_H
409 select NO_IOPORT
410 help
411 This is an evaluation board for the StrongARM processor available
412 from Digital. It has limited hardware on-board, including an
413 Ethernet interface, two PCMCIA sockets, two serial ports and a
414 parallel port.
415
416 config ARCH_EP93XX
417 bool "EP93xx-based"
418 select ARCH_HAS_HOLES_MEMORYMODEL
419 select ARCH_REQUIRE_GPIOLIB
420 select ARCH_USES_GETTIMEOFFSET
421 select ARM_AMBA
422 select ARM_VIC
423 select CLKDEV_LOOKUP
424 select CPU_ARM920T
425 select NEED_MACH_MEMORY_H
426 help
427 This enables support for the Cirrus EP93xx series of CPUs.
428
429 config ARCH_FOOTBRIDGE
430 bool "FootBridge"
431 select CPU_SA110
432 select FOOTBRIDGE
433 select GENERIC_CLOCKEVENTS
434 select HAVE_IDE
435 select NEED_MACH_IO_H if !MMU
436 select NEED_MACH_MEMORY_H
437 help
438 Support for systems based on the DC21285 companion chip
439 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
440
441 config ARCH_MXS
442 bool "Freescale MXS-based"
443 select ARCH_REQUIRE_GPIOLIB
444 select CLKDEV_LOOKUP
445 select CLKSRC_MMIO
446 select COMMON_CLK
447 select GENERIC_CLOCKEVENTS
448 select HAVE_CLK_PREPARE
449 select MULTI_IRQ_HANDLER
450 select PINCTRL
451 select SPARSE_IRQ
452 select USE_OF
453 help
454 Support for Freescale MXS-based family of processors
455
456 config ARCH_NETX
457 bool "Hilscher NetX based"
458 select ARM_VIC
459 select CLKSRC_MMIO
460 select CPU_ARM926T
461 select GENERIC_CLOCKEVENTS
462 help
463 This enables support for systems based on the Hilscher NetX Soc
464
465 config ARCH_H720X
466 bool "Hynix HMS720x-based"
467 select ARCH_USES_GETTIMEOFFSET
468 select CPU_ARM720T
469 select ISA_DMA_API
470 help
471 This enables support for systems based on the Hynix HMS720x
472
473 config ARCH_IOP13XX
474 bool "IOP13xx-based"
475 depends on MMU
476 select ARCH_SUPPORTS_MSI
477 select CPU_XSC3
478 select NEED_MACH_MEMORY_H
479 select NEED_RET_TO_USER
480 select PCI
481 select PLAT_IOP
482 select VMSPLIT_1G
483 help
484 Support for Intel's IOP13XX (XScale) family of processors.
485
486 config ARCH_IOP32X
487 bool "IOP32x-based"
488 depends on MMU
489 select ARCH_REQUIRE_GPIOLIB
490 select CPU_XSCALE
491 select NEED_MACH_GPIO_H
492 select NEED_RET_TO_USER
493 select PCI
494 select PLAT_IOP
495 help
496 Support for Intel's 80219 and IOP32X (XScale) family of
497 processors.
498
499 config ARCH_IOP33X
500 bool "IOP33x-based"
501 depends on MMU
502 select ARCH_REQUIRE_GPIOLIB
503 select CPU_XSCALE
504 select NEED_MACH_GPIO_H
505 select NEED_RET_TO_USER
506 select PCI
507 select PLAT_IOP
508 help
509 Support for Intel's IOP33X (XScale) family of processors.
510
511 config ARCH_IXP4XX
512 bool "IXP4xx-based"
513 depends on MMU
514 select ARCH_HAS_DMA_SET_COHERENT_MASK
515 select ARCH_REQUIRE_GPIOLIB
516 select CLKSRC_MMIO
517 select CPU_XSCALE
518 select DMABOUNCE if PCI
519 select GENERIC_CLOCKEVENTS
520 select MIGHT_HAVE_PCI
521 select NEED_MACH_IO_H
522 help
523 Support for Intel's IXP4XX (XScale) family of processors.
524
525 config ARCH_DOVE
526 bool "Marvell Dove"
527 select ARCH_REQUIRE_GPIOLIB
528 select CPU_V7
529 select GENERIC_CLOCKEVENTS
530 select MIGHT_HAVE_PCI
531 select PLAT_ORION_LEGACY
532 select USB_ARCH_HAS_EHCI
533 help
534 Support for the Marvell Dove SoC 88AP510
535
536 config ARCH_KIRKWOOD
537 bool "Marvell Kirkwood"
538 select ARCH_REQUIRE_GPIOLIB
539 select CPU_FEROCEON
540 select GENERIC_CLOCKEVENTS
541 select PCI
542 select PCI_QUIRKS
543 select PLAT_ORION_LEGACY
544 help
545 Support for the following Marvell Kirkwood series SoCs:
546 88F6180, 88F6192 and 88F6281.
547
548 config ARCH_MV78XX0
549 bool "Marvell MV78xx0"
550 select ARCH_REQUIRE_GPIOLIB
551 select CPU_FEROCEON
552 select GENERIC_CLOCKEVENTS
553 select PCI
554 select PLAT_ORION_LEGACY
555 help
556 Support for the following Marvell MV78xx0 series SoCs:
557 MV781x0, MV782x0.
558
559 config ARCH_ORION5X
560 bool "Marvell Orion"
561 depends on MMU
562 select ARCH_REQUIRE_GPIOLIB
563 select CPU_FEROCEON
564 select GENERIC_CLOCKEVENTS
565 select PCI
566 select PLAT_ORION_LEGACY
567 help
568 Support for the following Marvell Orion 5x series SoCs:
569 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
570 Orion-2 (5281), Orion-1-90 (6183).
571
572 config ARCH_MMP
573 bool "Marvell PXA168/910/MMP2"
574 depends on MMU
575 select ARCH_REQUIRE_GPIOLIB
576 select CLKDEV_LOOKUP
577 select GENERIC_ALLOCATOR
578 select GENERIC_CLOCKEVENTS
579 select GPIO_PXA
580 select IRQ_DOMAIN
581 select NEED_MACH_GPIO_H
582 select PINCTRL
583 select PLAT_PXA
584 select SPARSE_IRQ
585 help
586 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
587
588 config ARCH_KS8695
589 bool "Micrel/Kendin KS8695"
590 select ARCH_REQUIRE_GPIOLIB
591 select CLKSRC_MMIO
592 select CPU_ARM922T
593 select GENERIC_CLOCKEVENTS
594 select NEED_MACH_MEMORY_H
595 help
596 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
597 System-on-Chip devices.
598
599 config ARCH_W90X900
600 bool "Nuvoton W90X900 CPU"
601 select ARCH_REQUIRE_GPIOLIB
602 select CLKDEV_LOOKUP
603 select CLKSRC_MMIO
604 select CPU_ARM926T
605 select GENERIC_CLOCKEVENTS
606 help
607 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
608 At present, the w90x900 has been renamed nuc900, regarding
609 the ARM series product line, you can login the following
610 link address to know more.
611
612 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
613 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
614
615 config ARCH_LPC32XX
616 bool "NXP LPC32XX"
617 select ARCH_REQUIRE_GPIOLIB
618 select ARM_AMBA
619 select CLKDEV_LOOKUP
620 select CLKSRC_MMIO
621 select CPU_ARM926T
622 select GENERIC_CLOCKEVENTS
623 select HAVE_IDE
624 select HAVE_PWM
625 select USB_ARCH_HAS_OHCI
626 select USE_OF
627 help
628 Support for the NXP LPC32XX family of processors
629
630 config ARCH_TEGRA
631 bool "NVIDIA Tegra"
632 select ARCH_HAS_CPUFREQ
633 select CLKDEV_LOOKUP
634 select CLKSRC_MMIO
635 select COMMON_CLK
636 select GENERIC_CLOCKEVENTS
637 select GENERIC_GPIO
638 select HAVE_CLK
639 select HAVE_SMP
640 select MIGHT_HAVE_CACHE_L2X0
641 select USE_OF
642 help
643 This enables support for NVIDIA Tegra based systems (Tegra APX,
644 Tegra 6xx and Tegra 2 series).
645
646 config ARCH_PXA
647 bool "PXA2xx/PXA3xx-based"
648 depends on MMU
649 select ARCH_HAS_CPUFREQ
650 select ARCH_MTD_XIP
651 select ARCH_REQUIRE_GPIOLIB
652 select ARM_CPU_SUSPEND if PM
653 select AUTO_ZRELADDR
654 select CLKDEV_LOOKUP
655 select CLKSRC_MMIO
656 select GENERIC_CLOCKEVENTS
657 select GPIO_PXA
658 select HAVE_IDE
659 select MULTI_IRQ_HANDLER
660 select NEED_MACH_GPIO_H
661 select PLAT_PXA
662 select SPARSE_IRQ
663 help
664 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
665
666 config ARCH_MSM
667 bool "Qualcomm MSM"
668 select ARCH_REQUIRE_GPIOLIB
669 select CLKDEV_LOOKUP
670 select GENERIC_CLOCKEVENTS
671 select HAVE_CLK
672 help
673 Support for Qualcomm MSM/QSD based systems. This runs on the
674 apps processor of the MSM/QSD and depends on a shared memory
675 interface to the modem processor which runs the baseband
676 stack and controls some vital subsystems
677 (clock and power control, etc).
678
679 config ARCH_SHMOBILE
680 bool "Renesas SH-Mobile / R-Mobile"
681 select CLKDEV_LOOKUP
682 select GENERIC_CLOCKEVENTS
683 select HAVE_CLK
684 select HAVE_MACH_CLKDEV
685 select HAVE_SMP
686 select MIGHT_HAVE_CACHE_L2X0
687 select MULTI_IRQ_HANDLER
688 select NEED_MACH_MEMORY_H
689 select NO_IOPORT
690 select PM_GENERIC_DOMAINS if PM
691 select SPARSE_IRQ
692 help
693 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
694
695 config ARCH_RPC
696 bool "RiscPC"
697 select ARCH_ACORN
698 select ARCH_MAY_HAVE_PC_FDC
699 select ARCH_SPARSEMEM_ENABLE
700 select ARCH_USES_GETTIMEOFFSET
701 select FIQ
702 select HAVE_IDE
703 select HAVE_PATA_PLATFORM
704 select ISA_DMA_API
705 select NEED_MACH_IO_H
706 select NEED_MACH_MEMORY_H
707 select NO_IOPORT
708 help
709 On the Acorn Risc-PC, Linux can support the internal IDE disk and
710 CD-ROM interface, serial and parallel port, and the floppy drive.
711
712 config ARCH_SA1100
713 bool "SA1100-based"
714 select ARCH_HAS_CPUFREQ
715 select ARCH_MTD_XIP
716 select ARCH_REQUIRE_GPIOLIB
717 select ARCH_SPARSEMEM_ENABLE
718 select CLKDEV_LOOKUP
719 select CLKSRC_MMIO
720 select CPU_FREQ
721 select CPU_SA1100
722 select GENERIC_CLOCKEVENTS
723 select HAVE_IDE
724 select ISA
725 select NEED_MACH_GPIO_H
726 select NEED_MACH_MEMORY_H
727 select SPARSE_IRQ
728 help
729 Support for StrongARM 11x0 based boards.
730
731 config ARCH_S3C24XX
732 bool "Samsung S3C24XX SoCs"
733 select ARCH_HAS_CPUFREQ
734 select ARCH_USES_GETTIMEOFFSET
735 select CLKDEV_LOOKUP
736 select GENERIC_GPIO
737 select HAVE_CLK
738 select HAVE_S3C2410_I2C if I2C
739 select HAVE_S3C2410_WATCHDOG if WATCHDOG
740 select HAVE_S3C_RTC if RTC_CLASS
741 select NEED_MACH_GPIO_H
742 select NEED_MACH_IO_H
743 help
744 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
745 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
746 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
747 Samsung SMDK2410 development board (and derivatives).
748
749 config ARCH_S3C64XX
750 bool "Samsung S3C64XX"
751 select ARCH_HAS_CPUFREQ
752 select ARCH_REQUIRE_GPIOLIB
753 select ARCH_USES_GETTIMEOFFSET
754 select ARM_VIC
755 select CLKDEV_LOOKUP
756 select CPU_V6
757 select HAVE_CLK
758 select HAVE_S3C2410_I2C if I2C
759 select HAVE_S3C2410_WATCHDOG if WATCHDOG
760 select HAVE_TCM
761 select NEED_MACH_GPIO_H
762 select NO_IOPORT
763 select PLAT_SAMSUNG
764 select S3C_DEV_NAND
765 select S3C_GPIO_TRACK
766 select SAMSUNG_CLKSRC
767 select SAMSUNG_GPIOLIB_4BIT
768 select SAMSUNG_IRQ_VIC_TIMER
769 select USB_ARCH_HAS_OHCI
770 help
771 Samsung S3C64XX series based systems
772
773 config ARCH_S5P64X0
774 bool "Samsung S5P6440 S5P6450"
775 select CLKDEV_LOOKUP
776 select CLKSRC_MMIO
777 select CPU_V6
778 select GENERIC_CLOCKEVENTS
779 select GENERIC_GPIO
780 select HAVE_CLK
781 select HAVE_S3C2410_I2C if I2C
782 select HAVE_S3C2410_WATCHDOG if WATCHDOG
783 select HAVE_S3C_RTC if RTC_CLASS
784 select NEED_MACH_GPIO_H
785 help
786 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
787 SMDK6450.
788
789 config ARCH_S5PC100
790 bool "Samsung S5PC100"
791 select ARCH_USES_GETTIMEOFFSET
792 select CLKDEV_LOOKUP
793 select CPU_V7
794 select GENERIC_GPIO
795 select HAVE_CLK
796 select HAVE_S3C2410_I2C if I2C
797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
798 select HAVE_S3C_RTC if RTC_CLASS
799 select NEED_MACH_GPIO_H
800 help
801 Samsung S5PC100 series based systems
802
803 config ARCH_S5PV210
804 bool "Samsung S5PV210/S5PC110"
805 select ARCH_HAS_CPUFREQ
806 select ARCH_HAS_HOLES_MEMORYMODEL
807 select ARCH_SPARSEMEM_ENABLE
808 select CLKDEV_LOOKUP
809 select CLKSRC_MMIO
810 select CPU_V7
811 select GENERIC_CLOCKEVENTS
812 select GENERIC_GPIO
813 select HAVE_CLK
814 select HAVE_S3C2410_I2C if I2C
815 select HAVE_S3C2410_WATCHDOG if WATCHDOG
816 select HAVE_S3C_RTC if RTC_CLASS
817 select NEED_MACH_GPIO_H
818 select NEED_MACH_MEMORY_H
819 help
820 Samsung S5PV210/S5PC110 series based systems
821
822 config ARCH_EXYNOS
823 bool "Samsung EXYNOS"
824 select ARCH_HAS_CPUFREQ
825 select ARCH_HAS_HOLES_MEMORYMODEL
826 select ARCH_SPARSEMEM_ENABLE
827 select CLKDEV_LOOKUP
828 select CPU_V7
829 select GENERIC_CLOCKEVENTS
830 select GENERIC_GPIO
831 select HAVE_CLK
832 select HAVE_S3C2410_I2C if I2C
833 select HAVE_S3C2410_WATCHDOG if WATCHDOG
834 select HAVE_S3C_RTC if RTC_CLASS
835 select NEED_MACH_GPIO_H
836 select NEED_MACH_MEMORY_H
837 help
838 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
839
840 config ARCH_SHARK
841 bool "Shark"
842 select ARCH_USES_GETTIMEOFFSET
843 select CPU_SA110
844 select ISA
845 select ISA_DMA
846 select NEED_MACH_MEMORY_H
847 select PCI
848 select ZONE_DMA
849 help
850 Support for the StrongARM based Digital DNARD machine, also known
851 as "Shark" (<http://www.shark-linux.de/shark.html>).
852
853 config ARCH_U300
854 bool "ST-Ericsson U300 Series"
855 depends on MMU
856 select ARCH_REQUIRE_GPIOLIB
857 select ARM_AMBA
858 select ARM_PATCH_PHYS_VIRT
859 select ARM_VIC
860 select CLKDEV_LOOKUP
861 select CLKSRC_MMIO
862 select COMMON_CLK
863 select CPU_ARM926T
864 select GENERIC_CLOCKEVENTS
865 select GENERIC_GPIO
866 select HAVE_TCM
867 select SPARSE_IRQ
868 help
869 Support for ST-Ericsson U300 series mobile platforms.
870
871 config ARCH_U8500
872 bool "ST-Ericsson U8500 Series"
873 depends on MMU
874 select ARCH_HAS_CPUFREQ
875 select ARCH_REQUIRE_GPIOLIB
876 select ARM_AMBA
877 select CLKDEV_LOOKUP
878 select CPU_V7
879 select GENERIC_CLOCKEVENTS
880 select HAVE_SMP
881 select MIGHT_HAVE_CACHE_L2X0
882 help
883 Support for ST-Ericsson's Ux500 architecture
884
885 config ARCH_NOMADIK
886 bool "STMicroelectronics Nomadik"
887 select ARCH_REQUIRE_GPIOLIB
888 select ARM_AMBA
889 select ARM_VIC
890 select COMMON_CLK
891 select CPU_ARM926T
892 select GENERIC_CLOCKEVENTS
893 select MIGHT_HAVE_CACHE_L2X0
894 select PINCTRL
895 select PINCTRL_STN8815
896 help
897 Support for the Nomadik platform by ST-Ericsson
898
899 config PLAT_SPEAR
900 bool "ST SPEAr"
901 select ARCH_HAS_CPUFREQ
902 select ARCH_REQUIRE_GPIOLIB
903 select ARM_AMBA
904 select CLKDEV_LOOKUP
905 select CLKSRC_MMIO
906 select COMMON_CLK
907 select GENERIC_CLOCKEVENTS
908 select HAVE_CLK
909 help
910 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
911
912 config ARCH_DAVINCI
913 bool "TI DaVinci"
914 select ARCH_HAS_HOLES_MEMORYMODEL
915 select ARCH_REQUIRE_GPIOLIB
916 select CLKDEV_LOOKUP
917 select GENERIC_ALLOCATOR
918 select GENERIC_CLOCKEVENTS
919 select GENERIC_IRQ_CHIP
920 select HAVE_IDE
921 select NEED_MACH_GPIO_H
922 select ZONE_DMA
923 help
924 Support for TI's DaVinci platform.
925
926 config ARCH_OMAP
927 bool "TI OMAP"
928 depends on MMU
929 select ARCH_HAS_CPUFREQ
930 select ARCH_HAS_HOLES_MEMORYMODEL
931 select ARCH_REQUIRE_GPIOLIB
932 select CLKSRC_MMIO
933 select GENERIC_CLOCKEVENTS
934 select HAVE_CLK
935 help
936 Support for TI's OMAP platform (OMAP1/2/3/4).
937
938 config ARCH_VT8500
939 bool "VIA/WonderMedia 85xx"
940 select ARCH_HAS_CPUFREQ
941 select ARCH_REQUIRE_GPIOLIB
942 select CLKDEV_LOOKUP
943 select COMMON_CLK
944 select CPU_ARM926T
945 select GENERIC_CLOCKEVENTS
946 select GENERIC_GPIO
947 select HAVE_CLK
948 select USE_OF
949 help
950 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
951
952 config ARCH_ZYNQ
953 bool "Xilinx Zynq ARM Cortex A9 Platform"
954 select ARM_AMBA
955 select ARM_GIC
956 select CPU_V7
957 select GENERIC_CLOCKEVENTS
958 select ICST
959 select MIGHT_HAVE_CACHE_L2X0
960 select USE_OF
961 help
962 Support for Xilinx Zynq ARM Cortex A9 Platform
963 endchoice
964
965 menu "Multiple platform selection"
966 depends on ARCH_MULTIPLATFORM
967
968 comment "CPU Core family selection"
969
970 config ARCH_MULTI_V4
971 bool "ARMv4 based platforms (FA526, StrongARM)"
972 depends on !ARCH_MULTI_V6_V7
973 select ARCH_MULTI_V4_V5
974
975 config ARCH_MULTI_V4T
976 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
977 depends on !ARCH_MULTI_V6_V7
978 select ARCH_MULTI_V4_V5
979
980 config ARCH_MULTI_V5
981 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
982 depends on !ARCH_MULTI_V6_V7
983 select ARCH_MULTI_V4_V5
984
985 config ARCH_MULTI_V4_V5
986 bool
987
988 config ARCH_MULTI_V6
989 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
990 select ARCH_MULTI_V6_V7
991 select CPU_V6
992
993 config ARCH_MULTI_V7
994 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
995 default y
996 select ARCH_MULTI_V6_V7
997 select ARCH_VEXPRESS
998 select CPU_V7
999
1000 config ARCH_MULTI_V6_V7
1001 bool
1002
1003 config ARCH_MULTI_CPU_AUTO
1004 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1005 select ARCH_MULTI_V5
1006
1007 endmenu
1008
1009 #
1010 # This is sorted alphabetically by mach-* pathname. However, plat-*
1011 # Kconfigs may be included either alphabetically (according to the
1012 # plat- suffix) or along side the corresponding mach-* source.
1013 #
1014 source "arch/arm/mach-mvebu/Kconfig"
1015
1016 source "arch/arm/mach-at91/Kconfig"
1017
1018 source "arch/arm/mach-clps711x/Kconfig"
1019
1020 source "arch/arm/mach-cns3xxx/Kconfig"
1021
1022 source "arch/arm/mach-davinci/Kconfig"
1023
1024 source "arch/arm/mach-dove/Kconfig"
1025
1026 source "arch/arm/mach-ep93xx/Kconfig"
1027
1028 source "arch/arm/mach-footbridge/Kconfig"
1029
1030 source "arch/arm/mach-gemini/Kconfig"
1031
1032 source "arch/arm/mach-h720x/Kconfig"
1033
1034 source "arch/arm/mach-highbank/Kconfig"
1035
1036 source "arch/arm/mach-integrator/Kconfig"
1037
1038 source "arch/arm/mach-iop32x/Kconfig"
1039
1040 source "arch/arm/mach-iop33x/Kconfig"
1041
1042 source "arch/arm/mach-iop13xx/Kconfig"
1043
1044 source "arch/arm/mach-ixp4xx/Kconfig"
1045
1046 source "arch/arm/mach-kirkwood/Kconfig"
1047
1048 source "arch/arm/mach-ks8695/Kconfig"
1049
1050 source "arch/arm/mach-msm/Kconfig"
1051
1052 source "arch/arm/mach-mv78xx0/Kconfig"
1053
1054 source "arch/arm/mach-imx/Kconfig"
1055
1056 source "arch/arm/mach-mxs/Kconfig"
1057
1058 source "arch/arm/mach-netx/Kconfig"
1059
1060 source "arch/arm/mach-nomadik/Kconfig"
1061 source "arch/arm/plat-nomadik/Kconfig"
1062
1063 source "arch/arm/plat-omap/Kconfig"
1064
1065 source "arch/arm/mach-omap1/Kconfig"
1066
1067 source "arch/arm/mach-omap2/Kconfig"
1068
1069 source "arch/arm/mach-orion5x/Kconfig"
1070
1071 source "arch/arm/mach-picoxcell/Kconfig"
1072
1073 source "arch/arm/mach-pxa/Kconfig"
1074 source "arch/arm/plat-pxa/Kconfig"
1075
1076 source "arch/arm/mach-mmp/Kconfig"
1077
1078 source "arch/arm/mach-realview/Kconfig"
1079
1080 source "arch/arm/mach-sa1100/Kconfig"
1081
1082 source "arch/arm/plat-samsung/Kconfig"
1083 source "arch/arm/plat-s3c24xx/Kconfig"
1084
1085 source "arch/arm/mach-socfpga/Kconfig"
1086
1087 source "arch/arm/plat-spear/Kconfig"
1088
1089 source "arch/arm/mach-s3c24xx/Kconfig"
1090 if ARCH_S3C24XX
1091 source "arch/arm/mach-s3c2412/Kconfig"
1092 source "arch/arm/mach-s3c2440/Kconfig"
1093 endif
1094
1095 if ARCH_S3C64XX
1096 source "arch/arm/mach-s3c64xx/Kconfig"
1097 endif
1098
1099 source "arch/arm/mach-s5p64x0/Kconfig"
1100
1101 source "arch/arm/mach-s5pc100/Kconfig"
1102
1103 source "arch/arm/mach-s5pv210/Kconfig"
1104
1105 source "arch/arm/mach-exynos/Kconfig"
1106
1107 source "arch/arm/mach-shmobile/Kconfig"
1108
1109 source "arch/arm/mach-prima2/Kconfig"
1110
1111 source "arch/arm/mach-tegra/Kconfig"
1112
1113 source "arch/arm/mach-u300/Kconfig"
1114
1115 source "arch/arm/mach-ux500/Kconfig"
1116
1117 source "arch/arm/mach-versatile/Kconfig"
1118
1119 source "arch/arm/mach-vexpress/Kconfig"
1120 source "arch/arm/plat-versatile/Kconfig"
1121
1122 source "arch/arm/mach-w90x900/Kconfig"
1123
1124 # Definitions to make life easier
1125 config ARCH_ACORN
1126 bool
1127
1128 config PLAT_IOP
1129 bool
1130 select GENERIC_CLOCKEVENTS
1131
1132 config PLAT_ORION
1133 bool
1134 select CLKSRC_MMIO
1135 select COMMON_CLK
1136 select GENERIC_IRQ_CHIP
1137 select IRQ_DOMAIN
1138
1139 config PLAT_ORION_LEGACY
1140 bool
1141 select PLAT_ORION
1142
1143 config PLAT_PXA
1144 bool
1145
1146 config PLAT_VERSATILE
1147 bool
1148
1149 config ARM_TIMER_SP804
1150 bool
1151 select CLKSRC_MMIO
1152 select HAVE_SCHED_CLOCK
1153
1154 source arch/arm/mm/Kconfig
1155
1156 config ARM_NR_BANKS
1157 int
1158 default 16 if ARCH_EP93XX
1159 default 8
1160
1161 config IWMMXT
1162 bool "Enable iWMMXt support"
1163 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1164 default y if PXA27x || PXA3xx || ARCH_MMP
1165 help
1166 Enable support for iWMMXt context switching at run time if
1167 running on a CPU that supports it.
1168
1169 config XSCALE_PMU
1170 bool
1171 depends on CPU_XSCALE
1172 default y
1173
1174 config MULTI_IRQ_HANDLER
1175 bool
1176 help
1177 Allow each machine to specify it's own IRQ handler at run time.
1178
1179 if !MMU
1180 source "arch/arm/Kconfig-nommu"
1181 endif
1182
1183 config ARM_ERRATA_326103
1184 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1185 depends on CPU_V6
1186 help
1187 Executing a SWP instruction to read-only memory does not set bit 11
1188 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1189 treat the access as a read, preventing a COW from occurring and
1190 causing the faulting task to livelock.
1191
1192 config ARM_ERRATA_411920
1193 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1194 depends on CPU_V6 || CPU_V6K
1195 help
1196 Invalidation of the Instruction Cache operation can
1197 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1198 It does not affect the MPCore. This option enables the ARM Ltd.
1199 recommended workaround.
1200
1201 config ARM_ERRATA_430973
1202 bool "ARM errata: Stale prediction on replaced interworking branch"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 430973 Cortex-A8
1206 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1207 interworking branch is replaced with another code sequence at the
1208 same virtual address, whether due to self-modifying code or virtual
1209 to physical address re-mapping, Cortex-A8 does not recover from the
1210 stale interworking branch prediction. This results in Cortex-A8
1211 executing the new code sequence in the incorrect ARM or Thumb state.
1212 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1213 and also flushes the branch target cache at every context switch.
1214 Note that setting specific bits in the ACTLR register may not be
1215 available in non-secure mode.
1216
1217 config ARM_ERRATA_458693
1218 bool "ARM errata: Processor deadlock when a false hazard is created"
1219 depends on CPU_V7
1220 help
1221 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1222 erratum. For very specific sequences of memory operations, it is
1223 possible for a hazard condition intended for a cache line to instead
1224 be incorrectly associated with a different cache line. This false
1225 hazard might then cause a processor deadlock. The workaround enables
1226 the L1 caching of the NEON accesses and disables the PLD instruction
1227 in the ACTLR register. Note that setting specific bits in the ACTLR
1228 register may not be available in non-secure mode.
1229
1230 config ARM_ERRATA_460075
1231 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1232 depends on CPU_V7
1233 help
1234 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1235 erratum. Any asynchronous access to the L2 cache may encounter a
1236 situation in which recent store transactions to the L2 cache are lost
1237 and overwritten with stale memory contents from external memory. The
1238 workaround disables the write-allocate mode for the L2 cache via the
1239 ACTLR register. Note that setting specific bits in the ACTLR register
1240 may not be available in non-secure mode.
1241
1242 config ARM_ERRATA_742230
1243 bool "ARM errata: DMB operation may be faulty"
1244 depends on CPU_V7 && SMP
1245 help
1246 This option enables the workaround for the 742230 Cortex-A9
1247 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1248 between two write operations may not ensure the correct visibility
1249 ordering of the two writes. This workaround sets a specific bit in
1250 the diagnostic register of the Cortex-A9 which causes the DMB
1251 instruction to behave as a DSB, ensuring the correct behaviour of
1252 the two writes.
1253
1254 config ARM_ERRATA_742231
1255 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1256 depends on CPU_V7 && SMP
1257 help
1258 This option enables the workaround for the 742231 Cortex-A9
1259 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1260 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1261 accessing some data located in the same cache line, may get corrupted
1262 data due to bad handling of the address hazard when the line gets
1263 replaced from one of the CPUs at the same time as another CPU is
1264 accessing it. This workaround sets specific bits in the diagnostic
1265 register of the Cortex-A9 which reduces the linefill issuing
1266 capabilities of the processor.
1267
1268 config PL310_ERRATA_588369
1269 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1270 depends on CACHE_L2X0
1271 help
1272 The PL310 L2 cache controller implements three types of Clean &
1273 Invalidate maintenance operations: by Physical Address
1274 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1275 They are architecturally defined to behave as the execution of a
1276 clean operation followed immediately by an invalidate operation,
1277 both performing to the same memory location. This functionality
1278 is not correctly implemented in PL310 as clean lines are not
1279 invalidated as a result of these operations.
1280
1281 config ARM_ERRATA_720789
1282 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1283 depends on CPU_V7
1284 help
1285 This option enables the workaround for the 720789 Cortex-A9 (prior to
1286 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1287 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1288 As a consequence of this erratum, some TLB entries which should be
1289 invalidated are not, resulting in an incoherency in the system page
1290 tables. The workaround changes the TLB flushing routines to invalidate
1291 entries regardless of the ASID.
1292
1293 config PL310_ERRATA_727915
1294 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1295 depends on CACHE_L2X0
1296 help
1297 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1298 operation (offset 0x7FC). This operation runs in background so that
1299 PL310 can handle normal accesses while it is in progress. Under very
1300 rare circumstances, due to this erratum, write data can be lost when
1301 PL310 treats a cacheable write transaction during a Clean &
1302 Invalidate by Way operation.
1303
1304 config ARM_ERRATA_743622
1305 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1306 depends on CPU_V7
1307 help
1308 This option enables the workaround for the 743622 Cortex-A9
1309 (r2p*) erratum. Under very rare conditions, a faulty
1310 optimisation in the Cortex-A9 Store Buffer may lead to data
1311 corruption. This workaround sets a specific bit in the diagnostic
1312 register of the Cortex-A9 which disables the Store Buffer
1313 optimisation, preventing the defect from occurring. This has no
1314 visible impact on the overall performance or power consumption of the
1315 processor.
1316
1317 config ARM_ERRATA_751472
1318 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1319 depends on CPU_V7
1320 help
1321 This option enables the workaround for the 751472 Cortex-A9 (prior
1322 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1323 completion of a following broadcasted operation if the second
1324 operation is received by a CPU before the ICIALLUIS has completed,
1325 potentially leading to corrupted entries in the cache or TLB.
1326
1327 config PL310_ERRATA_753970
1328 bool "PL310 errata: cache sync operation may be faulty"
1329 depends on CACHE_PL310
1330 help
1331 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1332
1333 Under some condition the effect of cache sync operation on
1334 the store buffer still remains when the operation completes.
1335 This means that the store buffer is always asked to drain and
1336 this prevents it from merging any further writes. The workaround
1337 is to replace the normal offset of cache sync operation (0x730)
1338 by another offset targeting an unmapped PL310 register 0x740.
1339 This has the same effect as the cache sync operation: store buffer
1340 drain and waiting for all buffers empty.
1341
1342 config ARM_ERRATA_754322
1343 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1344 depends on CPU_V7
1345 help
1346 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1347 r3p*) erratum. A speculative memory access may cause a page table walk
1348 which starts prior to an ASID switch but completes afterwards. This
1349 can populate the micro-TLB with a stale entry which may be hit with
1350 the new ASID. This workaround places two dsb instructions in the mm
1351 switching code so that no page table walks can cross the ASID switch.
1352
1353 config ARM_ERRATA_754327
1354 bool "ARM errata: no automatic Store Buffer drain"
1355 depends on CPU_V7 && SMP
1356 help
1357 This option enables the workaround for the 754327 Cortex-A9 (prior to
1358 r2p0) erratum. The Store Buffer does not have any automatic draining
1359 mechanism and therefore a livelock may occur if an external agent
1360 continuously polls a memory location waiting to observe an update.
1361 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1362 written polling loops from denying visibility of updates to memory.
1363
1364 config ARM_ERRATA_364296
1365 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1366 depends on CPU_V6 && !SMP
1367 help
1368 This options enables the workaround for the 364296 ARM1136
1369 r0p2 erratum (possible cache data corruption with
1370 hit-under-miss enabled). It sets the undocumented bit 31 in
1371 the auxiliary control register and the FI bit in the control
1372 register, thus disabling hit-under-miss without putting the
1373 processor into full low interrupt latency mode. ARM11MPCore
1374 is not affected.
1375
1376 config ARM_ERRATA_764369
1377 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1378 depends on CPU_V7 && SMP
1379 help
1380 This option enables the workaround for erratum 764369
1381 affecting Cortex-A9 MPCore with two or more processors (all
1382 current revisions). Under certain timing circumstances, a data
1383 cache line maintenance operation by MVA targeting an Inner
1384 Shareable memory region may fail to proceed up to either the
1385 Point of Coherency or to the Point of Unification of the
1386 system. This workaround adds a DSB instruction before the
1387 relevant cache maintenance functions and sets a specific bit
1388 in the diagnostic control register of the SCU.
1389
1390 config PL310_ERRATA_769419
1391 bool "PL310 errata: no automatic Store Buffer drain"
1392 depends on CACHE_L2X0
1393 help
1394 On revisions of the PL310 prior to r3p2, the Store Buffer does
1395 not automatically drain. This can cause normal, non-cacheable
1396 writes to be retained when the memory system is idle, leading
1397 to suboptimal I/O performance for drivers using coherent DMA.
1398 This option adds a write barrier to the cpu_idle loop so that,
1399 on systems with an outer cache, the store buffer is drained
1400 explicitly.
1401
1402 config ARM_ERRATA_775420
1403 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1404 depends on CPU_V7
1405 help
1406 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1407 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1408 operation aborts with MMU exception, it might cause the processor
1409 to deadlock. This workaround puts DSB before executing ISB if
1410 an abort may occur on cache maintenance.
1411
1412 endmenu
1413
1414 source "arch/arm/common/Kconfig"
1415
1416 menu "Bus support"
1417
1418 config ARM_AMBA
1419 bool
1420
1421 config ISA
1422 bool
1423 help
1424 Find out whether you have ISA slots on your motherboard. ISA is the
1425 name of a bus system, i.e. the way the CPU talks to the other stuff
1426 inside your box. Other bus systems are PCI, EISA, MicroChannel
1427 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1428 newer boards don't support it. If you have ISA, say Y, otherwise N.
1429
1430 # Select ISA DMA controller support
1431 config ISA_DMA
1432 bool
1433 select ISA_DMA_API
1434
1435 # Select ISA DMA interface
1436 config ISA_DMA_API
1437 bool
1438
1439 config PCI
1440 bool "PCI support" if MIGHT_HAVE_PCI
1441 help
1442 Find out whether you have a PCI motherboard. PCI is the name of a
1443 bus system, i.e. the way the CPU talks to the other stuff inside
1444 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1445 VESA. If you have PCI, say Y, otherwise N.
1446
1447 config PCI_DOMAINS
1448 bool
1449 depends on PCI
1450
1451 config PCI_NANOENGINE
1452 bool "BSE nanoEngine PCI support"
1453 depends on SA1100_NANOENGINE
1454 help
1455 Enable PCI on the BSE nanoEngine board.
1456
1457 config PCI_SYSCALL
1458 def_bool PCI
1459
1460 # Select the host bridge type
1461 config PCI_HOST_VIA82C505
1462 bool
1463 depends on PCI && ARCH_SHARK
1464 default y
1465
1466 config PCI_HOST_ITE8152
1467 bool
1468 depends on PCI && MACH_ARMCORE
1469 default y
1470 select DMABOUNCE
1471
1472 source "drivers/pci/Kconfig"
1473
1474 source "drivers/pcmcia/Kconfig"
1475
1476 endmenu
1477
1478 menu "Kernel Features"
1479
1480 config HAVE_SMP
1481 bool
1482 help
1483 This option should be selected by machines which have an SMP-
1484 capable CPU.
1485
1486 The only effect of this option is to make the SMP-related
1487 options available to the user for configuration.
1488
1489 config SMP
1490 bool "Symmetric Multi-Processing"
1491 depends on CPU_V6K || CPU_V7
1492 depends on GENERIC_CLOCKEVENTS
1493 depends on HAVE_SMP
1494 depends on MMU
1495 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1496 select USE_GENERIC_SMP_HELPERS
1497 help
1498 This enables support for systems with more than one CPU. If you have
1499 a system with only one CPU, like most personal computers, say N. If
1500 you have a system with more than one CPU, say Y.
1501
1502 If you say N here, the kernel will run on single and multiprocessor
1503 machines, but will use only one CPU of a multiprocessor machine. If
1504 you say Y here, the kernel will run on many, but not all, single
1505 processor machines. On a single processor machine, the kernel will
1506 run faster if you say N here.
1507
1508 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1509 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1510 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1511
1512 If you don't know what to do here, say N.
1513
1514 config SMP_ON_UP
1515 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1516 depends on EXPERIMENTAL
1517 depends on SMP && !XIP_KERNEL
1518 default y
1519 help
1520 SMP kernels contain instructions which fail on non-SMP processors.
1521 Enabling this option allows the kernel to modify itself to make
1522 these instructions safe. Disabling it allows about 1K of space
1523 savings.
1524
1525 If you don't know what to do here, say Y.
1526
1527 config ARM_CPU_TOPOLOGY
1528 bool "Support cpu topology definition"
1529 depends on SMP && CPU_V7
1530 default y
1531 help
1532 Support ARM cpu topology definition. The MPIDR register defines
1533 affinity between processors which is then used to describe the cpu
1534 topology of an ARM System.
1535
1536 config SCHED_MC
1537 bool "Multi-core scheduler support"
1538 depends on ARM_CPU_TOPOLOGY
1539 help
1540 Multi-core scheduler support improves the CPU scheduler's decision
1541 making when dealing with multi-core CPU chips at a cost of slightly
1542 increased overhead in some places. If unsure say N here.
1543
1544 config SCHED_SMT
1545 bool "SMT scheduler support"
1546 depends on ARM_CPU_TOPOLOGY
1547 help
1548 Improves the CPU scheduler's decision making when dealing with
1549 MultiThreading at a cost of slightly increased overhead in some
1550 places. If unsure say N here.
1551
1552 config HAVE_ARM_SCU
1553 bool
1554 help
1555 This option enables support for the ARM system coherency unit
1556
1557 config ARM_ARCH_TIMER
1558 bool "Architected timer support"
1559 depends on CPU_V7
1560 help
1561 This option enables support for the ARM architected timer
1562
1563 config HAVE_ARM_TWD
1564 bool
1565 depends on SMP
1566 help
1567 This options enables support for the ARM timer and watchdog unit
1568
1569 choice
1570 prompt "Memory split"
1571 default VMSPLIT_3G
1572 help
1573 Select the desired split between kernel and user memory.
1574
1575 If you are not absolutely sure what you are doing, leave this
1576 option alone!
1577
1578 config VMSPLIT_3G
1579 bool "3G/1G user/kernel split"
1580 config VMSPLIT_2G
1581 bool "2G/2G user/kernel split"
1582 config VMSPLIT_1G
1583 bool "1G/3G user/kernel split"
1584 endchoice
1585
1586 config PAGE_OFFSET
1587 hex
1588 default 0x40000000 if VMSPLIT_1G
1589 default 0x80000000 if VMSPLIT_2G
1590 default 0xC0000000
1591
1592 config NR_CPUS
1593 int "Maximum number of CPUs (2-32)"
1594 range 2 32
1595 depends on SMP
1596 default "4"
1597
1598 config HOTPLUG_CPU
1599 bool "Support for hot-pluggable CPUs"
1600 depends on SMP && HOTPLUG
1601 help
1602 Say Y here to experiment with turning CPUs off and on. CPUs
1603 can be controlled through /sys/devices/system/cpu.
1604
1605 config LOCAL_TIMERS
1606 bool "Use local timer interrupts"
1607 depends on SMP
1608 default y
1609 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1610 help
1611 Enable support for local timers on SMP platforms, rather then the
1612 legacy IPI broadcast method. Local timers allows the system
1613 accounting to be spread across the timer interval, preventing a
1614 "thundering herd" at every timer tick.
1615
1616 config ARCH_NR_GPIO
1617 int
1618 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1619 default 355 if ARCH_U8500
1620 default 264 if MACH_H4700
1621 default 512 if SOC_OMAP5
1622 default 288 if ARCH_VT8500
1623 default 0
1624 help
1625 Maximum number of GPIOs in the system.
1626
1627 If unsure, leave the default value.
1628
1629 source kernel/Kconfig.preempt
1630
1631 config HZ
1632 int
1633 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1634 ARCH_S5PV210 || ARCH_EXYNOS4
1635 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1636 default AT91_TIMER_HZ if ARCH_AT91
1637 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1638 default 100
1639
1640 config THUMB2_KERNEL
1641 bool "Compile the kernel in Thumb-2 mode"
1642 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1643 select AEABI
1644 select ARM_ASM_UNIFIED
1645 select ARM_UNWIND
1646 help
1647 By enabling this option, the kernel will be compiled in
1648 Thumb-2 mode. A compiler/assembler that understand the unified
1649 ARM-Thumb syntax is needed.
1650
1651 If unsure, say N.
1652
1653 config THUMB2_AVOID_R_ARM_THM_JUMP11
1654 bool "Work around buggy Thumb-2 short branch relocations in gas"
1655 depends on THUMB2_KERNEL && MODULES
1656 default y
1657 help
1658 Various binutils versions can resolve Thumb-2 branches to
1659 locally-defined, preemptible global symbols as short-range "b.n"
1660 branch instructions.
1661
1662 This is a problem, because there's no guarantee the final
1663 destination of the symbol, or any candidate locations for a
1664 trampoline, are within range of the branch. For this reason, the
1665 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1666 relocation in modules at all, and it makes little sense to add
1667 support.
1668
1669 The symptom is that the kernel fails with an "unsupported
1670 relocation" error when loading some modules.
1671
1672 Until fixed tools are available, passing
1673 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1674 code which hits this problem, at the cost of a bit of extra runtime
1675 stack usage in some cases.
1676
1677 The problem is described in more detail at:
1678 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1679
1680 Only Thumb-2 kernels are affected.
1681
1682 Unless you are sure your tools don't have this problem, say Y.
1683
1684 config ARM_ASM_UNIFIED
1685 bool
1686
1687 config AEABI
1688 bool "Use the ARM EABI to compile the kernel"
1689 help
1690 This option allows for the kernel to be compiled using the latest
1691 ARM ABI (aka EABI). This is only useful if you are using a user
1692 space environment that is also compiled with EABI.
1693
1694 Since there are major incompatibilities between the legacy ABI and
1695 EABI, especially with regard to structure member alignment, this
1696 option also changes the kernel syscall calling convention to
1697 disambiguate both ABIs and allow for backward compatibility support
1698 (selected with CONFIG_OABI_COMPAT).
1699
1700 To use this you need GCC version 4.0.0 or later.
1701
1702 config OABI_COMPAT
1703 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1704 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1705 default y
1706 help
1707 This option preserves the old syscall interface along with the
1708 new (ARM EABI) one. It also provides a compatibility layer to
1709 intercept syscalls that have structure arguments which layout
1710 in memory differs between the legacy ABI and the new ARM EABI
1711 (only for non "thumb" binaries). This option adds a tiny
1712 overhead to all syscalls and produces a slightly larger kernel.
1713 If you know you'll be using only pure EABI user space then you
1714 can say N here. If this option is not selected and you attempt
1715 to execute a legacy ABI binary then the result will be
1716 UNPREDICTABLE (in fact it can be predicted that it won't work
1717 at all). If in doubt say Y.
1718
1719 config ARCH_HAS_HOLES_MEMORYMODEL
1720 bool
1721
1722 config ARCH_SPARSEMEM_ENABLE
1723 bool
1724
1725 config ARCH_SPARSEMEM_DEFAULT
1726 def_bool ARCH_SPARSEMEM_ENABLE
1727
1728 config ARCH_SELECT_MEMORY_MODEL
1729 def_bool ARCH_SPARSEMEM_ENABLE
1730
1731 config HAVE_ARCH_PFN_VALID
1732 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1733
1734 config HIGHMEM
1735 bool "High Memory Support"
1736 depends on MMU
1737 help
1738 The address space of ARM processors is only 4 Gigabytes large
1739 and it has to accommodate user address space, kernel address
1740 space as well as some memory mapped IO. That means that, if you
1741 have a large amount of physical memory and/or IO, not all of the
1742 memory can be "permanently mapped" by the kernel. The physical
1743 memory that is not permanently mapped is called "high memory".
1744
1745 Depending on the selected kernel/user memory split, minimum
1746 vmalloc space and actual amount of RAM, you may not need this
1747 option which should result in a slightly faster kernel.
1748
1749 If unsure, say n.
1750
1751 config HIGHPTE
1752 bool "Allocate 2nd-level pagetables from highmem"
1753 depends on HIGHMEM
1754
1755 config HW_PERF_EVENTS
1756 bool "Enable hardware performance counter support for perf events"
1757 depends on PERF_EVENTS
1758 default y
1759 help
1760 Enable hardware performance counter support for perf events. If
1761 disabled, perf events will use software events only.
1762
1763 source "mm/Kconfig"
1764
1765 config FORCE_MAX_ZONEORDER
1766 int "Maximum zone order" if ARCH_SHMOBILE
1767 range 11 64 if ARCH_SHMOBILE
1768 default "12" if SOC_AM33XX
1769 default "9" if SA1111
1770 default "11"
1771 help
1772 The kernel memory allocator divides physically contiguous memory
1773 blocks into "zones", where each zone is a power of two number of
1774 pages. This option selects the largest power of two that the kernel
1775 keeps in the memory allocator. If you need to allocate very large
1776 blocks of physically contiguous memory, then you may need to
1777 increase this value.
1778
1779 This config option is actually maximum order plus one. For example,
1780 a value of 11 means that the largest free memory block is 2^10 pages.
1781
1782 config ALIGNMENT_TRAP
1783 bool
1784 depends on CPU_CP15_MMU
1785 default y if !ARCH_EBSA110
1786 select HAVE_PROC_CPU if PROC_FS
1787 help
1788 ARM processors cannot fetch/store information which is not
1789 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1790 address divisible by 4. On 32-bit ARM processors, these non-aligned
1791 fetch/store instructions will be emulated in software if you say
1792 here, which has a severe performance impact. This is necessary for
1793 correct operation of some network protocols. With an IP-only
1794 configuration it is safe to say N, otherwise say Y.
1795
1796 config UACCESS_WITH_MEMCPY
1797 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1798 depends on MMU
1799 default y if CPU_FEROCEON
1800 help
1801 Implement faster copy_to_user and clear_user methods for CPU
1802 cores where a 8-word STM instruction give significantly higher
1803 memory write throughput than a sequence of individual 32bit stores.
1804
1805 A possible side effect is a slight increase in scheduling latency
1806 between threads sharing the same address space if they invoke
1807 such copy operations with large buffers.
1808
1809 However, if the CPU data cache is using a write-allocate mode,
1810 this option is unlikely to provide any performance gain.
1811
1812 config SECCOMP
1813 bool
1814 prompt "Enable seccomp to safely compute untrusted bytecode"
1815 ---help---
1816 This kernel feature is useful for number crunching applications
1817 that may need to compute untrusted bytecode during their
1818 execution. By using pipes or other transports made available to
1819 the process as file descriptors supporting the read/write
1820 syscalls, it's possible to isolate those applications in
1821 their own address space using seccomp. Once seccomp is
1822 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1823 and the task is only allowed to execute a few safe syscalls
1824 defined by each seccomp mode.
1825
1826 config CC_STACKPROTECTOR
1827 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1828 depends on EXPERIMENTAL
1829 help
1830 This option turns on the -fstack-protector GCC feature. This
1831 feature puts, at the beginning of functions, a canary value on
1832 the stack just before the return address, and validates
1833 the value just before actually returning. Stack based buffer
1834 overflows (that need to overwrite this return address) now also
1835 overwrite the canary, which gets detected and the attack is then
1836 neutralized via a kernel panic.
1837 This feature requires gcc version 4.2 or above.
1838
1839 config XEN_DOM0
1840 def_bool y
1841 depends on XEN
1842
1843 config XEN
1844 bool "Xen guest support on ARM (EXPERIMENTAL)"
1845 depends on EXPERIMENTAL && ARM && OF
1846 depends on CPU_V7 && !CPU_V6
1847 help
1848 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1849
1850 endmenu
1851
1852 menu "Boot options"
1853
1854 config USE_OF
1855 bool "Flattened Device Tree support"
1856 select IRQ_DOMAIN
1857 select OF
1858 select OF_EARLY_FLATTREE
1859 help
1860 Include support for flattened device tree machine descriptions.
1861
1862 config ATAGS
1863 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1864 default y
1865 help
1866 This is the traditional way of passing data to the kernel at boot
1867 time. If you are solely relying on the flattened device tree (or
1868 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1869 to remove ATAGS support from your kernel binary. If unsure,
1870 leave this to y.
1871
1872 config DEPRECATED_PARAM_STRUCT
1873 bool "Provide old way to pass kernel parameters"
1874 depends on ATAGS
1875 help
1876 This was deprecated in 2001 and announced to live on for 5 years.
1877 Some old boot loaders still use this way.
1878
1879 # Compressed boot loader in ROM. Yes, we really want to ask about
1880 # TEXT and BSS so we preserve their values in the config files.
1881 config ZBOOT_ROM_TEXT
1882 hex "Compressed ROM boot loader base address"
1883 default "0"
1884 help
1885 The physical address at which the ROM-able zImage is to be
1886 placed in the target. Platforms which normally make use of
1887 ROM-able zImage formats normally set this to a suitable
1888 value in their defconfig file.
1889
1890 If ZBOOT_ROM is not enabled, this has no effect.
1891
1892 config ZBOOT_ROM_BSS
1893 hex "Compressed ROM boot loader BSS address"
1894 default "0"
1895 help
1896 The base address of an area of read/write memory in the target
1897 for the ROM-able zImage which must be available while the
1898 decompressor is running. It must be large enough to hold the
1899 entire decompressed kernel plus an additional 128 KiB.
1900 Platforms which normally make use of ROM-able zImage formats
1901 normally set this to a suitable value in their defconfig file.
1902
1903 If ZBOOT_ROM is not enabled, this has no effect.
1904
1905 config ZBOOT_ROM
1906 bool "Compressed boot loader in ROM/flash"
1907 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1908 help
1909 Say Y here if you intend to execute your compressed kernel image
1910 (zImage) directly from ROM or flash. If unsure, say N.
1911
1912 choice
1913 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1914 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1915 default ZBOOT_ROM_NONE
1916 help
1917 Include experimental SD/MMC loading code in the ROM-able zImage.
1918 With this enabled it is possible to write the ROM-able zImage
1919 kernel image to an MMC or SD card and boot the kernel straight
1920 from the reset vector. At reset the processor Mask ROM will load
1921 the first part of the ROM-able zImage which in turn loads the
1922 rest the kernel image to RAM.
1923
1924 config ZBOOT_ROM_NONE
1925 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1926 help
1927 Do not load image from SD or MMC
1928
1929 config ZBOOT_ROM_MMCIF
1930 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1931 help
1932 Load image from MMCIF hardware block.
1933
1934 config ZBOOT_ROM_SH_MOBILE_SDHI
1935 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1936 help
1937 Load image from SDHI hardware block
1938
1939 endchoice
1940
1941 config ARM_APPENDED_DTB
1942 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1943 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1944 help
1945 With this option, the boot code will look for a device tree binary
1946 (DTB) appended to zImage
1947 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1948
1949 This is meant as a backward compatibility convenience for those
1950 systems with a bootloader that can't be upgraded to accommodate
1951 the documented boot protocol using a device tree.
1952
1953 Beware that there is very little in terms of protection against
1954 this option being confused by leftover garbage in memory that might
1955 look like a DTB header after a reboot if no actual DTB is appended
1956 to zImage. Do not leave this option active in a production kernel
1957 if you don't intend to always append a DTB. Proper passing of the
1958 location into r2 of a bootloader provided DTB is always preferable
1959 to this option.
1960
1961 config ARM_ATAG_DTB_COMPAT
1962 bool "Supplement the appended DTB with traditional ATAG information"
1963 depends on ARM_APPENDED_DTB
1964 help
1965 Some old bootloaders can't be updated to a DTB capable one, yet
1966 they provide ATAGs with memory configuration, the ramdisk address,
1967 the kernel cmdline string, etc. Such information is dynamically
1968 provided by the bootloader and can't always be stored in a static
1969 DTB. To allow a device tree enabled kernel to be used with such
1970 bootloaders, this option allows zImage to extract the information
1971 from the ATAG list and store it at run time into the appended DTB.
1972
1973 choice
1974 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1975 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1976
1977 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1978 bool "Use bootloader kernel arguments if available"
1979 help
1980 Uses the command-line options passed by the boot loader instead of
1981 the device tree bootargs property. If the boot loader doesn't provide
1982 any, the device tree bootargs property will be used.
1983
1984 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1985 bool "Extend with bootloader kernel arguments"
1986 help
1987 The command-line arguments provided by the boot loader will be
1988 appended to the the device tree bootargs property.
1989
1990 endchoice
1991
1992 config CMDLINE
1993 string "Default kernel command string"
1994 default ""
1995 help
1996 On some architectures (EBSA110 and CATS), there is currently no way
1997 for the boot loader to pass arguments to the kernel. For these
1998 architectures, you should supply some command-line options at build
1999 time by entering them here. As a minimum, you should specify the
2000 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2001
2002 choice
2003 prompt "Kernel command line type" if CMDLINE != ""
2004 default CMDLINE_FROM_BOOTLOADER
2005 depends on ATAGS
2006
2007 config CMDLINE_FROM_BOOTLOADER
2008 bool "Use bootloader kernel arguments if available"
2009 help
2010 Uses the command-line options passed by the boot loader. If
2011 the boot loader doesn't provide any, the default kernel command
2012 string provided in CMDLINE will be used.
2013
2014 config CMDLINE_EXTEND
2015 bool "Extend bootloader kernel arguments"
2016 help
2017 The command-line arguments provided by the boot loader will be
2018 appended to the default kernel command string.
2019
2020 config CMDLINE_FORCE
2021 bool "Always use the default kernel command string"
2022 help
2023 Always use the default kernel command string, even if the boot
2024 loader passes other arguments to the kernel.
2025 This is useful if you cannot or don't want to change the
2026 command-line options your boot loader passes to the kernel.
2027 endchoice
2028
2029 config XIP_KERNEL
2030 bool "Kernel Execute-In-Place from ROM"
2031 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2032 help
2033 Execute-In-Place allows the kernel to run from non-volatile storage
2034 directly addressable by the CPU, such as NOR flash. This saves RAM
2035 space since the text section of the kernel is not loaded from flash
2036 to RAM. Read-write sections, such as the data section and stack,
2037 are still copied to RAM. The XIP kernel is not compressed since
2038 it has to run directly from flash, so it will take more space to
2039 store it. The flash address used to link the kernel object files,
2040 and for storing it, is configuration dependent. Therefore, if you
2041 say Y here, you must know the proper physical address where to
2042 store the kernel image depending on your own flash memory usage.
2043
2044 Also note that the make target becomes "make xipImage" rather than
2045 "make zImage" or "make Image". The final kernel binary to put in
2046 ROM memory will be arch/arm/boot/xipImage.
2047
2048 If unsure, say N.
2049
2050 config XIP_PHYS_ADDR
2051 hex "XIP Kernel Physical Location"
2052 depends on XIP_KERNEL
2053 default "0x00080000"
2054 help
2055 This is the physical address in your flash memory the kernel will
2056 be linked for and stored to. This address is dependent on your
2057 own flash usage.
2058
2059 config KEXEC
2060 bool "Kexec system call (EXPERIMENTAL)"
2061 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2062 help
2063 kexec is a system call that implements the ability to shutdown your
2064 current kernel, and to start another kernel. It is like a reboot
2065 but it is independent of the system firmware. And like a reboot
2066 you can start any kernel with it, not just Linux.
2067
2068 It is an ongoing process to be certain the hardware in a machine
2069 is properly shutdown, so do not be surprised if this code does not
2070 initially work for you. It may help to enable device hotplugging
2071 support.
2072
2073 config ATAGS_PROC
2074 bool "Export atags in procfs"
2075 depends on ATAGS && KEXEC
2076 default y
2077 help
2078 Should the atags used to boot the kernel be exported in an "atags"
2079 file in procfs. Useful with kexec.
2080
2081 config CRASH_DUMP
2082 bool "Build kdump crash kernel (EXPERIMENTAL)"
2083 depends on EXPERIMENTAL
2084 help
2085 Generate crash dump after being started by kexec. This should
2086 be normally only set in special crash dump kernels which are
2087 loaded in the main kernel with kexec-tools into a specially
2088 reserved region and then later executed after a crash by
2089 kdump/kexec. The crash dump kernel must be compiled to a
2090 memory address not used by the main kernel
2091
2092 For more details see Documentation/kdump/kdump.txt
2093
2094 config AUTO_ZRELADDR
2095 bool "Auto calculation of the decompressed kernel image address"
2096 depends on !ZBOOT_ROM && !ARCH_U300
2097 help
2098 ZRELADDR is the physical address where the decompressed kernel
2099 image will be placed. If AUTO_ZRELADDR is selected, the address
2100 will be determined at run-time by masking the current IP with
2101 0xf8000000. This assumes the zImage being placed in the first 128MB
2102 from start of memory.
2103
2104 endmenu
2105
2106 menu "CPU Power Management"
2107
2108 if ARCH_HAS_CPUFREQ
2109
2110 source "drivers/cpufreq/Kconfig"
2111
2112 config CPU_FREQ_IMX
2113 tristate "CPUfreq driver for i.MX CPUs"
2114 depends on ARCH_MXC && CPU_FREQ
2115 select CPU_FREQ_TABLE
2116 help
2117 This enables the CPUfreq driver for i.MX CPUs.
2118
2119 config CPU_FREQ_SA1100
2120 bool
2121
2122 config CPU_FREQ_SA1110
2123 bool
2124
2125 config CPU_FREQ_INTEGRATOR
2126 tristate "CPUfreq driver for ARM Integrator CPUs"
2127 depends on ARCH_INTEGRATOR && CPU_FREQ
2128 default y
2129 help
2130 This enables the CPUfreq driver for ARM Integrator CPUs.
2131
2132 For details, take a look at <file:Documentation/cpu-freq>.
2133
2134 If in doubt, say Y.
2135
2136 config CPU_FREQ_PXA
2137 bool
2138 depends on CPU_FREQ && ARCH_PXA && PXA25x
2139 default y
2140 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2141 select CPU_FREQ_TABLE
2142
2143 config CPU_FREQ_S3C
2144 bool
2145 help
2146 Internal configuration node for common cpufreq on Samsung SoC
2147
2148 config CPU_FREQ_S3C24XX
2149 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2150 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
2151 select CPU_FREQ_S3C
2152 help
2153 This enables the CPUfreq driver for the Samsung S3C24XX family
2154 of CPUs.
2155
2156 For details, take a look at <file:Documentation/cpu-freq>.
2157
2158 If in doubt, say N.
2159
2160 config CPU_FREQ_S3C24XX_PLL
2161 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2162 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2163 help
2164 Compile in support for changing the PLL frequency from the
2165 S3C24XX series CPUfreq driver. The PLL takes time to settle
2166 after a frequency change, so by default it is not enabled.
2167
2168 This also means that the PLL tables for the selected CPU(s) will
2169 be built which may increase the size of the kernel image.
2170
2171 config CPU_FREQ_S3C24XX_DEBUG
2172 bool "Debug CPUfreq Samsung driver core"
2173 depends on CPU_FREQ_S3C24XX
2174 help
2175 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2176
2177 config CPU_FREQ_S3C24XX_IODEBUG
2178 bool "Debug CPUfreq Samsung driver IO timing"
2179 depends on CPU_FREQ_S3C24XX
2180 help
2181 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2182
2183 config CPU_FREQ_S3C24XX_DEBUGFS
2184 bool "Export debugfs for CPUFreq"
2185 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2186 help
2187 Export status information via debugfs.
2188
2189 endif
2190
2191 source "drivers/cpuidle/Kconfig"
2192
2193 endmenu
2194
2195 menu "Floating point emulation"
2196
2197 comment "At least one emulation must be selected"
2198
2199 config FPE_NWFPE
2200 bool "NWFPE math emulation"
2201 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2202 ---help---
2203 Say Y to include the NWFPE floating point emulator in the kernel.
2204 This is necessary to run most binaries. Linux does not currently
2205 support floating point hardware so you need to say Y here even if
2206 your machine has an FPA or floating point co-processor podule.
2207
2208 You may say N here if you are going to load the Acorn FPEmulator
2209 early in the bootup.
2210
2211 config FPE_NWFPE_XP
2212 bool "Support extended precision"
2213 depends on FPE_NWFPE
2214 help
2215 Say Y to include 80-bit support in the kernel floating-point
2216 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2217 Note that gcc does not generate 80-bit operations by default,
2218 so in most cases this option only enlarges the size of the
2219 floating point emulator without any good reason.
2220
2221 You almost surely want to say N here.
2222
2223 config FPE_FASTFPE
2224 bool "FastFPE math emulation (EXPERIMENTAL)"
2225 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
2226 ---help---
2227 Say Y here to include the FAST floating point emulator in the kernel.
2228 This is an experimental much faster emulator which now also has full
2229 precision for the mantissa. It does not support any exceptions.
2230 It is very simple, and approximately 3-6 times faster than NWFPE.
2231
2232 It should be sufficient for most programs. It may be not suitable
2233 for scientific calculations, but you have to check this for yourself.
2234 If you do not feel you need a faster FP emulation you should better
2235 choose NWFPE.
2236
2237 config VFP
2238 bool "VFP-format floating point maths"
2239 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2240 help
2241 Say Y to include VFP support code in the kernel. This is needed
2242 if your hardware includes a VFP unit.
2243
2244 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2245 release notes and additional status information.
2246
2247 Say N if your target does not have VFP hardware.
2248
2249 config VFPv3
2250 bool
2251 depends on VFP
2252 default y if CPU_V7
2253
2254 config NEON
2255 bool "Advanced SIMD (NEON) Extension support"
2256 depends on VFPv3 && CPU_V7
2257 help
2258 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2259 Extension.
2260
2261 endmenu
2262
2263 menu "Userspace binary formats"
2264
2265 source "fs/Kconfig.binfmt"
2266
2267 config ARTHUR
2268 tristate "RISC OS personality"
2269 depends on !AEABI
2270 help
2271 Say Y here to include the kernel code necessary if you want to run
2272 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2273 experimental; if this sounds frightening, say N and sleep in peace.
2274 You can also say M here to compile this support as a module (which
2275 will be called arthur).
2276
2277 endmenu
2278
2279 menu "Power management options"
2280
2281 source "kernel/power/Kconfig"
2282
2283 config ARCH_SUSPEND_POSSIBLE
2284 depends on !ARCH_S5PC100
2285 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2286 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2287 def_bool y
2288
2289 config ARM_CPU_SUSPEND
2290 def_bool PM_SLEEP
2291
2292 endmenu
2293
2294 source "net/Kconfig"
2295
2296 source "drivers/Kconfig"
2297
2298 source "fs/Kconfig"
2299
2300 source "arch/arm/Kconfig.debug"
2301
2302 source "security/Kconfig"
2303
2304 source "crypto/Kconfig"
2305
2306 source "lib/Kconfig"