]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/arm/Kconfig
nohz: Drop generic vtime obsolete dependency on CONFIG_64BIT
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7 select ARCH_HAVE_CUSTOM_GPIO_H
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CLONE_BACKWARDS
11 select CPU_PM if (SUSPEND || CPU_IDLE)
12 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
13 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
14 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
15 select GENERIC_IDLE_POLL_SETUP
16 select GENERIC_IRQ_PROBE
17 select GENERIC_IRQ_SHOW
18 select GENERIC_PCI_IOMAP
19 select GENERIC_SCHED_CLOCK
20 select GENERIC_SMP_IDLE_THREAD
21 select GENERIC_STRNCPY_FROM_USER
22 select GENERIC_STRNLEN_USER
23 select HARDIRQS_SW_RESEND
24 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
25 select HAVE_ARCH_KGDB
26 select HAVE_ARCH_SECCOMP_FILTER
27 select HAVE_ARCH_TRACEHOOK
28 select HAVE_BPF_JIT
29 select HAVE_CONTEXT_TRACKING
30 select HAVE_C_RECORDMCOUNT
31 select HAVE_DEBUG_KMEMLEAK
32 select HAVE_DMA_API_DEBUG
33 select HAVE_DMA_ATTRS
34 select HAVE_DMA_CONTIGUOUS if MMU
35 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
36 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
37 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
38 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
39 select HAVE_GENERIC_DMA_COHERENT
40 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
41 select HAVE_IDE if PCI || ISA || PCMCIA
42 select HAVE_IRQ_TIME_ACCOUNTING
43 select HAVE_KERNEL_GZIP
44 select HAVE_KERNEL_LZ4
45 select HAVE_KERNEL_LZMA
46 select HAVE_KERNEL_LZO
47 select HAVE_KERNEL_XZ
48 select HAVE_KPROBES if !XIP_KERNEL
49 select HAVE_KRETPROBES if (HAVE_KPROBES)
50 select HAVE_MEMBLOCK
51 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
52 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
53 select HAVE_PERF_EVENTS
54 select HAVE_REGS_AND_STACK_ACCESS_API
55 select HAVE_SYSCALL_TRACEPOINTS
56 select HAVE_UID16
57 select IRQ_FORCED_THREADING
58 select KTIME_SCALAR
59 select MODULES_USE_ELF_REL
60 select OLD_SIGACTION
61 select OLD_SIGSUSPEND3
62 select PERF_USE_VMALLOC
63 select RTC_LIB
64 select SYS_SUPPORTS_APM_EMULATION
65 # Above selects are sorted alphabetically; please add new ones
66 # according to that. Thanks.
67 help
68 The ARM series is a line of low-power-consumption RISC chip designs
69 licensed by ARM Ltd and targeted at embedded applications and
70 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
71 manufactured, but legacy ARM-based PC hardware remains popular in
72 Europe. There is an ARM Linux project with a web page at
73 <http://www.arm.linux.org.uk/>.
74
75 config ARM_HAS_SG_CHAIN
76 bool
77
78 config NEED_SG_DMA_LENGTH
79 bool
80
81 config ARM_DMA_USE_IOMMU
82 bool
83 select ARM_HAS_SG_CHAIN
84 select NEED_SG_DMA_LENGTH
85
86 if ARM_DMA_USE_IOMMU
87
88 config ARM_DMA_IOMMU_ALIGNMENT
89 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
90 range 4 9
91 default 8
92 help
93 DMA mapping framework by default aligns all buffers to the smallest
94 PAGE_SIZE order which is greater than or equal to the requested buffer
95 size. This works well for buffers up to a few hundreds kilobytes, but
96 for larger buffers it just a waste of address space. Drivers which has
97 relatively small addressing window (like 64Mib) might run out of
98 virtual space with just a few allocations.
99
100 With this parameter you can specify the maximum PAGE_SIZE order for
101 DMA IOMMU buffers. Larger buffers will be aligned only to this
102 specified order. The order is expressed as a power of two multiplied
103 by the PAGE_SIZE.
104
105 endif
106
107 config HAVE_PWM
108 bool
109
110 config MIGHT_HAVE_PCI
111 bool
112
113 config SYS_SUPPORTS_APM_EMULATION
114 bool
115
116 config HAVE_TCM
117 bool
118 select GENERIC_ALLOCATOR
119
120 config HAVE_PROC_CPU
121 bool
122
123 config NO_IOPORT
124 bool
125
126 config EISA
127 bool
128 ---help---
129 The Extended Industry Standard Architecture (EISA) bus was
130 developed as an open alternative to the IBM MicroChannel bus.
131
132 The EISA bus provided some of the features of the IBM MicroChannel
133 bus while maintaining backward compatibility with cards made for
134 the older ISA bus. The EISA bus saw limited use between 1988 and
135 1995 when it was made obsolete by the PCI bus.
136
137 Say Y here if you are building a kernel for an EISA-based machine.
138
139 Otherwise, say N.
140
141 config SBUS
142 bool
143
144 config STACKTRACE_SUPPORT
145 bool
146 default y
147
148 config HAVE_LATENCYTOP_SUPPORT
149 bool
150 depends on !SMP
151 default y
152
153 config LOCKDEP_SUPPORT
154 bool
155 default y
156
157 config TRACE_IRQFLAGS_SUPPORT
158 bool
159 default y
160
161 config RWSEM_GENERIC_SPINLOCK
162 bool
163 default y
164
165 config RWSEM_XCHGADD_ALGORITHM
166 bool
167
168 config ARCH_HAS_ILOG2_U32
169 bool
170
171 config ARCH_HAS_ILOG2_U64
172 bool
173
174 config ARCH_HAS_CPUFREQ
175 bool
176 help
177 Internal node to signify that the ARCH has CPUFREQ support
178 and that the relevant menu configurations are displayed for
179 it.
180
181 config ARCH_HAS_BANDGAP
182 bool
183
184 config GENERIC_HWEIGHT
185 bool
186 default y
187
188 config GENERIC_CALIBRATE_DELAY
189 bool
190 default y
191
192 config ARCH_MAY_HAVE_PC_FDC
193 bool
194
195 config ZONE_DMA
196 bool
197
198 config NEED_DMA_MAP_STATE
199 def_bool y
200
201 config ARCH_HAS_DMA_SET_COHERENT_MASK
202 bool
203
204 config GENERIC_ISA_DMA
205 bool
206
207 config FIQ
208 bool
209
210 config NEED_RET_TO_USER
211 bool
212
213 config ARCH_MTD_XIP
214 bool
215
216 config VECTORS_BASE
217 hex
218 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
219 default DRAM_BASE if REMAP_VECTORS_TO_RAM
220 default 0x00000000
221 help
222 The base address of exception vectors. This must be two pages
223 in size.
224
225 config ARM_PATCH_PHYS_VIRT
226 bool "Patch physical to virtual translations at runtime" if EMBEDDED
227 default y
228 depends on !XIP_KERNEL && MMU
229 depends on !ARCH_REALVIEW || !SPARSEMEM
230 help
231 Patch phys-to-virt and virt-to-phys translation functions at
232 boot and module load time according to the position of the
233 kernel in system memory.
234
235 This can only be used with non-XIP MMU kernels where the base
236 of physical memory is at a 16MB boundary.
237
238 Only disable this option if you know that you do not require
239 this feature (eg, building a kernel for a single machine) and
240 you need to shrink the kernel to the minimal size.
241
242 config NEED_MACH_GPIO_H
243 bool
244 help
245 Select this when mach/gpio.h is required to provide special
246 definitions for this platform. The need for mach/gpio.h should
247 be avoided when possible.
248
249 config NEED_MACH_IO_H
250 bool
251 help
252 Select this when mach/io.h is required to provide special
253 definitions for this platform. The need for mach/io.h should
254 be avoided when possible.
255
256 config NEED_MACH_MEMORY_H
257 bool
258 help
259 Select this when mach/memory.h is required to provide special
260 definitions for this platform. The need for mach/memory.h should
261 be avoided when possible.
262
263 config PHYS_OFFSET
264 hex "Physical address of main memory" if MMU
265 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
266 default DRAM_BASE if !MMU
267 help
268 Please provide the physical address corresponding to the
269 location of main memory in your system.
270
271 config GENERIC_BUG
272 def_bool y
273 depends on BUG
274
275 source "init/Kconfig"
276
277 source "kernel/Kconfig.freezer"
278
279 menu "System Type"
280
281 config MMU
282 bool "MMU-based Paged Memory Management Support"
283 default y
284 help
285 Select if you want MMU-based virtualised addressing space
286 support by paged memory management. If unsure, say 'Y'.
287
288 #
289 # The "ARM system type" choice list is ordered alphabetically by option
290 # text. Please add new entries in the option alphabetic order.
291 #
292 choice
293 prompt "ARM system type"
294 default ARCH_VERSATILE if !MMU
295 default ARCH_MULTIPLATFORM if MMU
296
297 config ARCH_MULTIPLATFORM
298 bool "Allow multiple platforms to be selected"
299 depends on MMU
300 select ARM_PATCH_PHYS_VIRT
301 select AUTO_ZRELADDR
302 select COMMON_CLK
303 select MULTI_IRQ_HANDLER
304 select SPARSE_IRQ
305 select USE_OF
306
307 config ARCH_INTEGRATOR
308 bool "ARM Ltd. Integrator family"
309 select ARCH_HAS_CPUFREQ
310 select ARM_AMBA
311 select COMMON_CLK
312 select COMMON_CLK_VERSATILE
313 select GENERIC_CLOCKEVENTS
314 select HAVE_TCM
315 select ICST
316 select MULTI_IRQ_HANDLER
317 select NEED_MACH_MEMORY_H
318 select PLAT_VERSATILE
319 select SPARSE_IRQ
320 select VERSATILE_FPGA_IRQ
321 help
322 Support for ARM's Integrator platform.
323
324 config ARCH_REALVIEW
325 bool "ARM Ltd. RealView family"
326 select ARCH_WANT_OPTIONAL_GPIOLIB
327 select ARM_AMBA
328 select ARM_TIMER_SP804
329 select COMMON_CLK
330 select COMMON_CLK_VERSATILE
331 select GENERIC_CLOCKEVENTS
332 select GPIO_PL061 if GPIOLIB
333 select ICST
334 select NEED_MACH_MEMORY_H
335 select PLAT_VERSATILE
336 select PLAT_VERSATILE_CLCD
337 help
338 This enables support for ARM Ltd RealView boards.
339
340 config ARCH_VERSATILE
341 bool "ARM Ltd. Versatile family"
342 select ARCH_WANT_OPTIONAL_GPIOLIB
343 select ARM_AMBA
344 select ARM_TIMER_SP804
345 select ARM_VIC
346 select CLKDEV_LOOKUP
347 select GENERIC_CLOCKEVENTS
348 select HAVE_MACH_CLKDEV
349 select ICST
350 select PLAT_VERSATILE
351 select PLAT_VERSATILE_CLCD
352 select PLAT_VERSATILE_CLOCK
353 select VERSATILE_FPGA_IRQ
354 help
355 This enables support for ARM Ltd Versatile board.
356
357 config ARCH_AT91
358 bool "Atmel AT91"
359 select ARCH_REQUIRE_GPIOLIB
360 select CLKDEV_LOOKUP
361 select HAVE_CLK
362 select IRQ_DOMAIN
363 select NEED_MACH_GPIO_H
364 select NEED_MACH_IO_H if PCCARD
365 select PINCTRL
366 select PINCTRL_AT91 if USE_OF
367 help
368 This enables support for systems based on Atmel
369 AT91RM9200 and AT91SAM9* processors.
370
371 config ARCH_CLPS711X
372 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
373 select ARCH_REQUIRE_GPIOLIB
374 select AUTO_ZRELADDR
375 select CLKDEV_LOOKUP
376 select CLKSRC_MMIO
377 select COMMON_CLK
378 select CPU_ARM720T
379 select GENERIC_CLOCKEVENTS
380 select MFD_SYSCON
381 select MULTI_IRQ_HANDLER
382 select SPARSE_IRQ
383 help
384 Support for Cirrus Logic 711x/721x/731x based boards.
385
386 config ARCH_GEMINI
387 bool "Cortina Systems Gemini"
388 select ARCH_REQUIRE_GPIOLIB
389 select ARCH_USES_GETTIMEOFFSET
390 select CPU_FA526
391 select NEED_MACH_GPIO_H
392 help
393 Support for the Cortina Systems Gemini family SoCs
394
395 config ARCH_EBSA110
396 bool "EBSA-110"
397 select ARCH_USES_GETTIMEOFFSET
398 select CPU_SA110
399 select ISA
400 select NEED_MACH_IO_H
401 select NEED_MACH_MEMORY_H
402 select NO_IOPORT
403 help
404 This is an evaluation board for the StrongARM processor available
405 from Digital. It has limited hardware on-board, including an
406 Ethernet interface, two PCMCIA sockets, two serial ports and a
407 parallel port.
408
409 config ARCH_EP93XX
410 bool "EP93xx-based"
411 select ARCH_HAS_HOLES_MEMORYMODEL
412 select ARCH_REQUIRE_GPIOLIB
413 select ARCH_USES_GETTIMEOFFSET
414 select ARM_AMBA
415 select ARM_VIC
416 select CLKDEV_LOOKUP
417 select CPU_ARM920T
418 select NEED_MACH_MEMORY_H
419 help
420 This enables support for the Cirrus EP93xx series of CPUs.
421
422 config ARCH_FOOTBRIDGE
423 bool "FootBridge"
424 select CPU_SA110
425 select FOOTBRIDGE
426 select GENERIC_CLOCKEVENTS
427 select HAVE_IDE
428 select NEED_MACH_IO_H if !MMU
429 select NEED_MACH_MEMORY_H
430 help
431 Support for systems based on the DC21285 companion chip
432 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
433
434 config ARCH_NETX
435 bool "Hilscher NetX based"
436 select ARM_VIC
437 select CLKSRC_MMIO
438 select CPU_ARM926T
439 select GENERIC_CLOCKEVENTS
440 help
441 This enables support for systems based on the Hilscher NetX Soc
442
443 config ARCH_IOP13XX
444 bool "IOP13xx-based"
445 depends on MMU
446 select CPU_XSC3
447 select NEED_MACH_MEMORY_H
448 select NEED_RET_TO_USER
449 select PCI
450 select PLAT_IOP
451 select VMSPLIT_1G
452 help
453 Support for Intel's IOP13XX (XScale) family of processors.
454
455 config ARCH_IOP32X
456 bool "IOP32x-based"
457 depends on MMU
458 select ARCH_REQUIRE_GPIOLIB
459 select CPU_XSCALE
460 select NEED_MACH_GPIO_H
461 select NEED_RET_TO_USER
462 select PCI
463 select PLAT_IOP
464 help
465 Support for Intel's 80219 and IOP32X (XScale) family of
466 processors.
467
468 config ARCH_IOP33X
469 bool "IOP33x-based"
470 depends on MMU
471 select ARCH_REQUIRE_GPIOLIB
472 select CPU_XSCALE
473 select NEED_MACH_GPIO_H
474 select NEED_RET_TO_USER
475 select PCI
476 select PLAT_IOP
477 help
478 Support for Intel's IOP33X (XScale) family of processors.
479
480 config ARCH_IXP4XX
481 bool "IXP4xx-based"
482 depends on MMU
483 select ARCH_HAS_DMA_SET_COHERENT_MASK
484 select ARCH_REQUIRE_GPIOLIB
485 select CLKSRC_MMIO
486 select CPU_XSCALE
487 select DMABOUNCE if PCI
488 select GENERIC_CLOCKEVENTS
489 select MIGHT_HAVE_PCI
490 select NEED_MACH_IO_H
491 select USB_EHCI_BIG_ENDIAN_DESC
492 select USB_EHCI_BIG_ENDIAN_MMIO
493 help
494 Support for Intel's IXP4XX (XScale) family of processors.
495
496 config ARCH_DOVE
497 bool "Marvell Dove"
498 select ARCH_REQUIRE_GPIOLIB
499 select CPU_PJ4
500 select GENERIC_CLOCKEVENTS
501 select MIGHT_HAVE_PCI
502 select MVEBU_MBUS
503 select PINCTRL
504 select PINCTRL_DOVE
505 select PLAT_ORION_LEGACY
506 select USB_ARCH_HAS_EHCI
507 help
508 Support for the Marvell Dove SoC 88AP510
509
510 config ARCH_KIRKWOOD
511 bool "Marvell Kirkwood"
512 select ARCH_HAS_CPUFREQ
513 select ARCH_REQUIRE_GPIOLIB
514 select CPU_FEROCEON
515 select GENERIC_CLOCKEVENTS
516 select MVEBU_MBUS
517 select PCI
518 select PCI_QUIRKS
519 select PINCTRL
520 select PINCTRL_KIRKWOOD
521 select PLAT_ORION_LEGACY
522 help
523 Support for the following Marvell Kirkwood series SoCs:
524 88F6180, 88F6192 and 88F6281.
525
526 config ARCH_MV78XX0
527 bool "Marvell MV78xx0"
528 select ARCH_REQUIRE_GPIOLIB
529 select CPU_FEROCEON
530 select GENERIC_CLOCKEVENTS
531 select MVEBU_MBUS
532 select PCI
533 select PLAT_ORION_LEGACY
534 help
535 Support for the following Marvell MV78xx0 series SoCs:
536 MV781x0, MV782x0.
537
538 config ARCH_ORION5X
539 bool "Marvell Orion"
540 depends on MMU
541 select ARCH_REQUIRE_GPIOLIB
542 select CPU_FEROCEON
543 select GENERIC_CLOCKEVENTS
544 select MVEBU_MBUS
545 select PCI
546 select PLAT_ORION_LEGACY
547 help
548 Support for the following Marvell Orion 5x series SoCs:
549 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
550 Orion-2 (5281), Orion-1-90 (6183).
551
552 config ARCH_MMP
553 bool "Marvell PXA168/910/MMP2"
554 depends on MMU
555 select ARCH_REQUIRE_GPIOLIB
556 select CLKDEV_LOOKUP
557 select GENERIC_ALLOCATOR
558 select GENERIC_CLOCKEVENTS
559 select GPIO_PXA
560 select IRQ_DOMAIN
561 select MULTI_IRQ_HANDLER
562 select NEED_MACH_GPIO_H
563 select PINCTRL
564 select PLAT_PXA
565 select SPARSE_IRQ
566 help
567 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
568
569 config ARCH_KS8695
570 bool "Micrel/Kendin KS8695"
571 select ARCH_REQUIRE_GPIOLIB
572 select CLKSRC_MMIO
573 select CPU_ARM922T
574 select GENERIC_CLOCKEVENTS
575 select NEED_MACH_MEMORY_H
576 help
577 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
578 System-on-Chip devices.
579
580 config ARCH_W90X900
581 bool "Nuvoton W90X900 CPU"
582 select ARCH_REQUIRE_GPIOLIB
583 select CLKDEV_LOOKUP
584 select CLKSRC_MMIO
585 select CPU_ARM926T
586 select GENERIC_CLOCKEVENTS
587 help
588 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
589 At present, the w90x900 has been renamed nuc900, regarding
590 the ARM series product line, you can login the following
591 link address to know more.
592
593 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
594 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
595
596 config ARCH_LPC32XX
597 bool "NXP LPC32XX"
598 select ARCH_REQUIRE_GPIOLIB
599 select ARM_AMBA
600 select CLKDEV_LOOKUP
601 select CLKSRC_MMIO
602 select CPU_ARM926T
603 select GENERIC_CLOCKEVENTS
604 select HAVE_IDE
605 select HAVE_PWM
606 select USB_ARCH_HAS_OHCI
607 select USE_OF
608 help
609 Support for the NXP LPC32XX family of processors
610
611 config ARCH_PXA
612 bool "PXA2xx/PXA3xx-based"
613 depends on MMU
614 select ARCH_HAS_CPUFREQ
615 select ARCH_MTD_XIP
616 select ARCH_REQUIRE_GPIOLIB
617 select ARM_CPU_SUSPEND if PM
618 select AUTO_ZRELADDR
619 select CLKDEV_LOOKUP
620 select CLKSRC_MMIO
621 select GENERIC_CLOCKEVENTS
622 select GPIO_PXA
623 select HAVE_IDE
624 select MULTI_IRQ_HANDLER
625 select NEED_MACH_GPIO_H
626 select PLAT_PXA
627 select SPARSE_IRQ
628 help
629 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
630
631 config ARCH_MSM
632 bool "Qualcomm MSM"
633 select ARCH_REQUIRE_GPIOLIB
634 select CLKDEV_LOOKUP
635 select CLKSRC_OF if OF
636 select COMMON_CLK
637 select GENERIC_CLOCKEVENTS
638 help
639 Support for Qualcomm MSM/QSD based systems. This runs on the
640 apps processor of the MSM/QSD and depends on a shared memory
641 interface to the modem processor which runs the baseband
642 stack and controls some vital subsystems
643 (clock and power control, etc).
644
645 config ARCH_SHMOBILE
646 bool "Renesas SH-Mobile / R-Mobile"
647 select ARM_PATCH_PHYS_VIRT
648 select CLKDEV_LOOKUP
649 select GENERIC_CLOCKEVENTS
650 select HAVE_ARM_SCU if SMP
651 select HAVE_ARM_TWD if SMP
652 select HAVE_CLK
653 select HAVE_MACH_CLKDEV
654 select HAVE_SMP
655 select MIGHT_HAVE_CACHE_L2X0
656 select MULTI_IRQ_HANDLER
657 select NO_IOPORT
658 select PINCTRL
659 select PM_GENERIC_DOMAINS if PM
660 select SPARSE_IRQ
661 help
662 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
663
664 config ARCH_RPC
665 bool "RiscPC"
666 select ARCH_ACORN
667 select ARCH_MAY_HAVE_PC_FDC
668 select ARCH_SPARSEMEM_ENABLE
669 select ARCH_USES_GETTIMEOFFSET
670 select FIQ
671 select HAVE_IDE
672 select HAVE_PATA_PLATFORM
673 select ISA_DMA_API
674 select NEED_MACH_IO_H
675 select NEED_MACH_MEMORY_H
676 select NO_IOPORT
677 select VIRT_TO_BUS
678 help
679 On the Acorn Risc-PC, Linux can support the internal IDE disk and
680 CD-ROM interface, serial and parallel port, and the floppy drive.
681
682 config ARCH_SA1100
683 bool "SA1100-based"
684 select ARCH_HAS_CPUFREQ
685 select ARCH_MTD_XIP
686 select ARCH_REQUIRE_GPIOLIB
687 select ARCH_SPARSEMEM_ENABLE
688 select CLKDEV_LOOKUP
689 select CLKSRC_MMIO
690 select CPU_FREQ
691 select CPU_SA1100
692 select GENERIC_CLOCKEVENTS
693 select HAVE_IDE
694 select ISA
695 select NEED_MACH_GPIO_H
696 select NEED_MACH_MEMORY_H
697 select SPARSE_IRQ
698 help
699 Support for StrongARM 11x0 based boards.
700
701 config ARCH_S3C24XX
702 bool "Samsung S3C24XX SoCs"
703 select ARCH_HAS_CPUFREQ
704 select ARCH_REQUIRE_GPIOLIB
705 select CLKDEV_LOOKUP
706 select CLKSRC_SAMSUNG_PWM
707 select GENERIC_CLOCKEVENTS
708 select GPIO_SAMSUNG
709 select HAVE_CLK
710 select HAVE_S3C2410_I2C if I2C
711 select HAVE_S3C2410_WATCHDOG if WATCHDOG
712 select HAVE_S3C_RTC if RTC_CLASS
713 select MULTI_IRQ_HANDLER
714 select NEED_MACH_GPIO_H
715 select NEED_MACH_IO_H
716 select SAMSUNG_ATAGS
717 help
718 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
719 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
720 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
721 Samsung SMDK2410 development board (and derivatives).
722
723 config ARCH_S3C64XX
724 bool "Samsung S3C64XX"
725 select ARCH_HAS_CPUFREQ
726 select ARCH_REQUIRE_GPIOLIB
727 select ARM_VIC
728 select CLKDEV_LOOKUP
729 select CLKSRC_SAMSUNG_PWM
730 select CPU_V6
731 select GENERIC_CLOCKEVENTS
732 select GPIO_SAMSUNG
733 select HAVE_CLK
734 select HAVE_S3C2410_I2C if I2C
735 select HAVE_S3C2410_WATCHDOG if WATCHDOG
736 select HAVE_TCM
737 select NEED_MACH_GPIO_H
738 select NO_IOPORT
739 select PLAT_SAMSUNG
740 select S3C_DEV_NAND
741 select S3C_GPIO_TRACK
742 select SAMSUNG_ATAGS
743 select SAMSUNG_CLKSRC
744 select SAMSUNG_GPIOLIB_4BIT
745 select SAMSUNG_WDT_RESET
746 select USB_ARCH_HAS_OHCI
747 help
748 Samsung S3C64XX series based systems
749
750 config ARCH_S5P64X0
751 bool "Samsung S5P6440 S5P6450"
752 select CLKDEV_LOOKUP
753 select CLKSRC_SAMSUNG_PWM
754 select CPU_V6
755 select GENERIC_CLOCKEVENTS
756 select GPIO_SAMSUNG
757 select HAVE_CLK
758 select HAVE_S3C2410_I2C if I2C
759 select HAVE_S3C2410_WATCHDOG if WATCHDOG
760 select HAVE_S3C_RTC if RTC_CLASS
761 select NEED_MACH_GPIO_H
762 select SAMSUNG_ATAGS
763 select SAMSUNG_WDT_RESET
764 help
765 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
766 SMDK6450.
767
768 config ARCH_S5PC100
769 bool "Samsung S5PC100"
770 select ARCH_REQUIRE_GPIOLIB
771 select CLKDEV_LOOKUP
772 select CLKSRC_SAMSUNG_PWM
773 select CPU_V7
774 select GENERIC_CLOCKEVENTS
775 select GPIO_SAMSUNG
776 select HAVE_CLK
777 select HAVE_S3C2410_I2C if I2C
778 select HAVE_S3C2410_WATCHDOG if WATCHDOG
779 select HAVE_S3C_RTC if RTC_CLASS
780 select NEED_MACH_GPIO_H
781 select SAMSUNG_ATAGS
782 select SAMSUNG_WDT_RESET
783 help
784 Samsung S5PC100 series based systems
785
786 config ARCH_S5PV210
787 bool "Samsung S5PV210/S5PC110"
788 select ARCH_HAS_CPUFREQ
789 select ARCH_HAS_HOLES_MEMORYMODEL
790 select ARCH_SPARSEMEM_ENABLE
791 select CLKDEV_LOOKUP
792 select CLKSRC_SAMSUNG_PWM
793 select CPU_V7
794 select GENERIC_CLOCKEVENTS
795 select GPIO_SAMSUNG
796 select HAVE_CLK
797 select HAVE_S3C2410_I2C if I2C
798 select HAVE_S3C2410_WATCHDOG if WATCHDOG
799 select HAVE_S3C_RTC if RTC_CLASS
800 select NEED_MACH_GPIO_H
801 select NEED_MACH_MEMORY_H
802 select SAMSUNG_ATAGS
803 help
804 Samsung S5PV210/S5PC110 series based systems
805
806 config ARCH_EXYNOS
807 bool "Samsung EXYNOS"
808 select ARCH_HAS_CPUFREQ
809 select ARCH_HAS_HOLES_MEMORYMODEL
810 select ARCH_REQUIRE_GPIOLIB
811 select ARCH_SPARSEMEM_ENABLE
812 select ARM_GIC
813 select CLKDEV_LOOKUP
814 select COMMON_CLK
815 select CPU_V7
816 select GENERIC_CLOCKEVENTS
817 select HAVE_CLK
818 select HAVE_S3C2410_I2C if I2C
819 select HAVE_S3C2410_WATCHDOG if WATCHDOG
820 select HAVE_S3C_RTC if RTC_CLASS
821 select NEED_MACH_MEMORY_H
822 select SPARSE_IRQ
823 select USE_OF
824 help
825 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
826
827 config ARCH_SHARK
828 bool "Shark"
829 select ARCH_USES_GETTIMEOFFSET
830 select CPU_SA110
831 select ISA
832 select ISA_DMA
833 select NEED_MACH_MEMORY_H
834 select PCI
835 select VIRT_TO_BUS
836 select ZONE_DMA
837 help
838 Support for the StrongARM based Digital DNARD machine, also known
839 as "Shark" (<http://www.shark-linux.de/shark.html>).
840
841 config ARCH_DAVINCI
842 bool "TI DaVinci"
843 select ARCH_HAS_HOLES_MEMORYMODEL
844 select ARCH_REQUIRE_GPIOLIB
845 select CLKDEV_LOOKUP
846 select GENERIC_ALLOCATOR
847 select GENERIC_CLOCKEVENTS
848 select GENERIC_IRQ_CHIP
849 select HAVE_IDE
850 select NEED_MACH_GPIO_H
851 select TI_PRIV_EDMA
852 select USE_OF
853 select ZONE_DMA
854 help
855 Support for TI's DaVinci platform.
856
857 config ARCH_OMAP1
858 bool "TI OMAP1"
859 depends on MMU
860 select ARCH_HAS_CPUFREQ
861 select ARCH_HAS_HOLES_MEMORYMODEL
862 select ARCH_OMAP
863 select ARCH_REQUIRE_GPIOLIB
864 select CLKDEV_LOOKUP
865 select CLKSRC_MMIO
866 select GENERIC_CLOCKEVENTS
867 select GENERIC_IRQ_CHIP
868 select HAVE_CLK
869 select HAVE_IDE
870 select IRQ_DOMAIN
871 select NEED_MACH_IO_H if PCCARD
872 select NEED_MACH_MEMORY_H
873 help
874 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
875
876 endchoice
877
878 menu "Multiple platform selection"
879 depends on ARCH_MULTIPLATFORM
880
881 comment "CPU Core family selection"
882
883 config ARCH_MULTI_V4T
884 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
885 depends on !ARCH_MULTI_V6_V7
886 select ARCH_MULTI_V4_V5
887 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
888 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
889 CPU_ARM925T || CPU_ARM940T)
890
891 config ARCH_MULTI_V5
892 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
893 depends on !ARCH_MULTI_V6_V7
894 select ARCH_MULTI_V4_V5
895 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
896 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
897 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
898
899 config ARCH_MULTI_V4_V5
900 bool
901
902 config ARCH_MULTI_V6
903 bool "ARMv6 based platforms (ARM11)"
904 select ARCH_MULTI_V6_V7
905 select CPU_V6
906
907 config ARCH_MULTI_V7
908 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
909 default y
910 select ARCH_MULTI_V6_V7
911 select CPU_V7
912
913 config ARCH_MULTI_V6_V7
914 bool
915
916 config ARCH_MULTI_CPU_AUTO
917 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
918 select ARCH_MULTI_V5
919
920 endmenu
921
922 #
923 # This is sorted alphabetically by mach-* pathname. However, plat-*
924 # Kconfigs may be included either alphabetically (according to the
925 # plat- suffix) or along side the corresponding mach-* source.
926 #
927 source "arch/arm/mach-mvebu/Kconfig"
928
929 source "arch/arm/mach-at91/Kconfig"
930
931 source "arch/arm/mach-bcm/Kconfig"
932
933 source "arch/arm/mach-bcm2835/Kconfig"
934
935 source "arch/arm/mach-clps711x/Kconfig"
936
937 source "arch/arm/mach-cns3xxx/Kconfig"
938
939 source "arch/arm/mach-davinci/Kconfig"
940
941 source "arch/arm/mach-dove/Kconfig"
942
943 source "arch/arm/mach-ep93xx/Kconfig"
944
945 source "arch/arm/mach-footbridge/Kconfig"
946
947 source "arch/arm/mach-gemini/Kconfig"
948
949 source "arch/arm/mach-highbank/Kconfig"
950
951 source "arch/arm/mach-integrator/Kconfig"
952
953 source "arch/arm/mach-iop32x/Kconfig"
954
955 source "arch/arm/mach-iop33x/Kconfig"
956
957 source "arch/arm/mach-iop13xx/Kconfig"
958
959 source "arch/arm/mach-ixp4xx/Kconfig"
960
961 source "arch/arm/mach-keystone/Kconfig"
962
963 source "arch/arm/mach-kirkwood/Kconfig"
964
965 source "arch/arm/mach-ks8695/Kconfig"
966
967 source "arch/arm/mach-msm/Kconfig"
968
969 source "arch/arm/mach-mv78xx0/Kconfig"
970
971 source "arch/arm/mach-imx/Kconfig"
972
973 source "arch/arm/mach-mxs/Kconfig"
974
975 source "arch/arm/mach-netx/Kconfig"
976
977 source "arch/arm/mach-nomadik/Kconfig"
978
979 source "arch/arm/mach-nspire/Kconfig"
980
981 source "arch/arm/plat-omap/Kconfig"
982
983 source "arch/arm/mach-omap1/Kconfig"
984
985 source "arch/arm/mach-omap2/Kconfig"
986
987 source "arch/arm/mach-orion5x/Kconfig"
988
989 source "arch/arm/mach-picoxcell/Kconfig"
990
991 source "arch/arm/mach-pxa/Kconfig"
992 source "arch/arm/plat-pxa/Kconfig"
993
994 source "arch/arm/mach-mmp/Kconfig"
995
996 source "arch/arm/mach-realview/Kconfig"
997
998 source "arch/arm/mach-rockchip/Kconfig"
999
1000 source "arch/arm/mach-sa1100/Kconfig"
1001
1002 source "arch/arm/plat-samsung/Kconfig"
1003
1004 source "arch/arm/mach-socfpga/Kconfig"
1005
1006 source "arch/arm/mach-spear/Kconfig"
1007
1008 source "arch/arm/mach-sti/Kconfig"
1009
1010 source "arch/arm/mach-s3c24xx/Kconfig"
1011
1012 if ARCH_S3C64XX
1013 source "arch/arm/mach-s3c64xx/Kconfig"
1014 endif
1015
1016 source "arch/arm/mach-s5p64x0/Kconfig"
1017
1018 source "arch/arm/mach-s5pc100/Kconfig"
1019
1020 source "arch/arm/mach-s5pv210/Kconfig"
1021
1022 source "arch/arm/mach-exynos/Kconfig"
1023
1024 source "arch/arm/mach-shmobile/Kconfig"
1025
1026 source "arch/arm/mach-sunxi/Kconfig"
1027
1028 source "arch/arm/mach-prima2/Kconfig"
1029
1030 source "arch/arm/mach-tegra/Kconfig"
1031
1032 source "arch/arm/mach-u300/Kconfig"
1033
1034 source "arch/arm/mach-ux500/Kconfig"
1035
1036 source "arch/arm/mach-versatile/Kconfig"
1037
1038 source "arch/arm/mach-vexpress/Kconfig"
1039 source "arch/arm/plat-versatile/Kconfig"
1040
1041 source "arch/arm/mach-virt/Kconfig"
1042
1043 source "arch/arm/mach-vt8500/Kconfig"
1044
1045 source "arch/arm/mach-w90x900/Kconfig"
1046
1047 source "arch/arm/mach-zynq/Kconfig"
1048
1049 # Definitions to make life easier
1050 config ARCH_ACORN
1051 bool
1052
1053 config PLAT_IOP
1054 bool
1055 select GENERIC_CLOCKEVENTS
1056
1057 config PLAT_ORION
1058 bool
1059 select CLKSRC_MMIO
1060 select COMMON_CLK
1061 select GENERIC_IRQ_CHIP
1062 select IRQ_DOMAIN
1063
1064 config PLAT_ORION_LEGACY
1065 bool
1066 select PLAT_ORION
1067
1068 config PLAT_PXA
1069 bool
1070
1071 config PLAT_VERSATILE
1072 bool
1073
1074 config ARM_TIMER_SP804
1075 bool
1076 select CLKSRC_MMIO
1077 select CLKSRC_OF if OF
1078
1079 source arch/arm/mm/Kconfig
1080
1081 config ARM_NR_BANKS
1082 int
1083 default 16 if ARCH_EP93XX
1084 default 8
1085
1086 config IWMMXT
1087 bool "Enable iWMMXt support" if !CPU_PJ4
1088 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1089 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1090 help
1091 Enable support for iWMMXt context switching at run time if
1092 running on a CPU that supports it.
1093
1094 config XSCALE_PMU
1095 bool
1096 depends on CPU_XSCALE
1097 default y
1098
1099 config MULTI_IRQ_HANDLER
1100 bool
1101 help
1102 Allow each machine to specify it's own IRQ handler at run time.
1103
1104 if !MMU
1105 source "arch/arm/Kconfig-nommu"
1106 endif
1107
1108 config PJ4B_ERRATA_4742
1109 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1110 depends on CPU_PJ4B && MACH_ARMADA_370
1111 default y
1112 help
1113 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1114 Event (WFE) IDLE states, a specific timing sensitivity exists between
1115 the retiring WFI/WFE instructions and the newly issued subsequent
1116 instructions. This sensitivity can result in a CPU hang scenario.
1117 Workaround:
1118 The software must insert either a Data Synchronization Barrier (DSB)
1119 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1120 instruction
1121
1122 config ARM_ERRATA_326103
1123 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1124 depends on CPU_V6
1125 help
1126 Executing a SWP instruction to read-only memory does not set bit 11
1127 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1128 treat the access as a read, preventing a COW from occurring and
1129 causing the faulting task to livelock.
1130
1131 config ARM_ERRATA_411920
1132 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1133 depends on CPU_V6 || CPU_V6K
1134 help
1135 Invalidation of the Instruction Cache operation can
1136 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1137 It does not affect the MPCore. This option enables the ARM Ltd.
1138 recommended workaround.
1139
1140 config ARM_ERRATA_430973
1141 bool "ARM errata: Stale prediction on replaced interworking branch"
1142 depends on CPU_V7
1143 help
1144 This option enables the workaround for the 430973 Cortex-A8
1145 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1146 interworking branch is replaced with another code sequence at the
1147 same virtual address, whether due to self-modifying code or virtual
1148 to physical address re-mapping, Cortex-A8 does not recover from the
1149 stale interworking branch prediction. This results in Cortex-A8
1150 executing the new code sequence in the incorrect ARM or Thumb state.
1151 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1152 and also flushes the branch target cache at every context switch.
1153 Note that setting specific bits in the ACTLR register may not be
1154 available in non-secure mode.
1155
1156 config ARM_ERRATA_458693
1157 bool "ARM errata: Processor deadlock when a false hazard is created"
1158 depends on CPU_V7
1159 depends on !ARCH_MULTIPLATFORM
1160 help
1161 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1162 erratum. For very specific sequences of memory operations, it is
1163 possible for a hazard condition intended for a cache line to instead
1164 be incorrectly associated with a different cache line. This false
1165 hazard might then cause a processor deadlock. The workaround enables
1166 the L1 caching of the NEON accesses and disables the PLD instruction
1167 in the ACTLR register. Note that setting specific bits in the ACTLR
1168 register may not be available in non-secure mode.
1169
1170 config ARM_ERRATA_460075
1171 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1172 depends on CPU_V7
1173 depends on !ARCH_MULTIPLATFORM
1174 help
1175 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1176 erratum. Any asynchronous access to the L2 cache may encounter a
1177 situation in which recent store transactions to the L2 cache are lost
1178 and overwritten with stale memory contents from external memory. The
1179 workaround disables the write-allocate mode for the L2 cache via the
1180 ACTLR register. Note that setting specific bits in the ACTLR register
1181 may not be available in non-secure mode.
1182
1183 config ARM_ERRATA_742230
1184 bool "ARM errata: DMB operation may be faulty"
1185 depends on CPU_V7 && SMP
1186 depends on !ARCH_MULTIPLATFORM
1187 help
1188 This option enables the workaround for the 742230 Cortex-A9
1189 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1190 between two write operations may not ensure the correct visibility
1191 ordering of the two writes. This workaround sets a specific bit in
1192 the diagnostic register of the Cortex-A9 which causes the DMB
1193 instruction to behave as a DSB, ensuring the correct behaviour of
1194 the two writes.
1195
1196 config ARM_ERRATA_742231
1197 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1198 depends on CPU_V7 && SMP
1199 depends on !ARCH_MULTIPLATFORM
1200 help
1201 This option enables the workaround for the 742231 Cortex-A9
1202 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1203 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1204 accessing some data located in the same cache line, may get corrupted
1205 data due to bad handling of the address hazard when the line gets
1206 replaced from one of the CPUs at the same time as another CPU is
1207 accessing it. This workaround sets specific bits in the diagnostic
1208 register of the Cortex-A9 which reduces the linefill issuing
1209 capabilities of the processor.
1210
1211 config PL310_ERRATA_588369
1212 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1213 depends on CACHE_L2X0
1214 help
1215 The PL310 L2 cache controller implements three types of Clean &
1216 Invalidate maintenance operations: by Physical Address
1217 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1218 They are architecturally defined to behave as the execution of a
1219 clean operation followed immediately by an invalidate operation,
1220 both performing to the same memory location. This functionality
1221 is not correctly implemented in PL310 as clean lines are not
1222 invalidated as a result of these operations.
1223
1224 config ARM_ERRATA_643719
1225 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1226 depends on CPU_V7 && SMP
1227 help
1228 This option enables the workaround for the 643719 Cortex-A9 (prior to
1229 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1230 register returns zero when it should return one. The workaround
1231 corrects this value, ensuring cache maintenance operations which use
1232 it behave as intended and avoiding data corruption.
1233
1234 config ARM_ERRATA_720789
1235 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1236 depends on CPU_V7
1237 help
1238 This option enables the workaround for the 720789 Cortex-A9 (prior to
1239 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1240 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1241 As a consequence of this erratum, some TLB entries which should be
1242 invalidated are not, resulting in an incoherency in the system page
1243 tables. The workaround changes the TLB flushing routines to invalidate
1244 entries regardless of the ASID.
1245
1246 config PL310_ERRATA_727915
1247 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1248 depends on CACHE_L2X0
1249 help
1250 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1251 operation (offset 0x7FC). This operation runs in background so that
1252 PL310 can handle normal accesses while it is in progress. Under very
1253 rare circumstances, due to this erratum, write data can be lost when
1254 PL310 treats a cacheable write transaction during a Clean &
1255 Invalidate by Way operation.
1256
1257 config ARM_ERRATA_743622
1258 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1259 depends on CPU_V7
1260 depends on !ARCH_MULTIPLATFORM
1261 help
1262 This option enables the workaround for the 743622 Cortex-A9
1263 (r2p*) erratum. Under very rare conditions, a faulty
1264 optimisation in the Cortex-A9 Store Buffer may lead to data
1265 corruption. This workaround sets a specific bit in the diagnostic
1266 register of the Cortex-A9 which disables the Store Buffer
1267 optimisation, preventing the defect from occurring. This has no
1268 visible impact on the overall performance or power consumption of the
1269 processor.
1270
1271 config ARM_ERRATA_751472
1272 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1273 depends on CPU_V7
1274 depends on !ARCH_MULTIPLATFORM
1275 help
1276 This option enables the workaround for the 751472 Cortex-A9 (prior
1277 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1278 completion of a following broadcasted operation if the second
1279 operation is received by a CPU before the ICIALLUIS has completed,
1280 potentially leading to corrupted entries in the cache or TLB.
1281
1282 config PL310_ERRATA_753970
1283 bool "PL310 errata: cache sync operation may be faulty"
1284 depends on CACHE_PL310
1285 help
1286 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1287
1288 Under some condition the effect of cache sync operation on
1289 the store buffer still remains when the operation completes.
1290 This means that the store buffer is always asked to drain and
1291 this prevents it from merging any further writes. The workaround
1292 is to replace the normal offset of cache sync operation (0x730)
1293 by another offset targeting an unmapped PL310 register 0x740.
1294 This has the same effect as the cache sync operation: store buffer
1295 drain and waiting for all buffers empty.
1296
1297 config ARM_ERRATA_754322
1298 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1299 depends on CPU_V7
1300 help
1301 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1302 r3p*) erratum. A speculative memory access may cause a page table walk
1303 which starts prior to an ASID switch but completes afterwards. This
1304 can populate the micro-TLB with a stale entry which may be hit with
1305 the new ASID. This workaround places two dsb instructions in the mm
1306 switching code so that no page table walks can cross the ASID switch.
1307
1308 config ARM_ERRATA_754327
1309 bool "ARM errata: no automatic Store Buffer drain"
1310 depends on CPU_V7 && SMP
1311 help
1312 This option enables the workaround for the 754327 Cortex-A9 (prior to
1313 r2p0) erratum. The Store Buffer does not have any automatic draining
1314 mechanism and therefore a livelock may occur if an external agent
1315 continuously polls a memory location waiting to observe an update.
1316 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1317 written polling loops from denying visibility of updates to memory.
1318
1319 config ARM_ERRATA_364296
1320 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1321 depends on CPU_V6
1322 help
1323 This options enables the workaround for the 364296 ARM1136
1324 r0p2 erratum (possible cache data corruption with
1325 hit-under-miss enabled). It sets the undocumented bit 31 in
1326 the auxiliary control register and the FI bit in the control
1327 register, thus disabling hit-under-miss without putting the
1328 processor into full low interrupt latency mode. ARM11MPCore
1329 is not affected.
1330
1331 config ARM_ERRATA_764369
1332 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1333 depends on CPU_V7 && SMP
1334 help
1335 This option enables the workaround for erratum 764369
1336 affecting Cortex-A9 MPCore with two or more processors (all
1337 current revisions). Under certain timing circumstances, a data
1338 cache line maintenance operation by MVA targeting an Inner
1339 Shareable memory region may fail to proceed up to either the
1340 Point of Coherency or to the Point of Unification of the
1341 system. This workaround adds a DSB instruction before the
1342 relevant cache maintenance functions and sets a specific bit
1343 in the diagnostic control register of the SCU.
1344
1345 config PL310_ERRATA_769419
1346 bool "PL310 errata: no automatic Store Buffer drain"
1347 depends on CACHE_L2X0
1348 help
1349 On revisions of the PL310 prior to r3p2, the Store Buffer does
1350 not automatically drain. This can cause normal, non-cacheable
1351 writes to be retained when the memory system is idle, leading
1352 to suboptimal I/O performance for drivers using coherent DMA.
1353 This option adds a write barrier to the cpu_idle loop so that,
1354 on systems with an outer cache, the store buffer is drained
1355 explicitly.
1356
1357 config ARM_ERRATA_775420
1358 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1359 depends on CPU_V7
1360 help
1361 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1362 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1363 operation aborts with MMU exception, it might cause the processor
1364 to deadlock. This workaround puts DSB before executing ISB if
1365 an abort may occur on cache maintenance.
1366
1367 config ARM_ERRATA_798181
1368 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1369 depends on CPU_V7 && SMP
1370 help
1371 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1372 adequately shooting down all use of the old entries. This
1373 option enables the Linux kernel workaround for this erratum
1374 which sends an IPI to the CPUs that are running the same ASID
1375 as the one being invalidated.
1376
1377 config ARM_ERRATA_773022
1378 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1379 depends on CPU_V7
1380 help
1381 This option enables the workaround for the 773022 Cortex-A15
1382 (up to r0p4) erratum. In certain rare sequences of code, the
1383 loop buffer may deliver incorrect instructions. This
1384 workaround disables the loop buffer to avoid the erratum.
1385
1386 endmenu
1387
1388 source "arch/arm/common/Kconfig"
1389
1390 menu "Bus support"
1391
1392 config ARM_AMBA
1393 bool
1394
1395 config ISA
1396 bool
1397 help
1398 Find out whether you have ISA slots on your motherboard. ISA is the
1399 name of a bus system, i.e. the way the CPU talks to the other stuff
1400 inside your box. Other bus systems are PCI, EISA, MicroChannel
1401 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1402 newer boards don't support it. If you have ISA, say Y, otherwise N.
1403
1404 # Select ISA DMA controller support
1405 config ISA_DMA
1406 bool
1407 select ISA_DMA_API
1408
1409 # Select ISA DMA interface
1410 config ISA_DMA_API
1411 bool
1412
1413 config PCI
1414 bool "PCI support" if MIGHT_HAVE_PCI
1415 help
1416 Find out whether you have a PCI motherboard. PCI is the name of a
1417 bus system, i.e. the way the CPU talks to the other stuff inside
1418 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1419 VESA. If you have PCI, say Y, otherwise N.
1420
1421 config PCI_DOMAINS
1422 bool
1423 depends on PCI
1424
1425 config PCI_NANOENGINE
1426 bool "BSE nanoEngine PCI support"
1427 depends on SA1100_NANOENGINE
1428 help
1429 Enable PCI on the BSE nanoEngine board.
1430
1431 config PCI_SYSCALL
1432 def_bool PCI
1433
1434 # Select the host bridge type
1435 config PCI_HOST_VIA82C505
1436 bool
1437 depends on PCI && ARCH_SHARK
1438 default y
1439
1440 config PCI_HOST_ITE8152
1441 bool
1442 depends on PCI && MACH_ARMCORE
1443 default y
1444 select DMABOUNCE
1445
1446 source "drivers/pci/Kconfig"
1447 source "drivers/pci/pcie/Kconfig"
1448
1449 source "drivers/pcmcia/Kconfig"
1450
1451 endmenu
1452
1453 menu "Kernel Features"
1454
1455 config HAVE_SMP
1456 bool
1457 help
1458 This option should be selected by machines which have an SMP-
1459 capable CPU.
1460
1461 The only effect of this option is to make the SMP-related
1462 options available to the user for configuration.
1463
1464 config SMP
1465 bool "Symmetric Multi-Processing"
1466 depends on CPU_V6K || CPU_V7
1467 depends on GENERIC_CLOCKEVENTS
1468 depends on HAVE_SMP
1469 depends on MMU || ARM_MPU
1470 select USE_GENERIC_SMP_HELPERS
1471 help
1472 This enables support for systems with more than one CPU. If you have
1473 a system with only one CPU, like most personal computers, say N. If
1474 you have a system with more than one CPU, say Y.
1475
1476 If you say N here, the kernel will run on single and multiprocessor
1477 machines, but will use only one CPU of a multiprocessor machine. If
1478 you say Y here, the kernel will run on many, but not all, single
1479 processor machines. On a single processor machine, the kernel will
1480 run faster if you say N here.
1481
1482 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1483 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1484 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1485
1486 If you don't know what to do here, say N.
1487
1488 config SMP_ON_UP
1489 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1490 depends on SMP && !XIP_KERNEL && MMU
1491 default y
1492 help
1493 SMP kernels contain instructions which fail on non-SMP processors.
1494 Enabling this option allows the kernel to modify itself to make
1495 these instructions safe. Disabling it allows about 1K of space
1496 savings.
1497
1498 If you don't know what to do here, say Y.
1499
1500 config ARM_CPU_TOPOLOGY
1501 bool "Support cpu topology definition"
1502 depends on SMP && CPU_V7
1503 default y
1504 help
1505 Support ARM cpu topology definition. The MPIDR register defines
1506 affinity between processors which is then used to describe the cpu
1507 topology of an ARM System.
1508
1509 config SCHED_MC
1510 bool "Multi-core scheduler support"
1511 depends on ARM_CPU_TOPOLOGY
1512 help
1513 Multi-core scheduler support improves the CPU scheduler's decision
1514 making when dealing with multi-core CPU chips at a cost of slightly
1515 increased overhead in some places. If unsure say N here.
1516
1517 config SCHED_SMT
1518 bool "SMT scheduler support"
1519 depends on ARM_CPU_TOPOLOGY
1520 help
1521 Improves the CPU scheduler's decision making when dealing with
1522 MultiThreading at a cost of slightly increased overhead in some
1523 places. If unsure say N here.
1524
1525 config HAVE_ARM_SCU
1526 bool
1527 help
1528 This option enables support for the ARM system coherency unit
1529
1530 config HAVE_ARM_ARCH_TIMER
1531 bool "Architected timer support"
1532 depends on CPU_V7
1533 select ARM_ARCH_TIMER
1534 help
1535 This option enables support for the ARM architected timer
1536
1537 config HAVE_ARM_TWD
1538 bool
1539 depends on SMP
1540 select CLKSRC_OF if OF
1541 help
1542 This options enables support for the ARM timer and watchdog unit
1543
1544 config MCPM
1545 bool "Multi-Cluster Power Management"
1546 depends on CPU_V7 && SMP
1547 help
1548 This option provides the common power management infrastructure
1549 for (multi-)cluster based systems, such as big.LITTLE based
1550 systems.
1551
1552 choice
1553 prompt "Memory split"
1554 default VMSPLIT_3G
1555 help
1556 Select the desired split between kernel and user memory.
1557
1558 If you are not absolutely sure what you are doing, leave this
1559 option alone!
1560
1561 config VMSPLIT_3G
1562 bool "3G/1G user/kernel split"
1563 config VMSPLIT_2G
1564 bool "2G/2G user/kernel split"
1565 config VMSPLIT_1G
1566 bool "1G/3G user/kernel split"
1567 endchoice
1568
1569 config PAGE_OFFSET
1570 hex
1571 default 0x40000000 if VMSPLIT_1G
1572 default 0x80000000 if VMSPLIT_2G
1573 default 0xC0000000
1574
1575 config NR_CPUS
1576 int "Maximum number of CPUs (2-32)"
1577 range 2 32
1578 depends on SMP
1579 default "4"
1580
1581 config HOTPLUG_CPU
1582 bool "Support for hot-pluggable CPUs"
1583 depends on SMP
1584 help
1585 Say Y here to experiment with turning CPUs off and on. CPUs
1586 can be controlled through /sys/devices/system/cpu.
1587
1588 config ARM_PSCI
1589 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1590 depends on CPU_V7
1591 help
1592 Say Y here if you want Linux to communicate with system firmware
1593 implementing the PSCI specification for CPU-centric power
1594 management operations described in ARM document number ARM DEN
1595 0022A ("Power State Coordination Interface System Software on
1596 ARM processors").
1597
1598 # The GPIO number here must be sorted by descending number. In case of
1599 # a multiplatform kernel, we just want the highest value required by the
1600 # selected platforms.
1601 config ARCH_NR_GPIO
1602 int
1603 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1604 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
1605 default 392 if ARCH_U8500
1606 default 352 if ARCH_VT8500
1607 default 288 if ARCH_SUNXI
1608 default 264 if MACH_H4700
1609 default 0
1610 help
1611 Maximum number of GPIOs in the system.
1612
1613 If unsure, leave the default value.
1614
1615 source kernel/Kconfig.preempt
1616
1617 config HZ_FIXED
1618 int
1619 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1620 ARCH_S5PV210 || ARCH_EXYNOS4
1621 default AT91_TIMER_HZ if ARCH_AT91
1622 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1623 default 0
1624
1625 choice
1626 depends on HZ_FIXED = 0
1627 prompt "Timer frequency"
1628
1629 config HZ_100
1630 bool "100 Hz"
1631
1632 config HZ_200
1633 bool "200 Hz"
1634
1635 config HZ_250
1636 bool "250 Hz"
1637
1638 config HZ_300
1639 bool "300 Hz"
1640
1641 config HZ_500
1642 bool "500 Hz"
1643
1644 config HZ_1000
1645 bool "1000 Hz"
1646
1647 endchoice
1648
1649 config HZ
1650 int
1651 default HZ_FIXED if HZ_FIXED != 0
1652 default 100 if HZ_100
1653 default 200 if HZ_200
1654 default 250 if HZ_250
1655 default 300 if HZ_300
1656 default 500 if HZ_500
1657 default 1000
1658
1659 config SCHED_HRTICK
1660 def_bool HIGH_RES_TIMERS
1661
1662 config SCHED_HRTICK
1663 def_bool HIGH_RES_TIMERS
1664
1665 config THUMB2_KERNEL
1666 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1667 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1668 default y if CPU_THUMBONLY
1669 select AEABI
1670 select ARM_ASM_UNIFIED
1671 select ARM_UNWIND
1672 help
1673 By enabling this option, the kernel will be compiled in
1674 Thumb-2 mode. A compiler/assembler that understand the unified
1675 ARM-Thumb syntax is needed.
1676
1677 If unsure, say N.
1678
1679 config THUMB2_AVOID_R_ARM_THM_JUMP11
1680 bool "Work around buggy Thumb-2 short branch relocations in gas"
1681 depends on THUMB2_KERNEL && MODULES
1682 default y
1683 help
1684 Various binutils versions can resolve Thumb-2 branches to
1685 locally-defined, preemptible global symbols as short-range "b.n"
1686 branch instructions.
1687
1688 This is a problem, because there's no guarantee the final
1689 destination of the symbol, or any candidate locations for a
1690 trampoline, are within range of the branch. For this reason, the
1691 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1692 relocation in modules at all, and it makes little sense to add
1693 support.
1694
1695 The symptom is that the kernel fails with an "unsupported
1696 relocation" error when loading some modules.
1697
1698 Until fixed tools are available, passing
1699 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1700 code which hits this problem, at the cost of a bit of extra runtime
1701 stack usage in some cases.
1702
1703 The problem is described in more detail at:
1704 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1705
1706 Only Thumb-2 kernels are affected.
1707
1708 Unless you are sure your tools don't have this problem, say Y.
1709
1710 config ARM_ASM_UNIFIED
1711 bool
1712
1713 config AEABI
1714 bool "Use the ARM EABI to compile the kernel"
1715 help
1716 This option allows for the kernel to be compiled using the latest
1717 ARM ABI (aka EABI). This is only useful if you are using a user
1718 space environment that is also compiled with EABI.
1719
1720 Since there are major incompatibilities between the legacy ABI and
1721 EABI, especially with regard to structure member alignment, this
1722 option also changes the kernel syscall calling convention to
1723 disambiguate both ABIs and allow for backward compatibility support
1724 (selected with CONFIG_OABI_COMPAT).
1725
1726 To use this you need GCC version 4.0.0 or later.
1727
1728 config OABI_COMPAT
1729 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1730 depends on AEABI && !THUMB2_KERNEL
1731 default y
1732 help
1733 This option preserves the old syscall interface along with the
1734 new (ARM EABI) one. It also provides a compatibility layer to
1735 intercept syscalls that have structure arguments which layout
1736 in memory differs between the legacy ABI and the new ARM EABI
1737 (only for non "thumb" binaries). This option adds a tiny
1738 overhead to all syscalls and produces a slightly larger kernel.
1739 If you know you'll be using only pure EABI user space then you
1740 can say N here. If this option is not selected and you attempt
1741 to execute a legacy ABI binary then the result will be
1742 UNPREDICTABLE (in fact it can be predicted that it won't work
1743 at all). If in doubt say Y.
1744
1745 config ARCH_HAS_HOLES_MEMORYMODEL
1746 bool
1747
1748 config ARCH_SPARSEMEM_ENABLE
1749 bool
1750
1751 config ARCH_SPARSEMEM_DEFAULT
1752 def_bool ARCH_SPARSEMEM_ENABLE
1753
1754 config ARCH_SELECT_MEMORY_MODEL
1755 def_bool ARCH_SPARSEMEM_ENABLE
1756
1757 config HAVE_ARCH_PFN_VALID
1758 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1759
1760 config HIGHMEM
1761 bool "High Memory Support"
1762 depends on MMU
1763 help
1764 The address space of ARM processors is only 4 Gigabytes large
1765 and it has to accommodate user address space, kernel address
1766 space as well as some memory mapped IO. That means that, if you
1767 have a large amount of physical memory and/or IO, not all of the
1768 memory can be "permanently mapped" by the kernel. The physical
1769 memory that is not permanently mapped is called "high memory".
1770
1771 Depending on the selected kernel/user memory split, minimum
1772 vmalloc space and actual amount of RAM, you may not need this
1773 option which should result in a slightly faster kernel.
1774
1775 If unsure, say n.
1776
1777 config HIGHPTE
1778 bool "Allocate 2nd-level pagetables from highmem"
1779 depends on HIGHMEM
1780
1781 config HW_PERF_EVENTS
1782 bool "Enable hardware performance counter support for perf events"
1783 depends on PERF_EVENTS
1784 default y
1785 help
1786 Enable hardware performance counter support for perf events. If
1787 disabled, perf events will use software events only.
1788
1789 config SYS_SUPPORTS_HUGETLBFS
1790 def_bool y
1791 depends on ARM_LPAE
1792
1793 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1794 def_bool y
1795 depends on ARM_LPAE
1796
1797 config ARCH_WANT_GENERAL_HUGETLB
1798 def_bool y
1799
1800 source "mm/Kconfig"
1801
1802 config FORCE_MAX_ZONEORDER
1803 int "Maximum zone order" if ARCH_SHMOBILE
1804 range 11 64 if ARCH_SHMOBILE
1805 default "12" if SOC_AM33XX
1806 default "9" if SA1111
1807 default "11"
1808 help
1809 The kernel memory allocator divides physically contiguous memory
1810 blocks into "zones", where each zone is a power of two number of
1811 pages. This option selects the largest power of two that the kernel
1812 keeps in the memory allocator. If you need to allocate very large
1813 blocks of physically contiguous memory, then you may need to
1814 increase this value.
1815
1816 This config option is actually maximum order plus one. For example,
1817 a value of 11 means that the largest free memory block is 2^10 pages.
1818
1819 config ALIGNMENT_TRAP
1820 bool
1821 depends on CPU_CP15_MMU
1822 default y if !ARCH_EBSA110
1823 select HAVE_PROC_CPU if PROC_FS
1824 help
1825 ARM processors cannot fetch/store information which is not
1826 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1827 address divisible by 4. On 32-bit ARM processors, these non-aligned
1828 fetch/store instructions will be emulated in software if you say
1829 here, which has a severe performance impact. This is necessary for
1830 correct operation of some network protocols. With an IP-only
1831 configuration it is safe to say N, otherwise say Y.
1832
1833 config UACCESS_WITH_MEMCPY
1834 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1835 depends on MMU
1836 default y if CPU_FEROCEON
1837 help
1838 Implement faster copy_to_user and clear_user methods for CPU
1839 cores where a 8-word STM instruction give significantly higher
1840 memory write throughput than a sequence of individual 32bit stores.
1841
1842 A possible side effect is a slight increase in scheduling latency
1843 between threads sharing the same address space if they invoke
1844 such copy operations with large buffers.
1845
1846 However, if the CPU data cache is using a write-allocate mode,
1847 this option is unlikely to provide any performance gain.
1848
1849 config SECCOMP
1850 bool
1851 prompt "Enable seccomp to safely compute untrusted bytecode"
1852 ---help---
1853 This kernel feature is useful for number crunching applications
1854 that may need to compute untrusted bytecode during their
1855 execution. By using pipes or other transports made available to
1856 the process as file descriptors supporting the read/write
1857 syscalls, it's possible to isolate those applications in
1858 their own address space using seccomp. Once seccomp is
1859 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1860 and the task is only allowed to execute a few safe syscalls
1861 defined by each seccomp mode.
1862
1863 config CC_STACKPROTECTOR
1864 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1865 help
1866 This option turns on the -fstack-protector GCC feature. This
1867 feature puts, at the beginning of functions, a canary value on
1868 the stack just before the return address, and validates
1869 the value just before actually returning. Stack based buffer
1870 overflows (that need to overwrite this return address) now also
1871 overwrite the canary, which gets detected and the attack is then
1872 neutralized via a kernel panic.
1873 This feature requires gcc version 4.2 or above.
1874
1875 config XEN_DOM0
1876 def_bool y
1877 depends on XEN
1878
1879 config XEN
1880 bool "Xen guest support on ARM (EXPERIMENTAL)"
1881 depends on ARM && AEABI && OF
1882 depends on CPU_V7 && !CPU_V6
1883 depends on !GENERIC_ATOMIC64
1884 select ARM_PSCI
1885 help
1886 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1887
1888 endmenu
1889
1890 menu "Boot options"
1891
1892 config USE_OF
1893 bool "Flattened Device Tree support"
1894 select IRQ_DOMAIN
1895 select OF
1896 select OF_EARLY_FLATTREE
1897 help
1898 Include support for flattened device tree machine descriptions.
1899
1900 config ATAGS
1901 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1902 default y
1903 help
1904 This is the traditional way of passing data to the kernel at boot
1905 time. If you are solely relying on the flattened device tree (or
1906 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1907 to remove ATAGS support from your kernel binary. If unsure,
1908 leave this to y.
1909
1910 config DEPRECATED_PARAM_STRUCT
1911 bool "Provide old way to pass kernel parameters"
1912 depends on ATAGS
1913 help
1914 This was deprecated in 2001 and announced to live on for 5 years.
1915 Some old boot loaders still use this way.
1916
1917 # Compressed boot loader in ROM. Yes, we really want to ask about
1918 # TEXT and BSS so we preserve their values in the config files.
1919 config ZBOOT_ROM_TEXT
1920 hex "Compressed ROM boot loader base address"
1921 default "0"
1922 help
1923 The physical address at which the ROM-able zImage is to be
1924 placed in the target. Platforms which normally make use of
1925 ROM-able zImage formats normally set this to a suitable
1926 value in their defconfig file.
1927
1928 If ZBOOT_ROM is not enabled, this has no effect.
1929
1930 config ZBOOT_ROM_BSS
1931 hex "Compressed ROM boot loader BSS address"
1932 default "0"
1933 help
1934 The base address of an area of read/write memory in the target
1935 for the ROM-able zImage which must be available while the
1936 decompressor is running. It must be large enough to hold the
1937 entire decompressed kernel plus an additional 128 KiB.
1938 Platforms which normally make use of ROM-able zImage formats
1939 normally set this to a suitable value in their defconfig file.
1940
1941 If ZBOOT_ROM is not enabled, this has no effect.
1942
1943 config ZBOOT_ROM
1944 bool "Compressed boot loader in ROM/flash"
1945 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1946 help
1947 Say Y here if you intend to execute your compressed kernel image
1948 (zImage) directly from ROM or flash. If unsure, say N.
1949
1950 choice
1951 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1952 depends on ZBOOT_ROM && ARCH_SH7372
1953 default ZBOOT_ROM_NONE
1954 help
1955 Include experimental SD/MMC loading code in the ROM-able zImage.
1956 With this enabled it is possible to write the ROM-able zImage
1957 kernel image to an MMC or SD card and boot the kernel straight
1958 from the reset vector. At reset the processor Mask ROM will load
1959 the first part of the ROM-able zImage which in turn loads the
1960 rest the kernel image to RAM.
1961
1962 config ZBOOT_ROM_NONE
1963 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1964 help
1965 Do not load image from SD or MMC
1966
1967 config ZBOOT_ROM_MMCIF
1968 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1969 help
1970 Load image from MMCIF hardware block.
1971
1972 config ZBOOT_ROM_SH_MOBILE_SDHI
1973 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1974 help
1975 Load image from SDHI hardware block
1976
1977 endchoice
1978
1979 config ARM_APPENDED_DTB
1980 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1981 depends on OF && !ZBOOT_ROM
1982 help
1983 With this option, the boot code will look for a device tree binary
1984 (DTB) appended to zImage
1985 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1986
1987 This is meant as a backward compatibility convenience for those
1988 systems with a bootloader that can't be upgraded to accommodate
1989 the documented boot protocol using a device tree.
1990
1991 Beware that there is very little in terms of protection against
1992 this option being confused by leftover garbage in memory that might
1993 look like a DTB header after a reboot if no actual DTB is appended
1994 to zImage. Do not leave this option active in a production kernel
1995 if you don't intend to always append a DTB. Proper passing of the
1996 location into r2 of a bootloader provided DTB is always preferable
1997 to this option.
1998
1999 config ARM_ATAG_DTB_COMPAT
2000 bool "Supplement the appended DTB with traditional ATAG information"
2001 depends on ARM_APPENDED_DTB
2002 help
2003 Some old bootloaders can't be updated to a DTB capable one, yet
2004 they provide ATAGs with memory configuration, the ramdisk address,
2005 the kernel cmdline string, etc. Such information is dynamically
2006 provided by the bootloader and can't always be stored in a static
2007 DTB. To allow a device tree enabled kernel to be used with such
2008 bootloaders, this option allows zImage to extract the information
2009 from the ATAG list and store it at run time into the appended DTB.
2010
2011 choice
2012 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2013 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2014
2015 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2016 bool "Use bootloader kernel arguments if available"
2017 help
2018 Uses the command-line options passed by the boot loader instead of
2019 the device tree bootargs property. If the boot loader doesn't provide
2020 any, the device tree bootargs property will be used.
2021
2022 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2023 bool "Extend with bootloader kernel arguments"
2024 help
2025 The command-line arguments provided by the boot loader will be
2026 appended to the the device tree bootargs property.
2027
2028 endchoice
2029
2030 config CMDLINE
2031 string "Default kernel command string"
2032 default ""
2033 help
2034 On some architectures (EBSA110 and CATS), there is currently no way
2035 for the boot loader to pass arguments to the kernel. For these
2036 architectures, you should supply some command-line options at build
2037 time by entering them here. As a minimum, you should specify the
2038 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2039
2040 choice
2041 prompt "Kernel command line type" if CMDLINE != ""
2042 default CMDLINE_FROM_BOOTLOADER
2043 depends on ATAGS
2044
2045 config CMDLINE_FROM_BOOTLOADER
2046 bool "Use bootloader kernel arguments if available"
2047 help
2048 Uses the command-line options passed by the boot loader. If
2049 the boot loader doesn't provide any, the default kernel command
2050 string provided in CMDLINE will be used.
2051
2052 config CMDLINE_EXTEND
2053 bool "Extend bootloader kernel arguments"
2054 help
2055 The command-line arguments provided by the boot loader will be
2056 appended to the default kernel command string.
2057
2058 config CMDLINE_FORCE
2059 bool "Always use the default kernel command string"
2060 help
2061 Always use the default kernel command string, even if the boot
2062 loader passes other arguments to the kernel.
2063 This is useful if you cannot or don't want to change the
2064 command-line options your boot loader passes to the kernel.
2065 endchoice
2066
2067 config XIP_KERNEL
2068 bool "Kernel Execute-In-Place from ROM"
2069 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2070 help
2071 Execute-In-Place allows the kernel to run from non-volatile storage
2072 directly addressable by the CPU, such as NOR flash. This saves RAM
2073 space since the text section of the kernel is not loaded from flash
2074 to RAM. Read-write sections, such as the data section and stack,
2075 are still copied to RAM. The XIP kernel is not compressed since
2076 it has to run directly from flash, so it will take more space to
2077 store it. The flash address used to link the kernel object files,
2078 and for storing it, is configuration dependent. Therefore, if you
2079 say Y here, you must know the proper physical address where to
2080 store the kernel image depending on your own flash memory usage.
2081
2082 Also note that the make target becomes "make xipImage" rather than
2083 "make zImage" or "make Image". The final kernel binary to put in
2084 ROM memory will be arch/arm/boot/xipImage.
2085
2086 If unsure, say N.
2087
2088 config XIP_PHYS_ADDR
2089 hex "XIP Kernel Physical Location"
2090 depends on XIP_KERNEL
2091 default "0x00080000"
2092 help
2093 This is the physical address in your flash memory the kernel will
2094 be linked for and stored to. This address is dependent on your
2095 own flash usage.
2096
2097 config KEXEC
2098 bool "Kexec system call (EXPERIMENTAL)"
2099 depends on (!SMP || PM_SLEEP_SMP)
2100 help
2101 kexec is a system call that implements the ability to shutdown your
2102 current kernel, and to start another kernel. It is like a reboot
2103 but it is independent of the system firmware. And like a reboot
2104 you can start any kernel with it, not just Linux.
2105
2106 It is an ongoing process to be certain the hardware in a machine
2107 is properly shutdown, so do not be surprised if this code does not
2108 initially work for you.
2109
2110 config ATAGS_PROC
2111 bool "Export atags in procfs"
2112 depends on ATAGS && KEXEC
2113 default y
2114 help
2115 Should the atags used to boot the kernel be exported in an "atags"
2116 file in procfs. Useful with kexec.
2117
2118 config CRASH_DUMP
2119 bool "Build kdump crash kernel (EXPERIMENTAL)"
2120 help
2121 Generate crash dump after being started by kexec. This should
2122 be normally only set in special crash dump kernels which are
2123 loaded in the main kernel with kexec-tools into a specially
2124 reserved region and then later executed after a crash by
2125 kdump/kexec. The crash dump kernel must be compiled to a
2126 memory address not used by the main kernel
2127
2128 For more details see Documentation/kdump/kdump.txt
2129
2130 config AUTO_ZRELADDR
2131 bool "Auto calculation of the decompressed kernel image address"
2132 depends on !ZBOOT_ROM
2133 help
2134 ZRELADDR is the physical address where the decompressed kernel
2135 image will be placed. If AUTO_ZRELADDR is selected, the address
2136 will be determined at run-time by masking the current IP with
2137 0xf8000000. This assumes the zImage being placed in the first 128MB
2138 from start of memory.
2139
2140 endmenu
2141
2142 menu "CPU Power Management"
2143
2144 if ARCH_HAS_CPUFREQ
2145 source "drivers/cpufreq/Kconfig"
2146 endif
2147
2148 source "drivers/cpuidle/Kconfig"
2149
2150 endmenu
2151
2152 menu "Floating point emulation"
2153
2154 comment "At least one emulation must be selected"
2155
2156 config FPE_NWFPE
2157 bool "NWFPE math emulation"
2158 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2159 ---help---
2160 Say Y to include the NWFPE floating point emulator in the kernel.
2161 This is necessary to run most binaries. Linux does not currently
2162 support floating point hardware so you need to say Y here even if
2163 your machine has an FPA or floating point co-processor podule.
2164
2165 You may say N here if you are going to load the Acorn FPEmulator
2166 early in the bootup.
2167
2168 config FPE_NWFPE_XP
2169 bool "Support extended precision"
2170 depends on FPE_NWFPE
2171 help
2172 Say Y to include 80-bit support in the kernel floating-point
2173 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2174 Note that gcc does not generate 80-bit operations by default,
2175 so in most cases this option only enlarges the size of the
2176 floating point emulator without any good reason.
2177
2178 You almost surely want to say N here.
2179
2180 config FPE_FASTFPE
2181 bool "FastFPE math emulation (EXPERIMENTAL)"
2182 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2183 ---help---
2184 Say Y here to include the FAST floating point emulator in the kernel.
2185 This is an experimental much faster emulator which now also has full
2186 precision for the mantissa. It does not support any exceptions.
2187 It is very simple, and approximately 3-6 times faster than NWFPE.
2188
2189 It should be sufficient for most programs. It may be not suitable
2190 for scientific calculations, but you have to check this for yourself.
2191 If you do not feel you need a faster FP emulation you should better
2192 choose NWFPE.
2193
2194 config VFP
2195 bool "VFP-format floating point maths"
2196 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2197 help
2198 Say Y to include VFP support code in the kernel. This is needed
2199 if your hardware includes a VFP unit.
2200
2201 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2202 release notes and additional status information.
2203
2204 Say N if your target does not have VFP hardware.
2205
2206 config VFPv3
2207 bool
2208 depends on VFP
2209 default y if CPU_V7
2210
2211 config NEON
2212 bool "Advanced SIMD (NEON) Extension support"
2213 depends on VFPv3 && CPU_V7
2214 help
2215 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2216 Extension.
2217
2218 config KERNEL_MODE_NEON
2219 bool "Support for NEON in kernel mode"
2220 depends on NEON && AEABI
2221 help
2222 Say Y to include support for NEON in kernel mode.
2223
2224 endmenu
2225
2226 menu "Userspace binary formats"
2227
2228 source "fs/Kconfig.binfmt"
2229
2230 config ARTHUR
2231 tristate "RISC OS personality"
2232 depends on !AEABI
2233 help
2234 Say Y here to include the kernel code necessary if you want to run
2235 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2236 experimental; if this sounds frightening, say N and sleep in peace.
2237 You can also say M here to compile this support as a module (which
2238 will be called arthur).
2239
2240 endmenu
2241
2242 menu "Power management options"
2243
2244 source "kernel/power/Kconfig"
2245
2246 config ARCH_SUSPEND_POSSIBLE
2247 depends on !ARCH_S5PC100
2248 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2249 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2250 def_bool y
2251
2252 config ARM_CPU_SUSPEND
2253 def_bool PM_SLEEP
2254
2255 endmenu
2256
2257 source "net/Kconfig"
2258
2259 source "drivers/Kconfig"
2260
2261 source "fs/Kconfig"
2262
2263 source "arch/arm/Kconfig.debug"
2264
2265 source "security/Kconfig"
2266
2267 source "crypto/Kconfig"
2268
2269 source "lib/Kconfig"
2270
2271 source "arch/arm/kvm/Kconfig"