]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/arm/Kconfig
Merge branch 'for-linus' of git://git.linaro.org/people/rmk/linux-arm
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CPU_PM if (SUSPEND || CPU_IDLE)
11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_IDLE_POLL_SETUP
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
24 select HAVE_ARCH_KGDB
25 select HAVE_ARCH_SECCOMP_FILTER
26 select HAVE_ARCH_TRACEHOOK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37 select HAVE_GENERIC_DMA_COHERENT
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
41 select HAVE_IRQ_TIME_ACCOUNTING
42 select HAVE_KERNEL_GZIP
43 select HAVE_KERNEL_LZMA
44 select HAVE_KERNEL_LZO
45 select HAVE_KERNEL_XZ
46 select HAVE_KPROBES if !XIP_KERNEL
47 select HAVE_KRETPROBES if (HAVE_KPROBES)
48 select HAVE_MEMBLOCK
49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
50 select HAVE_PERF_EVENTS
51 select HAVE_REGS_AND_STACK_ACCESS_API
52 select HAVE_SYSCALL_TRACEPOINTS
53 select HAVE_UID16
54 select KTIME_SCALAR
55 select PERF_USE_VMALLOC
56 select RTC_LIB
57 select SYS_SUPPORTS_APM_EMULATION
58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59 select MODULES_USE_ELF_REL
60 select CLONE_BACKWARDS
61 select OLD_SIGSUSPEND3
62 select OLD_SIGACTION
63 select HAVE_CONTEXT_TRACKING
64 help
65 The ARM series is a line of low-power-consumption RISC chip designs
66 licensed by ARM Ltd and targeted at embedded applications and
67 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
68 manufactured, but legacy ARM-based PC hardware remains popular in
69 Europe. There is an ARM Linux project with a web page at
70 <http://www.arm.linux.org.uk/>.
71
72 config ARM_HAS_SG_CHAIN
73 bool
74
75 config NEED_SG_DMA_LENGTH
76 bool
77
78 config ARM_DMA_USE_IOMMU
79 bool
80 select ARM_HAS_SG_CHAIN
81 select NEED_SG_DMA_LENGTH
82
83 if ARM_DMA_USE_IOMMU
84
85 config ARM_DMA_IOMMU_ALIGNMENT
86 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
87 range 4 9
88 default 8
89 help
90 DMA mapping framework by default aligns all buffers to the smallest
91 PAGE_SIZE order which is greater than or equal to the requested buffer
92 size. This works well for buffers up to a few hundreds kilobytes, but
93 for larger buffers it just a waste of address space. Drivers which has
94 relatively small addressing window (like 64Mib) might run out of
95 virtual space with just a few allocations.
96
97 With this parameter you can specify the maximum PAGE_SIZE order for
98 DMA IOMMU buffers. Larger buffers will be aligned only to this
99 specified order. The order is expressed as a power of two multiplied
100 by the PAGE_SIZE.
101
102 endif
103
104 config HAVE_PWM
105 bool
106
107 config MIGHT_HAVE_PCI
108 bool
109
110 config SYS_SUPPORTS_APM_EMULATION
111 bool
112
113 config HAVE_TCM
114 bool
115 select GENERIC_ALLOCATOR
116
117 config HAVE_PROC_CPU
118 bool
119
120 config NO_IOPORT
121 bool
122
123 config EISA
124 bool
125 ---help---
126 The Extended Industry Standard Architecture (EISA) bus was
127 developed as an open alternative to the IBM MicroChannel bus.
128
129 The EISA bus provided some of the features of the IBM MicroChannel
130 bus while maintaining backward compatibility with cards made for
131 the older ISA bus. The EISA bus saw limited use between 1988 and
132 1995 when it was made obsolete by the PCI bus.
133
134 Say Y here if you are building a kernel for an EISA-based machine.
135
136 Otherwise, say N.
137
138 config SBUS
139 bool
140
141 config STACKTRACE_SUPPORT
142 bool
143 default y
144
145 config HAVE_LATENCYTOP_SUPPORT
146 bool
147 depends on !SMP
148 default y
149
150 config LOCKDEP_SUPPORT
151 bool
152 default y
153
154 config TRACE_IRQFLAGS_SUPPORT
155 bool
156 default y
157
158 config RWSEM_GENERIC_SPINLOCK
159 bool
160 default y
161
162 config RWSEM_XCHGADD_ALGORITHM
163 bool
164
165 config ARCH_HAS_ILOG2_U32
166 bool
167
168 config ARCH_HAS_ILOG2_U64
169 bool
170
171 config ARCH_HAS_CPUFREQ
172 bool
173 help
174 Internal node to signify that the ARCH has CPUFREQ support
175 and that the relevant menu configurations are displayed for
176 it.
177
178 config ARCH_HAS_BANDGAP
179 bool
180
181 config GENERIC_HWEIGHT
182 bool
183 default y
184
185 config GENERIC_CALIBRATE_DELAY
186 bool
187 default y
188
189 config ARCH_MAY_HAVE_PC_FDC
190 bool
191
192 config ZONE_DMA
193 bool
194
195 config NEED_DMA_MAP_STATE
196 def_bool y
197
198 config ARCH_HAS_DMA_SET_COHERENT_MASK
199 bool
200
201 config GENERIC_ISA_DMA
202 bool
203
204 config FIQ
205 bool
206
207 config NEED_RET_TO_USER
208 bool
209
210 config ARCH_MTD_XIP
211 bool
212
213 config VECTORS_BASE
214 hex
215 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
216 default DRAM_BASE if REMAP_VECTORS_TO_RAM
217 default 0x00000000
218 help
219 The base address of exception vectors.
220
221 config ARM_PATCH_PHYS_VIRT
222 bool "Patch physical to virtual translations at runtime" if EMBEDDED
223 default y
224 depends on !XIP_KERNEL && MMU
225 depends on !ARCH_REALVIEW || !SPARSEMEM
226 help
227 Patch phys-to-virt and virt-to-phys translation functions at
228 boot and module load time according to the position of the
229 kernel in system memory.
230
231 This can only be used with non-XIP MMU kernels where the base
232 of physical memory is at a 16MB boundary.
233
234 Only disable this option if you know that you do not require
235 this feature (eg, building a kernel for a single machine) and
236 you need to shrink the kernel to the minimal size.
237
238 config NEED_MACH_GPIO_H
239 bool
240 help
241 Select this when mach/gpio.h is required to provide special
242 definitions for this platform. The need for mach/gpio.h should
243 be avoided when possible.
244
245 config NEED_MACH_IO_H
246 bool
247 help
248 Select this when mach/io.h is required to provide special
249 definitions for this platform. The need for mach/io.h should
250 be avoided when possible.
251
252 config NEED_MACH_MEMORY_H
253 bool
254 help
255 Select this when mach/memory.h is required to provide special
256 definitions for this platform. The need for mach/memory.h should
257 be avoided when possible.
258
259 config PHYS_OFFSET
260 hex "Physical address of main memory" if MMU
261 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
262 default DRAM_BASE if !MMU
263 help
264 Please provide the physical address corresponding to the
265 location of main memory in your system.
266
267 config GENERIC_BUG
268 def_bool y
269 depends on BUG
270
271 source "init/Kconfig"
272
273 source "kernel/Kconfig.freezer"
274
275 menu "System Type"
276
277 config MMU
278 bool "MMU-based Paged Memory Management Support"
279 default y
280 help
281 Select if you want MMU-based virtualised addressing space
282 support by paged memory management. If unsure, say 'Y'.
283
284 #
285 # The "ARM system type" choice list is ordered alphabetically by option
286 # text. Please add new entries in the option alphabetic order.
287 #
288 choice
289 prompt "ARM system type"
290 default ARCH_VERSATILE if !MMU
291 default ARCH_MULTIPLATFORM if MMU
292
293 config ARCH_MULTIPLATFORM
294 bool "Allow multiple platforms to be selected"
295 depends on MMU
296 select ARM_PATCH_PHYS_VIRT
297 select AUTO_ZRELADDR
298 select COMMON_CLK
299 select MULTI_IRQ_HANDLER
300 select SPARSE_IRQ
301 select USE_OF
302
303 config ARCH_INTEGRATOR
304 bool "ARM Ltd. Integrator family"
305 select ARCH_HAS_CPUFREQ
306 select ARM_AMBA
307 select COMMON_CLK
308 select COMMON_CLK_VERSATILE
309 select GENERIC_CLOCKEVENTS
310 select HAVE_TCM
311 select ICST
312 select MULTI_IRQ_HANDLER
313 select NEED_MACH_MEMORY_H
314 select PLAT_VERSATILE
315 select SPARSE_IRQ
316 select VERSATILE_FPGA_IRQ
317 help
318 Support for ARM's Integrator platform.
319
320 config ARCH_REALVIEW
321 bool "ARM Ltd. RealView family"
322 select ARCH_WANT_OPTIONAL_GPIOLIB
323 select ARM_AMBA
324 select ARM_TIMER_SP804
325 select COMMON_CLK
326 select COMMON_CLK_VERSATILE
327 select GENERIC_CLOCKEVENTS
328 select GPIO_PL061 if GPIOLIB
329 select ICST
330 select NEED_MACH_MEMORY_H
331 select PLAT_VERSATILE
332 select PLAT_VERSATILE_CLCD
333 help
334 This enables support for ARM Ltd RealView boards.
335
336 config ARCH_VERSATILE
337 bool "ARM Ltd. Versatile family"
338 select ARCH_WANT_OPTIONAL_GPIOLIB
339 select ARM_AMBA
340 select ARM_TIMER_SP804
341 select ARM_VIC
342 select CLKDEV_LOOKUP
343 select GENERIC_CLOCKEVENTS
344 select HAVE_MACH_CLKDEV
345 select ICST
346 select PLAT_VERSATILE
347 select PLAT_VERSATILE_CLCD
348 select PLAT_VERSATILE_CLOCK
349 select VERSATILE_FPGA_IRQ
350 help
351 This enables support for ARM Ltd Versatile board.
352
353 config ARCH_AT91
354 bool "Atmel AT91"
355 select ARCH_REQUIRE_GPIOLIB
356 select CLKDEV_LOOKUP
357 select HAVE_CLK
358 select IRQ_DOMAIN
359 select NEED_MACH_GPIO_H
360 select NEED_MACH_IO_H if PCCARD
361 select PINCTRL
362 select PINCTRL_AT91 if USE_OF
363 help
364 This enables support for systems based on Atmel
365 AT91RM9200 and AT91SAM9* processors.
366
367 config ARCH_CLPS711X
368 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
369 select ARCH_REQUIRE_GPIOLIB
370 select AUTO_ZRELADDR
371 select CLKDEV_LOOKUP
372 select CLKSRC_MMIO
373 select COMMON_CLK
374 select CPU_ARM720T
375 select GENERIC_CLOCKEVENTS
376 select MFD_SYSCON
377 select MULTI_IRQ_HANDLER
378 select SPARSE_IRQ
379 help
380 Support for Cirrus Logic 711x/721x/731x based boards.
381
382 config ARCH_GEMINI
383 bool "Cortina Systems Gemini"
384 select ARCH_REQUIRE_GPIOLIB
385 select ARCH_USES_GETTIMEOFFSET
386 select NEED_MACH_GPIO_H
387 select CPU_FA526
388 help
389 Support for the Cortina Systems Gemini family SoCs
390
391 config ARCH_EBSA110
392 bool "EBSA-110"
393 select ARCH_USES_GETTIMEOFFSET
394 select CPU_SA110
395 select ISA
396 select NEED_MACH_IO_H
397 select NEED_MACH_MEMORY_H
398 select NO_IOPORT
399 help
400 This is an evaluation board for the StrongARM processor available
401 from Digital. It has limited hardware on-board, including an
402 Ethernet interface, two PCMCIA sockets, two serial ports and a
403 parallel port.
404
405 config ARCH_EP93XX
406 bool "EP93xx-based"
407 select ARCH_HAS_HOLES_MEMORYMODEL
408 select ARCH_REQUIRE_GPIOLIB
409 select ARCH_USES_GETTIMEOFFSET
410 select ARM_AMBA
411 select ARM_VIC
412 select CLKDEV_LOOKUP
413 select CPU_ARM920T
414 select NEED_MACH_MEMORY_H
415 help
416 This enables support for the Cirrus EP93xx series of CPUs.
417
418 config ARCH_FOOTBRIDGE
419 bool "FootBridge"
420 select CPU_SA110
421 select FOOTBRIDGE
422 select GENERIC_CLOCKEVENTS
423 select HAVE_IDE
424 select NEED_MACH_IO_H if !MMU
425 select NEED_MACH_MEMORY_H
426 help
427 Support for systems based on the DC21285 companion chip
428 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
429
430 config ARCH_NETX
431 bool "Hilscher NetX based"
432 select ARM_VIC
433 select CLKSRC_MMIO
434 select CPU_ARM926T
435 select GENERIC_CLOCKEVENTS
436 help
437 This enables support for systems based on the Hilscher NetX Soc
438
439 config ARCH_IOP13XX
440 bool "IOP13xx-based"
441 depends on MMU
442 select ARCH_SUPPORTS_MSI
443 select CPU_XSC3
444 select NEED_MACH_MEMORY_H
445 select NEED_RET_TO_USER
446 select PCI
447 select PLAT_IOP
448 select VMSPLIT_1G
449 help
450 Support for Intel's IOP13XX (XScale) family of processors.
451
452 config ARCH_IOP32X
453 bool "IOP32x-based"
454 depends on MMU
455 select ARCH_REQUIRE_GPIOLIB
456 select CPU_XSCALE
457 select NEED_MACH_GPIO_H
458 select NEED_RET_TO_USER
459 select PCI
460 select PLAT_IOP
461 help
462 Support for Intel's 80219 and IOP32X (XScale) family of
463 processors.
464
465 config ARCH_IOP33X
466 bool "IOP33x-based"
467 depends on MMU
468 select ARCH_REQUIRE_GPIOLIB
469 select CPU_XSCALE
470 select NEED_MACH_GPIO_H
471 select NEED_RET_TO_USER
472 select PCI
473 select PLAT_IOP
474 help
475 Support for Intel's IOP33X (XScale) family of processors.
476
477 config ARCH_IXP4XX
478 bool "IXP4xx-based"
479 depends on MMU
480 select ARCH_HAS_DMA_SET_COHERENT_MASK
481 select ARCH_REQUIRE_GPIOLIB
482 select CLKSRC_MMIO
483 select CPU_XSCALE
484 select DMABOUNCE if PCI
485 select GENERIC_CLOCKEVENTS
486 select MIGHT_HAVE_PCI
487 select NEED_MACH_IO_H
488 select USB_EHCI_BIG_ENDIAN_MMIO
489 select USB_EHCI_BIG_ENDIAN_DESC
490 help
491 Support for Intel's IXP4XX (XScale) family of processors.
492
493 config ARCH_DOVE
494 bool "Marvell Dove"
495 select ARCH_REQUIRE_GPIOLIB
496 select CPU_PJ4
497 select GENERIC_CLOCKEVENTS
498 select MIGHT_HAVE_PCI
499 select PINCTRL
500 select PINCTRL_DOVE
501 select PLAT_ORION_LEGACY
502 select USB_ARCH_HAS_EHCI
503 select MVEBU_MBUS
504 help
505 Support for the Marvell Dove SoC 88AP510
506
507 config ARCH_KIRKWOOD
508 bool "Marvell Kirkwood"
509 select ARCH_HAS_CPUFREQ
510 select ARCH_REQUIRE_GPIOLIB
511 select CPU_FEROCEON
512 select GENERIC_CLOCKEVENTS
513 select PCI
514 select PCI_QUIRKS
515 select PINCTRL
516 select PINCTRL_KIRKWOOD
517 select PLAT_ORION_LEGACY
518 select MVEBU_MBUS
519 help
520 Support for the following Marvell Kirkwood series SoCs:
521 88F6180, 88F6192 and 88F6281.
522
523 config ARCH_MV78XX0
524 bool "Marvell MV78xx0"
525 select ARCH_REQUIRE_GPIOLIB
526 select CPU_FEROCEON
527 select GENERIC_CLOCKEVENTS
528 select PCI
529 select PLAT_ORION_LEGACY
530 select MVEBU_MBUS
531 help
532 Support for the following Marvell MV78xx0 series SoCs:
533 MV781x0, MV782x0.
534
535 config ARCH_ORION5X
536 bool "Marvell Orion"
537 depends on MMU
538 select ARCH_REQUIRE_GPIOLIB
539 select CPU_FEROCEON
540 select GENERIC_CLOCKEVENTS
541 select PCI
542 select PLAT_ORION_LEGACY
543 select MVEBU_MBUS
544 help
545 Support for the following Marvell Orion 5x series SoCs:
546 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
547 Orion-2 (5281), Orion-1-90 (6183).
548
549 config ARCH_MMP
550 bool "Marvell PXA168/910/MMP2"
551 depends on MMU
552 select ARCH_REQUIRE_GPIOLIB
553 select CLKDEV_LOOKUP
554 select GENERIC_ALLOCATOR
555 select GENERIC_CLOCKEVENTS
556 select GPIO_PXA
557 select IRQ_DOMAIN
558 select NEED_MACH_GPIO_H
559 select PINCTRL
560 select PLAT_PXA
561 select SPARSE_IRQ
562 help
563 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
564
565 config ARCH_KS8695
566 bool "Micrel/Kendin KS8695"
567 select ARCH_REQUIRE_GPIOLIB
568 select CLKSRC_MMIO
569 select CPU_ARM922T
570 select GENERIC_CLOCKEVENTS
571 select NEED_MACH_MEMORY_H
572 help
573 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
574 System-on-Chip devices.
575
576 config ARCH_W90X900
577 bool "Nuvoton W90X900 CPU"
578 select ARCH_REQUIRE_GPIOLIB
579 select CLKDEV_LOOKUP
580 select CLKSRC_MMIO
581 select CPU_ARM926T
582 select GENERIC_CLOCKEVENTS
583 help
584 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
585 At present, the w90x900 has been renamed nuc900, regarding
586 the ARM series product line, you can login the following
587 link address to know more.
588
589 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
590 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
591
592 config ARCH_LPC32XX
593 bool "NXP LPC32XX"
594 select ARCH_REQUIRE_GPIOLIB
595 select ARM_AMBA
596 select CLKDEV_LOOKUP
597 select CLKSRC_MMIO
598 select CPU_ARM926T
599 select GENERIC_CLOCKEVENTS
600 select HAVE_IDE
601 select HAVE_PWM
602 select USB_ARCH_HAS_OHCI
603 select USE_OF
604 help
605 Support for the NXP LPC32XX family of processors
606
607 config ARCH_PXA
608 bool "PXA2xx/PXA3xx-based"
609 depends on MMU
610 select ARCH_HAS_CPUFREQ
611 select ARCH_MTD_XIP
612 select ARCH_REQUIRE_GPIOLIB
613 select ARM_CPU_SUSPEND if PM
614 select AUTO_ZRELADDR
615 select CLKDEV_LOOKUP
616 select CLKSRC_MMIO
617 select GENERIC_CLOCKEVENTS
618 select GPIO_PXA
619 select HAVE_IDE
620 select MULTI_IRQ_HANDLER
621 select NEED_MACH_GPIO_H
622 select PLAT_PXA
623 select SPARSE_IRQ
624 help
625 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
626
627 config ARCH_MSM
628 bool "Qualcomm MSM"
629 select ARCH_REQUIRE_GPIOLIB
630 select CLKDEV_LOOKUP
631 select COMMON_CLK
632 select GENERIC_CLOCKEVENTS
633 help
634 Support for Qualcomm MSM/QSD based systems. This runs on the
635 apps processor of the MSM/QSD and depends on a shared memory
636 interface to the modem processor which runs the baseband
637 stack and controls some vital subsystems
638 (clock and power control, etc).
639
640 config ARCH_SHMOBILE
641 bool "Renesas SH-Mobile / R-Mobile"
642 select ARM_PATCH_PHYS_VIRT
643 select CLKDEV_LOOKUP
644 select GENERIC_CLOCKEVENTS
645 select HAVE_ARM_SCU if SMP
646 select HAVE_ARM_TWD if LOCAL_TIMERS
647 select HAVE_CLK
648 select HAVE_MACH_CLKDEV
649 select HAVE_SMP
650 select MIGHT_HAVE_CACHE_L2X0
651 select MULTI_IRQ_HANDLER
652 select NO_IOPORT
653 select PINCTRL
654 select PM_GENERIC_DOMAINS if PM
655 select SPARSE_IRQ
656 help
657 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
658
659 config ARCH_RPC
660 bool "RiscPC"
661 select ARCH_ACORN
662 select ARCH_MAY_HAVE_PC_FDC
663 select ARCH_SPARSEMEM_ENABLE
664 select ARCH_USES_GETTIMEOFFSET
665 select FIQ
666 select HAVE_IDE
667 select HAVE_PATA_PLATFORM
668 select ISA_DMA_API
669 select NEED_MACH_IO_H
670 select NEED_MACH_MEMORY_H
671 select NO_IOPORT
672 select VIRT_TO_BUS
673 help
674 On the Acorn Risc-PC, Linux can support the internal IDE disk and
675 CD-ROM interface, serial and parallel port, and the floppy drive.
676
677 config ARCH_SA1100
678 bool "SA1100-based"
679 select ARCH_HAS_CPUFREQ
680 select ARCH_MTD_XIP
681 select ARCH_REQUIRE_GPIOLIB
682 select ARCH_SPARSEMEM_ENABLE
683 select CLKDEV_LOOKUP
684 select CLKSRC_MMIO
685 select CPU_FREQ
686 select CPU_SA1100
687 select GENERIC_CLOCKEVENTS
688 select HAVE_IDE
689 select ISA
690 select NEED_MACH_GPIO_H
691 select NEED_MACH_MEMORY_H
692 select SPARSE_IRQ
693 help
694 Support for StrongARM 11x0 based boards.
695
696 config ARCH_S3C24XX
697 bool "Samsung S3C24XX SoCs"
698 select ARCH_HAS_CPUFREQ
699 select ARCH_REQUIRE_GPIOLIB
700 select CLKDEV_LOOKUP
701 select CLKSRC_MMIO
702 select GENERIC_CLOCKEVENTS
703 select GPIO_SAMSUNG
704 select HAVE_CLK
705 select HAVE_S3C2410_I2C if I2C
706 select HAVE_S3C2410_WATCHDOG if WATCHDOG
707 select HAVE_S3C_RTC if RTC_CLASS
708 select MULTI_IRQ_HANDLER
709 select NEED_MACH_GPIO_H
710 select NEED_MACH_IO_H
711 select SAMSUNG_ATAGS
712 help
713 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
714 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
715 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
716 Samsung SMDK2410 development board (and derivatives).
717
718 config ARCH_S3C64XX
719 bool "Samsung S3C64XX"
720 select ARCH_HAS_CPUFREQ
721 select ARCH_REQUIRE_GPIOLIB
722 select ARM_VIC
723 select CLKDEV_LOOKUP
724 select CLKSRC_MMIO
725 select CPU_V6
726 select GENERIC_CLOCKEVENTS
727 select GPIO_SAMSUNG
728 select HAVE_CLK
729 select HAVE_S3C2410_I2C if I2C
730 select HAVE_S3C2410_WATCHDOG if WATCHDOG
731 select HAVE_TCM
732 select NEED_MACH_GPIO_H
733 select NO_IOPORT
734 select PLAT_SAMSUNG
735 select S3C_DEV_NAND
736 select S3C_GPIO_TRACK
737 select SAMSUNG_ATAGS
738 select SAMSUNG_CLKSRC
739 select SAMSUNG_GPIOLIB_4BIT
740 select SAMSUNG_IRQ_VIC_TIMER
741 select SAMSUNG_WDT_RESET
742 select USB_ARCH_HAS_OHCI
743 help
744 Samsung S3C64XX series based systems
745
746 config ARCH_S5P64X0
747 bool "Samsung S5P6440 S5P6450"
748 select CLKDEV_LOOKUP
749 select CLKSRC_MMIO
750 select CPU_V6
751 select GENERIC_CLOCKEVENTS
752 select GPIO_SAMSUNG
753 select HAVE_CLK
754 select HAVE_S3C2410_I2C if I2C
755 select HAVE_S3C2410_WATCHDOG if WATCHDOG
756 select HAVE_S3C_RTC if RTC_CLASS
757 select NEED_MACH_GPIO_H
758 select SAMSUNG_WDT_RESET
759 select SAMSUNG_ATAGS
760 help
761 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
762 SMDK6450.
763
764 config ARCH_S5PC100
765 bool "Samsung S5PC100"
766 select ARCH_REQUIRE_GPIOLIB
767 select CLKDEV_LOOKUP
768 select CLKSRC_MMIO
769 select CPU_V7
770 select GENERIC_CLOCKEVENTS
771 select GPIO_SAMSUNG
772 select HAVE_CLK
773 select HAVE_S3C2410_I2C if I2C
774 select HAVE_S3C2410_WATCHDOG if WATCHDOG
775 select HAVE_S3C_RTC if RTC_CLASS
776 select NEED_MACH_GPIO_H
777 select SAMSUNG_WDT_RESET
778 select SAMSUNG_ATAGS
779 help
780 Samsung S5PC100 series based systems
781
782 config ARCH_S5PV210
783 bool "Samsung S5PV210/S5PC110"
784 select ARCH_HAS_CPUFREQ
785 select ARCH_HAS_HOLES_MEMORYMODEL
786 select ARCH_SPARSEMEM_ENABLE
787 select CLKDEV_LOOKUP
788 select CLKSRC_MMIO
789 select CPU_V7
790 select GENERIC_CLOCKEVENTS
791 select GPIO_SAMSUNG
792 select HAVE_CLK
793 select HAVE_S3C2410_I2C if I2C
794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
795 select HAVE_S3C_RTC if RTC_CLASS
796 select NEED_MACH_GPIO_H
797 select NEED_MACH_MEMORY_H
798 select SAMSUNG_ATAGS
799 help
800 Samsung S5PV210/S5PC110 series based systems
801
802 config ARCH_EXYNOS
803 bool "Samsung EXYNOS"
804 select ARCH_HAS_CPUFREQ
805 select ARCH_HAS_HOLES_MEMORYMODEL
806 select ARCH_REQUIRE_GPIOLIB
807 select ARCH_SPARSEMEM_ENABLE
808 select ARM_GIC
809 select CLKDEV_LOOKUP
810 select COMMON_CLK
811 select CPU_V7
812 select GENERIC_CLOCKEVENTS
813 select HAVE_CLK
814 select HAVE_S3C2410_I2C if I2C
815 select HAVE_S3C2410_WATCHDOG if WATCHDOG
816 select HAVE_S3C_RTC if RTC_CLASS
817 select NEED_MACH_MEMORY_H
818 select SPARSE_IRQ
819 select USE_OF
820 help
821 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
822
823 config ARCH_SHARK
824 bool "Shark"
825 select ARCH_USES_GETTIMEOFFSET
826 select CPU_SA110
827 select ISA
828 select ISA_DMA
829 select NEED_MACH_MEMORY_H
830 select PCI
831 select VIRT_TO_BUS
832 select ZONE_DMA
833 help
834 Support for the StrongARM based Digital DNARD machine, also known
835 as "Shark" (<http://www.shark-linux.de/shark.html>).
836
837 config ARCH_DAVINCI
838 bool "TI DaVinci"
839 select ARCH_HAS_HOLES_MEMORYMODEL
840 select ARCH_REQUIRE_GPIOLIB
841 select CLKDEV_LOOKUP
842 select GENERIC_ALLOCATOR
843 select GENERIC_CLOCKEVENTS
844 select GENERIC_IRQ_CHIP
845 select HAVE_IDE
846 select NEED_MACH_GPIO_H
847 select TI_PRIV_EDMA
848 select USE_OF
849 select ZONE_DMA
850 help
851 Support for TI's DaVinci platform.
852
853 config ARCH_OMAP1
854 bool "TI OMAP1"
855 depends on MMU
856 select ARCH_HAS_CPUFREQ
857 select ARCH_HAS_HOLES_MEMORYMODEL
858 select ARCH_OMAP
859 select ARCH_REQUIRE_GPIOLIB
860 select CLKDEV_LOOKUP
861 select CLKSRC_MMIO
862 select GENERIC_CLOCKEVENTS
863 select GENERIC_IRQ_CHIP
864 select HAVE_CLK
865 select HAVE_IDE
866 select IRQ_DOMAIN
867 select NEED_MACH_IO_H if PCCARD
868 select NEED_MACH_MEMORY_H
869 help
870 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
871
872 endchoice
873
874 menu "Multiple platform selection"
875 depends on ARCH_MULTIPLATFORM
876
877 comment "CPU Core family selection"
878
879 config ARCH_MULTI_V4T
880 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
881 depends on !ARCH_MULTI_V6_V7
882 select ARCH_MULTI_V4_V5
883 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
884 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
885 CPU_ARM925T || CPU_ARM940T)
886
887 config ARCH_MULTI_V5
888 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
889 depends on !ARCH_MULTI_V6_V7
890 select ARCH_MULTI_V4_V5
891 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
892 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
893 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
894
895 config ARCH_MULTI_V4_V5
896 bool
897
898 config ARCH_MULTI_V6
899 bool "ARMv6 based platforms (ARM11)"
900 select ARCH_MULTI_V6_V7
901 select CPU_V6
902
903 config ARCH_MULTI_V7
904 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
905 default y
906 select ARCH_MULTI_V6_V7
907 select CPU_V7
908
909 config ARCH_MULTI_V6_V7
910 bool
911
912 config ARCH_MULTI_CPU_AUTO
913 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
914 select ARCH_MULTI_V5
915
916 endmenu
917
918 #
919 # This is sorted alphabetically by mach-* pathname. However, plat-*
920 # Kconfigs may be included either alphabetically (according to the
921 # plat- suffix) or along side the corresponding mach-* source.
922 #
923 source "arch/arm/mach-mvebu/Kconfig"
924
925 source "arch/arm/mach-at91/Kconfig"
926
927 source "arch/arm/mach-bcm/Kconfig"
928
929 source "arch/arm/mach-bcm2835/Kconfig"
930
931 source "arch/arm/mach-clps711x/Kconfig"
932
933 source "arch/arm/mach-cns3xxx/Kconfig"
934
935 source "arch/arm/mach-davinci/Kconfig"
936
937 source "arch/arm/mach-dove/Kconfig"
938
939 source "arch/arm/mach-ep93xx/Kconfig"
940
941 source "arch/arm/mach-footbridge/Kconfig"
942
943 source "arch/arm/mach-gemini/Kconfig"
944
945 source "arch/arm/mach-highbank/Kconfig"
946
947 source "arch/arm/mach-integrator/Kconfig"
948
949 source "arch/arm/mach-iop32x/Kconfig"
950
951 source "arch/arm/mach-iop33x/Kconfig"
952
953 source "arch/arm/mach-iop13xx/Kconfig"
954
955 source "arch/arm/mach-ixp4xx/Kconfig"
956
957 source "arch/arm/mach-keystone/Kconfig"
958
959 source "arch/arm/mach-kirkwood/Kconfig"
960
961 source "arch/arm/mach-ks8695/Kconfig"
962
963 source "arch/arm/mach-msm/Kconfig"
964
965 source "arch/arm/mach-mv78xx0/Kconfig"
966
967 source "arch/arm/mach-imx/Kconfig"
968
969 source "arch/arm/mach-mxs/Kconfig"
970
971 source "arch/arm/mach-netx/Kconfig"
972
973 source "arch/arm/mach-nomadik/Kconfig"
974
975 source "arch/arm/mach-nspire/Kconfig"
976
977 source "arch/arm/plat-omap/Kconfig"
978
979 source "arch/arm/mach-omap1/Kconfig"
980
981 source "arch/arm/mach-omap2/Kconfig"
982
983 source "arch/arm/mach-orion5x/Kconfig"
984
985 source "arch/arm/mach-picoxcell/Kconfig"
986
987 source "arch/arm/mach-pxa/Kconfig"
988 source "arch/arm/plat-pxa/Kconfig"
989
990 source "arch/arm/mach-mmp/Kconfig"
991
992 source "arch/arm/mach-realview/Kconfig"
993
994 source "arch/arm/mach-rockchip/Kconfig"
995
996 source "arch/arm/mach-sa1100/Kconfig"
997
998 source "arch/arm/plat-samsung/Kconfig"
999
1000 source "arch/arm/mach-socfpga/Kconfig"
1001
1002 source "arch/arm/mach-spear/Kconfig"
1003
1004 source "arch/arm/mach-sti/Kconfig"
1005
1006 source "arch/arm/mach-s3c24xx/Kconfig"
1007
1008 if ARCH_S3C64XX
1009 source "arch/arm/mach-s3c64xx/Kconfig"
1010 endif
1011
1012 source "arch/arm/mach-s5p64x0/Kconfig"
1013
1014 source "arch/arm/mach-s5pc100/Kconfig"
1015
1016 source "arch/arm/mach-s5pv210/Kconfig"
1017
1018 source "arch/arm/mach-exynos/Kconfig"
1019
1020 source "arch/arm/mach-shmobile/Kconfig"
1021
1022 source "arch/arm/mach-sunxi/Kconfig"
1023
1024 source "arch/arm/mach-prima2/Kconfig"
1025
1026 source "arch/arm/mach-tegra/Kconfig"
1027
1028 source "arch/arm/mach-u300/Kconfig"
1029
1030 source "arch/arm/mach-ux500/Kconfig"
1031
1032 source "arch/arm/mach-versatile/Kconfig"
1033
1034 source "arch/arm/mach-vexpress/Kconfig"
1035 source "arch/arm/plat-versatile/Kconfig"
1036
1037 source "arch/arm/mach-virt/Kconfig"
1038
1039 source "arch/arm/mach-vt8500/Kconfig"
1040
1041 source "arch/arm/mach-w90x900/Kconfig"
1042
1043 source "arch/arm/mach-zynq/Kconfig"
1044
1045 # Definitions to make life easier
1046 config ARCH_ACORN
1047 bool
1048
1049 config PLAT_IOP
1050 bool
1051 select GENERIC_CLOCKEVENTS
1052
1053 config PLAT_ORION
1054 bool
1055 select CLKSRC_MMIO
1056 select COMMON_CLK
1057 select GENERIC_IRQ_CHIP
1058 select IRQ_DOMAIN
1059
1060 config PLAT_ORION_LEGACY
1061 bool
1062 select PLAT_ORION
1063
1064 config PLAT_PXA
1065 bool
1066
1067 config PLAT_VERSATILE
1068 bool
1069
1070 config ARM_TIMER_SP804
1071 bool
1072 select CLKSRC_MMIO
1073 select CLKSRC_OF if OF
1074
1075 source arch/arm/mm/Kconfig
1076
1077 config ARM_NR_BANKS
1078 int
1079 default 16 if ARCH_EP93XX
1080 default 8
1081
1082 config IWMMXT
1083 bool "Enable iWMMXt support" if !CPU_PJ4
1084 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1085 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1086 help
1087 Enable support for iWMMXt context switching at run time if
1088 running on a CPU that supports it.
1089
1090 config XSCALE_PMU
1091 bool
1092 depends on CPU_XSCALE
1093 default y
1094
1095 config MULTI_IRQ_HANDLER
1096 bool
1097 help
1098 Allow each machine to specify it's own IRQ handler at run time.
1099
1100 if !MMU
1101 source "arch/arm/Kconfig-nommu"
1102 endif
1103
1104 config PJ4B_ERRATA_4742
1105 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1106 depends on CPU_PJ4B && MACH_ARMADA_370
1107 default y
1108 help
1109 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1110 Event (WFE) IDLE states, a specific timing sensitivity exists between
1111 the retiring WFI/WFE instructions and the newly issued subsequent
1112 instructions. This sensitivity can result in a CPU hang scenario.
1113 Workaround:
1114 The software must insert either a Data Synchronization Barrier (DSB)
1115 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1116 instruction
1117
1118 config ARM_ERRATA_326103
1119 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1120 depends on CPU_V6
1121 help
1122 Executing a SWP instruction to read-only memory does not set bit 11
1123 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1124 treat the access as a read, preventing a COW from occurring and
1125 causing the faulting task to livelock.
1126
1127 config ARM_ERRATA_411920
1128 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1129 depends on CPU_V6 || CPU_V6K
1130 help
1131 Invalidation of the Instruction Cache operation can
1132 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1133 It does not affect the MPCore. This option enables the ARM Ltd.
1134 recommended workaround.
1135
1136 config ARM_ERRATA_430973
1137 bool "ARM errata: Stale prediction on replaced interworking branch"
1138 depends on CPU_V7
1139 help
1140 This option enables the workaround for the 430973 Cortex-A8
1141 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1142 interworking branch is replaced with another code sequence at the
1143 same virtual address, whether due to self-modifying code or virtual
1144 to physical address re-mapping, Cortex-A8 does not recover from the
1145 stale interworking branch prediction. This results in Cortex-A8
1146 executing the new code sequence in the incorrect ARM or Thumb state.
1147 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1148 and also flushes the branch target cache at every context switch.
1149 Note that setting specific bits in the ACTLR register may not be
1150 available in non-secure mode.
1151
1152 config ARM_ERRATA_458693
1153 bool "ARM errata: Processor deadlock when a false hazard is created"
1154 depends on CPU_V7
1155 depends on !ARCH_MULTIPLATFORM
1156 help
1157 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1158 erratum. For very specific sequences of memory operations, it is
1159 possible for a hazard condition intended for a cache line to instead
1160 be incorrectly associated with a different cache line. This false
1161 hazard might then cause a processor deadlock. The workaround enables
1162 the L1 caching of the NEON accesses and disables the PLD instruction
1163 in the ACTLR register. Note that setting specific bits in the ACTLR
1164 register may not be available in non-secure mode.
1165
1166 config ARM_ERRATA_460075
1167 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1168 depends on CPU_V7
1169 depends on !ARCH_MULTIPLATFORM
1170 help
1171 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1172 erratum. Any asynchronous access to the L2 cache may encounter a
1173 situation in which recent store transactions to the L2 cache are lost
1174 and overwritten with stale memory contents from external memory. The
1175 workaround disables the write-allocate mode for the L2 cache via the
1176 ACTLR register. Note that setting specific bits in the ACTLR register
1177 may not be available in non-secure mode.
1178
1179 config ARM_ERRATA_742230
1180 bool "ARM errata: DMB operation may be faulty"
1181 depends on CPU_V7 && SMP
1182 depends on !ARCH_MULTIPLATFORM
1183 help
1184 This option enables the workaround for the 742230 Cortex-A9
1185 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1186 between two write operations may not ensure the correct visibility
1187 ordering of the two writes. This workaround sets a specific bit in
1188 the diagnostic register of the Cortex-A9 which causes the DMB
1189 instruction to behave as a DSB, ensuring the correct behaviour of
1190 the two writes.
1191
1192 config ARM_ERRATA_742231
1193 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1194 depends on CPU_V7 && SMP
1195 depends on !ARCH_MULTIPLATFORM
1196 help
1197 This option enables the workaround for the 742231 Cortex-A9
1198 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1199 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1200 accessing some data located in the same cache line, may get corrupted
1201 data due to bad handling of the address hazard when the line gets
1202 replaced from one of the CPUs at the same time as another CPU is
1203 accessing it. This workaround sets specific bits in the diagnostic
1204 register of the Cortex-A9 which reduces the linefill issuing
1205 capabilities of the processor.
1206
1207 config PL310_ERRATA_588369
1208 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1209 depends on CACHE_L2X0
1210 help
1211 The PL310 L2 cache controller implements three types of Clean &
1212 Invalidate maintenance operations: by Physical Address
1213 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1214 They are architecturally defined to behave as the execution of a
1215 clean operation followed immediately by an invalidate operation,
1216 both performing to the same memory location. This functionality
1217 is not correctly implemented in PL310 as clean lines are not
1218 invalidated as a result of these operations.
1219
1220 config ARM_ERRATA_643719
1221 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1222 depends on CPU_V7 && SMP
1223 help
1224 This option enables the workaround for the 643719 Cortex-A9 (prior to
1225 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1226 register returns zero when it should return one. The workaround
1227 corrects this value, ensuring cache maintenance operations which use
1228 it behave as intended and avoiding data corruption.
1229
1230 config ARM_ERRATA_720789
1231 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1232 depends on CPU_V7
1233 help
1234 This option enables the workaround for the 720789 Cortex-A9 (prior to
1235 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1236 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1237 As a consequence of this erratum, some TLB entries which should be
1238 invalidated are not, resulting in an incoherency in the system page
1239 tables. The workaround changes the TLB flushing routines to invalidate
1240 entries regardless of the ASID.
1241
1242 config PL310_ERRATA_727915
1243 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1244 depends on CACHE_L2X0
1245 help
1246 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1247 operation (offset 0x7FC). This operation runs in background so that
1248 PL310 can handle normal accesses while it is in progress. Under very
1249 rare circumstances, due to this erratum, write data can be lost when
1250 PL310 treats a cacheable write transaction during a Clean &
1251 Invalidate by Way operation.
1252
1253 config ARM_ERRATA_743622
1254 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1255 depends on CPU_V7
1256 depends on !ARCH_MULTIPLATFORM
1257 help
1258 This option enables the workaround for the 743622 Cortex-A9
1259 (r2p*) erratum. Under very rare conditions, a faulty
1260 optimisation in the Cortex-A9 Store Buffer may lead to data
1261 corruption. This workaround sets a specific bit in the diagnostic
1262 register of the Cortex-A9 which disables the Store Buffer
1263 optimisation, preventing the defect from occurring. This has no
1264 visible impact on the overall performance or power consumption of the
1265 processor.
1266
1267 config ARM_ERRATA_751472
1268 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1269 depends on CPU_V7
1270 depends on !ARCH_MULTIPLATFORM
1271 help
1272 This option enables the workaround for the 751472 Cortex-A9 (prior
1273 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1274 completion of a following broadcasted operation if the second
1275 operation is received by a CPU before the ICIALLUIS has completed,
1276 potentially leading to corrupted entries in the cache or TLB.
1277
1278 config PL310_ERRATA_753970
1279 bool "PL310 errata: cache sync operation may be faulty"
1280 depends on CACHE_PL310
1281 help
1282 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1283
1284 Under some condition the effect of cache sync operation on
1285 the store buffer still remains when the operation completes.
1286 This means that the store buffer is always asked to drain and
1287 this prevents it from merging any further writes. The workaround
1288 is to replace the normal offset of cache sync operation (0x730)
1289 by another offset targeting an unmapped PL310 register 0x740.
1290 This has the same effect as the cache sync operation: store buffer
1291 drain and waiting for all buffers empty.
1292
1293 config ARM_ERRATA_754322
1294 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1295 depends on CPU_V7
1296 help
1297 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1298 r3p*) erratum. A speculative memory access may cause a page table walk
1299 which starts prior to an ASID switch but completes afterwards. This
1300 can populate the micro-TLB with a stale entry which may be hit with
1301 the new ASID. This workaround places two dsb instructions in the mm
1302 switching code so that no page table walks can cross the ASID switch.
1303
1304 config ARM_ERRATA_754327
1305 bool "ARM errata: no automatic Store Buffer drain"
1306 depends on CPU_V7 && SMP
1307 help
1308 This option enables the workaround for the 754327 Cortex-A9 (prior to
1309 r2p0) erratum. The Store Buffer does not have any automatic draining
1310 mechanism and therefore a livelock may occur if an external agent
1311 continuously polls a memory location waiting to observe an update.
1312 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1313 written polling loops from denying visibility of updates to memory.
1314
1315 config ARM_ERRATA_364296
1316 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1317 depends on CPU_V6 && !SMP
1318 help
1319 This options enables the workaround for the 364296 ARM1136
1320 r0p2 erratum (possible cache data corruption with
1321 hit-under-miss enabled). It sets the undocumented bit 31 in
1322 the auxiliary control register and the FI bit in the control
1323 register, thus disabling hit-under-miss without putting the
1324 processor into full low interrupt latency mode. ARM11MPCore
1325 is not affected.
1326
1327 config ARM_ERRATA_764369
1328 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1329 depends on CPU_V7 && SMP
1330 help
1331 This option enables the workaround for erratum 764369
1332 affecting Cortex-A9 MPCore with two or more processors (all
1333 current revisions). Under certain timing circumstances, a data
1334 cache line maintenance operation by MVA targeting an Inner
1335 Shareable memory region may fail to proceed up to either the
1336 Point of Coherency or to the Point of Unification of the
1337 system. This workaround adds a DSB instruction before the
1338 relevant cache maintenance functions and sets a specific bit
1339 in the diagnostic control register of the SCU.
1340
1341 config PL310_ERRATA_769419
1342 bool "PL310 errata: no automatic Store Buffer drain"
1343 depends on CACHE_L2X0
1344 help
1345 On revisions of the PL310 prior to r3p2, the Store Buffer does
1346 not automatically drain. This can cause normal, non-cacheable
1347 writes to be retained when the memory system is idle, leading
1348 to suboptimal I/O performance for drivers using coherent DMA.
1349 This option adds a write barrier to the cpu_idle loop so that,
1350 on systems with an outer cache, the store buffer is drained
1351 explicitly.
1352
1353 config ARM_ERRATA_775420
1354 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1355 depends on CPU_V7
1356 help
1357 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1358 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1359 operation aborts with MMU exception, it might cause the processor
1360 to deadlock. This workaround puts DSB before executing ISB if
1361 an abort may occur on cache maintenance.
1362
1363 config ARM_ERRATA_798181
1364 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1365 depends on CPU_V7 && SMP
1366 help
1367 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1368 adequately shooting down all use of the old entries. This
1369 option enables the Linux kernel workaround for this erratum
1370 which sends an IPI to the CPUs that are running the same ASID
1371 as the one being invalidated.
1372
1373 endmenu
1374
1375 source "arch/arm/common/Kconfig"
1376
1377 menu "Bus support"
1378
1379 config ARM_AMBA
1380 bool
1381
1382 config ISA
1383 bool
1384 help
1385 Find out whether you have ISA slots on your motherboard. ISA is the
1386 name of a bus system, i.e. the way the CPU talks to the other stuff
1387 inside your box. Other bus systems are PCI, EISA, MicroChannel
1388 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1389 newer boards don't support it. If you have ISA, say Y, otherwise N.
1390
1391 # Select ISA DMA controller support
1392 config ISA_DMA
1393 bool
1394 select ISA_DMA_API
1395
1396 # Select ISA DMA interface
1397 config ISA_DMA_API
1398 bool
1399
1400 config PCI
1401 bool "PCI support" if MIGHT_HAVE_PCI
1402 help
1403 Find out whether you have a PCI motherboard. PCI is the name of a
1404 bus system, i.e. the way the CPU talks to the other stuff inside
1405 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1406 VESA. If you have PCI, say Y, otherwise N.
1407
1408 config PCI_DOMAINS
1409 bool
1410 depends on PCI
1411
1412 config PCI_NANOENGINE
1413 bool "BSE nanoEngine PCI support"
1414 depends on SA1100_NANOENGINE
1415 help
1416 Enable PCI on the BSE nanoEngine board.
1417
1418 config PCI_SYSCALL
1419 def_bool PCI
1420
1421 # Select the host bridge type
1422 config PCI_HOST_VIA82C505
1423 bool
1424 depends on PCI && ARCH_SHARK
1425 default y
1426
1427 config PCI_HOST_ITE8152
1428 bool
1429 depends on PCI && MACH_ARMCORE
1430 default y
1431 select DMABOUNCE
1432
1433 source "drivers/pci/Kconfig"
1434 source "drivers/pci/pcie/Kconfig"
1435
1436 source "drivers/pcmcia/Kconfig"
1437
1438 endmenu
1439
1440 menu "Kernel Features"
1441
1442 config HAVE_SMP
1443 bool
1444 help
1445 This option should be selected by machines which have an SMP-
1446 capable CPU.
1447
1448 The only effect of this option is to make the SMP-related
1449 options available to the user for configuration.
1450
1451 config SMP
1452 bool "Symmetric Multi-Processing"
1453 depends on CPU_V6K || CPU_V7
1454 depends on GENERIC_CLOCKEVENTS
1455 depends on HAVE_SMP
1456 depends on MMU || ARM_MPU
1457 select USE_GENERIC_SMP_HELPERS
1458 help
1459 This enables support for systems with more than one CPU. If you have
1460 a system with only one CPU, like most personal computers, say N. If
1461 you have a system with more than one CPU, say Y.
1462
1463 If you say N here, the kernel will run on single and multiprocessor
1464 machines, but will use only one CPU of a multiprocessor machine. If
1465 you say Y here, the kernel will run on many, but not all, single
1466 processor machines. On a single processor machine, the kernel will
1467 run faster if you say N here.
1468
1469 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1470 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1471 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1472
1473 If you don't know what to do here, say N.
1474
1475 config SMP_ON_UP
1476 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1477 depends on SMP && !XIP_KERNEL && MMU
1478 default y
1479 help
1480 SMP kernels contain instructions which fail on non-SMP processors.
1481 Enabling this option allows the kernel to modify itself to make
1482 these instructions safe. Disabling it allows about 1K of space
1483 savings.
1484
1485 If you don't know what to do here, say Y.
1486
1487 config ARM_CPU_TOPOLOGY
1488 bool "Support cpu topology definition"
1489 depends on SMP && CPU_V7
1490 default y
1491 help
1492 Support ARM cpu topology definition. The MPIDR register defines
1493 affinity between processors which is then used to describe the cpu
1494 topology of an ARM System.
1495
1496 config SCHED_MC
1497 bool "Multi-core scheduler support"
1498 depends on ARM_CPU_TOPOLOGY
1499 help
1500 Multi-core scheduler support improves the CPU scheduler's decision
1501 making when dealing with multi-core CPU chips at a cost of slightly
1502 increased overhead in some places. If unsure say N here.
1503
1504 config SCHED_SMT
1505 bool "SMT scheduler support"
1506 depends on ARM_CPU_TOPOLOGY
1507 help
1508 Improves the CPU scheduler's decision making when dealing with
1509 MultiThreading at a cost of slightly increased overhead in some
1510 places. If unsure say N here.
1511
1512 config HAVE_ARM_SCU
1513 bool
1514 help
1515 This option enables support for the ARM system coherency unit
1516
1517 config HAVE_ARM_ARCH_TIMER
1518 bool "Architected timer support"
1519 depends on CPU_V7
1520 select ARM_ARCH_TIMER
1521 help
1522 This option enables support for the ARM architected timer
1523
1524 config HAVE_ARM_TWD
1525 bool
1526 depends on SMP
1527 select CLKSRC_OF if OF
1528 help
1529 This options enables support for the ARM timer and watchdog unit
1530
1531 config MCPM
1532 bool "Multi-Cluster Power Management"
1533 depends on CPU_V7 && SMP
1534 help
1535 This option provides the common power management infrastructure
1536 for (multi-)cluster based systems, such as big.LITTLE based
1537 systems.
1538
1539 choice
1540 prompt "Memory split"
1541 default VMSPLIT_3G
1542 help
1543 Select the desired split between kernel and user memory.
1544
1545 If you are not absolutely sure what you are doing, leave this
1546 option alone!
1547
1548 config VMSPLIT_3G
1549 bool "3G/1G user/kernel split"
1550 config VMSPLIT_2G
1551 bool "2G/2G user/kernel split"
1552 config VMSPLIT_1G
1553 bool "1G/3G user/kernel split"
1554 endchoice
1555
1556 config PAGE_OFFSET
1557 hex
1558 default 0x40000000 if VMSPLIT_1G
1559 default 0x80000000 if VMSPLIT_2G
1560 default 0xC0000000
1561
1562 config NR_CPUS
1563 int "Maximum number of CPUs (2-32)"
1564 range 2 32
1565 depends on SMP
1566 default "4"
1567
1568 config HOTPLUG_CPU
1569 bool "Support for hot-pluggable CPUs"
1570 depends on SMP
1571 help
1572 Say Y here to experiment with turning CPUs off and on. CPUs
1573 can be controlled through /sys/devices/system/cpu.
1574
1575 config ARM_PSCI
1576 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1577 depends on CPU_V7
1578 help
1579 Say Y here if you want Linux to communicate with system firmware
1580 implementing the PSCI specification for CPU-centric power
1581 management operations described in ARM document number ARM DEN
1582 0022A ("Power State Coordination Interface System Software on
1583 ARM processors").
1584
1585 config LOCAL_TIMERS
1586 bool "Use local timer interrupts"
1587 depends on SMP
1588 default y
1589 help
1590 Enable support for local timers on SMP platforms, rather then the
1591 legacy IPI broadcast method. Local timers allows the system
1592 accounting to be spread across the timer interval, preventing a
1593 "thundering herd" at every timer tick.
1594
1595 # The GPIO number here must be sorted by descending number. In case of
1596 # a multiplatform kernel, we just want the highest value required by the
1597 # selected platforms.
1598 config ARCH_NR_GPIO
1599 int
1600 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1601 default 512 if SOC_OMAP5
1602 default 512 if ARCH_KEYSTONE
1603 default 392 if ARCH_U8500
1604 default 352 if ARCH_VT8500
1605 default 288 if ARCH_SUNXI
1606 default 264 if MACH_H4700
1607 default 0
1608 help
1609 Maximum number of GPIOs in the system.
1610
1611 If unsure, leave the default value.
1612
1613 source kernel/Kconfig.preempt
1614
1615 config HZ
1616 int
1617 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1618 ARCH_S5PV210 || ARCH_EXYNOS4
1619 default AT91_TIMER_HZ if ARCH_AT91
1620 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1621 default 100
1622
1623 config SCHED_HRTICK
1624 def_bool HIGH_RES_TIMERS
1625
1626 config THUMB2_KERNEL
1627 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1628 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1629 default y if CPU_THUMBONLY
1630 select AEABI
1631 select ARM_ASM_UNIFIED
1632 select ARM_UNWIND
1633 help
1634 By enabling this option, the kernel will be compiled in
1635 Thumb-2 mode. A compiler/assembler that understand the unified
1636 ARM-Thumb syntax is needed.
1637
1638 If unsure, say N.
1639
1640 config THUMB2_AVOID_R_ARM_THM_JUMP11
1641 bool "Work around buggy Thumb-2 short branch relocations in gas"
1642 depends on THUMB2_KERNEL && MODULES
1643 default y
1644 help
1645 Various binutils versions can resolve Thumb-2 branches to
1646 locally-defined, preemptible global symbols as short-range "b.n"
1647 branch instructions.
1648
1649 This is a problem, because there's no guarantee the final
1650 destination of the symbol, or any candidate locations for a
1651 trampoline, are within range of the branch. For this reason, the
1652 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1653 relocation in modules at all, and it makes little sense to add
1654 support.
1655
1656 The symptom is that the kernel fails with an "unsupported
1657 relocation" error when loading some modules.
1658
1659 Until fixed tools are available, passing
1660 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1661 code which hits this problem, at the cost of a bit of extra runtime
1662 stack usage in some cases.
1663
1664 The problem is described in more detail at:
1665 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1666
1667 Only Thumb-2 kernels are affected.
1668
1669 Unless you are sure your tools don't have this problem, say Y.
1670
1671 config ARM_ASM_UNIFIED
1672 bool
1673
1674 config AEABI
1675 bool "Use the ARM EABI to compile the kernel"
1676 help
1677 This option allows for the kernel to be compiled using the latest
1678 ARM ABI (aka EABI). This is only useful if you are using a user
1679 space environment that is also compiled with EABI.
1680
1681 Since there are major incompatibilities between the legacy ABI and
1682 EABI, especially with regard to structure member alignment, this
1683 option also changes the kernel syscall calling convention to
1684 disambiguate both ABIs and allow for backward compatibility support
1685 (selected with CONFIG_OABI_COMPAT).
1686
1687 To use this you need GCC version 4.0.0 or later.
1688
1689 config OABI_COMPAT
1690 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1691 depends on AEABI && !THUMB2_KERNEL
1692 default y
1693 help
1694 This option preserves the old syscall interface along with the
1695 new (ARM EABI) one. It also provides a compatibility layer to
1696 intercept syscalls that have structure arguments which layout
1697 in memory differs between the legacy ABI and the new ARM EABI
1698 (only for non "thumb" binaries). This option adds a tiny
1699 overhead to all syscalls and produces a slightly larger kernel.
1700 If you know you'll be using only pure EABI user space then you
1701 can say N here. If this option is not selected and you attempt
1702 to execute a legacy ABI binary then the result will be
1703 UNPREDICTABLE (in fact it can be predicted that it won't work
1704 at all). If in doubt say Y.
1705
1706 config ARCH_HAS_HOLES_MEMORYMODEL
1707 bool
1708
1709 config ARCH_SPARSEMEM_ENABLE
1710 bool
1711
1712 config ARCH_SPARSEMEM_DEFAULT
1713 def_bool ARCH_SPARSEMEM_ENABLE
1714
1715 config ARCH_SELECT_MEMORY_MODEL
1716 def_bool ARCH_SPARSEMEM_ENABLE
1717
1718 config HAVE_ARCH_PFN_VALID
1719 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1720
1721 config HIGHMEM
1722 bool "High Memory Support"
1723 depends on MMU
1724 help
1725 The address space of ARM processors is only 4 Gigabytes large
1726 and it has to accommodate user address space, kernel address
1727 space as well as some memory mapped IO. That means that, if you
1728 have a large amount of physical memory and/or IO, not all of the
1729 memory can be "permanently mapped" by the kernel. The physical
1730 memory that is not permanently mapped is called "high memory".
1731
1732 Depending on the selected kernel/user memory split, minimum
1733 vmalloc space and actual amount of RAM, you may not need this
1734 option which should result in a slightly faster kernel.
1735
1736 If unsure, say n.
1737
1738 config HIGHPTE
1739 bool "Allocate 2nd-level pagetables from highmem"
1740 depends on HIGHMEM
1741
1742 config HW_PERF_EVENTS
1743 bool "Enable hardware performance counter support for perf events"
1744 depends on PERF_EVENTS
1745 default y
1746 help
1747 Enable hardware performance counter support for perf events. If
1748 disabled, perf events will use software events only.
1749
1750 config SYS_SUPPORTS_HUGETLBFS
1751 def_bool y
1752 depends on ARM_LPAE
1753
1754 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1755 def_bool y
1756 depends on ARM_LPAE
1757
1758 source "mm/Kconfig"
1759
1760 config FORCE_MAX_ZONEORDER
1761 int "Maximum zone order" if ARCH_SHMOBILE
1762 range 11 64 if ARCH_SHMOBILE
1763 default "12" if SOC_AM33XX
1764 default "9" if SA1111
1765 default "11"
1766 help
1767 The kernel memory allocator divides physically contiguous memory
1768 blocks into "zones", where each zone is a power of two number of
1769 pages. This option selects the largest power of two that the kernel
1770 keeps in the memory allocator. If you need to allocate very large
1771 blocks of physically contiguous memory, then you may need to
1772 increase this value.
1773
1774 This config option is actually maximum order plus one. For example,
1775 a value of 11 means that the largest free memory block is 2^10 pages.
1776
1777 config ALIGNMENT_TRAP
1778 bool
1779 depends on CPU_CP15_MMU
1780 default y if !ARCH_EBSA110
1781 select HAVE_PROC_CPU if PROC_FS
1782 help
1783 ARM processors cannot fetch/store information which is not
1784 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1785 address divisible by 4. On 32-bit ARM processors, these non-aligned
1786 fetch/store instructions will be emulated in software if you say
1787 here, which has a severe performance impact. This is necessary for
1788 correct operation of some network protocols. With an IP-only
1789 configuration it is safe to say N, otherwise say Y.
1790
1791 config UACCESS_WITH_MEMCPY
1792 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1793 depends on MMU
1794 default y if CPU_FEROCEON
1795 help
1796 Implement faster copy_to_user and clear_user methods for CPU
1797 cores where a 8-word STM instruction give significantly higher
1798 memory write throughput than a sequence of individual 32bit stores.
1799
1800 A possible side effect is a slight increase in scheduling latency
1801 between threads sharing the same address space if they invoke
1802 such copy operations with large buffers.
1803
1804 However, if the CPU data cache is using a write-allocate mode,
1805 this option is unlikely to provide any performance gain.
1806
1807 config SECCOMP
1808 bool
1809 prompt "Enable seccomp to safely compute untrusted bytecode"
1810 ---help---
1811 This kernel feature is useful for number crunching applications
1812 that may need to compute untrusted bytecode during their
1813 execution. By using pipes or other transports made available to
1814 the process as file descriptors supporting the read/write
1815 syscalls, it's possible to isolate those applications in
1816 their own address space using seccomp. Once seccomp is
1817 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1818 and the task is only allowed to execute a few safe syscalls
1819 defined by each seccomp mode.
1820
1821 config CC_STACKPROTECTOR
1822 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1823 help
1824 This option turns on the -fstack-protector GCC feature. This
1825 feature puts, at the beginning of functions, a canary value on
1826 the stack just before the return address, and validates
1827 the value just before actually returning. Stack based buffer
1828 overflows (that need to overwrite this return address) now also
1829 overwrite the canary, which gets detected and the attack is then
1830 neutralized via a kernel panic.
1831 This feature requires gcc version 4.2 or above.
1832
1833 config XEN_DOM0
1834 def_bool y
1835 depends on XEN
1836
1837 config XEN
1838 bool "Xen guest support on ARM (EXPERIMENTAL)"
1839 depends on ARM && AEABI && OF
1840 depends on CPU_V7 && !CPU_V6
1841 depends on !GENERIC_ATOMIC64
1842 select ARM_PSCI
1843 help
1844 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1845
1846 endmenu
1847
1848 menu "Boot options"
1849
1850 config USE_OF
1851 bool "Flattened Device Tree support"
1852 select IRQ_DOMAIN
1853 select OF
1854 select OF_EARLY_FLATTREE
1855 help
1856 Include support for flattened device tree machine descriptions.
1857
1858 config ATAGS
1859 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1860 default y
1861 help
1862 This is the traditional way of passing data to the kernel at boot
1863 time. If you are solely relying on the flattened device tree (or
1864 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1865 to remove ATAGS support from your kernel binary. If unsure,
1866 leave this to y.
1867
1868 config DEPRECATED_PARAM_STRUCT
1869 bool "Provide old way to pass kernel parameters"
1870 depends on ATAGS
1871 help
1872 This was deprecated in 2001 and announced to live on for 5 years.
1873 Some old boot loaders still use this way.
1874
1875 # Compressed boot loader in ROM. Yes, we really want to ask about
1876 # TEXT and BSS so we preserve their values in the config files.
1877 config ZBOOT_ROM_TEXT
1878 hex "Compressed ROM boot loader base address"
1879 default "0"
1880 help
1881 The physical address at which the ROM-able zImage is to be
1882 placed in the target. Platforms which normally make use of
1883 ROM-able zImage formats normally set this to a suitable
1884 value in their defconfig file.
1885
1886 If ZBOOT_ROM is not enabled, this has no effect.
1887
1888 config ZBOOT_ROM_BSS
1889 hex "Compressed ROM boot loader BSS address"
1890 default "0"
1891 help
1892 The base address of an area of read/write memory in the target
1893 for the ROM-able zImage which must be available while the
1894 decompressor is running. It must be large enough to hold the
1895 entire decompressed kernel plus an additional 128 KiB.
1896 Platforms which normally make use of ROM-able zImage formats
1897 normally set this to a suitable value in their defconfig file.
1898
1899 If ZBOOT_ROM is not enabled, this has no effect.
1900
1901 config ZBOOT_ROM
1902 bool "Compressed boot loader in ROM/flash"
1903 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1904 help
1905 Say Y here if you intend to execute your compressed kernel image
1906 (zImage) directly from ROM or flash. If unsure, say N.
1907
1908 choice
1909 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1910 depends on ZBOOT_ROM && ARCH_SH7372
1911 default ZBOOT_ROM_NONE
1912 help
1913 Include experimental SD/MMC loading code in the ROM-able zImage.
1914 With this enabled it is possible to write the ROM-able zImage
1915 kernel image to an MMC or SD card and boot the kernel straight
1916 from the reset vector. At reset the processor Mask ROM will load
1917 the first part of the ROM-able zImage which in turn loads the
1918 rest the kernel image to RAM.
1919
1920 config ZBOOT_ROM_NONE
1921 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1922 help
1923 Do not load image from SD or MMC
1924
1925 config ZBOOT_ROM_MMCIF
1926 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1927 help
1928 Load image from MMCIF hardware block.
1929
1930 config ZBOOT_ROM_SH_MOBILE_SDHI
1931 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1932 help
1933 Load image from SDHI hardware block
1934
1935 endchoice
1936
1937 config ARM_APPENDED_DTB
1938 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1939 depends on OF && !ZBOOT_ROM
1940 help
1941 With this option, the boot code will look for a device tree binary
1942 (DTB) appended to zImage
1943 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1944
1945 This is meant as a backward compatibility convenience for those
1946 systems with a bootloader that can't be upgraded to accommodate
1947 the documented boot protocol using a device tree.
1948
1949 Beware that there is very little in terms of protection against
1950 this option being confused by leftover garbage in memory that might
1951 look like a DTB header after a reboot if no actual DTB is appended
1952 to zImage. Do not leave this option active in a production kernel
1953 if you don't intend to always append a DTB. Proper passing of the
1954 location into r2 of a bootloader provided DTB is always preferable
1955 to this option.
1956
1957 config ARM_ATAG_DTB_COMPAT
1958 bool "Supplement the appended DTB with traditional ATAG information"
1959 depends on ARM_APPENDED_DTB
1960 help
1961 Some old bootloaders can't be updated to a DTB capable one, yet
1962 they provide ATAGs with memory configuration, the ramdisk address,
1963 the kernel cmdline string, etc. Such information is dynamically
1964 provided by the bootloader and can't always be stored in a static
1965 DTB. To allow a device tree enabled kernel to be used with such
1966 bootloaders, this option allows zImage to extract the information
1967 from the ATAG list and store it at run time into the appended DTB.
1968
1969 choice
1970 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1971 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1972
1973 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1974 bool "Use bootloader kernel arguments if available"
1975 help
1976 Uses the command-line options passed by the boot loader instead of
1977 the device tree bootargs property. If the boot loader doesn't provide
1978 any, the device tree bootargs property will be used.
1979
1980 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1981 bool "Extend with bootloader kernel arguments"
1982 help
1983 The command-line arguments provided by the boot loader will be
1984 appended to the the device tree bootargs property.
1985
1986 endchoice
1987
1988 config CMDLINE
1989 string "Default kernel command string"
1990 default ""
1991 help
1992 On some architectures (EBSA110 and CATS), there is currently no way
1993 for the boot loader to pass arguments to the kernel. For these
1994 architectures, you should supply some command-line options at build
1995 time by entering them here. As a minimum, you should specify the
1996 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1997
1998 choice
1999 prompt "Kernel command line type" if CMDLINE != ""
2000 default CMDLINE_FROM_BOOTLOADER
2001 depends on ATAGS
2002
2003 config CMDLINE_FROM_BOOTLOADER
2004 bool "Use bootloader kernel arguments if available"
2005 help
2006 Uses the command-line options passed by the boot loader. If
2007 the boot loader doesn't provide any, the default kernel command
2008 string provided in CMDLINE will be used.
2009
2010 config CMDLINE_EXTEND
2011 bool "Extend bootloader kernel arguments"
2012 help
2013 The command-line arguments provided by the boot loader will be
2014 appended to the default kernel command string.
2015
2016 config CMDLINE_FORCE
2017 bool "Always use the default kernel command string"
2018 help
2019 Always use the default kernel command string, even if the boot
2020 loader passes other arguments to the kernel.
2021 This is useful if you cannot or don't want to change the
2022 command-line options your boot loader passes to the kernel.
2023 endchoice
2024
2025 config XIP_KERNEL
2026 bool "Kernel Execute-In-Place from ROM"
2027 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2028 help
2029 Execute-In-Place allows the kernel to run from non-volatile storage
2030 directly addressable by the CPU, such as NOR flash. This saves RAM
2031 space since the text section of the kernel is not loaded from flash
2032 to RAM. Read-write sections, such as the data section and stack,
2033 are still copied to RAM. The XIP kernel is not compressed since
2034 it has to run directly from flash, so it will take more space to
2035 store it. The flash address used to link the kernel object files,
2036 and for storing it, is configuration dependent. Therefore, if you
2037 say Y here, you must know the proper physical address where to
2038 store the kernel image depending on your own flash memory usage.
2039
2040 Also note that the make target becomes "make xipImage" rather than
2041 "make zImage" or "make Image". The final kernel binary to put in
2042 ROM memory will be arch/arm/boot/xipImage.
2043
2044 If unsure, say N.
2045
2046 config XIP_PHYS_ADDR
2047 hex "XIP Kernel Physical Location"
2048 depends on XIP_KERNEL
2049 default "0x00080000"
2050 help
2051 This is the physical address in your flash memory the kernel will
2052 be linked for and stored to. This address is dependent on your
2053 own flash usage.
2054
2055 config KEXEC
2056 bool "Kexec system call (EXPERIMENTAL)"
2057 depends on (!SMP || PM_SLEEP_SMP)
2058 help
2059 kexec is a system call that implements the ability to shutdown your
2060 current kernel, and to start another kernel. It is like a reboot
2061 but it is independent of the system firmware. And like a reboot
2062 you can start any kernel with it, not just Linux.
2063
2064 It is an ongoing process to be certain the hardware in a machine
2065 is properly shutdown, so do not be surprised if this code does not
2066 initially work for you. It may help to enable device hotplugging
2067 support.
2068
2069 config ATAGS_PROC
2070 bool "Export atags in procfs"
2071 depends on ATAGS && KEXEC
2072 default y
2073 help
2074 Should the atags used to boot the kernel be exported in an "atags"
2075 file in procfs. Useful with kexec.
2076
2077 config CRASH_DUMP
2078 bool "Build kdump crash kernel (EXPERIMENTAL)"
2079 help
2080 Generate crash dump after being started by kexec. This should
2081 be normally only set in special crash dump kernels which are
2082 loaded in the main kernel with kexec-tools into a specially
2083 reserved region and then later executed after a crash by
2084 kdump/kexec. The crash dump kernel must be compiled to a
2085 memory address not used by the main kernel
2086
2087 For more details see Documentation/kdump/kdump.txt
2088
2089 config AUTO_ZRELADDR
2090 bool "Auto calculation of the decompressed kernel image address"
2091 depends on !ZBOOT_ROM
2092 help
2093 ZRELADDR is the physical address where the decompressed kernel
2094 image will be placed. If AUTO_ZRELADDR is selected, the address
2095 will be determined at run-time by masking the current IP with
2096 0xf8000000. This assumes the zImage being placed in the first 128MB
2097 from start of memory.
2098
2099 endmenu
2100
2101 menu "CPU Power Management"
2102
2103 if ARCH_HAS_CPUFREQ
2104 source "drivers/cpufreq/Kconfig"
2105 endif
2106
2107 source "drivers/cpuidle/Kconfig"
2108
2109 endmenu
2110
2111 menu "Floating point emulation"
2112
2113 comment "At least one emulation must be selected"
2114
2115 config FPE_NWFPE
2116 bool "NWFPE math emulation"
2117 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2118 ---help---
2119 Say Y to include the NWFPE floating point emulator in the kernel.
2120 This is necessary to run most binaries. Linux does not currently
2121 support floating point hardware so you need to say Y here even if
2122 your machine has an FPA or floating point co-processor podule.
2123
2124 You may say N here if you are going to load the Acorn FPEmulator
2125 early in the bootup.
2126
2127 config FPE_NWFPE_XP
2128 bool "Support extended precision"
2129 depends on FPE_NWFPE
2130 help
2131 Say Y to include 80-bit support in the kernel floating-point
2132 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2133 Note that gcc does not generate 80-bit operations by default,
2134 so in most cases this option only enlarges the size of the
2135 floating point emulator without any good reason.
2136
2137 You almost surely want to say N here.
2138
2139 config FPE_FASTFPE
2140 bool "FastFPE math emulation (EXPERIMENTAL)"
2141 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2142 ---help---
2143 Say Y here to include the FAST floating point emulator in the kernel.
2144 This is an experimental much faster emulator which now also has full
2145 precision for the mantissa. It does not support any exceptions.
2146 It is very simple, and approximately 3-6 times faster than NWFPE.
2147
2148 It should be sufficient for most programs. It may be not suitable
2149 for scientific calculations, but you have to check this for yourself.
2150 If you do not feel you need a faster FP emulation you should better
2151 choose NWFPE.
2152
2153 config VFP
2154 bool "VFP-format floating point maths"
2155 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2156 help
2157 Say Y to include VFP support code in the kernel. This is needed
2158 if your hardware includes a VFP unit.
2159
2160 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2161 release notes and additional status information.
2162
2163 Say N if your target does not have VFP hardware.
2164
2165 config VFPv3
2166 bool
2167 depends on VFP
2168 default y if CPU_V7
2169
2170 config NEON
2171 bool "Advanced SIMD (NEON) Extension support"
2172 depends on VFPv3 && CPU_V7
2173 help
2174 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2175 Extension.
2176
2177 endmenu
2178
2179 menu "Userspace binary formats"
2180
2181 source "fs/Kconfig.binfmt"
2182
2183 config ARTHUR
2184 tristate "RISC OS personality"
2185 depends on !AEABI
2186 help
2187 Say Y here to include the kernel code necessary if you want to run
2188 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2189 experimental; if this sounds frightening, say N and sleep in peace.
2190 You can also say M here to compile this support as a module (which
2191 will be called arthur).
2192
2193 endmenu
2194
2195 menu "Power management options"
2196
2197 source "kernel/power/Kconfig"
2198
2199 config ARCH_SUSPEND_POSSIBLE
2200 depends on !ARCH_S5PC100
2201 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2202 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2203 def_bool y
2204
2205 config ARM_CPU_SUSPEND
2206 def_bool PM_SLEEP
2207
2208 endmenu
2209
2210 source "net/Kconfig"
2211
2212 source "drivers/Kconfig"
2213
2214 source "fs/Kconfig"
2215
2216 source "arch/arm/Kconfig.debug"
2217
2218 source "security/Kconfig"
2219
2220 source "crypto/Kconfig"
2221
2222 source "lib/Kconfig"
2223
2224 source "arch/arm/kvm/Kconfig"