]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - arch/arm/boot/dts/am437x-sk-evm.dts
BCM270X: Enable the DSI panel node in the VC4 overlay.
[mirror_ubuntu-zesty-kernel.git] / arch / arm / boot / dts / am437x-sk-evm.dts
1 /*
2 * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9 /* AM437x SK EVM */
10
11 /dts-v1/;
12
13 #include "am4372.dtsi"
14 #include <dt-bindings/pinctrl/am43xx.h>
15 #include <dt-bindings/pwm/pwm.h>
16 #include <dt-bindings/gpio/gpio.h>
17 #include <dt-bindings/input/input.h>
18
19 / {
20 model = "TI AM437x SK EVM";
21 compatible = "ti,am437x-sk-evm","ti,am4372","ti,am43";
22
23 aliases {
24 display0 = &lcd0;
25 };
26
27 /* fixed 32k external oscillator clock */
28 clk_32k_rtc: clk_32k_rtc {
29 #clock-cells = <0>;
30 compatible = "fixed-clock";
31 clock-frequency = <32768>;
32 };
33
34 backlight {
35 compatible = "pwm-backlight";
36 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>;
37 brightness-levels = <0 51 53 56 62 75 101 152 255>;
38 default-brightness-level = <8>;
39 };
40
41 sound {
42 compatible = "simple-audio-card";
43 simple-audio-card,name = "AM437x-SK-EVM";
44 simple-audio-card,widgets =
45 "Headphone", "Headphone Jack",
46 "Line", "Line In";
47 simple-audio-card,routing =
48 "Headphone Jack", "HPLOUT",
49 "Headphone Jack", "HPROUT",
50 "LINE1L", "Line In",
51 "LINE1R", "Line In";
52 simple-audio-card,format = "dsp_b";
53 simple-audio-card,bitclock-master = <&sound_master>;
54 simple-audio-card,frame-master = <&sound_master>;
55 simple-audio-card,bitclock-inversion;
56
57 simple-audio-card,cpu {
58 sound-dai = <&mcasp1>;
59 };
60
61 sound_master: simple-audio-card,codec {
62 sound-dai = <&tlv320aic3106>;
63 system-clock-frequency = <24000000>;
64 };
65 };
66
67 matrix_keypad: matrix_keypad0 {
68 compatible = "gpio-matrix-keypad";
69
70 pinctrl-names = "default";
71 pinctrl-0 = <&matrix_keypad_pins>;
72
73 debounce-delay-ms = <5>;
74 col-scan-delay-us = <5>;
75
76 row-gpios = <&gpio5 5 GPIO_ACTIVE_HIGH /* Bank5, pin5 */
77 &gpio5 6 GPIO_ACTIVE_HIGH>; /* Bank5, pin6 */
78
79 col-gpios = <&gpio5 13 GPIO_ACTIVE_HIGH /* Bank5, pin13 */
80 &gpio5 4 GPIO_ACTIVE_HIGH>; /* Bank5, pin4 */
81
82 linux,keymap = <
83 MATRIX_KEY(0, 0, KEY_DOWN)
84 MATRIX_KEY(0, 1, KEY_RIGHT)
85 MATRIX_KEY(1, 0, KEY_LEFT)
86 MATRIX_KEY(1, 1, KEY_UP)
87 >;
88 };
89
90 leds {
91 compatible = "gpio-leds";
92
93 pinctrl-names = "default";
94 pinctrl-0 = <&leds_pins>;
95
96 led0 {
97 label = "am437x-sk:red:heartbeat";
98 gpios = <&gpio5 0 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 0 */
99 linux,default-trigger = "heartbeat";
100 default-state = "off";
101 };
102
103 led1 {
104 label = "am437x-sk:green:mmc1";
105 gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 1 */
106 linux,default-trigger = "mmc0";
107 default-state = "off";
108 };
109
110 led2 {
111 label = "am437x-sk:blue:cpu0";
112 gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 2 */
113 linux,default-trigger = "cpu0";
114 default-state = "off";
115 };
116
117 led3 {
118 label = "am437x-sk:blue:usr3";
119 gpios = <&gpio5 3 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 3 */
120 default-state = "off";
121 };
122 };
123
124 lcd0: display {
125 compatible = "newhaven,nhd-4.3-480272ef-atxl", "panel-dpi";
126 label = "lcd";
127
128 pinctrl-names = "default";
129 pinctrl-0 = <&lcd_pins>;
130
131 enable-gpios = <&gpio1 7 GPIO_ACTIVE_HIGH>;
132
133 panel-timing {
134 clock-frequency = <9000000>;
135 hactive = <480>;
136 vactive = <272>;
137 hfront-porch = <2>;
138 hback-porch = <2>;
139 hsync-len = <41>;
140 vfront-porch = <2>;
141 vback-porch = <2>;
142 vsync-len = <10>;
143 hsync-active = <0>;
144 vsync-active = <0>;
145 de-active = <1>;
146 pixelclk-active = <1>;
147 };
148
149 port {
150 lcd_in: endpoint {
151 remote-endpoint = <&dpi_out>;
152 };
153 };
154 };
155 };
156
157 &am43xx_pinmux {
158 matrix_keypad_pins: matrix_keypad_pins {
159 pinctrl-single,pins = <
160 AM4372_IOPAD(0xa4c, PIN_OUTPUT | MUX_MODE7) /* gpio5_13.gpio5_13 */
161 AM4372_IOPAD(0xa50, PIN_OUTPUT | MUX_MODE7) /* spi4_sclk.gpio5_4 */
162 AM4372_IOPAD(0xa54, PIN_INPUT | MUX_MODE7) /* spi4_d0.gpio5_5 */
163 AM4372_IOPAD(0xa58, PIN_INPUT | MUX_MODE7) /* spi4_d1.gpio5_5 */
164 >;
165 };
166
167 leds_pins: leds_pins {
168 pinctrl-single,pins = <
169 AM4372_IOPAD(0xa28, PIN_OUTPUT | MUX_MODE7) /* uart3_rxd.gpio5_2 */
170 AM4372_IOPAD(0xa2c, PIN_OUTPUT | MUX_MODE7) /* uart3_txd.gpio5_3 */
171 AM4372_IOPAD(0xa30, PIN_OUTPUT | MUX_MODE7) /* uart3_ctsn.gpio5_0 */
172 AM4372_IOPAD(0xa34, PIN_OUTPUT | MUX_MODE7) /* uart3_rtsn.gpio5_1 */
173 >;
174 };
175
176 i2c0_pins: i2c0_pins {
177 pinctrl-single,pins = <
178 AM4372_IOPAD(0x988, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */
179 AM4372_IOPAD(0x98c, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */
180 >;
181 };
182
183 i2c1_pins: i2c1_pins {
184 pinctrl-single,pins = <
185 AM4372_IOPAD(0x95c, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE2) /* spi0_cs0.i2c1_scl */
186 AM4372_IOPAD(0x958, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE2) /* spi0_d1.i2c1_sda */
187 >;
188 };
189
190 mmc1_pins: pinmux_mmc1_pins {
191 pinctrl-single,pins = <
192 AM4372_IOPAD(0x8f0, PIN_INPUT | MUX_MODE0) /* mmc0_dat3.mmc0_dat3 */
193 AM4372_IOPAD(0x8f4, PIN_INPUT | MUX_MODE0) /* mmc0_dat2.mmc0_dat2 */
194 AM4372_IOPAD(0x8f8, PIN_INPUT | MUX_MODE0) /* mmc0_dat1.mmc0_dat1 */
195 AM4372_IOPAD(0x8fc, PIN_INPUT | MUX_MODE0) /* mmc0_dat0.mmc0_dat0 */
196 AM4372_IOPAD(0x900, PIN_INPUT | MUX_MODE0) /* mmc0_clk.mmc0_clk */
197 AM4372_IOPAD(0x904, PIN_INPUT | MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
198 AM4372_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
199 >;
200 };
201
202 ecap0_pins: backlight_pins {
203 pinctrl-single,pins = <
204 AM4372_IOPAD(0x964, PIN_OUTPUT | MUX_MODE0) /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out */
205 >;
206 };
207
208 edt_ft5306_ts_pins: edt_ft5306_ts_pins {
209 pinctrl-single,pins = <
210 AM4372_IOPAD(0x874, PIN_INPUT | MUX_MODE7) /* gpmc_wpn.gpio0_31 */
211 AM4372_IOPAD(0x878, PIN_OUTPUT | MUX_MODE7) /* gpmc_be1n.gpio1_28 */
212 >;
213 };
214
215 vpfe0_pins_default: vpfe0_pins_default {
216 pinctrl-single,pins = <
217 AM4372_IOPAD(0x9b0, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_hd mode 0*/
218 AM4372_IOPAD(0x9b4, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_vd mode 0*/
219 AM4372_IOPAD(0x9b8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_field mode 0*/
220 AM4372_IOPAD(0x9bc, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_wen mode 0*/
221 AM4372_IOPAD(0x9c0, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_pclk mode 0*/
222 AM4372_IOPAD(0x9c4, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data8 mode 0*/
223 AM4372_IOPAD(0x9c8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data9 mode 0*/
224 AM4372_IOPAD(0xa08, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data0 mode 0*/
225 AM4372_IOPAD(0xa0c, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data1 mode 0*/
226 AM4372_IOPAD(0xa10, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data2 mode 0*/
227 AM4372_IOPAD(0xa14, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data3 mode 0*/
228 AM4372_IOPAD(0xa18, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data4 mode 0*/
229 AM4372_IOPAD(0xa1c, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data5 mode 0*/
230 AM4372_IOPAD(0xa20, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data6 mode 0*/
231 AM4372_IOPAD(0xa24, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data7 mode 0*/
232 >;
233 };
234
235 vpfe0_pins_sleep: vpfe0_pins_sleep {
236 pinctrl-single,pins = <
237 AM4372_IOPAD(0x9b0, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
238 AM4372_IOPAD(0x9b4, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
239 AM4372_IOPAD(0x9b8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
240 AM4372_IOPAD(0x9bc, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
241 AM4372_IOPAD(0x9c0, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
242 AM4372_IOPAD(0x9c4, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
243 AM4372_IOPAD(0x9c8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
244 AM4372_IOPAD(0xa08, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
245 AM4372_IOPAD(0xa0c, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
246 AM4372_IOPAD(0xa10, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
247 AM4372_IOPAD(0xa14, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
248 AM4372_IOPAD(0xa18, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
249 AM4372_IOPAD(0xa1c, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
250 AM4372_IOPAD(0xa20, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
251 AM4372_IOPAD(0xa24, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
252 >;
253 };
254
255 cpsw_default: cpsw_default {
256 pinctrl-single,pins = <
257 /* Slave 1 */
258 AM4372_IOPAD(0x92c, PIN_OUTPUT | MUX_MODE2) /* mii1_txclk.rmii1_tclk */
259 AM4372_IOPAD(0x914, PIN_OUTPUT | MUX_MODE2) /* mii1_txen.rgmii1_tctl */
260 AM4372_IOPAD(0x928, PIN_OUTPUT | MUX_MODE2) /* mii1_txd0.rgmii1_td0 */
261 AM4372_IOPAD(0x924, PIN_OUTPUT | MUX_MODE2) /* mii1_txd1.rgmii1_td1 */
262 AM4372_IOPAD(0x920, PIN_OUTPUT | MUX_MODE2) /* mii1_txd0.rgmii1_td2 */
263 AM4372_IOPAD(0x91c, PIN_OUTPUT | MUX_MODE2) /* mii1_txd1.rgmii1_td3 */
264 AM4372_IOPAD(0x930, PIN_INPUT | MUX_MODE2) /* mii1_rxclk.rmii1_rclk */
265 AM4372_IOPAD(0x918, PIN_INPUT | MUX_MODE2) /* mii1_rxdv.rgmii1_rctl */
266 AM4372_IOPAD(0x940, PIN_INPUT | MUX_MODE2) /* mii1_rxd0.rgmii1_rd0 */
267 AM4372_IOPAD(0x93c, PIN_INPUT | MUX_MODE2) /* mii1_rxd1.rgmii1_rd1 */
268 AM4372_IOPAD(0x938, PIN_INPUT | MUX_MODE2) /* mii1_rxd0.rgmii1_rd2 */
269 AM4372_IOPAD(0x934, PIN_INPUT | MUX_MODE2) /* mii1_rxd1.rgmii1_rd3 */
270
271 /* Slave 2 */
272 AM4372_IOPAD(0x858, PIN_OUTPUT | MUX_MODE2) /* gpmc_a6.rgmii2_tclk */
273 AM4372_IOPAD(0x840, PIN_OUTPUT | MUX_MODE2) /* gpmc_a0.rgmii2_tctl */
274 AM4372_IOPAD(0x854, PIN_OUTPUT | MUX_MODE2) /* gpmc_a5.rgmii2_td0 */
275 AM4372_IOPAD(0x850, PIN_OUTPUT | MUX_MODE2) /* gpmc_a4.rgmii2_td1 */
276 AM4372_IOPAD(0x84c, PIN_OUTPUT | MUX_MODE2) /* gpmc_a3.rgmii2_td2 */
277 AM4372_IOPAD(0x848, PIN_OUTPUT | MUX_MODE2) /* gpmc_a2.rgmii2_td3 */
278 AM4372_IOPAD(0x85c, PIN_INPUT | MUX_MODE2) /* gpmc_a7.rgmii2_rclk */
279 AM4372_IOPAD(0x844, PIN_INPUT | MUX_MODE2) /* gpmc_a1.rgmii2_rtcl */
280 AM4372_IOPAD(0x86c, PIN_INPUT | MUX_MODE2) /* gpmc_a11.rgmii2_rd0 */
281 AM4372_IOPAD(0x868, PIN_INPUT | MUX_MODE2) /* gpmc_a10.rgmii2_rd1 */
282 AM4372_IOPAD(0x864, PIN_INPUT | MUX_MODE2) /* gpmc_a9.rgmii2_rd2 */
283 AM4372_IOPAD(0x860, PIN_INPUT | MUX_MODE2) /* gpmc_a8.rgmii2_rd3 */
284 >;
285 };
286
287 cpsw_sleep: cpsw_sleep {
288 pinctrl-single,pins = <
289 /* Slave 1 reset value */
290 AM4372_IOPAD(0x92c, PIN_INPUT_PULLDOWN | MUX_MODE7)
291 AM4372_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
292 AM4372_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
293 AM4372_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
294 AM4372_IOPAD(0x920, PIN_INPUT_PULLDOWN | MUX_MODE7)
295 AM4372_IOPAD(0x91c, PIN_INPUT_PULLDOWN | MUX_MODE7)
296 AM4372_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE7)
297 AM4372_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE7)
298 AM4372_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
299 AM4372_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
300 AM4372_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE7)
301 AM4372_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE7)
302
303 /* Slave 2 reset value */
304 AM4372_IOPAD(0x858, PIN_INPUT_PULLDOWN | MUX_MODE7)
305 AM4372_IOPAD(0x840, PIN_INPUT_PULLDOWN | MUX_MODE7)
306 AM4372_IOPAD(0x854, PIN_INPUT_PULLDOWN | MUX_MODE7)
307 AM4372_IOPAD(0x850, PIN_INPUT_PULLDOWN | MUX_MODE7)
308 AM4372_IOPAD(0x84c, PIN_INPUT_PULLDOWN | MUX_MODE7)
309 AM4372_IOPAD(0x848, PIN_INPUT_PULLDOWN | MUX_MODE7)
310 AM4372_IOPAD(0x85c, PIN_INPUT_PULLDOWN | MUX_MODE7)
311 AM4372_IOPAD(0x844, PIN_INPUT_PULLDOWN | MUX_MODE7)
312 AM4372_IOPAD(0x86c, PIN_INPUT_PULLDOWN | MUX_MODE7)
313 AM4372_IOPAD(0x868, PIN_INPUT_PULLDOWN | MUX_MODE7)
314 AM4372_IOPAD(0x864, PIN_INPUT_PULLDOWN | MUX_MODE7)
315 AM4372_IOPAD(0x860, PIN_INPUT_PULLDOWN | MUX_MODE7)
316 >;
317 };
318
319 davinci_mdio_default: davinci_mdio_default {
320 pinctrl-single,pins = <
321 /* MDIO */
322 AM4372_IOPAD(0x948, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
323 AM4372_IOPAD(0x94c, PIN_OUTPUT | MUX_MODE0) /* mdio_clk.mdio_clk */
324 >;
325 };
326
327 davinci_mdio_sleep: davinci_mdio_sleep {
328 pinctrl-single,pins = <
329 /* MDIO reset value */
330 AM4372_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
331 AM4372_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
332 >;
333 };
334
335 dss_pins: dss_pins {
336 pinctrl-single,pins = <
337 AM4372_IOPAD(0x820, PIN_OUTPUT | MUX_MODE1) /* gpmc ad 8 -> DSS DATA 23 */
338 AM4372_IOPAD(0x824, PIN_OUTPUT | MUX_MODE1)
339 AM4372_IOPAD(0x828, PIN_OUTPUT | MUX_MODE1)
340 AM4372_IOPAD(0x82c, PIN_OUTPUT | MUX_MODE1)
341 AM4372_IOPAD(0x830, PIN_OUTPUT | MUX_MODE1)
342 AM4372_IOPAD(0x834, PIN_OUTPUT | MUX_MODE1)
343 AM4372_IOPAD(0x838, PIN_OUTPUT | MUX_MODE1)
344 AM4372_IOPAD(0x83c, PIN_OUTPUT | MUX_MODE1) /* gpmc ad 15 -> DSS DATA 16 */
345 AM4372_IOPAD(0x8a0, PIN_OUTPUT | MUX_MODE0) /* DSS DATA 0 */
346 AM4372_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE0)
347 AM4372_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE0)
348 AM4372_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE0)
349 AM4372_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE0)
350 AM4372_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE0)
351 AM4372_IOPAD(0x8b8, PIN_OUTPUT | MUX_MODE0)
352 AM4372_IOPAD(0x8bc, PIN_OUTPUT | MUX_MODE0)
353 AM4372_IOPAD(0x8c0, PIN_OUTPUT | MUX_MODE0)
354 AM4372_IOPAD(0x8c4, PIN_OUTPUT | MUX_MODE0)
355 AM4372_IOPAD(0x8c8, PIN_OUTPUT | MUX_MODE0)
356 AM4372_IOPAD(0x8cc, PIN_OUTPUT | MUX_MODE0)
357 AM4372_IOPAD(0x8d0, PIN_OUTPUT | MUX_MODE0)
358 AM4372_IOPAD(0x8d4, PIN_OUTPUT | MUX_MODE0)
359 AM4372_IOPAD(0x8d8, PIN_OUTPUT | MUX_MODE0)
360 AM4372_IOPAD(0x8dc, PIN_OUTPUT | MUX_MODE0) /* DSS DATA 15 */
361 AM4372_IOPAD(0x8e0, PIN_OUTPUT | MUX_MODE0) /* DSS VSYNC */
362 AM4372_IOPAD(0x8e4, PIN_OUTPUT | MUX_MODE0) /* DSS HSYNC */
363 AM4372_IOPAD(0x8e8, PIN_OUTPUT | MUX_MODE0) /* DSS PCLK */
364 AM4372_IOPAD(0x8ec, PIN_OUTPUT | MUX_MODE0) /* DSS AC BIAS EN */
365
366 >;
367 };
368
369 qspi_pins: qspi_pins {
370 pinctrl-single,pins = <
371 AM4372_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE3) /* gpmc_csn0.qspi_csn */
372 AM4372_IOPAD(0x888, PIN_OUTPUT | MUX_MODE2) /* gpmc_csn3.qspi_clk */
373 AM4372_IOPAD(0x890, PIN_INPUT | MUX_MODE3) /* gpmc_advn_ale.qspi_d0 */
374 AM4372_IOPAD(0x894, PIN_INPUT | MUX_MODE3) /* gpmc_oen_ren.qspi_d1 */
375 AM4372_IOPAD(0x898, PIN_INPUT | MUX_MODE3) /* gpmc_wen.qspi_d2 */
376 AM4372_IOPAD(0x89c, PIN_INPUT | MUX_MODE3) /* gpmc_be0n_cle.qspi_d3 */
377 >;
378 };
379
380 mcasp1_pins: mcasp1_pins {
381 pinctrl-single,pins = <
382 AM4372_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
383 AM4372_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
384 AM4372_IOPAD(0x908, PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
385 AM4372_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
386 >;
387 };
388
389 mcasp1_pins_sleep: mcasp1_pins_sleep {
390 pinctrl-single,pins = <
391 AM4372_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE7)
392 AM4372_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE7)
393 AM4372_IOPAD(0x908, PIN_INPUT_PULLDOWN | MUX_MODE7)
394 AM4372_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE7)
395 >;
396 };
397
398 lcd_pins: lcd_pins {
399 pinctrl-single,pins = <
400 AM4372_IOPAD(0x81c, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpcm_ad7.gpio1_7 */
401 >;
402 };
403
404 usb1_pins: usb1_pins {
405 pinctrl-single,pins = <
406 AM4372_IOPAD(0xac0, PIN_OUTPUT | MUX_MODE0) /* usb0_drvvbus.usb0_drvvbus */
407 >;
408 };
409
410 usb2_pins: usb2_pins {
411 pinctrl-single,pins = <
412 AM4372_IOPAD(0xac4, PIN_OUTPUT | MUX_MODE0) /* usb0_drvvbus.usb0_drvvbus */
413 >;
414 };
415 };
416
417 &i2c0 {
418 status = "okay";
419 pinctrl-names = "default";
420 pinctrl-0 = <&i2c0_pins>;
421 clock-frequency = <100000>;
422
423 tps@24 {
424 compatible = "ti,tps65218";
425 reg = <0x24>;
426 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
427 interrupt-controller;
428 #interrupt-cells = <2>;
429
430 dcdc1: regulator-dcdc1 {
431 /* VDD_CORE limits min of OPP50 and max of OPP100 */
432 regulator-name = "vdd_core";
433 regulator-min-microvolt = <912000>;
434 regulator-max-microvolt = <1144000>;
435 regulator-boot-on;
436 regulator-always-on;
437 };
438
439 dcdc2: regulator-dcdc2 {
440 /* VDD_MPU limits min of OPP50 and max of OPP_NITRO */
441 regulator-name = "vdd_mpu";
442 regulator-min-microvolt = <912000>;
443 regulator-max-microvolt = <1378000>;
444 regulator-boot-on;
445 regulator-always-on;
446 };
447
448 dcdc3: regulator-dcdc3 {
449 regulator-name = "vdds_ddr";
450 regulator-min-microvolt = <1500000>;
451 regulator-max-microvolt = <1500000>;
452 regulator-boot-on;
453 regulator-always-on;
454 regulator-state-mem {
455 regulator-on-in-suspend;
456 };
457 regulator-state-disk {
458 regulator-off-in-suspend;
459 };
460 };
461
462 dcdc4: regulator-dcdc4 {
463 regulator-name = "v3_3d";
464 regulator-min-microvolt = <3300000>;
465 regulator-max-microvolt = <3300000>;
466 regulator-boot-on;
467 regulator-always-on;
468 };
469
470 dcdc5: regulator-dcdc5 {
471 compatible = "ti,tps65218-dcdc5";
472 regulator-name = "v1_0bat";
473 regulator-min-microvolt = <1000000>;
474 regulator-max-microvolt = <1000000>;
475 regulator-boot-on;
476 regulator-always-on;
477 regulator-state-mem {
478 regulator-on-in-suspend;
479 };
480 };
481
482 dcdc6: regulator-dcdc6 {
483 compatible = "ti,tps65218-dcdc6";
484 regulator-name = "v1_8bat";
485 regulator-min-microvolt = <1800000>;
486 regulator-max-microvolt = <1800000>;
487 regulator-boot-on;
488 regulator-always-on;
489 regulator-state-mem {
490 regulator-on-in-suspend;
491 };
492 };
493
494 ldo1: regulator-ldo1 {
495 regulator-name = "v1_8d";
496 regulator-min-microvolt = <1800000>;
497 regulator-max-microvolt = <1800000>;
498 regulator-boot-on;
499 regulator-always-on;
500 };
501
502 power-button {
503 compatible = "ti,tps65218-pwrbutton";
504 status = "okay";
505 interrupts = <3 IRQ_TYPE_EDGE_BOTH>;
506 };
507 };
508
509 at24@50 {
510 compatible = "at24,24c256";
511 pagesize = <64>;
512 reg = <0x50>;
513 };
514 };
515
516 &i2c1 {
517 status = "okay";
518 pinctrl-names = "default";
519 pinctrl-0 = <&i2c1_pins>;
520 clock-frequency = <400000>;
521
522 edt-ft5306@38 {
523 status = "okay";
524 compatible = "edt,edt-ft5306", "edt,edt-ft5x06";
525 pinctrl-names = "default";
526 pinctrl-0 = <&edt_ft5306_ts_pins>;
527
528 reg = <0x38>;
529 interrupt-parent = <&gpio0>;
530 interrupts = <31 IRQ_TYPE_EDGE_FALLING>;
531
532 reset-gpios = <&gpio1 28 GPIO_ACTIVE_LOW>;
533
534 touchscreen-size-x = <480>;
535 touchscreen-size-y = <272>;
536 };
537
538 tlv320aic3106: tlv320aic3106@1b {
539 #sound-dai-cells = <0>;
540 compatible = "ti,tlv320aic3106";
541 reg = <0x1b>;
542 status = "okay";
543
544 /* Regulators */
545 AVDD-supply = <&dcdc4>;
546 IOVDD-supply = <&dcdc4>;
547 DRVDD-supply = <&dcdc4>;
548 DVDD-supply = <&ldo1>;
549 };
550
551 lis331dlh@18 {
552 compatible = "st,lis331dlh";
553 reg = <0x18>;
554 status = "okay";
555
556 Vdd-supply = <&dcdc4>;
557 Vdd_IO-supply = <&dcdc4>;
558 interrupts-extended = <&gpio1 6 0>, <&gpio2 1 0>;
559 };
560 };
561
562 &epwmss0 {
563 status = "okay";
564 };
565
566 &ecap0 {
567 status = "okay";
568 pinctrl-names = "default";
569 pinctrl-0 = <&ecap0_pins>;
570 };
571
572 &gpio0 {
573 status = "okay";
574 };
575
576 &gpio1 {
577 status = "okay";
578 };
579
580 &gpio5 {
581 status = "okay";
582 };
583
584 &mmc1 {
585 status = "okay";
586 pinctrl-names = "default";
587 pinctrl-0 = <&mmc1_pins>;
588
589 vmmc-supply = <&dcdc4>;
590 bus-width = <4>;
591 cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
592 };
593
594 &usb2_phy1 {
595 status = "okay";
596 };
597
598 &usb1 {
599 dr_mode = "peripheral";
600 status = "okay";
601 pinctrl-names = "default";
602 pinctrl-0 = <&usb1_pins>;
603 };
604
605 &usb2_phy2 {
606 status = "okay";
607 };
608
609 &usb2 {
610 dr_mode = "host";
611 status = "okay";
612 pinctrl-names = "default";
613 pinctrl-0 = <&usb2_pins>;
614 };
615
616 &qspi {
617 status = "okay";
618 pinctrl-names = "default";
619 pinctrl-0 = <&qspi_pins>;
620
621 spi-max-frequency = <48000000>;
622 m25p80@0 {
623 compatible = "mx66l51235l";
624 spi-max-frequency = <48000000>;
625 reg = <0>;
626 spi-cpol;
627 spi-cpha;
628 spi-tx-bus-width = <1>;
629 spi-rx-bus-width = <4>;
630 #address-cells = <1>;
631 #size-cells = <1>;
632
633 /* MTD partition table.
634 * The ROM checks the first 512KiB
635 * for a valid file to boot(XIP).
636 */
637 partition@0 {
638 label = "QSPI.U_BOOT";
639 reg = <0x00000000 0x000080000>;
640 };
641 partition@1 {
642 label = "QSPI.U_BOOT.backup";
643 reg = <0x00080000 0x00080000>;
644 };
645 partition@2 {
646 label = "QSPI.U-BOOT-SPL_OS";
647 reg = <0x00100000 0x00010000>;
648 };
649 partition@3 {
650 label = "QSPI.U_BOOT_ENV";
651 reg = <0x00110000 0x00010000>;
652 };
653 partition@4 {
654 label = "QSPI.U-BOOT-ENV.backup";
655 reg = <0x00120000 0x00010000>;
656 };
657 partition@5 {
658 label = "QSPI.KERNEL";
659 reg = <0x00130000 0x0800000>;
660 };
661 partition@6 {
662 label = "QSPI.FILESYSTEM";
663 reg = <0x00930000 0x36D0000>;
664 };
665 };
666 };
667
668 &mac {
669 pinctrl-names = "default", "sleep";
670 pinctrl-0 = <&cpsw_default>;
671 pinctrl-1 = <&cpsw_sleep>;
672 dual_emac = <1>;
673 status = "okay";
674 };
675
676 &davinci_mdio {
677 pinctrl-names = "default", "sleep";
678 pinctrl-0 = <&davinci_mdio_default>;
679 pinctrl-1 = <&davinci_mdio_sleep>;
680 status = "okay";
681 };
682
683 &cpsw_emac0 {
684 phy_id = <&davinci_mdio>, <4>;
685 phy-mode = "rgmii";
686 dual_emac_res_vlan = <1>;
687 };
688
689 &cpsw_emac1 {
690 phy_id = <&davinci_mdio>, <5>;
691 phy-mode = "rgmii";
692 dual_emac_res_vlan = <2>;
693 };
694
695 &elm {
696 status = "okay";
697 };
698
699 &mcasp1 {
700 #sound-dai-cells = <0>;
701 pinctrl-names = "default", "sleep";
702 pinctrl-0 = <&mcasp1_pins>;
703 pinctrl-1 = <&mcasp1_pins_sleep>;
704
705 status = "okay";
706
707 op-mode = <0>;
708 tdm-slots = <2>;
709 serial-dir = <
710 0 0 1 2
711 >;
712
713 tx-num-evt = <1>;
714 rx-num-evt = <1>;
715 };
716
717 &dss {
718 status = "okay";
719
720 pinctrl-names = "default";
721 pinctrl-0 = <&dss_pins>;
722
723 port {
724 dpi_out: endpoint@0 {
725 remote-endpoint = <&lcd_in>;
726 data-lines = <24>;
727 };
728 };
729 };
730
731 &rtc {
732 clocks = <&clk_32k_rtc>, <&clk_32768_ck>;
733 clock-names = "ext-clk", "int-clk";
734 status = "okay";
735 };
736
737 &wdt {
738 status = "okay";
739 };
740
741 &cpu {
742 cpu0-supply = <&dcdc2>;
743 };
744
745 &vpfe0 {
746 status = "okay";
747 pinctrl-names = "default", "sleep";
748 pinctrl-0 = <&vpfe0_pins_default>;
749 pinctrl-1 = <&vpfe0_pins_sleep>;
750
751 /* Camera port */
752 port {
753 vpfe0_ep: endpoint {
754 /* remote-endpoint = <&sensor>; add once we have it */
755 ti,am437x-vpfe-interface = <0>;
756 bus-width = <8>;
757 hsync-active = <0>;
758 vsync-active = <0>;
759 };
760 };
761 };