]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blob - arch/arm/boot/dts/bcm-nsp.dtsi
Merge remote-tracking branch 'mkp-scsi/fixes' into fixes
[mirror_ubuntu-eoan-kernel.git] / arch / arm / boot / dts / bcm-nsp.dtsi
1 /*
2 * BSD LICENSE
3 *
4 * Copyright(c) 2015 Broadcom Corporation. All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in
14 * the documentation and/or other materials provided with the
15 * distribution.
16 * * Neither the name of Broadcom Corporation nor the names of its
17 * contributors may be used to endorse or promote products derived
18 * from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 */
32
33 #include <dt-bindings/interrupt-controller/arm-gic.h>
34 #include <dt-bindings/interrupt-controller/irq.h>
35 #include <dt-bindings/clock/bcm-nsp.h>
36
37 #include "skeleton.dtsi"
38
39 / {
40 compatible = "brcm,nsp";
41 model = "Broadcom Northstar Plus SoC";
42 interrupt-parent = <&gic>;
43
44 cpus {
45 #address-cells = <1>;
46 #size-cells = <0>;
47
48 cpu0: cpu@0 {
49 device_type = "cpu";
50 compatible = "arm,cortex-a9";
51 next-level-cache = <&L2>;
52 reg = <0x0>;
53 };
54
55 cpu1: cpu@1 {
56 device_type = "cpu";
57 compatible = "arm,cortex-a9";
58 next-level-cache = <&L2>;
59 enable-method = "brcm,bcm-nsp-smp";
60 secondary-boot-reg = <0xffff0fec>;
61 reg = <0x1>;
62 };
63 };
64
65 pmu {
66 compatible = "arm,cortex-a9-pmu";
67 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH
68 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
69 interrupt-affinity = <&cpu0>, <&cpu1>;
70 };
71
72 mpcore {
73 compatible = "simple-bus";
74 ranges = <0x00000000 0x19000000 0x00023000>;
75 #address-cells = <1>;
76 #size-cells = <1>;
77
78 a9pll: arm_clk@00000 {
79 #clock-cells = <0>;
80 compatible = "brcm,nsp-armpll";
81 clocks = <&osc>;
82 reg = <0x00000 0x1000>;
83 };
84
85 timer@20200 {
86 compatible = "arm,cortex-a9-global-timer";
87 reg = <0x20200 0x100>;
88 interrupts = <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>;
89 clocks = <&periph_clk>;
90 };
91
92 twd-timer@20600 {
93 compatible = "arm,cortex-a9-twd-timer";
94 reg = <0x20600 0x20>;
95 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
96 IRQ_TYPE_LEVEL_HIGH)>;
97 clocks = <&periph_clk>;
98 };
99
100 twd-watchdog@20620 {
101 compatible = "arm,cortex-a9-twd-wdt";
102 reg = <0x20620 0x20>;
103 interrupts = <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
104 IRQ_TYPE_LEVEL_HIGH)>;
105 clocks = <&periph_clk>;
106 };
107
108 gic: interrupt-controller@21000 {
109 compatible = "arm,cortex-a9-gic";
110 #interrupt-cells = <3>;
111 #address-cells = <0>;
112 interrupt-controller;
113 reg = <0x21000 0x1000>,
114 <0x20100 0x100>;
115 };
116
117 L2: l2-cache {
118 compatible = "arm,pl310-cache";
119 reg = <0x22000 0x1000>;
120 cache-unified;
121 cache-level = <2>;
122 };
123 };
124
125 clocks {
126 #address-cells = <1>;
127 #size-cells = <1>;
128 ranges;
129
130 osc: oscillator {
131 #clock-cells = <0>;
132 compatible = "fixed-clock";
133 clock-frequency = <25000000>;
134 };
135
136 iprocmed: iprocmed {
137 #clock-cells = <0>;
138 compatible = "fixed-factor-clock";
139 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
140 clock-div = <2>;
141 clock-mult = <1>;
142 };
143
144 iprocslow: iprocslow {
145 #clock-cells = <0>;
146 compatible = "fixed-factor-clock";
147 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
148 clock-div = <4>;
149 clock-mult = <1>;
150 };
151
152 periph_clk: periph_clk {
153 #clock-cells = <0>;
154 compatible = "fixed-factor-clock";
155 clocks = <&a9pll>;
156 clock-div = <2>;
157 clock-mult = <1>;
158 };
159 };
160
161 axi {
162 compatible = "simple-bus";
163 ranges = <0x00000000 0x18000000 0x0011c40c>;
164 #address-cells = <1>;
165 #size-cells = <1>;
166
167 gpioa: gpio@0020 {
168 compatible = "brcm,nsp-gpio-a";
169 reg = <0x0020 0x70>,
170 <0x3f1c4 0x1c>;
171 #gpio-cells = <2>;
172 gpio-controller;
173 ngpios = <32>;
174 interrupt-controller;
175 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
176 gpio-ranges = <&pinctrl 0 0 32>;
177 };
178
179 uart0: serial@0300 {
180 compatible = "ns16550a";
181 reg = <0x0300 0x100>;
182 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
183 clocks = <&osc>;
184 status = "disabled";
185 };
186
187 uart1: serial@0400 {
188 compatible = "ns16550a";
189 reg = <0x0400 0x100>;
190 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
191 clocks = <&osc>;
192 status = "disabled";
193 };
194
195 dma@20000 {
196 compatible = "arm,pl330", "arm,primecell";
197 reg = <0x20000 0x1000>;
198 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
200 <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
201 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
202 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
203 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
204 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
206 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
207 clocks = <&iprocslow>;
208 clock-names = "apb_pclk";
209 #dma-cells = <1>;
210 };
211
212 sdio: sdhci@21000 {
213 compatible = "brcm,sdhci-iproc-cygnus";
214 reg = <0x21000 0x100>;
215 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
216 sdhci,auto-cmd12;
217 clocks = <&lcpll0 BCM_NSP_LCPLL0_SDIO_CLK>;
218 status = "disabled";
219 };
220
221 amac0: ethernet@22000 {
222 compatible = "brcm,nsp-amac";
223 reg = <0x022000 0x1000>,
224 <0x110000 0x1000>;
225 reg-names = "amac_base", "idm_base";
226 interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
227 status = "disabled";
228 };
229
230 amac1: ethernet@23000 {
231 compatible = "brcm,nsp-amac";
232 reg = <0x023000 0x1000>,
233 <0x111000 0x1000>;
234 reg-names = "amac_base", "idm_base";
235 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
236 status = "disabled";
237 };
238
239 amac2: ethernet@24000 {
240 compatible = "brcm,nsp-amac";
241 reg = <0x024000 0x1000>,
242 <0x112000 0x1000>;
243 reg-names = "amac_base", "idm_base";
244 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
245 status = "disabled";
246 };
247
248 nand: nand@26000 {
249 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
250 reg = <0x026000 0x600>,
251 <0x11b408 0x600>,
252 <0x026f00 0x20>;
253 reg-names = "nand", "iproc-idm", "iproc-ext";
254 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
255
256 #address-cells = <1>;
257 #size-cells = <0>;
258
259 brcm,nand-has-wp;
260 };
261
262 qspi: qspi@27200 {
263 compatible = "brcm,spi-bcm-qspi", "brcm,spi-nsp-qspi";
264 reg = <0x027200 0x184>,
265 <0x027000 0x124>,
266 <0x11c408 0x004>,
267 <0x0273a0 0x01c>;
268 reg-names = "mspi", "bspi", "intr_regs",
269 "intr_status_reg";
270 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
271 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
272 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
273 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
274 <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
275 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
277 interrupt-names = "spi_lr_fullness_reached",
278 "spi_lr_session_aborted",
279 "spi_lr_impatient",
280 "spi_lr_session_done",
281 "spi_lr_overhead",
282 "mspi_done",
283 "mspi_halted";
284 clocks = <&iprocmed>;
285 clock-names = "iprocmed";
286 num-cs = <2>;
287 #address-cells = <1>;
288 #size-cells = <0>;
289 };
290
291 gpiob: gpio@30000 {
292 compatible = "brcm,iproc-nsp-gpio", "brcm,iproc-gpio";
293 reg = <0x30000 0x50>;
294 #gpio-cells = <2>;
295 gpio-controller;
296 ngpios = <4>;
297 interrupt-controller;
298 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
299 };
300
301 pwm: pwm@31000 {
302 compatible = "brcm,iproc-pwm";
303 reg = <0x31000 0x28>;
304 clocks = <&osc>;
305 #pwm-cells = <3>;
306 status = "disabled";
307 };
308
309 rng: rng@33000 {
310 compatible = "brcm,bcm-nsp-rng";
311 reg = <0x33000 0x14>;
312 };
313
314 ccbtimer0: timer@34000 {
315 compatible = "arm,sp804";
316 reg = <0x34000 0x1000>;
317 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
318 <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
319 clocks = <&iprocslow>;
320 clock-names = "apb_pclk";
321 };
322
323 ccbtimer1: timer@35000 {
324 compatible = "arm,sp804";
325 reg = <0x35000 0x1000>;
326 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
327 <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
328 clocks = <&iprocslow>;
329 clock-names = "apb_pclk";
330 };
331
332 srab: srab@36000 {
333 compatible = "brcm,nsp-srab";
334 reg = <0x36000 0x1000>;
335 #address-cells = <1>;
336 #size-cells = <0>;
337
338 status = "disabled";
339
340 /* ports are defined in board DTS */
341 };
342
343 i2c0: i2c@38000 {
344 compatible = "brcm,iproc-i2c";
345 reg = <0x38000 0x50>;
346 #address-cells = <1>;
347 #size-cells = <0>;
348 interrupts = <GIC_SPI 89 IRQ_TYPE_NONE>;
349 clock-frequency = <100000>;
350 };
351
352 watchdog@39000 {
353 compatible = "arm,sp805", "arm,primecell";
354 reg = <0x39000 0x1000>;
355 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
356 clocks = <&iprocslow>, <&iprocslow>;
357 clock-names = "wdogclk", "apb_pclk";
358 };
359
360 lcpll0: lcpll0@3f100 {
361 #clock-cells = <1>;
362 compatible = "brcm,nsp-lcpll0";
363 reg = <0x3f100 0x14>;
364 clocks = <&osc>;
365 clock-output-names = "lcpll0", "pcie_phy", "sdio",
366 "ddr_phy";
367 };
368
369 genpll: genpll@3f140 {
370 #clock-cells = <1>;
371 compatible = "brcm,nsp-genpll";
372 reg = <0x3f140 0x24>;
373 clocks = <&osc>;
374 clock-output-names = "genpll", "phy", "ethernetclk",
375 "usbclk", "iprocfast", "sata1",
376 "sata2";
377 };
378
379 pinctrl: pinctrl@3f1c0 {
380 compatible = "brcm,nsp-pinmux";
381 reg = <0x3f1c0 0x04>,
382 <0x30028 0x04>,
383 <0x3f408 0x04>;
384 };
385
386 sata_phy: sata_phy@40100 {
387 compatible = "brcm,iproc-nsp-sata-phy";
388 reg = <0x40100 0x340>;
389 reg-names = "phy";
390 #address-cells = <1>;
391 #size-cells = <0>;
392
393 sata_phy0: sata-phy@0 {
394 reg = <0>;
395 #phy-cells = <0>;
396 status = "disabled";
397 };
398
399 sata_phy1: sata-phy@1 {
400 reg = <1>;
401 #phy-cells = <0>;
402 status = "disabled";
403 };
404 };
405
406 sata: ahci@41000 {
407 compatible = "brcm,bcm-nsp-ahci";
408 reg-names = "ahci", "top-ctrl";
409 reg = <0x41000 0x1000>, <0x40020 0x1c>;
410 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
411 #address-cells = <1>;
412 #size-cells = <0>;
413 status = "disabled";
414
415 sata0: sata-port@0 {
416 reg = <0>;
417 phys = <&sata_phy0>;
418 phy-names = "sata-phy";
419 };
420
421 sata1: sata-port@1 {
422 reg = <1>;
423 phys = <&sata_phy1>;
424 phy-names = "sata-phy";
425 };
426 };
427 };
428
429 pcie0: pcie@18012000 {
430 compatible = "brcm,iproc-pcie";
431 reg = <0x18012000 0x1000>;
432
433 #interrupt-cells = <1>;
434 interrupt-map-mask = <0 0 0 0>;
435 interrupt-map = <0 0 0 0 &gic GIC_SPI 131 IRQ_TYPE_NONE>;
436
437 linux,pci-domain = <0>;
438
439 bus-range = <0x00 0xff>;
440
441 #address-cells = <3>;
442 #size-cells = <2>;
443 device_type = "pci";
444
445 /* Note: The HW does not support I/O resources. So,
446 * only the memory resource range is being specified.
447 */
448 ranges = <0x82000000 0 0x08000000 0x08000000 0 0x8000000>;
449
450 status = "disabled";
451
452 msi-parent = <&msi0>;
453 msi0: msi@18012000 {
454 compatible = "brcm,iproc-msi";
455 msi-controller;
456 interrupt-parent = <&gic>;
457 interrupts = <GIC_SPI 127 IRQ_TYPE_NONE>,
458 <GIC_SPI 128 IRQ_TYPE_NONE>,
459 <GIC_SPI 129 IRQ_TYPE_NONE>,
460 <GIC_SPI 130 IRQ_TYPE_NONE>;
461 brcm,pcie-msi-inten;
462 };
463 };
464
465 pcie1: pcie@18013000 {
466 compatible = "brcm,iproc-pcie";
467 reg = <0x18013000 0x1000>;
468
469 #interrupt-cells = <1>;
470 interrupt-map-mask = <0 0 0 0>;
471 interrupt-map = <0 0 0 0 &gic GIC_SPI 137 IRQ_TYPE_NONE>;
472
473 linux,pci-domain = <1>;
474
475 bus-range = <0x00 0xff>;
476
477 #address-cells = <3>;
478 #size-cells = <2>;
479 device_type = "pci";
480
481 /* Note: The HW does not support I/O resources. So,
482 * only the memory resource range is being specified.
483 */
484 ranges = <0x82000000 0 0x40000000 0x40000000 0 0x8000000>;
485
486 status = "disabled";
487
488 msi-parent = <&msi1>;
489 msi1: msi@18013000 {
490 compatible = "brcm,iproc-msi";
491 msi-controller;
492 interrupt-parent = <&gic>;
493 interrupts = <GIC_SPI 133 IRQ_TYPE_NONE>,
494 <GIC_SPI 134 IRQ_TYPE_NONE>,
495 <GIC_SPI 135 IRQ_TYPE_NONE>,
496 <GIC_SPI 136 IRQ_TYPE_NONE>;
497 brcm,pcie-msi-inten;
498 };
499 };
500
501 pcie2: pcie@18014000 {
502 compatible = "brcm,iproc-pcie";
503 reg = <0x18014000 0x1000>;
504
505 #interrupt-cells = <1>;
506 interrupt-map-mask = <0 0 0 0>;
507 interrupt-map = <0 0 0 0 &gic GIC_SPI 143 IRQ_TYPE_NONE>;
508
509 linux,pci-domain = <2>;
510
511 bus-range = <0x00 0xff>;
512
513 #address-cells = <3>;
514 #size-cells = <2>;
515 device_type = "pci";
516
517 /* Note: The HW does not support I/O resources. So,
518 * only the memory resource range is being specified.
519 */
520 ranges = <0x82000000 0 0x48000000 0x48000000 0 0x8000000>;
521
522 status = "disabled";
523
524 msi-parent = <&msi2>;
525 msi2: msi@18014000 {
526 compatible = "brcm,iproc-msi";
527 msi-controller;
528 interrupt-parent = <&gic>;
529 interrupts = <GIC_SPI 139 IRQ_TYPE_NONE>,
530 <GIC_SPI 140 IRQ_TYPE_NONE>,
531 <GIC_SPI 141 IRQ_TYPE_NONE>,
532 <GIC_SPI 142 IRQ_TYPE_NONE>;
533 brcm,pcie-msi-inten;
534 };
535 };
536 };