]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/arm/boot/dts/imx6qdl-gw52xx.dtsi
ARM: dts: imx: ventana: Allow HDMI and LVDS to work simultaneously
[mirror_ubuntu-bionic-kernel.git] / arch / arm / boot / dts / imx6qdl-gw52xx.dtsi
1 /*
2 * Copyright 2013 Gateworks Corporation
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12 #include <dt-bindings/gpio/gpio.h>
13
14 / {
15 /* these are used by bootloader for disabling nodes */
16 aliases {
17 led0 = &led0;
18 led1 = &led1;
19 led2 = &led2;
20 nand = &gpmi;
21 ssi0 = &ssi1;
22 usb0 = &usbh1;
23 usb1 = &usbotg;
24 };
25
26 chosen {
27 bootargs = "console=ttymxc1,115200";
28 };
29
30 backlight {
31 compatible = "pwm-backlight";
32 pwms = <&pwm4 0 5000000>;
33 brightness-levels = <0 4 8 16 32 64 128 255>;
34 default-brightness-level = <7>;
35 };
36
37 leds {
38 compatible = "gpio-leds";
39 pinctrl-names = "default";
40 pinctrl-0 = <&pinctrl_gpio_leds>;
41
42 led0: user1 {
43 label = "user1";
44 gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
45 default-state = "on";
46 linux,default-trigger = "heartbeat";
47 };
48
49 led1: user2 {
50 label = "user2";
51 gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
52 default-state = "off";
53 };
54
55 led2: user3 {
56 label = "user3";
57 gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
58 default-state = "off";
59 };
60 };
61
62 memory {
63 reg = <0x10000000 0x20000000>;
64 };
65
66 pps {
67 compatible = "pps-gpio";
68 pinctrl-names = "default";
69 pinctrl-0 = <&pinctrl_pps>;
70 gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
71 status = "okay";
72 };
73
74 regulators {
75 compatible = "simple-bus";
76 #address-cells = <1>;
77 #size-cells = <0>;
78
79 reg_1p0v: regulator@0 {
80 compatible = "regulator-fixed";
81 reg = <0>;
82 regulator-name = "1P0V";
83 regulator-min-microvolt = <1000000>;
84 regulator-max-microvolt = <1000000>;
85 regulator-always-on;
86 };
87
88 /* remove this fixed regulator once ltc3676__sw2 driver available */
89 reg_1p8v: regulator@1 {
90 compatible = "regulator-fixed";
91 reg = <1>;
92 regulator-name = "1P8V";
93 regulator-min-microvolt = <1800000>;
94 regulator-max-microvolt = <1800000>;
95 regulator-always-on;
96 };
97
98 reg_3p3v: regulator@2 {
99 compatible = "regulator-fixed";
100 reg = <2>;
101 regulator-name = "3P3V";
102 regulator-min-microvolt = <3300000>;
103 regulator-max-microvolt = <3300000>;
104 regulator-always-on;
105 };
106
107 reg_5p0v: regulator@3 {
108 compatible = "regulator-fixed";
109 reg = <3>;
110 regulator-name = "5P0V";
111 regulator-min-microvolt = <5000000>;
112 regulator-max-microvolt = <5000000>;
113 regulator-always-on;
114 };
115
116 reg_usb_otg_vbus: regulator@4 {
117 compatible = "regulator-fixed";
118 reg = <4>;
119 regulator-name = "usb_otg_vbus";
120 regulator-min-microvolt = <5000000>;
121 regulator-max-microvolt = <5000000>;
122 gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
123 enable-active-high;
124 };
125 };
126
127 sound {
128 compatible = "fsl,imx6q-ventana-sgtl5000",
129 "fsl,imx-audio-sgtl5000";
130 model = "sgtl5000-audio";
131 ssi-controller = <&ssi1>;
132 audio-codec = <&codec>;
133 audio-routing =
134 "MIC_IN", "Mic Jack",
135 "Mic Jack", "Mic Bias",
136 "Headphone Jack", "HP_OUT";
137 mux-int-port = <1>;
138 mux-ext-port = <4>;
139 };
140 };
141
142 &audmux {
143 pinctrl-names = "default";
144 pinctrl-0 = <&pinctrl_audmux>;
145 status = "okay";
146 };
147
148 &can1 {
149 pinctrl-names = "default";
150 pinctrl-0 = <&pinctrl_flexcan1>;
151 status = "okay";
152 };
153
154 &clks {
155 assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
156 <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
157 assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
158 <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
159 };
160
161 &fec {
162 pinctrl-names = "default";
163 pinctrl-0 = <&pinctrl_enet>;
164 phy-mode = "rgmii-id";
165 phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
166 status = "okay";
167 };
168
169 &gpmi {
170 pinctrl-names = "default";
171 pinctrl-0 = <&pinctrl_gpmi_nand>;
172 status = "okay";
173 };
174
175 &hdmi {
176 ddc-i2c-bus = <&i2c3>;
177 status = "okay";
178 };
179
180 &i2c1 {
181 clock-frequency = <100000>;
182 pinctrl-names = "default";
183 pinctrl-0 = <&pinctrl_i2c1>;
184 status = "okay";
185
186 eeprom1: eeprom@50 {
187 compatible = "atmel,24c02";
188 reg = <0x50>;
189 pagesize = <16>;
190 };
191
192 eeprom2: eeprom@51 {
193 compatible = "atmel,24c02";
194 reg = <0x51>;
195 pagesize = <16>;
196 };
197
198 eeprom3: eeprom@52 {
199 compatible = "atmel,24c02";
200 reg = <0x52>;
201 pagesize = <16>;
202 };
203
204 eeprom4: eeprom@53 {
205 compatible = "atmel,24c02";
206 reg = <0x53>;
207 pagesize = <16>;
208 };
209
210 gpio: pca9555@23 {
211 compatible = "nxp,pca9555";
212 reg = <0x23>;
213 gpio-controller;
214 #gpio-cells = <2>;
215 };
216
217 rtc: ds1672@68 {
218 compatible = "dallas,ds1672";
219 reg = <0x68>;
220 };
221 };
222
223 &i2c2 {
224 clock-frequency = <100000>;
225 pinctrl-names = "default";
226 pinctrl-0 = <&pinctrl_i2c2>;
227 status = "okay";
228 };
229
230 &i2c3 {
231 clock-frequency = <100000>;
232 pinctrl-names = "default";
233 pinctrl-0 = <&pinctrl_i2c3>;
234 status = "okay";
235
236 codec: sgtl5000@0a {
237 compatible = "fsl,sgtl5000";
238 reg = <0x0a>;
239 clocks = <&clks 201>;
240 VDDA-supply = <&reg_1p8v>;
241 VDDIO-supply = <&reg_3p3v>;
242 };
243
244 touchscreen: egalax_ts@04 {
245 compatible = "eeti,egalax_ts";
246 reg = <0x04>;
247 interrupt-parent = <&gpio7>;
248 interrupts = <12 2>;
249 wakeup-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>;
250 };
251 };
252
253 &ldb {
254 status = "okay";
255
256 lvds-channel@0 {
257 fsl,data-mapping = "spwg";
258 fsl,data-width = <18>;
259 status = "okay";
260
261 display-timings {
262 native-mode = <&timing0>;
263 timing0: hsd100pxn1 {
264 clock-frequency = <65000000>;
265 hactive = <1024>;
266 vactive = <768>;
267 hback-porch = <220>;
268 hfront-porch = <40>;
269 vback-porch = <21>;
270 vfront-porch = <7>;
271 hsync-len = <60>;
272 vsync-len = <10>;
273 };
274 };
275 };
276 };
277
278 &pcie {
279 pinctrl-names = "default";
280 pinctrl-0 = <&pinctrl_pcie>;
281 reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
282 status = "okay";
283 };
284
285 &pwm4 {
286 pinctrl-names = "default";
287 pinctrl-0 = <&pinctrl_pwm4>;
288 status = "okay";
289 };
290
291 &ssi1 {
292 status = "okay";
293 };
294
295 &uart1 {
296 pinctrl-names = "default";
297 pinctrl-0 = <&pinctrl_uart1>;
298 status = "okay";
299 };
300
301 &uart2 {
302 pinctrl-names = "default";
303 pinctrl-0 = <&pinctrl_uart2>;
304 status = "okay";
305 };
306
307 &uart5 {
308 pinctrl-names = "default";
309 pinctrl-0 = <&pinctrl_uart5>;
310 status = "okay";
311 };
312
313 &usbotg {
314 vbus-supply = <&reg_usb_otg_vbus>;
315 pinctrl-names = "default";
316 pinctrl-0 = <&pinctrl_usbotg>;
317 disable-over-current;
318 status = "okay";
319 };
320
321 &usbh1 {
322 status = "okay";
323 };
324
325 &usdhc3 {
326 pinctrl-names = "default", "state_100mhz", "state_200mhz";
327 pinctrl-0 = <&pinctrl_usdhc3>;
328 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
329 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
330 cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
331 vmmc-supply = <&reg_3p3v>;
332 no-1-8-v; /* firmware will remove if board revision supports */
333 status = "okay";
334 };
335
336 &iomuxc {
337 imx6qdl-gw52xx {
338 pinctrl_audmux: audmuxgrp {
339 fsl,pins = <
340 MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
341 MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
342 MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
343 MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
344 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
345 >;
346 };
347
348 pinctrl_enet: enetgrp {
349 fsl,pins = <
350 MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
351 MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
352 MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
353 MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
354 MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
355 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
356 MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
357 MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
358 MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
359 MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
360 MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
361 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
362 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
363 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
364 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
365 MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
366 MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 /* PHY Reset */
367 >;
368 };
369
370 pinctrl_flexcan1: flexcan1grp {
371 fsl,pins = <
372 MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
373 MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
374 MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x4001b0b0 /* CAN_STBY */
375 >;
376 };
377
378 pinctrl_gpio_leds: gpioledsgrp {
379 fsl,pins = <
380 MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
381 MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
382 MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
383 >;
384 };
385
386 pinctrl_gpmi_nand: gpminandgrp {
387 fsl,pins = <
388 MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
389 MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
390 MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
391 MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
392 MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
393 MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
394 MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
395 MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
396 MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
397 MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
398 MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
399 MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
400 MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
401 MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
402 MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
403 >;
404 };
405
406 pinctrl_i2c1: i2c1grp {
407 fsl,pins = <
408 MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
409 MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
410 >;
411 };
412
413 pinctrl_i2c2: i2c2grp {
414 fsl,pins = <
415 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
416 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
417 >;
418 };
419
420 pinctrl_i2c3: i2c3grp {
421 fsl,pins = <
422 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
423 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
424 >;
425 };
426
427 pinctrl_pcie: pciegrp {
428 fsl,pins = <
429 MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE_RST# */
430 >;
431 };
432
433 pinctrl_pps: ppsgrp {
434 fsl,pins = <
435 MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
436 >;
437 };
438
439 pinctrl_pwm4: pwm4grp {
440 fsl,pins = <
441 MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
442 >;
443 };
444
445 pinctrl_uart1: uart1grp {
446 fsl,pins = <
447 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
448 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
449 >;
450 };
451
452 pinctrl_uart2: uart2grp {
453 fsl,pins = <
454 MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
455 MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
456 >;
457 };
458
459 pinctrl_uart5: uart5grp {
460 fsl,pins = <
461 MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
462 MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
463 >;
464 };
465
466 pinctrl_usbotg: usbotggrp {
467 fsl,pins = <
468 MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
469 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* OTG_PWR_EN */
470 >;
471 };
472
473 pinctrl_usdhc3: usdhc3grp {
474 fsl,pins = <
475 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
476 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
477 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
478 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
479 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
480 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
481 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
482 MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
483 >;
484 };
485
486 pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
487 fsl,pins = <
488 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
489 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x170b9
490 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
491 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
492 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
493 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
494 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
495 MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
496 >;
497 };
498
499 pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
500 fsl,pins = <
501 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
502 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
503 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
504 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
505 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
506 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
507 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
508 MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9
509 >;
510 };
511 };
512 };