]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/arm/boot/dts/r8a73a4.dtsi
Merge branch 'for-linus-4.7' of git://git.kernel.org/pub/scm/linux/kernel/git/mason...
[mirror_ubuntu-bionic-kernel.git] / arch / arm / boot / dts / r8a73a4.dtsi
1 /*
2 * Device Tree Source for the r8a73a4 SoC
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Magnus Damm
6 *
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
10 */
11
12 #include <dt-bindings/clock/r8a73a4-clock.h>
13 #include <dt-bindings/interrupt-controller/arm-gic.h>
14 #include <dt-bindings/interrupt-controller/irq.h>
15
16 / {
17 compatible = "renesas,r8a73a4";
18 interrupt-parent = <&gic>;
19 #address-cells = <2>;
20 #size-cells = <2>;
21
22 cpus {
23 #address-cells = <1>;
24 #size-cells = <0>;
25
26 cpu0: cpu@0 {
27 device_type = "cpu";
28 compatible = "arm,cortex-a15";
29 reg = <0>;
30 clock-frequency = <1500000000>;
31 power-domains = <&pd_a2sl>;
32 next-level-cache = <&L2_CA15>;
33 };
34 };
35
36 ptm {
37 compatible = "arm,coresight-etm3x";
38 power-domains = <&pd_d4>;
39 };
40
41 timer {
42 compatible = "arm,armv7-timer";
43 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
44 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
45 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
46 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
47 };
48
49 L2_CA15: cache-controller@0 {
50 compatible = "cache";
51 clocks = <&cpg_clocks R8A73A4_CLK_Z>;
52 power-domains = <&pd_a3sm>;
53 cache-unified;
54 cache-level = <2>;
55 };
56
57 L2_CA7: cache-controller@1 {
58 compatible = "cache";
59 clocks = <&cpg_clocks R8A73A4_CLK_Z2>;
60 power-domains = <&pd_a3km>;
61 cache-unified;
62 cache-level = <2>;
63 };
64
65 dbsc1: memory-controller@e6790000 {
66 compatible = "renesas,dbsc-r8a73a4";
67 reg = <0 0xe6790000 0 0x10000>;
68 power-domains = <&pd_a3bc>;
69 };
70
71 dbsc2: memory-controller@e67a0000 {
72 compatible = "renesas,dbsc-r8a73a4";
73 reg = <0 0xe67a0000 0 0x10000>;
74 power-domains = <&pd_a3bc>;
75 };
76
77 dmac: dma-multiplexer {
78 compatible = "renesas,shdma-mux";
79 #dma-cells = <1>;
80 dma-channels = <20>;
81 dma-requests = <256>;
82 #address-cells = <2>;
83 #size-cells = <2>;
84 ranges;
85
86 dma0: dma-controller@e6700020 {
87 compatible = "renesas,shdma-r8a73a4";
88 reg = <0 0xe6700020 0 0x89e0>;
89 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
90 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
91 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
92 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
93 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
94 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
95 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
96 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
97 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
98 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
99 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
100 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
101 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
102 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
103 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
104 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
105 GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
106 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
107 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
108 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
109 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>;
110 interrupt-names = "error",
111 "ch0", "ch1", "ch2", "ch3",
112 "ch4", "ch5", "ch6", "ch7",
113 "ch8", "ch9", "ch10", "ch11",
114 "ch12", "ch13", "ch14", "ch15",
115 "ch16", "ch17", "ch18", "ch19";
116 clocks = <&mstp2_clks R8A73A4_CLK_DMAC>;
117 power-domains = <&pd_a3sp>;
118 };
119 };
120
121 i2c5: i2c@e60b0000 {
122 #address-cells = <1>;
123 #size-cells = <0>;
124 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
125 reg = <0 0xe60b0000 0 0x428>;
126 interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
127 clocks = <&mstp4_clks R8A73A4_CLK_IIC5>;
128 power-domains = <&pd_a3sp>;
129
130 status = "disabled";
131 };
132
133 cmt1: timer@e6130000 {
134 compatible = "renesas,cmt-48-r8a73a4", "renesas,cmt-48-gen2";
135 reg = <0 0xe6130000 0 0x1004>;
136 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
137 clocks = <&mstp3_clks R8A73A4_CLK_CMT1>;
138 clock-names = "fck";
139 power-domains = <&pd_c5>;
140
141 renesas,channels-mask = <0xff>;
142
143 status = "disabled";
144 };
145
146 irqc0: interrupt-controller@e61c0000 {
147 compatible = "renesas,irqc-r8a73a4", "renesas,irqc";
148 #interrupt-cells = <2>;
149 interrupt-controller;
150 reg = <0 0xe61c0000 0 0x200>;
151 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
152 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
153 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
154 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
155 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
156 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
157 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
158 <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
159 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
160 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
161 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
162 <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
163 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
164 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
165 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
166 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
167 <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
168 <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
169 <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
170 <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
171 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
172 <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
173 <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
174 <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
177 <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
178 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
179 <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
180 <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
181 <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
182 <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
183 clocks = <&mstp4_clks R8A73A4_CLK_IRQC>;
184 power-domains = <&pd_c4>;
185 };
186
187 irqc1: interrupt-controller@e61c0200 {
188 compatible = "renesas,irqc-r8a73a4", "renesas,irqc";
189 #interrupt-cells = <2>;
190 interrupt-controller;
191 reg = <0 0xe61c0200 0 0x200>;
192 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
193 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
194 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
195 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
196 <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
197 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
198 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
200 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
201 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
202 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
203 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
204 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
206 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
207 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
208 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
209 <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
210 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
212 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
213 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
214 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
215 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
217 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
218 clocks = <&mstp4_clks R8A73A4_CLK_IRQC>;
219 power-domains = <&pd_c4>;
220 };
221
222 pfc: pfc@e6050000 {
223 compatible = "renesas,pfc-r8a73a4";
224 reg = <0 0xe6050000 0 0x9000>;
225 gpio-controller;
226 #gpio-cells = <2>;
227 gpio-ranges =
228 <&pfc 0 0 31>, <&pfc 32 32 9>,
229 <&pfc 64 64 22>, <&pfc 96 96 31>,
230 <&pfc 128 128 7>, <&pfc 160 160 19>,
231 <&pfc 192 192 31>, <&pfc 224 224 27>,
232 <&pfc 256 256 28>, <&pfc 288 288 21>,
233 <&pfc 320 320 10>;
234 interrupts-extended =
235 <&irqc0 0 0>, <&irqc0 1 0>, <&irqc0 2 0>, <&irqc0 3 0>,
236 <&irqc0 4 0>, <&irqc0 5 0>, <&irqc0 6 0>, <&irqc0 7 0>,
237 <&irqc0 8 0>, <&irqc0 9 0>, <&irqc0 10 0>, <&irqc0 11 0>,
238 <&irqc0 12 0>, <&irqc0 13 0>, <&irqc0 14 0>, <&irqc0 15 0>,
239 <&irqc0 16 0>, <&irqc0 17 0>, <&irqc0 18 0>, <&irqc0 19 0>,
240 <&irqc0 20 0>, <&irqc0 21 0>, <&irqc0 22 0>, <&irqc0 23 0>,
241 <&irqc0 24 0>, <&irqc0 25 0>, <&irqc0 26 0>, <&irqc0 27 0>,
242 <&irqc0 28 0>, <&irqc0 29 0>, <&irqc0 30 0>, <&irqc0 31 0>,
243 <&irqc1 0 0>, <&irqc1 1 0>, <&irqc1 2 0>, <&irqc1 3 0>,
244 <&irqc1 4 0>, <&irqc1 5 0>, <&irqc1 6 0>, <&irqc1 7 0>,
245 <&irqc1 8 0>, <&irqc1 9 0>, <&irqc1 10 0>, <&irqc1 11 0>,
246 <&irqc1 12 0>, <&irqc1 13 0>, <&irqc1 14 0>, <&irqc1 15 0>,
247 <&irqc1 16 0>, <&irqc1 17 0>, <&irqc1 18 0>, <&irqc1 19 0>,
248 <&irqc1 20 0>, <&irqc1 21 0>, <&irqc1 22 0>, <&irqc1 23 0>,
249 <&irqc1 24 0>, <&irqc1 25 0>;
250 power-domains = <&pd_c5>;
251 };
252
253 thermal@e61f0000 {
254 compatible = "renesas,thermal-r8a73a4", "renesas,rcar-thermal";
255 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>,
256 <0 0xe61f0200 0 0x38>, <0 0xe61f0300 0 0x38>;
257 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
258 clocks = <&mstp5_clks R8A73A4_CLK_THERMAL>;
259 power-domains = <&pd_c5>;
260 };
261
262 i2c0: i2c@e6500000 {
263 #address-cells = <1>;
264 #size-cells = <0>;
265 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
266 reg = <0 0xe6500000 0 0x428>;
267 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
268 clocks = <&mstp3_clks R8A73A4_CLK_IIC0>;
269 power-domains = <&pd_a3sp>;
270 status = "disabled";
271 };
272
273 i2c1: i2c@e6510000 {
274 #address-cells = <1>;
275 #size-cells = <0>;
276 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
277 reg = <0 0xe6510000 0 0x428>;
278 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
279 clocks = <&mstp3_clks R8A73A4_CLK_IIC1>;
280 power-domains = <&pd_a3sp>;
281 status = "disabled";
282 };
283
284 i2c2: i2c@e6520000 {
285 #address-cells = <1>;
286 #size-cells = <0>;
287 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
288 reg = <0 0xe6520000 0 0x428>;
289 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
290 clocks = <&mstp3_clks R8A73A4_CLK_IIC2>;
291 power-domains = <&pd_a3sp>;
292 status = "disabled";
293 };
294
295 i2c3: i2c@e6530000 {
296 #address-cells = <1>;
297 #size-cells = <0>;
298 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
299 reg = <0 0xe6530000 0 0x428>;
300 interrupts = <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>;
301 clocks = <&mstp4_clks R8A73A4_CLK_IIC3>;
302 power-domains = <&pd_a3sp>;
303 status = "disabled";
304 };
305
306 i2c4: i2c@e6540000 {
307 #address-cells = <1>;
308 #size-cells = <0>;
309 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
310 reg = <0 0xe6540000 0 0x428>;
311 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
312 clocks = <&mstp4_clks R8A73A4_CLK_IIC4>;
313 power-domains = <&pd_a3sp>;
314 status = "disabled";
315 };
316
317 i2c6: i2c@e6550000 {
318 #address-cells = <1>;
319 #size-cells = <0>;
320 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
321 reg = <0 0xe6550000 0 0x428>;
322 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
323 clocks = <&mstp3_clks R8A73A4_CLK_IIC6>;
324 power-domains = <&pd_a3sp>;
325 status = "disabled";
326 };
327
328 i2c7: i2c@e6560000 {
329 #address-cells = <1>;
330 #size-cells = <0>;
331 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
332 reg = <0 0xe6560000 0 0x428>;
333 interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
334 clocks = <&mstp3_clks R8A73A4_CLK_IIC7>;
335 power-domains = <&pd_a3sp>;
336 status = "disabled";
337 };
338
339 i2c8: i2c@e6570000 {
340 #address-cells = <1>;
341 #size-cells = <0>;
342 compatible = "renesas,iic-r8a73a4", "renesas,rmobile-iic";
343 reg = <0 0xe6570000 0 0x428>;
344 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
345 clocks = <&mstp5_clks R8A73A4_CLK_IIC8>;
346 power-domains = <&pd_a3sp>;
347 status = "disabled";
348 };
349
350 scifb0: serial@e6c20000 {
351 compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
352 reg = <0 0xe6c20000 0 0x100>;
353 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
354 clocks = <&mstp2_clks R8A73A4_CLK_SCIFB0>;
355 clock-names = "fck";
356 power-domains = <&pd_a3sp>;
357 status = "disabled";
358 };
359
360 scifb1: serial@e6c30000 {
361 compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
362 reg = <0 0xe6c30000 0 0x100>;
363 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
364 clocks = <&mstp2_clks R8A73A4_CLK_SCIFB1>;
365 clock-names = "fck";
366 power-domains = <&pd_a3sp>;
367 status = "disabled";
368 };
369
370 scifa0: serial@e6c40000 {
371 compatible = "renesas,scifa-r8a73a4", "renesas,scifa";
372 reg = <0 0xe6c40000 0 0x100>;
373 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
374 clocks = <&mstp2_clks R8A73A4_CLK_SCIFA0>;
375 clock-names = "fck";
376 power-domains = <&pd_a3sp>;
377 status = "disabled";
378 };
379
380 scifa1: serial@e6c50000 {
381 compatible = "renesas,scifa-r8a73a4", "renesas,scifa";
382 reg = <0 0xe6c50000 0 0x100>;
383 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
384 clocks = <&mstp2_clks R8A73A4_CLK_SCIFA1>;
385 clock-names = "fck";
386 power-domains = <&pd_a3sp>;
387 status = "disabled";
388 };
389
390 scifb2: serial@e6ce0000 {
391 compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
392 reg = <0 0xe6ce0000 0 0x100>;
393 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
394 clocks = <&mstp2_clks R8A73A4_CLK_SCIFB2>;
395 clock-names = "fck";
396 power-domains = <&pd_a3sp>;
397 status = "disabled";
398 };
399
400 scifb3: serial@e6cf0000 {
401 compatible = "renesas,scifb-r8a73a4", "renesas,scifb";
402 reg = <0 0xe6cf0000 0 0x100>;
403 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
404 clocks = <&mstp2_clks R8A73A4_CLK_SCIFB3>;
405 clock-names = "fck";
406 power-domains = <&pd_c4>;
407 status = "disabled";
408 };
409
410 sdhi0: sd@ee100000 {
411 compatible = "renesas,sdhi-r8a73a4";
412 reg = <0 0xee100000 0 0x100>;
413 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
414 clocks = <&mstp3_clks R8A73A4_CLK_SDHI0>;
415 power-domains = <&pd_a3sp>;
416 cap-sd-highspeed;
417 status = "disabled";
418 };
419
420 sdhi1: sd@ee120000 {
421 compatible = "renesas,sdhi-r8a73a4";
422 reg = <0 0xee120000 0 0x100>;
423 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
424 clocks = <&mstp3_clks R8A73A4_CLK_SDHI1>;
425 power-domains = <&pd_a3sp>;
426 cap-sd-highspeed;
427 status = "disabled";
428 };
429
430 sdhi2: sd@ee140000 {
431 compatible = "renesas,sdhi-r8a73a4";
432 reg = <0 0xee140000 0 0x100>;
433 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
434 clocks = <&mstp3_clks R8A73A4_CLK_SDHI2>;
435 power-domains = <&pd_a3sp>;
436 cap-sd-highspeed;
437 status = "disabled";
438 };
439
440 mmcif0: mmc@ee200000 {
441 compatible = "renesas,sh-mmcif";
442 reg = <0 0xee200000 0 0x80>;
443 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
444 clocks = <&mstp3_clks R8A73A4_CLK_MMCIF0>;
445 power-domains = <&pd_a3sp>;
446 reg-io-width = <4>;
447 status = "disabled";
448 };
449
450 mmcif1: mmc@ee220000 {
451 compatible = "renesas,sh-mmcif";
452 reg = <0 0xee220000 0 0x80>;
453 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
454 clocks = <&mstp3_clks R8A73A4_CLK_MMCIF1>;
455 power-domains = <&pd_a3sp>;
456 reg-io-width = <4>;
457 status = "disabled";
458 };
459
460 gic: interrupt-controller@f1001000 {
461 compatible = "arm,gic-400";
462 #interrupt-cells = <3>;
463 #address-cells = <0>;
464 interrupt-controller;
465 reg = <0 0xf1001000 0 0x1000>,
466 <0 0xf1002000 0 0x1000>,
467 <0 0xf1004000 0 0x2000>,
468 <0 0xf1006000 0 0x2000>;
469 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
470 };
471
472 bsc: bus@fec10000 {
473 compatible = "renesas,bsc-r8a73a4", "renesas,bsc",
474 "simple-pm-bus";
475 #address-cells = <1>;
476 #size-cells = <1>;
477 ranges = <0 0 0 0x20000000>;
478 reg = <0 0xfec10000 0 0x400>;
479 clocks = <&zb_clk>;
480 power-domains = <&pd_c4>;
481 };
482
483 clocks {
484 #address-cells = <2>;
485 #size-cells = <2>;
486 ranges;
487
488 /* External root clocks */
489 extalr_clk: extalr {
490 compatible = "fixed-clock";
491 #clock-cells = <0>;
492 clock-frequency = <32768>;
493 };
494 extal1_clk: extal1 {
495 compatible = "fixed-clock";
496 #clock-cells = <0>;
497 clock-frequency = <25000000>;
498 };
499 extal2_clk: extal2 {
500 compatible = "fixed-clock";
501 #clock-cells = <0>;
502 clock-frequency = <48000000>;
503 };
504 fsiack_clk: fsiack {
505 compatible = "fixed-clock";
506 #clock-cells = <0>;
507 /* This value must be overridden by the board. */
508 clock-frequency = <0>;
509 };
510 fsibck_clk: fsibck {
511 compatible = "fixed-clock";
512 #clock-cells = <0>;
513 /* This value must be overridden by the board. */
514 clock-frequency = <0>;
515 };
516
517 /* Special CPG clocks */
518 cpg_clocks: cpg_clocks@e6150000 {
519 compatible = "renesas,r8a73a4-cpg-clocks";
520 reg = <0 0xe6150000 0 0x10000>;
521 clocks = <&extal1_clk>, <&extal2_clk>;
522 #clock-cells = <1>;
523 clock-output-names = "main", "pll0", "pll1", "pll2",
524 "pll2s", "pll2h", "z", "z2",
525 "i", "m3", "b", "m1", "m2",
526 "zx", "zs", "hp";
527 };
528
529 /* Variable factor clocks (DIV6) */
530 zb_clk: zb_clk@e6150010 {
531 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
532 reg = <0 0xe6150010 0 4>;
533 clocks = <&pll1_div2_clk>, <0>,
534 <&cpg_clocks R8A73A4_CLK_PLL2S>, <0>;
535 #clock-cells = <0>;
536 clock-output-names = "zb";
537 };
538 sdhi0_clk: sdhi0ck@e6150074 {
539 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
540 reg = <0 0xe6150074 0 4>;
541 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
542 <0>, <&extal2_clk>;
543 #clock-cells = <0>;
544 };
545 sdhi1_clk: sdhi1ck@e6150078 {
546 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
547 reg = <0 0xe6150078 0 4>;
548 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
549 <0>, <&extal2_clk>;
550 #clock-cells = <0>;
551 };
552 sdhi2_clk: sdhi2ck@e615007c {
553 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
554 reg = <0 0xe615007c 0 4>;
555 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
556 <0>, <&extal2_clk>;
557 #clock-cells = <0>;
558 };
559 mmc0_clk: mmc0@e6150240 {
560 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
561 reg = <0 0xe6150240 0 4>;
562 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
563 <0>, <&extal2_clk>;
564 #clock-cells = <0>;
565 };
566 mmc1_clk: mmc1@e6150244 {
567 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
568 reg = <0 0xe6150244 0 4>;
569 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
570 <0>, <&extal2_clk>;
571 #clock-cells = <0>;
572 };
573 vclk1_clk: vclk1@e6150008 {
574 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
575 reg = <0 0xe6150008 0 4>;
576 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
577 <0>, <&extal2_clk>, <&main_div2_clk>,
578 <&extalr_clk>, <0>, <0>;
579 #clock-cells = <0>;
580 };
581 vclk2_clk: vclk2@e615000c {
582 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
583 reg = <0 0xe615000c 0 4>;
584 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
585 <0>, <&extal2_clk>, <&main_div2_clk>,
586 <&extalr_clk>, <0>, <0>;
587 #clock-cells = <0>;
588 };
589 vclk3_clk: vclk3@e615001c {
590 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
591 reg = <0 0xe615001c 0 4>;
592 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
593 <0>, <&extal2_clk>, <&main_div2_clk>,
594 <&extalr_clk>, <0>, <0>;
595 #clock-cells = <0>;
596 };
597 vclk4_clk: vclk4@e6150014 {
598 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
599 reg = <0 0xe6150014 0 4>;
600 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
601 <0>, <&extal2_clk>, <&main_div2_clk>,
602 <&extalr_clk>, <0>, <0>;
603 #clock-cells = <0>;
604 };
605 vclk5_clk: vclk5@e6150034 {
606 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
607 reg = <0 0xe6150034 0 4>;
608 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
609 <0>, <&extal2_clk>, <&main_div2_clk>,
610 <&extalr_clk>, <0>, <0>;
611 #clock-cells = <0>;
612 };
613 fsia_clk: fsia@e6150018 {
614 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
615 reg = <0 0xe6150018 0 4>;
616 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
617 <&fsiack_clk>, <0>;
618 #clock-cells = <0>;
619 };
620 fsib_clk: fsib@e6150090 {
621 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
622 reg = <0 0xe6150090 0 4>;
623 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
624 <&fsibck_clk>, <0>;
625 #clock-cells = <0>;
626 };
627 mp_clk: mp@e6150080 {
628 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
629 reg = <0 0xe6150080 0 4>;
630 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
631 <&extal2_clk>, <&extal2_clk>;
632 #clock-cells = <0>;
633 };
634 m4_clk: m4@e6150098 {
635 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
636 reg = <0 0xe6150098 0 4>;
637 clocks = <&cpg_clocks R8A73A4_CLK_PLL2S>;
638 #clock-cells = <0>;
639 };
640 hsi_clk: hsi@e615026c {
641 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
642 reg = <0 0xe615026c 0 4>;
643 clocks = <&cpg_clocks R8A73A4_CLK_PLL2H>, <&pll1_div2_clk>,
644 <&cpg_clocks R8A73A4_CLK_PLL2S>, <0>;
645 #clock-cells = <0>;
646 };
647 spuv_clk: spuv@e6150094 {
648 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
649 reg = <0 0xe6150094 0 4>;
650 clocks = <&pll1_div2_clk>, <&cpg_clocks R8A73A4_CLK_PLL2S>,
651 <&extal2_clk>, <&extal2_clk>;
652 #clock-cells = <0>;
653 };
654
655 /* Fixed factor clocks */
656 main_div2_clk: main_div2 {
657 compatible = "fixed-factor-clock";
658 clocks = <&cpg_clocks R8A73A4_CLK_MAIN>;
659 #clock-cells = <0>;
660 clock-div = <2>;
661 clock-mult = <1>;
662 };
663 pll0_div2_clk: pll0_div2 {
664 compatible = "fixed-factor-clock";
665 clocks = <&cpg_clocks R8A73A4_CLK_PLL0>;
666 #clock-cells = <0>;
667 clock-div = <2>;
668 clock-mult = <1>;
669 };
670 pll1_div2_clk: pll1_div2 {
671 compatible = "fixed-factor-clock";
672 clocks = <&cpg_clocks R8A73A4_CLK_PLL1>;
673 #clock-cells = <0>;
674 clock-div = <2>;
675 clock-mult = <1>;
676 };
677 extal1_div2_clk: extal1_div2 {
678 compatible = "fixed-factor-clock";
679 clocks = <&extal1_clk>;
680 #clock-cells = <0>;
681 clock-div = <2>;
682 clock-mult = <1>;
683 };
684
685 /* Gate clocks */
686 mstp2_clks: mstp2_clks@e6150138 {
687 compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
688 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
689 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
690 <&mp_clk>, <&mp_clk>, <&cpg_clocks R8A73A4_CLK_HP>;
691 #clock-cells = <1>;
692 clock-indices = <
693 R8A73A4_CLK_SCIFA0 R8A73A4_CLK_SCIFA1
694 R8A73A4_CLK_SCIFB0 R8A73A4_CLK_SCIFB1
695 R8A73A4_CLK_SCIFB2 R8A73A4_CLK_SCIFB3
696 R8A73A4_CLK_DMAC
697 >;
698 clock-output-names =
699 "scifa0", "scifa1", "scifb0", "scifb1",
700 "scifb2", "scifb3", "dmac";
701 };
702 mstp3_clks: mstp3_clks@e615013c {
703 compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
704 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
705 clocks = <&cpg_clocks R8A73A4_CLK_HP>, <&mmc1_clk>,
706 <&sdhi2_clk>, <&sdhi1_clk>, <&sdhi0_clk>,
707 <&mmc0_clk>, <&cpg_clocks R8A73A4_CLK_HP>,
708 <&cpg_clocks R8A73A4_CLK_HP>, <&cpg_clocks
709 R8A73A4_CLK_HP>, <&cpg_clocks
710 R8A73A4_CLK_HP>, <&extalr_clk>;
711 #clock-cells = <1>;
712 clock-indices = <
713 R8A73A4_CLK_IIC2 R8A73A4_CLK_MMCIF1
714 R8A73A4_CLK_SDHI2 R8A73A4_CLK_SDHI1
715 R8A73A4_CLK_SDHI0 R8A73A4_CLK_MMCIF0
716 R8A73A4_CLK_IIC6 R8A73A4_CLK_IIC7
717 R8A73A4_CLK_IIC0 R8A73A4_CLK_IIC1
718 R8A73A4_CLK_CMT1
719 >;
720 clock-output-names =
721 "iic2", "mmcif1", "sdhi2", "sdhi1", "sdhi0",
722 "mmcif0", "iic6", "iic7", "iic0", "iic1",
723 "cmt1";
724 };
725 mstp4_clks: mstp4_clks@e6150140 {
726 compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
727 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
728 clocks = <&main_div2_clk>, <&main_div2_clk>,
729 <&cpg_clocks R8A73A4_CLK_HP>,
730 <&cpg_clocks R8A73A4_CLK_HP>;
731 #clock-cells = <1>;
732 clock-indices = <
733 R8A73A4_CLK_IRQC R8A73A4_CLK_IIC5
734 R8A73A4_CLK_IIC4 R8A73A4_CLK_IIC3
735 >;
736 clock-output-names =
737 "irqc", "iic5", "iic4", "iic3";
738 };
739 mstp5_clks: mstp5_clks@e6150144 {
740 compatible = "renesas,r8a73a4-mstp-clocks", "renesas,cpg-mstp-clocks";
741 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
742 clocks = <&extal2_clk>, <&cpg_clocks R8A73A4_CLK_HP>;
743 #clock-cells = <1>;
744 clock-indices = <
745 R8A73A4_CLK_THERMAL R8A73A4_CLK_IIC8
746 >;
747 clock-output-names =
748 "thermal", "iic8";
749 };
750 };
751
752 sysc: system-controller@e6180000 {
753 compatible = "renesas,sysc-r8a73a4", "renesas,sysc-rmobile";
754 reg = <0 0xe6180000 0 0x8000>, <0 0xe6188000 0 0x8000>;
755
756 pm-domains {
757 pd_c5: c5 {
758 #address-cells = <1>;
759 #size-cells = <0>;
760 #power-domain-cells = <0>;
761
762 pd_c4: c4@0 {
763 reg = <0>;
764 #address-cells = <1>;
765 #size-cells = <0>;
766 #power-domain-cells = <0>;
767
768 pd_a3sg: a3sg@16 {
769 reg = <16>;
770 #power-domain-cells = <0>;
771 };
772
773 pd_a3ex: a3ex@17 {
774 reg = <17>;
775 #power-domain-cells = <0>;
776 };
777
778 pd_a3sp: a3sp@18 {
779 reg = <18>;
780 #address-cells = <1>;
781 #size-cells = <0>;
782 #power-domain-cells = <0>;
783
784 pd_a2us: a2us@19 {
785 reg = <19>;
786 #power-domain-cells = <0>;
787 };
788 };
789
790 pd_a3sm: a3sm@20 {
791 reg = <20>;
792 #address-cells = <1>;
793 #size-cells = <0>;
794 #power-domain-cells = <0>;
795
796 pd_a2sl: a2sl@21 {
797 reg = <21>;
798 #power-domain-cells = <0>;
799 };
800 };
801
802 pd_a3km: a3km@22 {
803 reg = <22>;
804 #address-cells = <1>;
805 #size-cells = <0>;
806 #power-domain-cells = <0>;
807
808 pd_a2kl: a2kl@23 {
809 reg = <23>;
810 #power-domain-cells = <0>;
811 };
812 };
813 };
814
815 pd_c4ma: c4ma@1 {
816 reg = <1>;
817 #power-domain-cells = <0>;
818 };
819
820 pd_c4cl: c4cl@2 {
821 reg = <2>;
822 #power-domain-cells = <0>;
823 };
824
825 pd_d4: d4@3 {
826 reg = <3>;
827 #power-domain-cells = <0>;
828 };
829
830 pd_a4bc: a4bc@4 {
831 reg = <4>;
832 #address-cells = <1>;
833 #size-cells = <0>;
834 #power-domain-cells = <0>;
835
836 pd_a3bc: a3bc@5 {
837 reg = <5>;
838 #power-domain-cells = <0>;
839 };
840 };
841
842 pd_a4l: a4l@6 {
843 reg = <6>;
844 #power-domain-cells = <0>;
845 };
846
847 pd_a4lc: a4lc@7 {
848 reg = <7>;
849 #power-domain-cells = <0>;
850 };
851
852 pd_a4mp: a4mp@8 {
853 reg = <8>;
854 #address-cells = <1>;
855 #size-cells = <0>;
856 #power-domain-cells = <0>;
857
858 pd_a3mp: a3mp@9 {
859 reg = <9>;
860 #power-domain-cells = <0>;
861 };
862
863 pd_a3vc: a3vc@10 {
864 reg = <10>;
865 #power-domain-cells = <0>;
866 };
867 };
868
869 pd_a4sf: a4sf@11 {
870 reg = <11>;
871 #power-domain-cells = <0>;
872 };
873
874 pd_a3r: a3r@12 {
875 reg = <12>;
876 #address-cells = <1>;
877 #size-cells = <0>;
878 #power-domain-cells = <0>;
879
880 pd_a2rv: a2rv@13 {
881 reg = <13>;
882 #power-domain-cells = <0>;
883 };
884
885 pd_a2is: a2is@14 {
886 reg = <14>;
887 #power-domain-cells = <0>;
888 };
889 };
890 };
891 };
892 };
893 };