]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blob - arch/arm/mach-mmp/regs-icu.h
treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 500
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / mach-mmp / regs-icu.h
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Interrupt Control Unit
4 */
5
6 #ifndef __ASM_MACH_ICU_H
7 #define __ASM_MACH_ICU_H
8
9 #include "addr-map.h"
10
11 #define ICU_VIRT_BASE (AXI_VIRT_BASE + 0x82000)
12 #define ICU_REG(x) (ICU_VIRT_BASE + (x))
13
14 #define ICU_INT_CONF(n) ICU_REG((n) << 2)
15 #define ICU_INT_CONF_MASK (0xf)
16
17 /************ PXA168/PXA910 (MMP) *********************/
18 #define ICU_INT_CONF_AP_INT (1 << 6)
19 #define ICU_INT_CONF_CP_INT (1 << 5)
20 #define ICU_INT_CONF_IRQ (1 << 4)
21
22 #define ICU_AP_FIQ_SEL_INT_NUM ICU_REG(0x108) /* AP FIQ Selected Interrupt */
23 #define ICU_AP_IRQ_SEL_INT_NUM ICU_REG(0x10C) /* AP IRQ Selected Interrupt */
24 #define ICU_AP_GBL_IRQ_MSK ICU_REG(0x114) /* AP Global Interrupt Mask */
25 #define ICU_INT_STATUS_0 ICU_REG(0x128) /* Interrupt Stuats 0 */
26 #define ICU_INT_STATUS_1 ICU_REG(0x12C) /* Interrupt Status 1 */
27
28 /************************** MMP2 ***********************/
29
30 /*
31 * IRQ0/FIQ0 is routed to SP IRQ/FIQ.
32 * IRQ1 is routed to PJ4 IRQ, and IRQ2 is routes to PJ4 FIQ.
33 */
34 #define ICU_INT_ROUTE_SP_IRQ (1 << 4)
35 #define ICU_INT_ROUTE_PJ4_IRQ (1 << 5)
36 #define ICU_INT_ROUTE_PJ4_FIQ (1 << 6)
37
38 #define MMP2_ICU_PJ4_IRQ_STATUS0 ICU_REG(0x138)
39 #define MMP2_ICU_PJ4_IRQ_STATUS1 ICU_REG(0x13c)
40 #define MMP2_ICU_PJ4_FIQ_STATUS0 ICU_REG(0x140)
41 #define MMP2_ICU_PJ4_FIQ_STATUS1 ICU_REG(0x144)
42
43 #define MMP2_ICU_INT4_STATUS ICU_REG(0x150)
44 #define MMP2_ICU_INT5_STATUS ICU_REG(0x154)
45 #define MMP2_ICU_INT17_STATUS ICU_REG(0x158)
46 #define MMP2_ICU_INT35_STATUS ICU_REG(0x15c)
47 #define MMP2_ICU_INT51_STATUS ICU_REG(0x160)
48
49 #define MMP2_ICU_INT4_MASK ICU_REG(0x168)
50 #define MMP2_ICU_INT5_MASK ICU_REG(0x16C)
51 #define MMP2_ICU_INT17_MASK ICU_REG(0x170)
52 #define MMP2_ICU_INT35_MASK ICU_REG(0x174)
53 #define MMP2_ICU_INT51_MASK ICU_REG(0x178)
54
55 #define MMP2_ICU_SP_IRQ_SEL ICU_REG(0x100)
56 #define MMP2_ICU_PJ4_IRQ_SEL ICU_REG(0x104)
57 #define MMP2_ICU_PJ4_FIQ_SEL ICU_REG(0x108)
58
59 #define MMP2_ICU_INVERT ICU_REG(0x164)
60
61 #define MMP2_ICU_INV_PMIC (1 << 0)
62 #define MMP2_ICU_INV_PERF (1 << 1)
63 #define MMP2_ICU_INV_COMMTX (1 << 2)
64 #define MMP2_ICU_INV_COMMRX (1 << 3)
65
66 #endif /* __ASM_MACH_ICU_H */