]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/arm/mach-omap2/omap_hwmod_43xx_data.c
Merge tag 'usb-4.0-rc6' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh/usb
[mirror_ubuntu-artful-kernel.git] / arch / arm / mach-omap2 / omap_hwmod_43xx_data.c
1 /*
2 * Copyright (C) 2013 Texas Instruments Incorporated
3 *
4 * Hwmod present only in AM43x and those that differ other than register
5 * offsets as compared to AM335x.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation version 2.
10 *
11 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12 * kind, whether express or implied; without even the implied warranty
13 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17 #include <linux/platform_data/gpio-omap.h>
18 #include <linux/platform_data/spi-omap2-mcspi.h>
19 #include "omap_hwmod.h"
20 #include "omap_hwmod_33xx_43xx_common_data.h"
21 #include "prcm43xx.h"
22 #include "omap_hwmod_common_data.h"
23
24
25 /* IP blocks */
26 static struct omap_hwmod am43xx_l4_hs_hwmod = {
27 .name = "l4_hs",
28 .class = &am33xx_l4_hwmod_class,
29 .clkdm_name = "l3_clkdm",
30 .flags = HWMOD_INIT_NO_IDLE,
31 .main_clk = "l4hs_gclk",
32 .prcm = {
33 .omap4 = {
34 .clkctrl_offs = AM43XX_CM_PER_L4HS_CLKCTRL_OFFSET,
35 .modulemode = MODULEMODE_SWCTRL,
36 },
37 },
38 };
39
40 static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
41 { .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
42 };
43
44 static struct omap_hwmod am43xx_wkup_m3_hwmod = {
45 .name = "wkup_m3",
46 .class = &am33xx_wkup_m3_hwmod_class,
47 .clkdm_name = "l4_wkup_aon_clkdm",
48 /* Keep hardreset asserted */
49 .flags = HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
50 .main_clk = "sys_clkin_ck",
51 .prcm = {
52 .omap4 = {
53 .clkctrl_offs = AM43XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
54 .rstctrl_offs = AM43XX_RM_WKUP_RSTCTRL_OFFSET,
55 .rstst_offs = AM43XX_RM_WKUP_RSTST_OFFSET,
56 .modulemode = MODULEMODE_SWCTRL,
57 },
58 },
59 .rst_lines = am33xx_wkup_m3_resets,
60 .rst_lines_cnt = ARRAY_SIZE(am33xx_wkup_m3_resets),
61 };
62
63 static struct omap_hwmod am43xx_control_hwmod = {
64 .name = "control",
65 .class = &am33xx_control_hwmod_class,
66 .clkdm_name = "l4_wkup_clkdm",
67 .flags = HWMOD_INIT_NO_IDLE,
68 .main_clk = "sys_clkin_ck",
69 .prcm = {
70 .omap4 = {
71 .clkctrl_offs = AM43XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
72 .modulemode = MODULEMODE_SWCTRL,
73 },
74 },
75 };
76
77 static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
78 { .role = "dbclk", .clk = "gpio0_dbclk" },
79 };
80
81 static struct omap_hwmod am43xx_gpio0_hwmod = {
82 .name = "gpio1",
83 .class = &am33xx_gpio_hwmod_class,
84 .clkdm_name = "l4_wkup_clkdm",
85 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
86 .main_clk = "sys_clkin_ck",
87 .prcm = {
88 .omap4 = {
89 .clkctrl_offs = AM43XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
90 .modulemode = MODULEMODE_SWCTRL,
91 },
92 },
93 .opt_clks = gpio0_opt_clks,
94 .opt_clks_cnt = ARRAY_SIZE(gpio0_opt_clks),
95 .dev_attr = &gpio_dev_attr,
96 };
97
98 static struct omap_hwmod_class_sysconfig am43xx_synctimer_sysc = {
99 .rev_offs = 0x0,
100 .sysc_offs = 0x4,
101 .sysc_flags = SYSC_HAS_SIDLEMODE,
102 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
103 .sysc_fields = &omap_hwmod_sysc_type1,
104 };
105
106 static struct omap_hwmod_class am43xx_synctimer_hwmod_class = {
107 .name = "synctimer",
108 .sysc = &am43xx_synctimer_sysc,
109 };
110
111 static struct omap_hwmod am43xx_synctimer_hwmod = {
112 .name = "counter_32k",
113 .class = &am43xx_synctimer_hwmod_class,
114 .clkdm_name = "l4_wkup_aon_clkdm",
115 .flags = HWMOD_SWSUP_SIDLE,
116 .main_clk = "synctimer_32kclk",
117 .prcm = {
118 .omap4 = {
119 .clkctrl_offs = AM43XX_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
120 .modulemode = MODULEMODE_SWCTRL,
121 },
122 },
123 };
124
125 static struct omap_hwmod am43xx_timer8_hwmod = {
126 .name = "timer8",
127 .class = &am33xx_timer_hwmod_class,
128 .clkdm_name = "l4ls_clkdm",
129 .main_clk = "timer8_fck",
130 .prcm = {
131 .omap4 = {
132 .clkctrl_offs = AM43XX_CM_PER_TIMER8_CLKCTRL_OFFSET,
133 .modulemode = MODULEMODE_SWCTRL,
134 },
135 },
136 };
137
138 static struct omap_hwmod am43xx_timer9_hwmod = {
139 .name = "timer9",
140 .class = &am33xx_timer_hwmod_class,
141 .clkdm_name = "l4ls_clkdm",
142 .main_clk = "timer9_fck",
143 .prcm = {
144 .omap4 = {
145 .clkctrl_offs = AM43XX_CM_PER_TIMER9_CLKCTRL_OFFSET,
146 .modulemode = MODULEMODE_SWCTRL,
147 },
148 },
149 };
150
151 static struct omap_hwmod am43xx_timer10_hwmod = {
152 .name = "timer10",
153 .class = &am33xx_timer_hwmod_class,
154 .clkdm_name = "l4ls_clkdm",
155 .main_clk = "timer10_fck",
156 .prcm = {
157 .omap4 = {
158 .clkctrl_offs = AM43XX_CM_PER_TIMER10_CLKCTRL_OFFSET,
159 .modulemode = MODULEMODE_SWCTRL,
160 },
161 },
162 };
163
164 static struct omap_hwmod am43xx_timer11_hwmod = {
165 .name = "timer11",
166 .class = &am33xx_timer_hwmod_class,
167 .clkdm_name = "l4ls_clkdm",
168 .main_clk = "timer11_fck",
169 .prcm = {
170 .omap4 = {
171 .clkctrl_offs = AM43XX_CM_PER_TIMER11_CLKCTRL_OFFSET,
172 .modulemode = MODULEMODE_SWCTRL,
173 },
174 },
175 };
176
177 static struct omap_hwmod am43xx_epwmss3_hwmod = {
178 .name = "epwmss3",
179 .class = &am33xx_epwmss_hwmod_class,
180 .clkdm_name = "l4ls_clkdm",
181 .main_clk = "l4ls_gclk",
182 .prcm = {
183 .omap4 = {
184 .clkctrl_offs = AM43XX_CM_PER_EPWMSS3_CLKCTRL_OFFSET,
185 .modulemode = MODULEMODE_SWCTRL,
186 },
187 },
188 };
189
190 static struct omap_hwmod am43xx_ehrpwm3_hwmod = {
191 .name = "ehrpwm3",
192 .class = &am33xx_ehrpwm_hwmod_class,
193 .clkdm_name = "l4ls_clkdm",
194 .main_clk = "l4ls_gclk",
195 };
196
197 static struct omap_hwmod am43xx_epwmss4_hwmod = {
198 .name = "epwmss4",
199 .class = &am33xx_epwmss_hwmod_class,
200 .clkdm_name = "l4ls_clkdm",
201 .main_clk = "l4ls_gclk",
202 .prcm = {
203 .omap4 = {
204 .clkctrl_offs = AM43XX_CM_PER_EPWMSS4_CLKCTRL_OFFSET,
205 .modulemode = MODULEMODE_SWCTRL,
206 },
207 },
208 };
209
210 static struct omap_hwmod am43xx_ehrpwm4_hwmod = {
211 .name = "ehrpwm4",
212 .class = &am33xx_ehrpwm_hwmod_class,
213 .clkdm_name = "l4ls_clkdm",
214 .main_clk = "l4ls_gclk",
215 };
216
217 static struct omap_hwmod am43xx_epwmss5_hwmod = {
218 .name = "epwmss5",
219 .class = &am33xx_epwmss_hwmod_class,
220 .clkdm_name = "l4ls_clkdm",
221 .main_clk = "l4ls_gclk",
222 .prcm = {
223 .omap4 = {
224 .clkctrl_offs = AM43XX_CM_PER_EPWMSS5_CLKCTRL_OFFSET,
225 .modulemode = MODULEMODE_SWCTRL,
226 },
227 },
228 };
229
230 static struct omap_hwmod am43xx_ehrpwm5_hwmod = {
231 .name = "ehrpwm5",
232 .class = &am33xx_ehrpwm_hwmod_class,
233 .clkdm_name = "l4ls_clkdm",
234 .main_clk = "l4ls_gclk",
235 };
236
237 static struct omap_hwmod am43xx_spi2_hwmod = {
238 .name = "spi2",
239 .class = &am33xx_spi_hwmod_class,
240 .clkdm_name = "l4ls_clkdm",
241 .main_clk = "dpll_per_m2_div4_ck",
242 .prcm = {
243 .omap4 = {
244 .clkctrl_offs = AM43XX_CM_PER_SPI2_CLKCTRL_OFFSET,
245 .modulemode = MODULEMODE_SWCTRL,
246 },
247 },
248 .dev_attr = &mcspi_attrib,
249 };
250
251 static struct omap_hwmod am43xx_spi3_hwmod = {
252 .name = "spi3",
253 .class = &am33xx_spi_hwmod_class,
254 .clkdm_name = "l4ls_clkdm",
255 .main_clk = "dpll_per_m2_div4_ck",
256 .prcm = {
257 .omap4 = {
258 .clkctrl_offs = AM43XX_CM_PER_SPI3_CLKCTRL_OFFSET,
259 .modulemode = MODULEMODE_SWCTRL,
260 },
261 },
262 .dev_attr = &mcspi_attrib,
263 };
264
265 static struct omap_hwmod am43xx_spi4_hwmod = {
266 .name = "spi4",
267 .class = &am33xx_spi_hwmod_class,
268 .clkdm_name = "l4ls_clkdm",
269 .main_clk = "dpll_per_m2_div4_ck",
270 .prcm = {
271 .omap4 = {
272 .clkctrl_offs = AM43XX_CM_PER_SPI4_CLKCTRL_OFFSET,
273 .modulemode = MODULEMODE_SWCTRL,
274 },
275 },
276 .dev_attr = &mcspi_attrib,
277 };
278
279 static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
280 { .role = "dbclk", .clk = "gpio4_dbclk" },
281 };
282
283 static struct omap_hwmod am43xx_gpio4_hwmod = {
284 .name = "gpio5",
285 .class = &am33xx_gpio_hwmod_class,
286 .clkdm_name = "l4ls_clkdm",
287 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
288 .main_clk = "l4ls_gclk",
289 .prcm = {
290 .omap4 = {
291 .clkctrl_offs = AM43XX_CM_PER_GPIO4_CLKCTRL_OFFSET,
292 .modulemode = MODULEMODE_SWCTRL,
293 },
294 },
295 .opt_clks = gpio4_opt_clks,
296 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
297 .dev_attr = &gpio_dev_attr,
298 };
299
300 static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
301 { .role = "dbclk", .clk = "gpio5_dbclk" },
302 };
303
304 static struct omap_hwmod am43xx_gpio5_hwmod = {
305 .name = "gpio6",
306 .class = &am33xx_gpio_hwmod_class,
307 .clkdm_name = "l4ls_clkdm",
308 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
309 .main_clk = "l4ls_gclk",
310 .prcm = {
311 .omap4 = {
312 .clkctrl_offs = AM43XX_CM_PER_GPIO5_CLKCTRL_OFFSET,
313 .modulemode = MODULEMODE_SWCTRL,
314 },
315 },
316 .opt_clks = gpio5_opt_clks,
317 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
318 .dev_attr = &gpio_dev_attr,
319 };
320
321 static struct omap_hwmod_class am43xx_ocp2scp_hwmod_class = {
322 .name = "ocp2scp",
323 };
324
325 static struct omap_hwmod am43xx_ocp2scp0_hwmod = {
326 .name = "ocp2scp0",
327 .class = &am43xx_ocp2scp_hwmod_class,
328 .clkdm_name = "l4ls_clkdm",
329 .main_clk = "l4ls_gclk",
330 .prcm = {
331 .omap4 = {
332 .clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP0_CLKCTRL_OFFSET,
333 .modulemode = MODULEMODE_SWCTRL,
334 },
335 },
336 };
337
338 static struct omap_hwmod am43xx_ocp2scp1_hwmod = {
339 .name = "ocp2scp1",
340 .class = &am43xx_ocp2scp_hwmod_class,
341 .clkdm_name = "l4ls_clkdm",
342 .main_clk = "l4ls_gclk",
343 .prcm = {
344 .omap4 = {
345 .clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP1_CLKCTRL_OFFSET,
346 .modulemode = MODULEMODE_SWCTRL,
347 },
348 },
349 };
350
351 static struct omap_hwmod_class_sysconfig am43xx_usb_otg_ss_sysc = {
352 .rev_offs = 0x0000,
353 .sysc_offs = 0x0010,
354 .sysc_flags = (SYSC_HAS_DMADISABLE | SYSC_HAS_MIDLEMODE |
355 SYSC_HAS_SIDLEMODE),
356 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
357 SIDLE_SMART_WKUP | MSTANDBY_FORCE |
358 MSTANDBY_NO | MSTANDBY_SMART |
359 MSTANDBY_SMART_WKUP),
360 .sysc_fields = &omap_hwmod_sysc_type2,
361 };
362
363 static struct omap_hwmod_class am43xx_usb_otg_ss_hwmod_class = {
364 .name = "usb_otg_ss",
365 .sysc = &am43xx_usb_otg_ss_sysc,
366 };
367
368 static struct omap_hwmod am43xx_usb_otg_ss0_hwmod = {
369 .name = "usb_otg_ss0",
370 .class = &am43xx_usb_otg_ss_hwmod_class,
371 .clkdm_name = "l3s_clkdm",
372 .main_clk = "l3s_gclk",
373 .prcm = {
374 .omap4 = {
375 .clkctrl_offs = AM43XX_CM_PER_USB_OTG_SS0_CLKCTRL_OFFSET,
376 .modulemode = MODULEMODE_SWCTRL,
377 },
378 },
379 };
380
381 static struct omap_hwmod am43xx_usb_otg_ss1_hwmod = {
382 .name = "usb_otg_ss1",
383 .class = &am43xx_usb_otg_ss_hwmod_class,
384 .clkdm_name = "l3s_clkdm",
385 .main_clk = "l3s_gclk",
386 .prcm = {
387 .omap4 = {
388 .clkctrl_offs = AM43XX_CM_PER_USB_OTG_SS1_CLKCTRL_OFFSET,
389 .modulemode = MODULEMODE_SWCTRL,
390 },
391 },
392 };
393
394 static struct omap_hwmod_class_sysconfig am43xx_qspi_sysc = {
395 .sysc_offs = 0x0010,
396 .sysc_flags = SYSC_HAS_SIDLEMODE,
397 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
398 SIDLE_SMART_WKUP),
399 .sysc_fields = &omap_hwmod_sysc_type2,
400 };
401
402 static struct omap_hwmod_class am43xx_qspi_hwmod_class = {
403 .name = "qspi",
404 .sysc = &am43xx_qspi_sysc,
405 };
406
407 static struct omap_hwmod am43xx_qspi_hwmod = {
408 .name = "qspi",
409 .class = &am43xx_qspi_hwmod_class,
410 .clkdm_name = "l3s_clkdm",
411 .main_clk = "l3s_gclk",
412 .prcm = {
413 .omap4 = {
414 .clkctrl_offs = AM43XX_CM_PER_QSPI_CLKCTRL_OFFSET,
415 .modulemode = MODULEMODE_SWCTRL,
416 },
417 },
418 };
419
420 /*
421 * 'adc/tsc' class
422 * TouchScreen Controller (Analog-To-Digital Converter)
423 */
424 static struct omap_hwmod_class_sysconfig am43xx_adc_tsc_sysc = {
425 .rev_offs = 0x00,
426 .sysc_offs = 0x10,
427 .sysc_flags = SYSC_HAS_SIDLEMODE,
428 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
429 SIDLE_SMART_WKUP),
430 .sysc_fields = &omap_hwmod_sysc_type2,
431 };
432
433 static struct omap_hwmod_class am43xx_adc_tsc_hwmod_class = {
434 .name = "adc_tsc",
435 .sysc = &am43xx_adc_tsc_sysc,
436 };
437
438 static struct omap_hwmod am43xx_adc_tsc_hwmod = {
439 .name = "adc_tsc",
440 .class = &am43xx_adc_tsc_hwmod_class,
441 .clkdm_name = "l3s_tsc_clkdm",
442 .main_clk = "adc_tsc_fck",
443 .prcm = {
444 .omap4 = {
445 .clkctrl_offs = AM43XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET,
446 .modulemode = MODULEMODE_SWCTRL,
447 },
448 },
449 };
450
451 /* dss */
452
453 static struct omap_hwmod am43xx_dss_core_hwmod = {
454 .name = "dss_core",
455 .class = &omap2_dss_hwmod_class,
456 .clkdm_name = "dss_clkdm",
457 .main_clk = "disp_clk",
458 .prcm = {
459 .omap4 = {
460 .clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
461 .modulemode = MODULEMODE_SWCTRL,
462 },
463 },
464 };
465
466 /* dispc */
467
468 struct omap_dss_dispc_dev_attr am43xx_dss_dispc_dev_attr = {
469 .manager_count = 1,
470 .has_framedonetv_irq = 0
471 };
472
473 static struct omap_hwmod_class_sysconfig am43xx_dispc_sysc = {
474 .rev_offs = 0x0000,
475 .sysc_offs = 0x0010,
476 .syss_offs = 0x0014,
477 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
478 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
479 SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_MIDLEMODE),
480 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
481 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
482 .sysc_fields = &omap_hwmod_sysc_type1,
483 };
484
485 static struct omap_hwmod_class am43xx_dispc_hwmod_class = {
486 .name = "dispc",
487 .sysc = &am43xx_dispc_sysc,
488 };
489
490 static struct omap_hwmod am43xx_dss_dispc_hwmod = {
491 .name = "dss_dispc",
492 .class = &am43xx_dispc_hwmod_class,
493 .clkdm_name = "dss_clkdm",
494 .main_clk = "disp_clk",
495 .prcm = {
496 .omap4 = {
497 .clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
498 },
499 },
500 .dev_attr = &am43xx_dss_dispc_dev_attr,
501 .parent_hwmod = &am43xx_dss_core_hwmod,
502 };
503
504 /* rfbi */
505
506 static struct omap_hwmod am43xx_dss_rfbi_hwmod = {
507 .name = "dss_rfbi",
508 .class = &omap2_rfbi_hwmod_class,
509 .clkdm_name = "dss_clkdm",
510 .main_clk = "disp_clk",
511 .prcm = {
512 .omap4 = {
513 .clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
514 },
515 },
516 .parent_hwmod = &am43xx_dss_core_hwmod,
517 };
518
519 /* Interfaces */
520 static struct omap_hwmod_ocp_if am43xx_l3_main__l4_hs = {
521 .master = &am33xx_l3_main_hwmod,
522 .slave = &am43xx_l4_hs_hwmod,
523 .clk = "l3s_gclk",
524 .user = OCP_USER_MPU | OCP_USER_SDMA,
525 };
526
527 static struct omap_hwmod_ocp_if am43xx_wkup_m3__l4_wkup = {
528 .master = &am43xx_wkup_m3_hwmod,
529 .slave = &am33xx_l4_wkup_hwmod,
530 .clk = "sys_clkin_ck",
531 .user = OCP_USER_MPU | OCP_USER_SDMA,
532 };
533
534 static struct omap_hwmod_ocp_if am43xx_l4_wkup__wkup_m3 = {
535 .master = &am33xx_l4_wkup_hwmod,
536 .slave = &am43xx_wkup_m3_hwmod,
537 .clk = "sys_clkin_ck",
538 .user = OCP_USER_MPU | OCP_USER_SDMA,
539 };
540
541 static struct omap_hwmod_ocp_if am43xx_l3_main__pruss = {
542 .master = &am33xx_l3_main_hwmod,
543 .slave = &am33xx_pruss_hwmod,
544 .clk = "dpll_core_m4_ck",
545 .user = OCP_USER_MPU,
546 };
547
548 static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex0 = {
549 .master = &am33xx_l4_wkup_hwmod,
550 .slave = &am33xx_smartreflex0_hwmod,
551 .clk = "sys_clkin_ck",
552 .user = OCP_USER_MPU,
553 };
554
555 static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex1 = {
556 .master = &am33xx_l4_wkup_hwmod,
557 .slave = &am33xx_smartreflex1_hwmod,
558 .clk = "sys_clkin_ck",
559 .user = OCP_USER_MPU,
560 };
561
562 static struct omap_hwmod_ocp_if am43xx_l4_wkup__control = {
563 .master = &am33xx_l4_wkup_hwmod,
564 .slave = &am43xx_control_hwmod,
565 .clk = "sys_clkin_ck",
566 .user = OCP_USER_MPU,
567 };
568
569 static struct omap_hwmod_ocp_if am43xx_l4_wkup__i2c1 = {
570 .master = &am33xx_l4_wkup_hwmod,
571 .slave = &am33xx_i2c1_hwmod,
572 .clk = "sys_clkin_ck",
573 .user = OCP_USER_MPU,
574 };
575
576 static struct omap_hwmod_ocp_if am43xx_l4_wkup__gpio0 = {
577 .master = &am33xx_l4_wkup_hwmod,
578 .slave = &am43xx_gpio0_hwmod,
579 .clk = "sys_clkin_ck",
580 .user = OCP_USER_MPU | OCP_USER_SDMA,
581 };
582
583 static struct omap_hwmod_ocp_if am43xx_l4_wkup__adc_tsc = {
584 .master = &am33xx_l4_wkup_hwmod,
585 .slave = &am43xx_adc_tsc_hwmod,
586 .clk = "dpll_core_m4_div2_ck",
587 .user = OCP_USER_MPU,
588 };
589
590 static struct omap_hwmod_ocp_if am43xx_l4_hs__cpgmac0 = {
591 .master = &am43xx_l4_hs_hwmod,
592 .slave = &am33xx_cpgmac0_hwmod,
593 .clk = "cpsw_125mhz_gclk",
594 .user = OCP_USER_MPU,
595 };
596
597 static struct omap_hwmod_ocp_if am43xx_l4_wkup__timer1 = {
598 .master = &am33xx_l4_wkup_hwmod,
599 .slave = &am33xx_timer1_hwmod,
600 .clk = "sys_clkin_ck",
601 .user = OCP_USER_MPU,
602 };
603
604 static struct omap_hwmod_ocp_if am43xx_l4_wkup__uart1 = {
605 .master = &am33xx_l4_wkup_hwmod,
606 .slave = &am33xx_uart1_hwmod,
607 .clk = "sys_clkin_ck",
608 .user = OCP_USER_MPU,
609 };
610
611 static struct omap_hwmod_ocp_if am43xx_l4_wkup__wd_timer1 = {
612 .master = &am33xx_l4_wkup_hwmod,
613 .slave = &am33xx_wd_timer1_hwmod,
614 .clk = "sys_clkin_ck",
615 .user = OCP_USER_MPU,
616 };
617
618 static struct omap_hwmod_ocp_if am33xx_l4_wkup__synctimer = {
619 .master = &am33xx_l4_wkup_hwmod,
620 .slave = &am43xx_synctimer_hwmod,
621 .clk = "sys_clkin_ck",
622 .user = OCP_USER_MPU,
623 };
624
625 static struct omap_hwmod_ocp_if am43xx_l4_ls__timer8 = {
626 .master = &am33xx_l4_ls_hwmod,
627 .slave = &am43xx_timer8_hwmod,
628 .clk = "l4ls_gclk",
629 .user = OCP_USER_MPU,
630 };
631
632 static struct omap_hwmod_ocp_if am43xx_l4_ls__timer9 = {
633 .master = &am33xx_l4_ls_hwmod,
634 .slave = &am43xx_timer9_hwmod,
635 .clk = "l4ls_gclk",
636 .user = OCP_USER_MPU,
637 };
638
639 static struct omap_hwmod_ocp_if am43xx_l4_ls__timer10 = {
640 .master = &am33xx_l4_ls_hwmod,
641 .slave = &am43xx_timer10_hwmod,
642 .clk = "l4ls_gclk",
643 .user = OCP_USER_MPU,
644 };
645
646 static struct omap_hwmod_ocp_if am43xx_l4_ls__timer11 = {
647 .master = &am33xx_l4_ls_hwmod,
648 .slave = &am43xx_timer11_hwmod,
649 .clk = "l4ls_gclk",
650 .user = OCP_USER_MPU,
651 };
652
653 static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss3 = {
654 .master = &am33xx_l4_ls_hwmod,
655 .slave = &am43xx_epwmss3_hwmod,
656 .clk = "l4ls_gclk",
657 .user = OCP_USER_MPU,
658 };
659
660 static struct omap_hwmod_ocp_if am43xx_epwmss3__ehrpwm3 = {
661 .master = &am43xx_epwmss3_hwmod,
662 .slave = &am43xx_ehrpwm3_hwmod,
663 .clk = "l4ls_gclk",
664 .user = OCP_USER_MPU,
665 };
666
667 static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss4 = {
668 .master = &am33xx_l4_ls_hwmod,
669 .slave = &am43xx_epwmss4_hwmod,
670 .clk = "l4ls_gclk",
671 .user = OCP_USER_MPU,
672 };
673
674 static struct omap_hwmod_ocp_if am43xx_epwmss4__ehrpwm4 = {
675 .master = &am43xx_epwmss4_hwmod,
676 .slave = &am43xx_ehrpwm4_hwmod,
677 .clk = "l4ls_gclk",
678 .user = OCP_USER_MPU,
679 };
680
681 static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss5 = {
682 .master = &am33xx_l4_ls_hwmod,
683 .slave = &am43xx_epwmss5_hwmod,
684 .clk = "l4ls_gclk",
685 .user = OCP_USER_MPU,
686 };
687
688 static struct omap_hwmod_ocp_if am43xx_epwmss5__ehrpwm5 = {
689 .master = &am43xx_epwmss5_hwmod,
690 .slave = &am43xx_ehrpwm5_hwmod,
691 .clk = "l4ls_gclk",
692 .user = OCP_USER_MPU,
693 };
694
695 static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi2 = {
696 .master = &am33xx_l4_ls_hwmod,
697 .slave = &am43xx_spi2_hwmod,
698 .clk = "l4ls_gclk",
699 .user = OCP_USER_MPU,
700 };
701
702 static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi3 = {
703 .master = &am33xx_l4_ls_hwmod,
704 .slave = &am43xx_spi3_hwmod,
705 .clk = "l4ls_gclk",
706 .user = OCP_USER_MPU,
707 };
708
709 static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi4 = {
710 .master = &am33xx_l4_ls_hwmod,
711 .slave = &am43xx_spi4_hwmod,
712 .clk = "l4ls_gclk",
713 .user = OCP_USER_MPU,
714 };
715
716 static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio4 = {
717 .master = &am33xx_l4_ls_hwmod,
718 .slave = &am43xx_gpio4_hwmod,
719 .clk = "l4ls_gclk",
720 .user = OCP_USER_MPU | OCP_USER_SDMA,
721 };
722
723 static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio5 = {
724 .master = &am33xx_l4_ls_hwmod,
725 .slave = &am43xx_gpio5_hwmod,
726 .clk = "l4ls_gclk",
727 .user = OCP_USER_MPU | OCP_USER_SDMA,
728 };
729
730 static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp0 = {
731 .master = &am33xx_l4_ls_hwmod,
732 .slave = &am43xx_ocp2scp0_hwmod,
733 .clk = "l4ls_gclk",
734 .user = OCP_USER_MPU,
735 };
736
737 static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp1 = {
738 .master = &am33xx_l4_ls_hwmod,
739 .slave = &am43xx_ocp2scp1_hwmod,
740 .clk = "l4ls_gclk",
741 .user = OCP_USER_MPU,
742 };
743
744 static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss0 = {
745 .master = &am33xx_l3_s_hwmod,
746 .slave = &am43xx_usb_otg_ss0_hwmod,
747 .clk = "l3s_gclk",
748 .user = OCP_USER_MPU | OCP_USER_SDMA,
749 };
750
751 static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss1 = {
752 .master = &am33xx_l3_s_hwmod,
753 .slave = &am43xx_usb_otg_ss1_hwmod,
754 .clk = "l3s_gclk",
755 .user = OCP_USER_MPU | OCP_USER_SDMA,
756 };
757
758 static struct omap_hwmod_ocp_if am43xx_l3_s__qspi = {
759 .master = &am33xx_l3_s_hwmod,
760 .slave = &am43xx_qspi_hwmod,
761 .clk = "l3s_gclk",
762 .user = OCP_USER_MPU | OCP_USER_SDMA,
763 };
764
765 static struct omap_hwmod_ocp_if am43xx_dss__l3_main = {
766 .master = &am43xx_dss_core_hwmod,
767 .slave = &am33xx_l3_main_hwmod,
768 .clk = "l3_gclk",
769 .user = OCP_USER_MPU | OCP_USER_SDMA,
770 };
771
772 static struct omap_hwmod_ocp_if am43xx_l4_ls__dss = {
773 .master = &am33xx_l4_ls_hwmod,
774 .slave = &am43xx_dss_core_hwmod,
775 .clk = "l4ls_gclk",
776 .user = OCP_USER_MPU | OCP_USER_SDMA,
777 };
778
779 static struct omap_hwmod_ocp_if am43xx_l4_ls__dss_dispc = {
780 .master = &am33xx_l4_ls_hwmod,
781 .slave = &am43xx_dss_dispc_hwmod,
782 .clk = "l4ls_gclk",
783 .user = OCP_USER_MPU | OCP_USER_SDMA,
784 };
785
786 static struct omap_hwmod_ocp_if am43xx_l4_ls__dss_rfbi = {
787 .master = &am33xx_l4_ls_hwmod,
788 .slave = &am43xx_dss_rfbi_hwmod,
789 .clk = "l4ls_gclk",
790 .user = OCP_USER_MPU | OCP_USER_SDMA,
791 };
792
793 static struct omap_hwmod_ocp_if *am43xx_hwmod_ocp_ifs[] __initdata = {
794 &am33xx_l4_wkup__synctimer,
795 &am43xx_l4_ls__timer8,
796 &am43xx_l4_ls__timer9,
797 &am43xx_l4_ls__timer10,
798 &am43xx_l4_ls__timer11,
799 &am43xx_l4_ls__epwmss3,
800 &am43xx_epwmss3__ehrpwm3,
801 &am43xx_l4_ls__epwmss4,
802 &am43xx_epwmss4__ehrpwm4,
803 &am43xx_l4_ls__epwmss5,
804 &am43xx_epwmss5__ehrpwm5,
805 &am43xx_l4_ls__mcspi2,
806 &am43xx_l4_ls__mcspi3,
807 &am43xx_l4_ls__mcspi4,
808 &am43xx_l4_ls__gpio4,
809 &am43xx_l4_ls__gpio5,
810 &am43xx_l3_main__pruss,
811 &am33xx_mpu__l3_main,
812 &am33xx_mpu__prcm,
813 &am33xx_l3_s__l4_ls,
814 &am33xx_l3_s__l4_wkup,
815 &am43xx_l3_main__l4_hs,
816 &am33xx_l3_main__l3_s,
817 &am33xx_l3_main__l3_instr,
818 &am33xx_l3_main__gfx,
819 &am33xx_l3_s__l3_main,
820 &am33xx_pruss__l3_main,
821 &am43xx_wkup_m3__l4_wkup,
822 &am33xx_gfx__l3_main,
823 &am43xx_l4_wkup__wkup_m3,
824 &am43xx_l4_wkup__control,
825 &am43xx_l4_wkup__smartreflex0,
826 &am43xx_l4_wkup__smartreflex1,
827 &am43xx_l4_wkup__uart1,
828 &am43xx_l4_wkup__timer1,
829 &am43xx_l4_wkup__i2c1,
830 &am43xx_l4_wkup__gpio0,
831 &am43xx_l4_wkup__wd_timer1,
832 &am43xx_l4_wkup__adc_tsc,
833 &am43xx_l3_s__qspi,
834 &am33xx_l4_per__dcan0,
835 &am33xx_l4_per__dcan1,
836 &am33xx_l4_per__gpio1,
837 &am33xx_l4_per__gpio2,
838 &am33xx_l4_per__gpio3,
839 &am33xx_l4_per__i2c2,
840 &am33xx_l4_per__i2c3,
841 &am33xx_l4_per__mailbox,
842 &am33xx_l4_ls__mcasp0,
843 &am33xx_l4_ls__mcasp1,
844 &am33xx_l4_ls__mmc0,
845 &am33xx_l4_ls__mmc1,
846 &am33xx_l3_s__mmc2,
847 &am33xx_l4_ls__timer2,
848 &am33xx_l4_ls__timer3,
849 &am33xx_l4_ls__timer4,
850 &am33xx_l4_ls__timer5,
851 &am33xx_l4_ls__timer6,
852 &am33xx_l4_ls__timer7,
853 &am33xx_l3_main__tpcc,
854 &am33xx_l4_ls__uart2,
855 &am33xx_l4_ls__uart3,
856 &am33xx_l4_ls__uart4,
857 &am33xx_l4_ls__uart5,
858 &am33xx_l4_ls__uart6,
859 &am33xx_l4_ls__spinlock,
860 &am33xx_l4_ls__elm,
861 &am33xx_l4_ls__epwmss0,
862 &am33xx_epwmss0__ecap0,
863 &am33xx_epwmss0__eqep0,
864 &am33xx_epwmss0__ehrpwm0,
865 &am33xx_l4_ls__epwmss1,
866 &am33xx_epwmss1__ecap1,
867 &am33xx_epwmss1__eqep1,
868 &am33xx_epwmss1__ehrpwm1,
869 &am33xx_l4_ls__epwmss2,
870 &am33xx_epwmss2__ecap2,
871 &am33xx_epwmss2__eqep2,
872 &am33xx_epwmss2__ehrpwm2,
873 &am33xx_l3_s__gpmc,
874 &am33xx_l4_ls__mcspi0,
875 &am33xx_l4_ls__mcspi1,
876 &am33xx_l3_main__tptc0,
877 &am33xx_l3_main__tptc1,
878 &am33xx_l3_main__tptc2,
879 &am33xx_l3_main__ocmc,
880 &am43xx_l4_hs__cpgmac0,
881 &am33xx_cpgmac0__mdio,
882 &am33xx_l3_main__sha0,
883 &am33xx_l3_main__aes0,
884 &am43xx_l4_ls__ocp2scp0,
885 &am43xx_l4_ls__ocp2scp1,
886 &am43xx_l3_s__usbotgss0,
887 &am43xx_l3_s__usbotgss1,
888 &am43xx_dss__l3_main,
889 &am43xx_l4_ls__dss,
890 &am43xx_l4_ls__dss_dispc,
891 &am43xx_l4_ls__dss_rfbi,
892 NULL,
893 };
894
895 int __init am43xx_hwmod_init(void)
896 {
897 omap_hwmod_am43xx_reg();
898 omap_hwmod_init();
899 return omap_hwmod_register_links(am43xx_hwmod_ocp_ifs);
900 }