3 select ACPI_CCA_REQUIRED if ACPI
4 select ACPI_GENERIC_GSI if ACPI
5 select ACPI_GTDT if ACPI
6 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
7 select ACPI_MCFG if ACPI
8 select ACPI_SPCR_TABLE if ACPI
9 select ARCH_CLOCKSOURCE_DATA
10 select ARCH_HAS_DEVMEM_IS_ALLOWED
11 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
12 select ARCH_HAS_ELF_RANDOMIZE
13 select ARCH_HAS_GCOV_PROFILE_ALL
14 select ARCH_HAS_GIGANTIC_PAGE
16 select ARCH_HAS_SG_CHAIN
17 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
18 select ARCH_USE_CMPXCHG_LOCKREF
19 select ARCH_SUPPORTS_ATOMIC_RMW
20 select ARCH_SUPPORTS_NUMA_BALANCING
21 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
22 select ARCH_WANT_FRAME_POINTERS
23 select ARCH_HAS_UBSAN_SANITIZE_ALL
27 select AUDIT_ARCH_COMPAT_GENERIC
28 select ARM_GIC_V2M if PCI
30 select ARM_GIC_V3_ITS if PCI
32 select BUILDTIME_EXTABLE_SORT
33 select CLONE_BACKWARDS
35 select CPU_PM if (SUSPEND || CPU_IDLE)
36 select DCACHE_WORD_ACCESS
39 select GENERIC_ALLOCATOR
40 select GENERIC_CLOCKEVENTS
41 select GENERIC_CLOCKEVENTS_BROADCAST
42 select GENERIC_CPU_AUTOPROBE
43 select GENERIC_EARLY_IOREMAP
44 select GENERIC_IDLE_POLL_SETUP
45 select GENERIC_IRQ_PROBE
46 select GENERIC_IRQ_SHOW
47 select GENERIC_IRQ_SHOW_LEVEL
48 select GENERIC_PCI_IOMAP
49 select GENERIC_SCHED_CLOCK
50 select GENERIC_SMP_IDLE_THREAD
51 select GENERIC_STRNCPY_FROM_USER
52 select GENERIC_STRNLEN_USER
53 select GENERIC_TIME_VSYSCALL
54 select HANDLE_DOMAIN_IRQ
55 select HARDIRQS_SW_RESEND
56 select HAVE_ACPI_APEI if (ACPI && EFI)
57 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
58 select HAVE_ARCH_AUDITSYSCALL
59 select HAVE_ARCH_BITREVERSE
60 select HAVE_ARCH_HARDENED_USERCOPY
61 select HAVE_ARCH_HUGE_VMAP
62 select HAVE_ARCH_JUMP_LABEL
63 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
65 select HAVE_ARCH_MMAP_RND_BITS
66 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
67 select HAVE_ARCH_SECCOMP_FILTER
68 select HAVE_ARCH_TRACEHOOK
69 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
72 select HAVE_C_RECORDMCOUNT
73 select HAVE_CC_STACKPROTECTOR
74 select HAVE_CMPXCHG_DOUBLE
75 select HAVE_CMPXCHG_LOCAL
76 select HAVE_CONTEXT_TRACKING
77 select HAVE_DEBUG_BUGVERBOSE
78 select HAVE_DEBUG_KMEMLEAK
79 select HAVE_DMA_API_DEBUG
80 select HAVE_DMA_CONTIGUOUS
81 select HAVE_DYNAMIC_FTRACE
82 select HAVE_EFFICIENT_UNALIGNED_ACCESS
83 select HAVE_FTRACE_MCOUNT_RECORD
84 select HAVE_FUNCTION_TRACER
85 select HAVE_FUNCTION_GRAPH_TRACER
86 select HAVE_GCC_PLUGINS
87 select HAVE_GENERIC_DMA_COHERENT
88 select HAVE_HW_BREAKPOINT if PERF_EVENTS
89 select HAVE_IRQ_TIME_ACCOUNTING
91 select HAVE_MEMBLOCK_NODE_MAP if NUMA
92 select HAVE_PATA_PLATFORM
93 select HAVE_PERF_EVENTS
95 select HAVE_PERF_USER_STACK_DUMP
96 select HAVE_REGS_AND_STACK_ACCESS_API
97 select HAVE_RCU_TABLE_FREE
98 select HAVE_SYSCALL_TRACEPOINTS
100 select HAVE_KRETPROBES if HAVE_KPROBES
101 select IOMMU_DMA if IOMMU_SUPPORT
103 select IRQ_FORCED_THREADING
104 select MODULES_USE_ELF_RELA
107 select OF_EARLY_FLATTREE
108 select OF_RESERVED_MEM
109 select PCI_ECAM if ACPI
113 select SYSCTL_EXCEPTION_TRACE
114 select THREAD_INFO_IN_TASK
116 ARM 64-bit (AArch64) Linux support.
121 config ARCH_PHYS_ADDR_T_64BIT
130 config ARM64_PAGE_SHIFT
132 default 16 if ARM64_64K_PAGES
133 default 14 if ARM64_16K_PAGES
136 config ARM64_CONT_SHIFT
138 default 5 if ARM64_64K_PAGES
139 default 7 if ARM64_16K_PAGES
142 config ARCH_MMAP_RND_BITS_MIN
143 default 14 if ARM64_64K_PAGES
144 default 16 if ARM64_16K_PAGES
147 # max bits determined by the following formula:
148 # VA_BITS - PAGE_SHIFT - 3
149 config ARCH_MMAP_RND_BITS_MAX
150 default 19 if ARM64_VA_BITS=36
151 default 24 if ARM64_VA_BITS=39
152 default 27 if ARM64_VA_BITS=42
153 default 30 if ARM64_VA_BITS=47
154 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
155 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
156 default 33 if ARM64_VA_BITS=48
157 default 14 if ARM64_64K_PAGES
158 default 16 if ARM64_16K_PAGES
161 config ARCH_MMAP_RND_COMPAT_BITS_MIN
162 default 7 if ARM64_64K_PAGES
163 default 9 if ARM64_16K_PAGES
166 config ARCH_MMAP_RND_COMPAT_BITS_MAX
172 config STACKTRACE_SUPPORT
175 config ILLEGAL_POINTER_VALUE
177 default 0xdead000000000000
179 config LOCKDEP_SUPPORT
182 config TRACE_IRQFLAGS_SUPPORT
185 config RWSEM_XCHGADD_ALGORITHM
192 config GENERIC_BUG_RELATIVE_POINTERS
194 depends on GENERIC_BUG
196 config GENERIC_HWEIGHT
202 config GENERIC_CALIBRATE_DELAY
208 config HAVE_GENERIC_RCU_GUP
211 config ARCH_DMA_ADDR_T_64BIT
214 config NEED_DMA_MAP_STATE
217 config NEED_SG_DMA_LENGTH
229 config KERNEL_MODE_NEON
232 config FIX_EARLYCON_MEM
235 config PGTABLE_LEVELS
237 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
238 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
239 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
240 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
241 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
242 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
244 config ARCH_SUPPORTS_UPROBES
247 source "init/Kconfig"
249 source "kernel/Kconfig.freezer"
251 source "arch/arm64/Kconfig.platforms"
258 This feature enables support for PCI bus system. If you say Y
259 here, the kernel will include drivers and infrastructure code
260 to support PCI bus devices.
265 config PCI_DOMAINS_GENERIC
271 source "drivers/pci/Kconfig"
275 menu "Kernel Features"
277 menu "ARM errata workarounds via the alternatives framework"
279 config ARM64_ERRATUM_826319
280 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
283 This option adds an alternative code sequence to work around ARM
284 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
285 AXI master interface and an L2 cache.
287 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
288 and is unable to accept a certain write via this interface, it will
289 not progress on read data presented on the read data channel and the
292 The workaround promotes data cache clean instructions to
293 data cache clean-and-invalidate.
294 Please note that this does not necessarily enable the workaround,
295 as it depends on the alternative framework, which will only patch
296 the kernel if an affected CPU is detected.
300 config ARM64_ERRATUM_827319
301 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
304 This option adds an alternative code sequence to work around ARM
305 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
306 master interface and an L2 cache.
308 Under certain conditions this erratum can cause a clean line eviction
309 to occur at the same time as another transaction to the same address
310 on the AMBA 5 CHI interface, which can cause data corruption if the
311 interconnect reorders the two transactions.
313 The workaround promotes data cache clean instructions to
314 data cache clean-and-invalidate.
315 Please note that this does not necessarily enable the workaround,
316 as it depends on the alternative framework, which will only patch
317 the kernel if an affected CPU is detected.
321 config ARM64_ERRATUM_824069
322 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
325 This option adds an alternative code sequence to work around ARM
326 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
327 to a coherent interconnect.
329 If a Cortex-A53 processor is executing a store or prefetch for
330 write instruction at the same time as a processor in another
331 cluster is executing a cache maintenance operation to the same
332 address, then this erratum might cause a clean cache line to be
333 incorrectly marked as dirty.
335 The workaround promotes data cache clean instructions to
336 data cache clean-and-invalidate.
337 Please note that this option does not necessarily enable the
338 workaround, as it depends on the alternative framework, which will
339 only patch the kernel if an affected CPU is detected.
343 config ARM64_ERRATUM_819472
344 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
347 This option adds an alternative code sequence to work around ARM
348 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
349 present when it is connected to a coherent interconnect.
351 If the processor is executing a load and store exclusive sequence at
352 the same time as a processor in another cluster is executing a cache
353 maintenance operation to the same address, then this erratum might
354 cause data corruption.
356 The workaround promotes data cache clean instructions to
357 data cache clean-and-invalidate.
358 Please note that this does not necessarily enable the workaround,
359 as it depends on the alternative framework, which will only patch
360 the kernel if an affected CPU is detected.
364 config ARM64_ERRATUM_832075
365 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
368 This option adds an alternative code sequence to work around ARM
369 erratum 832075 on Cortex-A57 parts up to r1p2.
371 Affected Cortex-A57 parts might deadlock when exclusive load/store
372 instructions to Write-Back memory are mixed with Device loads.
374 The workaround is to promote device loads to use Load-Acquire
376 Please note that this does not necessarily enable the workaround,
377 as it depends on the alternative framework, which will only patch
378 the kernel if an affected CPU is detected.
382 config ARM64_ERRATUM_834220
383 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
387 This option adds an alternative code sequence to work around ARM
388 erratum 834220 on Cortex-A57 parts up to r1p2.
390 Affected Cortex-A57 parts might report a Stage 2 translation
391 fault as the result of a Stage 1 fault for load crossing a
392 page boundary when there is a permission or device memory
393 alignment fault at Stage 1 and a translation fault at Stage 2.
395 The workaround is to verify that the Stage 1 translation
396 doesn't generate a fault before handling the Stage 2 fault.
397 Please note that this does not necessarily enable the workaround,
398 as it depends on the alternative framework, which will only patch
399 the kernel if an affected CPU is detected.
403 config ARM64_ERRATUM_845719
404 bool "Cortex-A53: 845719: a load might read incorrect data"
408 This option adds an alternative code sequence to work around ARM
409 erratum 845719 on Cortex-A53 parts up to r0p4.
411 When running a compat (AArch32) userspace on an affected Cortex-A53
412 part, a load at EL0 from a virtual address that matches the bottom 32
413 bits of the virtual address used by a recent load at (AArch64) EL1
414 might return incorrect data.
416 The workaround is to write the contextidr_el1 register on exception
417 return to a 32-bit task.
418 Please note that this does not necessarily enable the workaround,
419 as it depends on the alternative framework, which will only patch
420 the kernel if an affected CPU is detected.
424 config ARM64_ERRATUM_843419
425 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
427 select ARM64_MODULE_CMODEL_LARGE if MODULES
429 This option links the kernel with '--fix-cortex-a53-843419' and
430 builds modules using the large memory model in order to avoid the use
431 of the ADRP instruction, which can cause a subsequent memory access
432 to use an incorrect address on Cortex-A53 parts up to r0p4.
436 config CAVIUM_ERRATUM_22375
437 bool "Cavium erratum 22375, 24313"
440 Enable workaround for erratum 22375, 24313.
442 This implements two gicv3-its errata workarounds for ThunderX. Both
443 with small impact affecting only ITS table allocation.
445 erratum 22375: only alloc 8MB table size
446 erratum 24313: ignore memory access type
448 The fixes are in ITS initialization and basically ignore memory access
449 type and table size provided by the TYPER and BASER registers.
453 config CAVIUM_ERRATUM_23144
454 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
458 ITS SYNC command hang for cross node io and collections/cpu mapping.
462 config CAVIUM_ERRATUM_23154
463 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
466 The gicv3 of ThunderX requires a modified version for
467 reading the IAR status to ensure data synchronization
468 (access to icc_iar1_el1 is not sync'ed before and after).
472 config CAVIUM_ERRATUM_27456
473 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
476 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
477 instructions may cause the icache to become corrupted if it
478 contains data for a non-current ASID. The fix is to
479 invalidate the icache when changing the mm context.
483 config QCOM_FALKOR_ERRATUM_1003
484 bool "Falkor E1003: Incorrect translation due to ASID change"
486 select ARM64_PAN if ARM64_SW_TTBR0_PAN
488 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
489 and BADDR are changed together in TTBRx_EL1. The workaround for this
490 issue is to use a reserved ASID in cpu_do_switch_mm() before
491 switching to the new ASID. Saying Y here selects ARM64_PAN if
492 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
493 maintaining the E1003 workaround in the software PAN emulation code
494 would be an unnecessary complication. The affected Falkor v1 CPU
495 implements ARMv8.1 hardware PAN support and using hardware PAN
496 support versus software PAN emulation is mutually exclusive at
501 config QCOM_FALKOR_ERRATUM_1009
502 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
505 On Falkor v1, the CPU may prematurely complete a DSB following a
506 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
507 one more time to fix the issue.
511 config QCOM_QDF2400_ERRATUM_0065
512 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
515 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
516 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
517 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
526 default ARM64_4K_PAGES
528 Page size (translation granule) configuration.
530 config ARM64_4K_PAGES
533 This feature enables 4KB pages support.
535 config ARM64_16K_PAGES
538 The system will use 16KB pages support. AArch32 emulation
539 requires applications compiled with 16K (or a multiple of 16K)
542 config ARM64_64K_PAGES
545 This feature enables 64KB pages support (4KB by default)
546 allowing only two levels of page tables and faster TLB
547 look-up. AArch32 emulation requires applications compiled
548 with 64K aligned segments.
553 prompt "Virtual address space size"
554 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
555 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
556 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
558 Allows choosing one of multiple possible virtual address
559 space sizes. The level of translation table is determined by
560 a combination of page size and virtual address space size.
562 config ARM64_VA_BITS_36
563 bool "36-bit" if EXPERT
564 depends on ARM64_16K_PAGES
566 config ARM64_VA_BITS_39
568 depends on ARM64_4K_PAGES
570 config ARM64_VA_BITS_42
572 depends on ARM64_64K_PAGES
574 config ARM64_VA_BITS_47
576 depends on ARM64_16K_PAGES
578 config ARM64_VA_BITS_48
585 default 36 if ARM64_VA_BITS_36
586 default 39 if ARM64_VA_BITS_39
587 default 42 if ARM64_VA_BITS_42
588 default 47 if ARM64_VA_BITS_47
589 default 48 if ARM64_VA_BITS_48
591 config CPU_BIG_ENDIAN
592 bool "Build big-endian kernel"
594 Say Y if you plan on running a kernel in big-endian mode.
597 bool "Multi-core scheduler support"
599 Multi-core scheduler support improves the CPU scheduler's decision
600 making when dealing with multi-core CPU chips at a cost of slightly
601 increased overhead in some places. If unsure say N here.
604 bool "SMT scheduler support"
606 Improves the CPU scheduler's decision making when dealing with
607 MultiThreading at a cost of slightly increased overhead in some
608 places. If unsure say N here.
611 int "Maximum number of CPUs (2-4096)"
613 # These have to remain sorted largest to smallest
617 bool "Support for hot-pluggable CPUs"
618 select GENERIC_IRQ_MIGRATION
620 Say Y here to experiment with turning CPUs off and on. CPUs
621 can be controlled through /sys/devices/system/cpu.
623 # Common NUMA Features
625 bool "Numa Memory Allocation and Scheduler Support"
626 select ACPI_NUMA if ACPI
629 Enable NUMA (Non Uniform Memory Access) support.
631 The kernel will try to allocate memory used by a CPU on the
632 local memory of the CPU and add some more
633 NUMA awareness to the kernel.
636 int "Maximum NUMA Nodes (as a power of 2)"
639 depends on NEED_MULTIPLE_NODES
641 Specify the maximum number of NUMA Nodes available on the target
642 system. Increases memory reserved to accommodate various tables.
644 config USE_PERCPU_NUMA_NODE_ID
648 config HAVE_SETUP_PER_CPU_AREA
652 config NEED_PER_CPU_EMBED_FIRST_CHUNK
656 source kernel/Kconfig.preempt
657 source kernel/Kconfig.hz
659 config ARCH_SUPPORTS_DEBUG_PAGEALLOC
662 config ARCH_HAS_HOLES_MEMORYMODEL
663 def_bool y if SPARSEMEM
665 config ARCH_SPARSEMEM_ENABLE
667 select SPARSEMEM_VMEMMAP_ENABLE
669 config ARCH_SPARSEMEM_DEFAULT
670 def_bool ARCH_SPARSEMEM_ENABLE
672 config ARCH_SELECT_MEMORY_MODEL
673 def_bool ARCH_SPARSEMEM_ENABLE
675 config HAVE_ARCH_PFN_VALID
676 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
678 config HW_PERF_EVENTS
682 config SYS_SUPPORTS_HUGETLBFS
685 config ARCH_WANT_HUGE_PMD_SHARE
686 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
688 config ARCH_HAS_CACHE_LINE_SIZE
694 bool "Enable seccomp to safely compute untrusted bytecode"
696 This kernel feature is useful for number crunching applications
697 that may need to compute untrusted bytecode during their
698 execution. By using pipes or other transports made available to
699 the process as file descriptors supporting the read/write
700 syscalls, it's possible to isolate those applications in
701 their own address space using seccomp. Once seccomp is
702 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
703 and the task is only allowed to execute a few safe syscalls
704 defined by each seccomp mode.
707 bool "Enable paravirtualization code"
709 This changes the kernel so it can modify itself when it is run
710 under a hypervisor, potentially improving performance significantly
711 over full virtualization.
713 config PARAVIRT_TIME_ACCOUNTING
714 bool "Paravirtual steal time accounting"
718 Select this option to enable fine granularity task steal time
719 accounting. Time spent executing other tasks in parallel with
720 the current vCPU is discounted from the vCPU power. To account for
721 that, there can be a small performance impact.
723 If in doubt, say N here.
726 depends on PM_SLEEP_SMP
728 bool "kexec system call"
730 kexec is a system call that implements the ability to shutdown your
731 current kernel, and to start another kernel. It is like a reboot
732 but it is independent of the system firmware. And like a reboot
733 you can start any kernel with it, not just Linux.
740 bool "Xen guest support on ARM64"
741 depends on ARM64 && OF
745 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
747 config FORCE_MAX_ZONEORDER
749 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
750 default "13" if (ARCH_THUNDER && ARM64_4K_PAGES)
751 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
754 The kernel memory allocator divides physically contiguous memory
755 blocks into "zones", where each zone is a power of two number of
756 pages. This option selects the largest power of two that the kernel
757 keeps in the memory allocator. If you need to allocate very large
758 blocks of physically contiguous memory, then you may need to
761 This config option is actually maximum order plus one. For example,
762 a value of 11 means that the largest free memory block is 2^10 pages.
764 We make sure that we can allocate upto a HugePage size for each configuration.
766 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
768 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
769 4M allocations matching the default size used by generic code.
771 menuconfig ARMV8_DEPRECATED
772 bool "Emulate deprecated/obsolete ARMv8 instructions"
775 Legacy software support may require certain instructions
776 that have been deprecated or obsoleted in the architecture.
778 Enable this config to enable selective emulation of these
786 bool "Emulate SWP/SWPB instructions"
788 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
789 they are always undefined. Say Y here to enable software
790 emulation of these instructions for userspace using LDXR/STXR.
792 In some older versions of glibc [<=2.8] SWP is used during futex
793 trylock() operations with the assumption that the code will not
794 be preempted. This invalid assumption may be more likely to fail
795 with SWP emulation enabled, leading to deadlock of the user
798 NOTE: when accessing uncached shared regions, LDXR/STXR rely
799 on an external transaction monitoring block called a global
800 monitor to maintain update atomicity. If your system does not
801 implement a global monitor, this option can cause programs that
802 perform SWP operations to uncached memory to deadlock.
806 config CP15_BARRIER_EMULATION
807 bool "Emulate CP15 Barrier instructions"
809 The CP15 barrier instructions - CP15ISB, CP15DSB, and
810 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
811 strongly recommended to use the ISB, DSB, and DMB
812 instructions instead.
814 Say Y here to enable software emulation of these
815 instructions for AArch32 userspace code. When this option is
816 enabled, CP15 barrier usage is traced which can help
817 identify software that needs updating.
821 config SETEND_EMULATION
822 bool "Emulate SETEND instruction"
824 The SETEND instruction alters the data-endianness of the
825 AArch32 EL0, and is deprecated in ARMv8.
827 Say Y here to enable software emulation of the instruction
828 for AArch32 userspace code.
830 Note: All the cpus on the system must have mixed endian support at EL0
831 for this feature to be enabled. If a new CPU - which doesn't support mixed
832 endian - is hotplugged in after this feature has been enabled, there could
833 be unexpected results in the applications.
838 config ARM64_SW_TTBR0_PAN
839 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
841 Enabling this option prevents the kernel from accessing
842 user-space memory directly by pointing TTBR0_EL1 to a reserved
843 zeroed area and reserved ASID. The user access routines
844 restore the valid TTBR0_EL1 temporarily.
846 menu "ARMv8.1 architectural features"
848 config ARM64_HW_AFDBM
849 bool "Support for hardware updates of the Access and Dirty page flags"
852 The ARMv8.1 architecture extensions introduce support for
853 hardware updates of the access and dirty information in page
854 table entries. When enabled in TCR_EL1 (HA and HD bits) on
855 capable processors, accesses to pages with PTE_AF cleared will
856 set this bit instead of raising an access flag fault.
857 Similarly, writes to read-only pages with the DBM bit set will
858 clear the read-only bit (AP[2]) instead of raising a
861 Kernels built with this configuration option enabled continue
862 to work on pre-ARMv8.1 hardware and the performance impact is
863 minimal. If unsure, say Y.
866 bool "Enable support for Privileged Access Never (PAN)"
869 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
870 prevents the kernel or hypervisor from accessing user-space (EL0)
873 Choosing this option will cause any unprotected (not using
874 copy_to_user et al) memory access to fail with a permission fault.
876 The feature is detected at runtime, and will remain as a 'nop'
877 instruction if the cpu does not implement the feature.
879 config ARM64_LSE_ATOMICS
880 bool "Atomic instructions"
882 As part of the Large System Extensions, ARMv8.1 introduces new
883 atomic instructions that are designed specifically to scale in
886 Say Y here to make use of these instructions for the in-kernel
887 atomic routines. This incurs a small overhead on CPUs that do
888 not support these instructions and requires the kernel to be
889 built with binutils >= 2.25.
892 bool "Enable support for Virtualization Host Extensions (VHE)"
895 Virtualization Host Extensions (VHE) allow the kernel to run
896 directly at EL2 (instead of EL1) on processors that support
897 it. This leads to better performance for KVM, as they reduce
898 the cost of the world switch.
900 Selecting this option allows the VHE feature to be detected
901 at runtime, and does not affect processors that do not
902 implement this feature.
906 menu "ARMv8.2 architectural features"
909 bool "Enable support for User Access Override (UAO)"
912 User Access Override (UAO; part of the ARMv8.2 Extensions)
913 causes the 'unprivileged' variant of the load/store instructions to
914 be overriden to be privileged.
916 This option changes get_user() and friends to use the 'unprivileged'
917 variant of the load/store instructions. This ensures that user-space
918 really did have access to the supplied memory. When addr_limit is
919 set to kernel memory the UAO bit will be set, allowing privileged
920 access to kernel memory.
922 Choosing this option will cause copy_to_user() et al to use user-space
925 The feature is detected at runtime, the kernel will use the
926 regular load/store instructions if the cpu does not implement the
931 config ARM64_MODULE_CMODEL_LARGE
934 config ARM64_MODULE_PLTS
936 select ARM64_MODULE_CMODEL_LARGE
937 select HAVE_MOD_ARCH_SPECIFIC
942 This builds the kernel as a Position Independent Executable (PIE),
943 which retains all relocation metadata required to relocate the
944 kernel binary at runtime to a different virtual address than the
945 address it was linked at.
946 Since AArch64 uses the RELA relocation format, this requires a
947 relocation pass at runtime even if the kernel is loaded at the
948 same address it was linked at.
950 config RANDOMIZE_BASE
951 bool "Randomize the address of the kernel image"
952 select ARM64_MODULE_PLTS if MODULES
955 Randomizes the virtual address at which the kernel image is
956 loaded, as a security feature that deters exploit attempts
957 relying on knowledge of the location of kernel internals.
959 It is the bootloader's job to provide entropy, by passing a
960 random u64 value in /chosen/kaslr-seed at kernel entry.
962 When booting via the UEFI stub, it will invoke the firmware's
963 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
964 to the kernel proper. In addition, it will randomise the physical
965 location of the kernel Image as well.
969 config RANDOMIZE_MODULE_REGION_FULL
970 bool "Randomize the module region independently from the core kernel"
971 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
974 Randomizes the location of the module region without considering the
975 location of the core kernel. This way, it is impossible for modules
976 to leak information about the location of core kernel data structures
977 but it does imply that function calls between modules and the core
978 kernel will need to be resolved via veneers in the module PLT.
980 When this option is not set, the module region will be randomized over
981 a limited range that contains the [_stext, _etext] interval of the
982 core kernel, so branch relocations are always in range.
988 config ARM64_ACPI_PARKING_PROTOCOL
989 bool "Enable support for the ARM64 ACPI parking protocol"
992 Enable support for the ARM64 ACPI parking protocol. If disabled
993 the kernel will not allow booting through the ARM64 ACPI parking
994 protocol even if the corresponding data is present in the ACPI
998 string "Default kernel command string"
1001 Provide a set of default command-line options at build time by
1002 entering them here. As a minimum, you should specify the the
1003 root device (e.g. root=/dev/nfs).
1005 config CMDLINE_FORCE
1006 bool "Always use the default kernel command string"
1008 Always use the default kernel command string, even if the boot
1009 loader passes other arguments to the kernel.
1010 This is useful if you cannot or don't want to change the
1011 command-line options your boot loader passes to the kernel.
1017 bool "UEFI runtime support"
1018 depends on OF && !CPU_BIG_ENDIAN
1021 select EFI_PARAMS_FROM_FDT
1022 select EFI_RUNTIME_WRAPPERS
1027 This option provides support for runtime services provided
1028 by UEFI firmware (such as non-volatile variables, realtime
1029 clock, and platform reset). A UEFI stub is also provided to
1030 allow the kernel to be booted as an EFI application. This
1031 is only useful on systems that have UEFI firmware.
1034 bool "Enable support for SMBIOS (DMI) tables"
1038 This enables SMBIOS/DMI feature for systems.
1040 This option is only useful on systems that have UEFI firmware.
1041 However, even with this option, the resultant kernel should
1042 continue to boot on existing non-UEFI platforms.
1046 menu "Userspace binary formats"
1048 source "fs/Kconfig.binfmt"
1051 bool "Kernel support for 32-bit EL0"
1052 depends on ARM64_4K_PAGES || EXPERT
1053 select COMPAT_BINFMT_ELF
1055 select OLD_SIGSUSPEND3
1056 select COMPAT_OLD_SIGACTION
1058 This option enables support for a 32-bit EL0 running under a 64-bit
1059 kernel at EL1. AArch32-specific components such as system calls,
1060 the user helper functions, VFP support and the ptrace interface are
1061 handled appropriately by the kernel.
1063 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1064 that you will only be able to execute AArch32 binaries that were compiled
1065 with page size aligned segments.
1067 If you want to execute 32-bit userspace applications, say Y.
1069 config SYSVIPC_COMPAT
1071 depends on COMPAT && SYSVIPC
1075 menu "Power management options"
1077 source "kernel/power/Kconfig"
1079 config ARCH_HIBERNATION_POSSIBLE
1083 config ARCH_HIBERNATION_HEADER
1085 depends on HIBERNATION
1087 config ARCH_SUSPEND_POSSIBLE
1092 menu "CPU Power Management"
1094 source "drivers/cpuidle/Kconfig"
1096 source "drivers/cpufreq/Kconfig"
1100 source "net/Kconfig"
1102 source "drivers/Kconfig"
1104 source "ubuntu/Kconfig"
1106 source "drivers/firmware/Kconfig"
1108 source "drivers/acpi/Kconfig"
1112 source "arch/arm64/kvm/Kconfig"
1114 source "arch/arm64/Kconfig.debug"
1116 source "security/Kconfig"
1118 source "crypto/Kconfig"
1120 source "arch/arm64/crypto/Kconfig"
1123 source "lib/Kconfig"