]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/blackfin/mach-bf538/boards/ezkit.c
Merge branch 'sched/urgent' into sched/core
[mirror_ubuntu-artful-kernel.git] / arch / blackfin / mach-bf538 / boards / ezkit.c
1 /*
2 * Copyright 2004-2009 Analog Devices Inc.
3 * 2005 National ICT Australia (NICTA)
4 * Aidan Williams <aidan@nicta.com.au>
5 *
6 * Licensed under the GPL-2
7 */
8
9 #include <linux/device.h>
10 #include <linux/platform_device.h>
11 #include <linux/mtd/mtd.h>
12 #include <linux/mtd/physmap.h>
13 #include <linux/mtd/partitions.h>
14 #include <linux/spi/spi.h>
15 #include <linux/spi/flash.h>
16 #include <linux/irq.h>
17 #include <linux/interrupt.h>
18 #include <asm/bfin5xx_spi.h>
19 #include <asm/dma.h>
20 #include <asm/gpio.h>
21 #include <asm/nand.h>
22 #include <asm/portmux.h>
23 #include <asm/dpmc.h>
24 #include <linux/input.h>
25
26 /*
27 * Name the Board for the /proc/cpuinfo
28 */
29 const char bfin_board_name[] = "ADI BF538-EZKIT";
30
31 /*
32 * Driver needs to know address, irq and flag pin.
33 */
34
35
36 #if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
37 static struct platform_device rtc_device = {
38 .name = "rtc-bfin",
39 .id = -1,
40 };
41 #endif /* CONFIG_RTC_DRV_BFIN */
42
43 #if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
44 #ifdef CONFIG_SERIAL_BFIN_UART0
45 static struct resource bfin_uart0_resources[] = {
46 {
47 .start = UART0_THR,
48 .end = UART0_GCTL+2,
49 .flags = IORESOURCE_MEM,
50 },
51 {
52 .start = IRQ_UART0_TX,
53 .end = IRQ_UART0_TX,
54 .flags = IORESOURCE_IRQ,
55 },
56 {
57 .start = IRQ_UART0_RX,
58 .end = IRQ_UART0_RX,
59 .flags = IORESOURCE_IRQ,
60 },
61 {
62 .start = IRQ_UART0_ERROR,
63 .end = IRQ_UART0_ERROR,
64 .flags = IORESOURCE_IRQ,
65 },
66 {
67 .start = CH_UART0_TX,
68 .end = CH_UART0_TX,
69 .flags = IORESOURCE_DMA,
70 },
71 {
72 .start = CH_UART0_RX,
73 .end = CH_UART0_RX,
74 .flags = IORESOURCE_DMA,
75 },
76 #ifdef CONFIG_BFIN_UART0_CTSRTS
77 { /* CTS pin */
78 .start = GPIO_PG7,
79 .end = GPIO_PG7,
80 .flags = IORESOURCE_IO,
81 },
82 { /* RTS pin */
83 .start = GPIO_PG6,
84 .end = GPIO_PG6,
85 .flags = IORESOURCE_IO,
86 },
87 #endif
88 };
89
90 static unsigned short bfin_uart0_peripherals[] = {
91 P_UART0_TX, P_UART0_RX, 0
92 };
93
94 static struct platform_device bfin_uart0_device = {
95 .name = "bfin-uart",
96 .id = 0,
97 .num_resources = ARRAY_SIZE(bfin_uart0_resources),
98 .resource = bfin_uart0_resources,
99 .dev = {
100 .platform_data = &bfin_uart0_peripherals, /* Passed to driver */
101 },
102 };
103 #endif /* CONFIG_SERIAL_BFIN_UART0 */
104 #ifdef CONFIG_SERIAL_BFIN_UART1
105 static struct resource bfin_uart1_resources[] = {
106 {
107 .start = UART1_THR,
108 .end = UART1_GCTL+2,
109 .flags = IORESOURCE_MEM,
110 },
111 {
112 .start = IRQ_UART1_TX,
113 .end = IRQ_UART1_TX,
114 .flags = IORESOURCE_IRQ,
115 },
116 {
117 .start = IRQ_UART1_RX,
118 .end = IRQ_UART1_RX,
119 .flags = IORESOURCE_IRQ,
120 },
121 {
122 .start = IRQ_UART1_ERROR,
123 .end = IRQ_UART1_ERROR,
124 .flags = IORESOURCE_IRQ,
125 },
126 {
127 .start = CH_UART1_TX,
128 .end = CH_UART1_TX,
129 .flags = IORESOURCE_DMA,
130 },
131 {
132 .start = CH_UART1_RX,
133 .end = CH_UART1_RX,
134 .flags = IORESOURCE_DMA,
135 },
136 };
137
138 static unsigned short bfin_uart1_peripherals[] = {
139 P_UART1_TX, P_UART1_RX, 0
140 };
141
142 static struct platform_device bfin_uart1_device = {
143 .name = "bfin-uart",
144 .id = 1,
145 .num_resources = ARRAY_SIZE(bfin_uart1_resources),
146 .resource = bfin_uart1_resources,
147 .dev = {
148 .platform_data = &bfin_uart1_peripherals, /* Passed to driver */
149 },
150 };
151 #endif /* CONFIG_SERIAL_BFIN_UART1 */
152 #ifdef CONFIG_SERIAL_BFIN_UART2
153 static struct resource bfin_uart2_resources[] = {
154 {
155 .start = UART2_THR,
156 .end = UART2_GCTL+2,
157 .flags = IORESOURCE_MEM,
158 },
159 {
160 .start = IRQ_UART2_TX,
161 .end = IRQ_UART2_TX,
162 .flags = IORESOURCE_IRQ,
163 },
164 {
165 .start = IRQ_UART2_RX,
166 .end = IRQ_UART2_RX,
167 .flags = IORESOURCE_IRQ,
168 },
169 {
170 .start = IRQ_UART2_ERROR,
171 .end = IRQ_UART2_ERROR,
172 .flags = IORESOURCE_IRQ,
173 },
174 {
175 .start = CH_UART2_TX,
176 .end = CH_UART2_TX,
177 .flags = IORESOURCE_DMA,
178 },
179 {
180 .start = CH_UART2_RX,
181 .end = CH_UART2_RX,
182 .flags = IORESOURCE_DMA,
183 },
184 };
185
186 static unsigned short bfin_uart2_peripherals[] = {
187 P_UART2_TX, P_UART2_RX, 0
188 };
189
190 static struct platform_device bfin_uart2_device = {
191 .name = "bfin-uart",
192 .id = 2,
193 .num_resources = ARRAY_SIZE(bfin_uart2_resources),
194 .resource = bfin_uart2_resources,
195 .dev = {
196 .platform_data = &bfin_uart2_peripherals, /* Passed to driver */
197 },
198 };
199 #endif /* CONFIG_SERIAL_BFIN_UART2 */
200 #endif /* CONFIG_SERIAL_BFIN */
201
202 #if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
203 #ifdef CONFIG_BFIN_SIR0
204 static struct resource bfin_sir0_resources[] = {
205 {
206 .start = 0xFFC00400,
207 .end = 0xFFC004FF,
208 .flags = IORESOURCE_MEM,
209 },
210 {
211 .start = IRQ_UART0_RX,
212 .end = IRQ_UART0_RX+1,
213 .flags = IORESOURCE_IRQ,
214 },
215 {
216 .start = CH_UART0_RX,
217 .end = CH_UART0_RX+1,
218 .flags = IORESOURCE_DMA,
219 },
220 };
221 static struct platform_device bfin_sir0_device = {
222 .name = "bfin_sir",
223 .id = 0,
224 .num_resources = ARRAY_SIZE(bfin_sir0_resources),
225 .resource = bfin_sir0_resources,
226 };
227 #endif /* CONFIG_BFIN_SIR0 */
228 #ifdef CONFIG_BFIN_SIR1
229 static struct resource bfin_sir1_resources[] = {
230 {
231 .start = 0xFFC02000,
232 .end = 0xFFC020FF,
233 .flags = IORESOURCE_MEM,
234 },
235 {
236 .start = IRQ_UART1_RX,
237 .end = IRQ_UART1_RX+1,
238 .flags = IORESOURCE_IRQ,
239 },
240 {
241 .start = CH_UART1_RX,
242 .end = CH_UART1_RX+1,
243 .flags = IORESOURCE_DMA,
244 },
245 };
246 static struct platform_device bfin_sir1_device = {
247 .name = "bfin_sir",
248 .id = 1,
249 .num_resources = ARRAY_SIZE(bfin_sir1_resources),
250 .resource = bfin_sir1_resources,
251 };
252 #endif /* CONFIG_BFIN_SIR1 */
253 #ifdef CONFIG_BFIN_SIR2
254 static struct resource bfin_sir2_resources[] = {
255 {
256 .start = 0xFFC02100,
257 .end = 0xFFC021FF,
258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .start = IRQ_UART2_RX,
262 .end = IRQ_UART2_RX+1,
263 .flags = IORESOURCE_IRQ,
264 },
265 {
266 .start = CH_UART2_RX,
267 .end = CH_UART2_RX+1,
268 .flags = IORESOURCE_DMA,
269 },
270 };
271 static struct platform_device bfin_sir2_device = {
272 .name = "bfin_sir",
273 .id = 2,
274 .num_resources = ARRAY_SIZE(bfin_sir2_resources),
275 .resource = bfin_sir2_resources,
276 };
277 #endif /* CONFIG_BFIN_SIR2 */
278 #endif /* CONFIG_BFIN_SIR */
279
280 #if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
281 #ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
282 static struct resource bfin_sport0_uart_resources[] = {
283 {
284 .start = SPORT0_TCR1,
285 .end = SPORT0_MRCS3+4,
286 .flags = IORESOURCE_MEM,
287 },
288 {
289 .start = IRQ_SPORT0_RX,
290 .end = IRQ_SPORT0_RX+1,
291 .flags = IORESOURCE_IRQ,
292 },
293 {
294 .start = IRQ_SPORT0_ERROR,
295 .end = IRQ_SPORT0_ERROR,
296 .flags = IORESOURCE_IRQ,
297 },
298 };
299
300 static unsigned short bfin_sport0_peripherals[] = {
301 P_SPORT0_TFS, P_SPORT0_DTPRI, P_SPORT0_TSCLK, P_SPORT0_RFS,
302 P_SPORT0_DRPRI, P_SPORT0_RSCLK, 0
303 };
304
305 static struct platform_device bfin_sport0_uart_device = {
306 .name = "bfin-sport-uart",
307 .id = 0,
308 .num_resources = ARRAY_SIZE(bfin_sport0_uart_resources),
309 .resource = bfin_sport0_uart_resources,
310 .dev = {
311 .platform_data = &bfin_sport0_peripherals, /* Passed to driver */
312 },
313 };
314 #endif /* CONFIG_SERIAL_BFIN_SPORT0_UART */
315 #ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
316 static struct resource bfin_sport1_uart_resources[] = {
317 {
318 .start = SPORT1_TCR1,
319 .end = SPORT1_MRCS3+4,
320 .flags = IORESOURCE_MEM,
321 },
322 {
323 .start = IRQ_SPORT1_RX,
324 .end = IRQ_SPORT1_RX+1,
325 .flags = IORESOURCE_IRQ,
326 },
327 {
328 .start = IRQ_SPORT1_ERROR,
329 .end = IRQ_SPORT1_ERROR,
330 .flags = IORESOURCE_IRQ,
331 },
332 };
333
334 static unsigned short bfin_sport1_peripherals[] = {
335 P_SPORT1_TFS, P_SPORT1_DTPRI, P_SPORT1_TSCLK, P_SPORT1_RFS,
336 P_SPORT1_DRPRI, P_SPORT1_RSCLK, 0
337 };
338
339 static struct platform_device bfin_sport1_uart_device = {
340 .name = "bfin-sport-uart",
341 .id = 1,
342 .num_resources = ARRAY_SIZE(bfin_sport1_uart_resources),
343 .resource = bfin_sport1_uart_resources,
344 .dev = {
345 .platform_data = &bfin_sport1_peripherals, /* Passed to driver */
346 },
347 };
348 #endif /* CONFIG_SERIAL_BFIN_SPORT1_UART */
349 #ifdef CONFIG_SERIAL_BFIN_SPORT2_UART
350 static struct resource bfin_sport2_uart_resources[] = {
351 {
352 .start = SPORT2_TCR1,
353 .end = SPORT2_MRCS3+4,
354 .flags = IORESOURCE_MEM,
355 },
356 {
357 .start = IRQ_SPORT2_RX,
358 .end = IRQ_SPORT2_RX+1,
359 .flags = IORESOURCE_IRQ,
360 },
361 {
362 .start = IRQ_SPORT2_ERROR,
363 .end = IRQ_SPORT2_ERROR,
364 .flags = IORESOURCE_IRQ,
365 },
366 };
367
368 static unsigned short bfin_sport2_peripherals[] = {
369 P_SPORT2_TFS, P_SPORT2_DTPRI, P_SPORT2_TSCLK, P_SPORT2_RFS,
370 P_SPORT2_DRPRI, P_SPORT2_RSCLK, P_SPORT2_DRSEC, P_SPORT2_DTSEC, 0
371 };
372
373 static struct platform_device bfin_sport2_uart_device = {
374 .name = "bfin-sport-uart",
375 .id = 2,
376 .num_resources = ARRAY_SIZE(bfin_sport2_uart_resources),
377 .resource = bfin_sport2_uart_resources,
378 .dev = {
379 .platform_data = &bfin_sport2_peripherals, /* Passed to driver */
380 },
381 };
382 #endif /* CONFIG_SERIAL_BFIN_SPORT2_UART */
383 #ifdef CONFIG_SERIAL_BFIN_SPORT3_UART
384 static struct resource bfin_sport3_uart_resources[] = {
385 {
386 .start = SPORT3_TCR1,
387 .end = SPORT3_MRCS3+4,
388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .start = IRQ_SPORT3_RX,
392 .end = IRQ_SPORT3_RX+1,
393 .flags = IORESOURCE_IRQ,
394 },
395 {
396 .start = IRQ_SPORT3_ERROR,
397 .end = IRQ_SPORT3_ERROR,
398 .flags = IORESOURCE_IRQ,
399 },
400 };
401
402 static unsigned short bfin_sport3_peripherals[] = {
403 P_SPORT3_TFS, P_SPORT3_DTPRI, P_SPORT3_TSCLK, P_SPORT3_RFS,
404 P_SPORT3_DRPRI, P_SPORT3_RSCLK, P_SPORT3_DRSEC, P_SPORT3_DTSEC, 0
405 };
406
407 static struct platform_device bfin_sport3_uart_device = {
408 .name = "bfin-sport-uart",
409 .id = 3,
410 .num_resources = ARRAY_SIZE(bfin_sport3_uart_resources),
411 .resource = bfin_sport3_uart_resources,
412 .dev = {
413 .platform_data = &bfin_sport3_peripherals, /* Passed to driver */
414 },
415 };
416 #endif /* CONFIG_SERIAL_BFIN_SPORT3_UART */
417 #endif /* CONFIG_SERIAL_BFIN_SPORT */
418
419 #if defined(CONFIG_CAN_BFIN) || defined(CONFIG_CAN_BFIN_MODULE)
420 static unsigned short bfin_can_peripherals[] = {
421 P_CAN0_RX, P_CAN0_TX, 0
422 };
423
424 static struct resource bfin_can_resources[] = {
425 {
426 .start = 0xFFC02A00,
427 .end = 0xFFC02FFF,
428 .flags = IORESOURCE_MEM,
429 },
430 {
431 .start = IRQ_CAN_RX,
432 .end = IRQ_CAN_RX,
433 .flags = IORESOURCE_IRQ,
434 },
435 {
436 .start = IRQ_CAN_TX,
437 .end = IRQ_CAN_TX,
438 .flags = IORESOURCE_IRQ,
439 },
440 {
441 .start = IRQ_CAN_ERROR,
442 .end = IRQ_CAN_ERROR,
443 .flags = IORESOURCE_IRQ,
444 },
445 };
446
447 static struct platform_device bfin_can_device = {
448 .name = "bfin_can",
449 .num_resources = ARRAY_SIZE(bfin_can_resources),
450 .resource = bfin_can_resources,
451 .dev = {
452 .platform_data = &bfin_can_peripherals, /* Passed to driver */
453 },
454 };
455 #endif /* CONFIG_CAN_BFIN */
456
457 /*
458 * USB-LAN EzExtender board
459 * Driver needs to know address, irq and flag pin.
460 */
461 #if defined(CONFIG_SMC91X) || defined(CONFIG_SMC91X_MODULE)
462 #include <linux/smc91x.h>
463
464 static struct smc91x_platdata smc91x_info = {
465 .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
466 .leda = RPC_LED_100_10,
467 .ledb = RPC_LED_TX_RX,
468 };
469
470 static struct resource smc91x_resources[] = {
471 {
472 .name = "smc91x-regs",
473 .start = 0x20310300,
474 .end = 0x20310300 + 16,
475 .flags = IORESOURCE_MEM,
476 }, {
477 .start = IRQ_PF0,
478 .end = IRQ_PF0,
479 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
480 },
481 };
482 static struct platform_device smc91x_device = {
483 .name = "smc91x",
484 .id = 0,
485 .num_resources = ARRAY_SIZE(smc91x_resources),
486 .resource = smc91x_resources,
487 .dev = {
488 .platform_data = &smc91x_info,
489 },
490 };
491 #endif /* CONFIG_SMC91X */
492
493 #if defined(CONFIG_SPI_BFIN5XX) || defined(CONFIG_SPI_BFIN5XX_MODULE)
494 /* all SPI peripherals info goes here */
495 #if defined(CONFIG_MTD_M25P80) \
496 || defined(CONFIG_MTD_M25P80_MODULE)
497 /* SPI flash chip (m25p16) */
498 static struct mtd_partition bfin_spi_flash_partitions[] = {
499 {
500 .name = "bootloader(spi)",
501 .size = 0x00040000,
502 .offset = 0,
503 .mask_flags = MTD_CAP_ROM
504 }, {
505 .name = "linux kernel(spi)",
506 .size = 0x1c0000,
507 .offset = 0x40000
508 }
509 };
510
511 static struct flash_platform_data bfin_spi_flash_data = {
512 .name = "m25p80",
513 .parts = bfin_spi_flash_partitions,
514 .nr_parts = ARRAY_SIZE(bfin_spi_flash_partitions),
515 .type = "m25p16",
516 };
517
518 static struct bfin5xx_spi_chip spi_flash_chip_info = {
519 .enable_dma = 0, /* use dma transfer with this chip*/
520 };
521 #endif /* CONFIG_MTD_M25P80 */
522 #endif /* CONFIG_SPI_BFIN5XX */
523
524 #if defined(CONFIG_TOUCHSCREEN_AD7879) || defined(CONFIG_TOUCHSCREEN_AD7879_MODULE)
525 #include <linux/spi/ad7879.h>
526 static const struct ad7879_platform_data bfin_ad7879_ts_info = {
527 .model = 7879, /* Model = AD7879 */
528 .x_plate_ohms = 620, /* 620 Ohm from the touch datasheet */
529 .pressure_max = 10000,
530 .pressure_min = 0,
531 .first_conversion_delay = 3, /* wait 512us before do a first conversion */
532 .acquisition_time = 1, /* 4us acquisition time per sample */
533 .median = 2, /* do 8 measurements */
534 .averaging = 1, /* take the average of 4 middle samples */
535 .pen_down_acc_interval = 255, /* 9.4 ms */
536 .gpio_export = 1, /* Export GPIO to gpiolib */
537 .gpio_base = -1, /* Dynamic allocation */
538 };
539 #endif /* CONFIG_TOUCHSCREEN_AD7879 */
540
541 #if defined(CONFIG_FB_BFIN_LQ035Q1) || defined(CONFIG_FB_BFIN_LQ035Q1_MODULE)
542 #include <asm/bfin-lq035q1.h>
543
544 static struct bfin_lq035q1fb_disp_info bfin_lq035q1_data = {
545 .mode = LQ035_NORM | LQ035_RGB | LQ035_RL | LQ035_TB,
546 .ppi_mode = USE_RGB565_16_BIT_PPI,
547 .use_bl = 0, /* let something else control the LCD Blacklight */
548 .gpio_bl = GPIO_PF7,
549 };
550
551 static struct resource bfin_lq035q1_resources[] = {
552 {
553 .start = IRQ_PPI_ERROR,
554 .end = IRQ_PPI_ERROR,
555 .flags = IORESOURCE_IRQ,
556 },
557 };
558
559 static struct platform_device bfin_lq035q1_device = {
560 .name = "bfin-lq035q1",
561 .id = -1,
562 .num_resources = ARRAY_SIZE(bfin_lq035q1_resources),
563 .resource = bfin_lq035q1_resources,
564 .dev = {
565 .platform_data = &bfin_lq035q1_data,
566 },
567 };
568 #endif /* CONFIG_FB_BFIN_LQ035Q1 */
569
570 static struct spi_board_info bf538_spi_board_info[] __initdata = {
571 #if defined(CONFIG_MTD_M25P80) \
572 || defined(CONFIG_MTD_M25P80_MODULE)
573 {
574 /* the modalias must be the same as spi device driver name */
575 .modalias = "m25p80", /* Name of spi_driver for this device */
576 .max_speed_hz = 25000000, /* max spi clock (SCK) speed in HZ */
577 .bus_num = 0, /* Framework bus number */
578 .chip_select = 1, /* SPI_SSEL1*/
579 .platform_data = &bfin_spi_flash_data,
580 .controller_data = &spi_flash_chip_info,
581 .mode = SPI_MODE_3,
582 },
583 #endif /* CONFIG_MTD_M25P80 */
584 #if defined(CONFIG_TOUCHSCREEN_AD7879_SPI) || defined(CONFIG_TOUCHSCREEN_AD7879_SPI_MODULE)
585 {
586 .modalias = "ad7879",
587 .platform_data = &bfin_ad7879_ts_info,
588 .irq = IRQ_PF3,
589 .max_speed_hz = 5000000, /* max spi clock (SCK) speed in HZ */
590 .bus_num = 0,
591 .chip_select = 1,
592 .mode = SPI_CPHA | SPI_CPOL,
593 },
594 #endif /* CONFIG_TOUCHSCREEN_AD7879_SPI */
595 #if defined(CONFIG_FB_BFIN_LQ035Q1) || defined(CONFIG_FB_BFIN_LQ035Q1_MODULE)
596 {
597 .modalias = "bfin-lq035q1-spi",
598 .max_speed_hz = 20000000, /* max spi clock (SCK) speed in HZ */
599 .bus_num = 0,
600 .chip_select = 2,
601 .mode = SPI_CPHA | SPI_CPOL,
602 },
603 #endif /* CONFIG_FB_BFIN_LQ035Q1 */
604 #if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
605 {
606 .modalias = "spidev",
607 .max_speed_hz = 3125000, /* max spi clock (SCK) speed in HZ */
608 .bus_num = 0,
609 .chip_select = 1,
610 },
611 #endif /* CONFIG_SPI_SPIDEV */
612 };
613
614 /* SPI (0) */
615 static struct resource bfin_spi0_resource[] = {
616 [0] = {
617 .start = SPI0_REGBASE,
618 .end = SPI0_REGBASE + 0xFF,
619 .flags = IORESOURCE_MEM,
620 },
621 [1] = {
622 .start = CH_SPI0,
623 .end = CH_SPI0,
624 .flags = IORESOURCE_DMA,
625 },
626 [2] = {
627 .start = IRQ_SPI0,
628 .end = IRQ_SPI0,
629 .flags = IORESOURCE_IRQ,
630 }
631 };
632
633 /* SPI (1) */
634 static struct resource bfin_spi1_resource[] = {
635 [0] = {
636 .start = SPI1_REGBASE,
637 .end = SPI1_REGBASE + 0xFF,
638 .flags = IORESOURCE_MEM,
639 },
640 [1] = {
641 .start = CH_SPI1,
642 .end = CH_SPI1,
643 .flags = IORESOURCE_DMA,
644 },
645 [2] = {
646 .start = IRQ_SPI1,
647 .end = IRQ_SPI1,
648 .flags = IORESOURCE_IRQ,
649 }
650 };
651
652 /* SPI (2) */
653 static struct resource bfin_spi2_resource[] = {
654 [0] = {
655 .start = SPI2_REGBASE,
656 .end = SPI2_REGBASE + 0xFF,
657 .flags = IORESOURCE_MEM,
658 },
659 [1] = {
660 .start = CH_SPI2,
661 .end = CH_SPI2,
662 .flags = IORESOURCE_DMA,
663 },
664 [2] = {
665 .start = IRQ_SPI2,
666 .end = IRQ_SPI2,
667 .flags = IORESOURCE_IRQ,
668 }
669 };
670
671 /* SPI controller data */
672 static struct bfin5xx_spi_master bf538_spi_master_info0 = {
673 .num_chipselect = 8,
674 .enable_dma = 1, /* master has the ability to do dma transfer */
675 .pin_req = {P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
676 };
677
678 static struct platform_device bf538_spi_master0 = {
679 .name = "bfin-spi",
680 .id = 0, /* Bus number */
681 .num_resources = ARRAY_SIZE(bfin_spi0_resource),
682 .resource = bfin_spi0_resource,
683 .dev = {
684 .platform_data = &bf538_spi_master_info0, /* Passed to driver */
685 },
686 };
687
688 static struct bfin5xx_spi_master bf538_spi_master_info1 = {
689 .num_chipselect = 2,
690 .enable_dma = 1, /* master has the ability to do dma transfer */
691 .pin_req = {P_SPI1_SCK, P_SPI1_MISO, P_SPI1_MOSI, 0},
692 };
693
694 static struct platform_device bf538_spi_master1 = {
695 .name = "bfin-spi",
696 .id = 1, /* Bus number */
697 .num_resources = ARRAY_SIZE(bfin_spi1_resource),
698 .resource = bfin_spi1_resource,
699 .dev = {
700 .platform_data = &bf538_spi_master_info1, /* Passed to driver */
701 },
702 };
703
704 static struct bfin5xx_spi_master bf538_spi_master_info2 = {
705 .num_chipselect = 2,
706 .enable_dma = 1, /* master has the ability to do dma transfer */
707 .pin_req = {P_SPI2_SCK, P_SPI2_MISO, P_SPI2_MOSI, 0},
708 };
709
710 static struct platform_device bf538_spi_master2 = {
711 .name = "bfin-spi",
712 .id = 2, /* Bus number */
713 .num_resources = ARRAY_SIZE(bfin_spi2_resource),
714 .resource = bfin_spi2_resource,
715 .dev = {
716 .platform_data = &bf538_spi_master_info2, /* Passed to driver */
717 },
718 };
719
720 #if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
721 static const u16 bfin_twi0_pins[] = {P_TWI0_SCL, P_TWI0_SDA, 0};
722
723 static struct resource bfin_twi0_resource[] = {
724 [0] = {
725 .start = TWI0_REGBASE,
726 .end = TWI0_REGBASE + 0xFF,
727 .flags = IORESOURCE_MEM,
728 },
729 [1] = {
730 .start = IRQ_TWI0,
731 .end = IRQ_TWI0,
732 .flags = IORESOURCE_IRQ,
733 },
734 };
735
736 static struct platform_device i2c_bfin_twi0_device = {
737 .name = "i2c-bfin-twi",
738 .id = 0,
739 .num_resources = ARRAY_SIZE(bfin_twi0_resource),
740 .resource = bfin_twi0_resource,
741 .dev = {
742 .platform_data = &bfin_twi0_pins,
743 },
744 };
745
746 static const u16 bfin_twi1_pins[] = {P_TWI1_SCL, P_TWI1_SDA, 0};
747
748 static struct resource bfin_twi1_resource[] = {
749 [0] = {
750 .start = TWI1_REGBASE,
751 .end = TWI1_REGBASE + 0xFF,
752 .flags = IORESOURCE_MEM,
753 },
754 [1] = {
755 .start = IRQ_TWI1,
756 .end = IRQ_TWI1,
757 .flags = IORESOURCE_IRQ,
758 },
759 };
760
761 static struct platform_device i2c_bfin_twi1_device = {
762 .name = "i2c-bfin-twi",
763 .id = 1,
764 .num_resources = ARRAY_SIZE(bfin_twi1_resource),
765 .resource = bfin_twi1_resource,
766 };
767 #endif /* CONFIG_I2C_BLACKFIN_TWI */
768
769 #if defined(CONFIG_KEYBOARD_GPIO) || defined(CONFIG_KEYBOARD_GPIO_MODULE)
770 #include <linux/gpio_keys.h>
771
772 static struct gpio_keys_button bfin_gpio_keys_table[] = {
773 {BTN_0, GPIO_PC7, 1, "gpio-keys: BTN0"},
774 };
775
776 static struct gpio_keys_platform_data bfin_gpio_keys_data = {
777 .buttons = bfin_gpio_keys_table,
778 .nbuttons = ARRAY_SIZE(bfin_gpio_keys_table),
779 };
780
781 static struct platform_device bfin_device_gpiokeys = {
782 .name = "gpio-keys",
783 .dev = {
784 .platform_data = &bfin_gpio_keys_data,
785 },
786 };
787 #endif
788
789 static const unsigned int cclk_vlev_datasheet[] =
790 {
791 /*
792 * Internal VLEV BF538SBBC1533
793 ****temporarily using these values until data sheet is updated
794 */
795 VRPAIR(VLEV_100, 150000000),
796 VRPAIR(VLEV_100, 250000000),
797 VRPAIR(VLEV_110, 276000000),
798 VRPAIR(VLEV_115, 301000000),
799 VRPAIR(VLEV_120, 525000000),
800 VRPAIR(VLEV_125, 550000000),
801 VRPAIR(VLEV_130, 600000000),
802 };
803
804 static struct bfin_dpmc_platform_data bfin_dmpc_vreg_data = {
805 .tuple_tab = cclk_vlev_datasheet,
806 .tabsize = ARRAY_SIZE(cclk_vlev_datasheet),
807 .vr_settling_time = 25 /* us */,
808 };
809
810 static struct platform_device bfin_dpmc = {
811 .name = "bfin dpmc",
812 .dev = {
813 .platform_data = &bfin_dmpc_vreg_data,
814 },
815 };
816
817 #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
818 static struct mtd_partition ezkit_partitions[] = {
819 {
820 .name = "bootloader(nor)",
821 .size = 0x40000,
822 .offset = 0,
823 }, {
824 .name = "linux kernel(nor)",
825 .size = 0x180000,
826 .offset = MTDPART_OFS_APPEND,
827 }, {
828 .name = "file system(nor)",
829 .size = MTDPART_SIZ_FULL,
830 .offset = MTDPART_OFS_APPEND,
831 }
832 };
833
834 static struct physmap_flash_data ezkit_flash_data = {
835 .width = 2,
836 .parts = ezkit_partitions,
837 .nr_parts = ARRAY_SIZE(ezkit_partitions),
838 };
839
840 static struct resource ezkit_flash_resource = {
841 .start = 0x20000000,
842 #if defined(CONFIG_SMC91X) || defined(CONFIG_SMC91X_MODULE)
843 .end = 0x202fffff,
844 #else
845 .end = 0x203fffff,
846 #endif
847 .flags = IORESOURCE_MEM,
848 };
849
850 static struct platform_device ezkit_flash_device = {
851 .name = "physmap-flash",
852 .id = 0,
853 .dev = {
854 .platform_data = &ezkit_flash_data,
855 },
856 .num_resources = 1,
857 .resource = &ezkit_flash_resource,
858 };
859 #endif
860
861 static struct platform_device *cm_bf538_devices[] __initdata = {
862
863 &bfin_dpmc,
864
865 #if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
866 &rtc_device,
867 #endif
868
869 #if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
870 #ifdef CONFIG_SERIAL_BFIN_UART0
871 &bfin_uart0_device,
872 #endif
873 #ifdef CONFIG_SERIAL_BFIN_UART1
874 &bfin_uart1_device,
875 #endif
876 #ifdef CONFIG_SERIAL_BFIN_UART2
877 &bfin_uart2_device,
878 #endif
879 #endif
880
881 #if defined(CONFIG_SPI_BFIN5XX) || defined(CONFIG_SPI_BFIN5XX_MODULE)
882 &bf538_spi_master0,
883 &bf538_spi_master1,
884 &bf538_spi_master2,
885 #endif
886
887 #if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
888 &i2c_bfin_twi0_device,
889 &i2c_bfin_twi1_device,
890 #endif
891
892 #if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
893 #ifdef CONFIG_BFIN_SIR0
894 &bfin_sir0_device,
895 #endif
896 #ifdef CONFIG_BFIN_SIR1
897 &bfin_sir1_device,
898 #endif
899 #ifdef CONFIG_BFIN_SIR2
900 &bfin_sir2_device,
901 #endif
902 #endif
903
904 #if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
905 #ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
906 &bfin_sport0_uart_device,
907 #endif
908 #ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
909 &bfin_sport1_uart_device,
910 #endif
911 #ifdef CONFIG_SERIAL_BFIN_SPORT2_UART
912 &bfin_sport2_uart_device,
913 #endif
914 #ifdef CONFIG_SERIAL_BFIN_SPORT3_UART
915 &bfin_sport3_uart_device,
916 #endif
917 #endif
918
919 #if defined(CONFIG_CAN_BFIN) || defined(CONFIG_CAN_BFIN_MODULE)
920 &bfin_can_device,
921 #endif
922
923 #if defined(CONFIG_SMC91X) || defined(CONFIG_SMC91X_MODULE)
924 &smc91x_device,
925 #endif
926
927 #if defined(CONFIG_FB_BFIN_LQ035Q1) || defined(CONFIG_FB_BFIN_LQ035Q1_MODULE)
928 &bfin_lq035q1_device,
929 #endif
930
931 #if defined(CONFIG_KEYBOARD_GPIO) || defined(CONFIG_KEYBOARD_GPIO_MODULE)
932 &bfin_device_gpiokeys,
933 #endif
934
935 #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
936 &ezkit_flash_device,
937 #endif
938 };
939
940 static int __init ezkit_init(void)
941 {
942 printk(KERN_INFO "%s(): registering device resources\n", __func__);
943 platform_add_devices(cm_bf538_devices, ARRAY_SIZE(cm_bf538_devices));
944
945 #if defined(CONFIG_SPI_BFIN5XX) || defined(CONFIG_SPI_BFIN5XX_MODULE)
946 spi_register_board_info(bf538_spi_board_info,
947 ARRAY_SIZE(bf538_spi_board_info));
948 #endif
949
950 return 0;
951 }
952
953 arch_initcall(ezkit_init);
954
955 static struct platform_device *ezkit_early_devices[] __initdata = {
956 #if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
957 #ifdef CONFIG_SERIAL_BFIN_UART0
958 &bfin_uart0_device,
959 #endif
960 #ifdef CONFIG_SERIAL_BFIN_UART1
961 &bfin_uart1_device,
962 #endif
963 #ifdef CONFIG_SERIAL_BFIN_UART2
964 &bfin_uart2_device,
965 #endif
966 #endif
967
968 #if defined(CONFIG_SERIAL_BFIN_SPORT_CONSOLE)
969 #ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
970 &bfin_sport0_uart_device,
971 #endif
972 #ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
973 &bfin_sport1_uart_device,
974 #endif
975 #ifdef CONFIG_SERIAL_BFIN_SPORT2_UART
976 &bfin_sport2_uart_device,
977 #endif
978 #ifdef CONFIG_SERIAL_BFIN_SPORT3_UART
979 &bfin_sport3_uart_device,
980 #endif
981 #endif
982 };
983
984 void __init native_machine_early_platform_add_devices(void)
985 {
986 printk(KERN_INFO "register early platform devices\n");
987 early_platform_add_devices(ezkit_early_devices,
988 ARRAY_SIZE(ezkit_early_devices));
989 }