1 #include <linux/types.h>
4 #include <hwregs/intr_vect.h>
5 #include <hwregs/intr_vect_defs.h>
6 #include <asm/tlbflush.h>
7 #include <asm/mmu_context.h>
8 #include <hwregs/asm/mmu_defs_asm.h>
9 #include <hwregs/supp_reg.h>
10 #include <asm/atomic.h>
12 #include <linux/err.h>
13 #include <linux/init.h>
14 #include <linux/timex.h>
15 #include <linux/sched.h>
16 #include <linux/kernel.h>
17 #include <linux/cpumask.h>
18 #include <linux/interrupt.h>
19 #include <linux/module.h>
21 #define IPI_SCHEDULE 1
23 #define IPI_FLUSH_TLB 4
26 #define FLUSH_ALL (void*)0xffffffff
28 /* Vector of locks used for various atomic operations */
29 spinlock_t cris_atomic_locks
[] = {
30 [0 ... LOCK_COUNT
- 1] = __SPIN_LOCK_UNLOCKED(cris_atomic_locks
)
34 cpumask_t phys_cpu_present_map
= CPU_MASK_NONE
;
35 EXPORT_SYMBOL(phys_cpu_present_map
);
37 /* Variables used during SMP boot */
38 volatile int cpu_now_booting
= 0;
39 volatile struct thread_info
*smp_init_current_idle_thread
;
41 /* Variables used during IPI */
42 static DEFINE_SPINLOCK(call_lock
);
43 static DEFINE_SPINLOCK(tlbstate_lock
);
45 struct call_data_struct
{
46 void (*func
) (void *info
);
51 static struct call_data_struct
* call_data
;
53 static struct mm_struct
* flush_mm
;
54 static struct vm_area_struct
* flush_vma
;
55 static unsigned long flush_addr
;
58 static unsigned long irq_regs
[NR_CPUS
] = {
63 static irqreturn_t
crisv32_ipi_interrupt(int irq
, void *dev_id
);
64 static int send_ipi(int vector
, int wait
, cpumask_t cpu_mask
);
65 static struct irqaction irq_ipi
= {
66 .handler
= crisv32_ipi_interrupt
,
67 .flags
= IRQF_DISABLED
,
71 extern void cris_mmu_init(void);
72 extern void cris_timer_init(void);
74 /* SMP initialization */
75 void __init
smp_prepare_cpus(unsigned int max_cpus
)
79 /* From now on we can expect IPIs so set them up */
80 setup_irq(IPI_INTR_VECT
, &irq_ipi
);
82 /* Mark all possible CPUs as present */
83 for (i
= 0; i
< max_cpus
; i
++)
84 cpu_set(i
, phys_cpu_present_map
);
87 void __devinit
smp_prepare_boot_cpu(void)
89 /* PGD pointer has moved after per_cpu initialization so
93 pgd
= (pgd_t
**)&per_cpu(current_pgd
, smp_processor_id());
96 SUPP_REG_WR(RW_MM_TLB_PGD
, pgd
);
98 SUPP_REG_WR(RW_MM_TLB_PGD
, pgd
);
100 set_cpu_online(0, true);
101 cpu_set(0, phys_cpu_present_map
);
102 set_cpu_possible(0, true);
105 void __init
smp_cpus_done(unsigned int max_cpus
)
109 /* Bring one cpu online.*/
111 smp_boot_one_cpu(int cpuid
)
114 struct task_struct
*idle
;
115 cpumask_t cpu_mask
= CPU_MASK_NONE
;
117 idle
= fork_idle(cpuid
);
119 panic("SMP: fork failed for CPU:%d", cpuid
);
121 task_thread_info(idle
)->cpu
= cpuid
;
123 /* Information to the CPU that is about to boot */
124 smp_init_current_idle_thread
= task_thread_info(idle
);
125 cpu_now_booting
= cpuid
;
128 cpu_set(cpuid
, cpu_online_map
);
129 cpu_set(cpuid
, cpu_mask
);
130 send_ipi(IPI_BOOT
, 0, cpu_mask
);
131 cpu_clear(cpuid
, cpu_online_map
);
133 /* Wait for CPU to come online */
134 for (timeout
= 0; timeout
< 10000; timeout
++) {
135 if(cpu_online(cpuid
)) {
137 smp_init_current_idle_thread
= NULL
;
138 return 0; /* CPU online */
144 put_task_struct(idle
);
147 printk(KERN_CRIT
"SMP: CPU:%d is stuck.\n", cpuid
);
151 /* Secondary CPUs starts using C here. Here we need to setup CPU
152 * specific stuff such as the local timer and the MMU. */
153 void __init
smp_callin(void)
155 extern void cpu_idle(void);
157 int cpu
= cpu_now_booting
;
158 reg_intr_vect_rw_mask vect_mask
= {0};
160 /* Initialise the idle task for this CPU */
161 atomic_inc(&init_mm
.mm_count
);
162 current
->active_mm
= &init_mm
;
168 /* Setup local timer. */
171 /* Enable IRQ and idle */
172 REG_WR(intr_vect
, irq_regs
[cpu
], rw_mask
, vect_mask
);
173 crisv32_unmask_irq(IPI_INTR_VECT
);
174 crisv32_unmask_irq(TIMER0_INTR_VECT
);
176 notify_cpu_starting(cpu
);
179 cpu_set(cpu
, cpu_online_map
);
183 /* Stop execution on this CPU.*/
184 void stop_this_cpu(void* dummy
)
187 asm volatile("halt");
191 void smp_send_stop(void)
193 smp_call_function(stop_this_cpu
, NULL
, 0);
196 int setup_profiling_timer(unsigned int multiplier
)
202 /* cache_decay_ticks is used by the scheduler to decide if a process
203 * is "hot" on one CPU. A higher value means a higher penalty to move
204 * a process to another CPU. Our cache is rather small so we report
207 unsigned long cache_decay_ticks
= 1;
209 int __cpuinit
__cpu_up(unsigned int cpu
)
211 smp_boot_one_cpu(cpu
);
212 return cpu_online(cpu
) ? 0 : -ENOSYS
;
215 void smp_send_reschedule(int cpu
)
217 cpumask_t cpu_mask
= CPU_MASK_NONE
;
218 cpu_set(cpu
, cpu_mask
);
219 send_ipi(IPI_SCHEDULE
, 0, cpu_mask
);
224 * Flush needs to be done on the local CPU and on any other CPU that
225 * may have the same mapping. The mm->cpu_vm_mask is used to keep track
226 * of which CPUs that a specific process has been executed on.
228 void flush_tlb_common(struct mm_struct
* mm
, struct vm_area_struct
* vma
, unsigned long addr
)
233 spin_lock_irqsave(&tlbstate_lock
, flags
);
234 cpu_mask
= (mm
== FLUSH_ALL
? cpu_all_mask
: *mm_cpumask(mm
));
235 cpu_clear(smp_processor_id(), cpu_mask
);
239 send_ipi(IPI_FLUSH_TLB
, 1, cpu_mask
);
240 spin_unlock_irqrestore(&tlbstate_lock
, flags
);
243 void flush_tlb_all(void)
246 flush_tlb_common(FLUSH_ALL
, FLUSH_ALL
, 0);
249 void flush_tlb_mm(struct mm_struct
*mm
)
252 flush_tlb_common(mm
, FLUSH_ALL
, 0);
253 /* No more mappings in other CPUs */
254 cpumask_clear(mm_cpumask(mm
));
255 cpumask_set_cpu(smp_processor_id(), mm_cpumask(mm
));
258 void flush_tlb_page(struct vm_area_struct
*vma
,
261 __flush_tlb_page(vma
, addr
);
262 flush_tlb_common(vma
->vm_mm
, vma
, addr
);
265 /* Inter processor interrupts
267 * The IPIs are used for:
268 * * Force a schedule on a CPU
269 * * FLush TLB on other CPUs
270 * * Call a function on other CPUs
273 int send_ipi(int vector
, int wait
, cpumask_t cpu_mask
)
276 reg_intr_vect_rw_ipi ipi
= REG_RD(intr_vect
, irq_regs
[i
], rw_ipi
);
279 /* Calculate CPUs to send to. */
280 cpus_and(cpu_mask
, cpu_mask
, cpu_online_map
);
283 for_each_cpu_mask(i
, cpu_mask
)
285 ipi
.vector
|= vector
;
286 REG_WR(intr_vect
, irq_regs
[i
], rw_ipi
, ipi
);
289 /* Wait for IPI to finish on other CPUS */
291 for_each_cpu_mask(i
, cpu_mask
) {
293 for (j
= 0 ; j
< 1000; j
++) {
294 ipi
= REG_RD(intr_vect
, irq_regs
[i
], rw_ipi
);
302 printk("SMP call timeout from %d to %d\n", smp_processor_id(), i
);
312 * You must not call this function with disabled interrupts or from a
313 * hardware interrupt handler or from a bottom half handler.
315 int smp_call_function(void (*func
)(void *info
), void *info
, int wait
)
317 cpumask_t cpu_mask
= CPU_MASK_ALL
;
318 struct call_data_struct data
;
321 cpu_clear(smp_processor_id(), cpu_mask
);
323 WARN_ON(irqs_disabled());
329 spin_lock(&call_lock
);
331 ret
= send_ipi(IPI_CALL
, wait
, cpu_mask
);
332 spin_unlock(&call_lock
);
337 irqreturn_t
crisv32_ipi_interrupt(int irq
, void *dev_id
)
339 void (*func
) (void *info
) = call_data
->func
;
340 void *info
= call_data
->info
;
341 reg_intr_vect_rw_ipi ipi
;
343 ipi
= REG_RD(intr_vect
, irq_regs
[smp_processor_id()], rw_ipi
);
345 if (ipi
.vector
& IPI_CALL
) {
348 if (ipi
.vector
& IPI_FLUSH_TLB
) {
349 if (flush_mm
== FLUSH_ALL
)
351 else if (flush_vma
== FLUSH_ALL
)
352 __flush_tlb_mm(flush_mm
);
354 __flush_tlb_page(flush_vma
, flush_addr
);
358 REG_WR(intr_vect
, irq_regs
[smp_processor_id()], rw_ipi
, ipi
);