]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/cris/include/arch-v32/mach-a3/mach/hwregs/iop/asm/iop_sw_spu_defs_asm.h
License cleanup: add SPDX GPL-2.0 license identifier to files with no license
[mirror_ubuntu-bionic-kernel.git] / arch / cris / include / arch-v32 / mach-a3 / mach / hwregs / iop / asm / iop_sw_spu_defs_asm.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __iop_sw_spu_defs_asm_h
3 #define __iop_sw_spu_defs_asm_h
4
5 /*
6 * This file is autogenerated from
7 * file: iop_sw_spu.r
8 *
9 * by ../../../tools/rdesc/bin/rdes2c -asm -outfile iop_sw_spu_defs_asm.h iop_sw_spu.r
10 * Any changes here will be lost.
11 *
12 * -*- buffer-read-only: t -*-
13 */
14
15 #ifndef REG_FIELD
16 #define REG_FIELD( scope, reg, field, value ) \
17 REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
18 #define REG_FIELD_X_( value, shift ) ((value) << shift)
19 #endif
20
21 #ifndef REG_STATE
22 #define REG_STATE( scope, reg, field, symbolic_value ) \
23 REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
24 #define REG_STATE_X_( k, shift ) (k << shift)
25 #endif
26
27 #ifndef REG_MASK
28 #define REG_MASK( scope, reg, field ) \
29 REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
30 #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
31 #endif
32
33 #ifndef REG_LSB
34 #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
35 #endif
36
37 #ifndef REG_BIT
38 #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
39 #endif
40
41 #ifndef REG_ADDR
42 #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
43 #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
44 #endif
45
46 #ifndef REG_ADDR_VECT
47 #define REG_ADDR_VECT( scope, inst, reg, index ) \
48 REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
49 STRIDE_##scope##_##reg )
50 #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
51 ((inst) + offs + (index) * stride)
52 #endif
53
54 /* Register r_mpu_trace, scope iop_sw_spu, type r */
55 #define reg_iop_sw_spu_r_mpu_trace_offset 0
56
57 /* Register rw_mc_ctrl, scope iop_sw_spu, type rw */
58 #define reg_iop_sw_spu_rw_mc_ctrl___keep_owner___lsb 0
59 #define reg_iop_sw_spu_rw_mc_ctrl___keep_owner___width 1
60 #define reg_iop_sw_spu_rw_mc_ctrl___keep_owner___bit 0
61 #define reg_iop_sw_spu_rw_mc_ctrl___cmd___lsb 1
62 #define reg_iop_sw_spu_rw_mc_ctrl___cmd___width 2
63 #define reg_iop_sw_spu_rw_mc_ctrl___size___lsb 3
64 #define reg_iop_sw_spu_rw_mc_ctrl___size___width 3
65 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu_mem___lsb 6
66 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu_mem___width 1
67 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu_mem___bit 6
68 #define reg_iop_sw_spu_rw_mc_ctrl_offset 4
69
70 /* Register rw_mc_data, scope iop_sw_spu, type rw */
71 #define reg_iop_sw_spu_rw_mc_data___val___lsb 0
72 #define reg_iop_sw_spu_rw_mc_data___val___width 32
73 #define reg_iop_sw_spu_rw_mc_data_offset 8
74
75 /* Register rw_mc_addr, scope iop_sw_spu, type rw */
76 #define reg_iop_sw_spu_rw_mc_addr_offset 12
77
78 /* Register rs_mc_data, scope iop_sw_spu, type rs */
79 #define reg_iop_sw_spu_rs_mc_data_offset 16
80
81 /* Register r_mc_data, scope iop_sw_spu, type r */
82 #define reg_iop_sw_spu_r_mc_data_offset 20
83
84 /* Register r_mc_stat, scope iop_sw_spu, type r */
85 #define reg_iop_sw_spu_r_mc_stat___busy_cpu___lsb 0
86 #define reg_iop_sw_spu_r_mc_stat___busy_cpu___width 1
87 #define reg_iop_sw_spu_r_mc_stat___busy_cpu___bit 0
88 #define reg_iop_sw_spu_r_mc_stat___busy_mpu___lsb 1
89 #define reg_iop_sw_spu_r_mc_stat___busy_mpu___width 1
90 #define reg_iop_sw_spu_r_mc_stat___busy_mpu___bit 1
91 #define reg_iop_sw_spu_r_mc_stat___busy_spu___lsb 2
92 #define reg_iop_sw_spu_r_mc_stat___busy_spu___width 1
93 #define reg_iop_sw_spu_r_mc_stat___busy_spu___bit 2
94 #define reg_iop_sw_spu_r_mc_stat___owned_by_cpu___lsb 3
95 #define reg_iop_sw_spu_r_mc_stat___owned_by_cpu___width 1
96 #define reg_iop_sw_spu_r_mc_stat___owned_by_cpu___bit 3
97 #define reg_iop_sw_spu_r_mc_stat___owned_by_mpu___lsb 4
98 #define reg_iop_sw_spu_r_mc_stat___owned_by_mpu___width 1
99 #define reg_iop_sw_spu_r_mc_stat___owned_by_mpu___bit 4
100 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu___lsb 5
101 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu___width 1
102 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu___bit 5
103 #define reg_iop_sw_spu_r_mc_stat_offset 24
104
105 /* Register rw_bus_clr_mask, scope iop_sw_spu, type rw */
106 #define reg_iop_sw_spu_rw_bus_clr_mask___byte0___lsb 0
107 #define reg_iop_sw_spu_rw_bus_clr_mask___byte0___width 8
108 #define reg_iop_sw_spu_rw_bus_clr_mask___byte1___lsb 8
109 #define reg_iop_sw_spu_rw_bus_clr_mask___byte1___width 8
110 #define reg_iop_sw_spu_rw_bus_clr_mask___byte2___lsb 16
111 #define reg_iop_sw_spu_rw_bus_clr_mask___byte2___width 8
112 #define reg_iop_sw_spu_rw_bus_clr_mask___byte3___lsb 24
113 #define reg_iop_sw_spu_rw_bus_clr_mask___byte3___width 8
114 #define reg_iop_sw_spu_rw_bus_clr_mask_offset 28
115
116 /* Register rw_bus_set_mask, scope iop_sw_spu, type rw */
117 #define reg_iop_sw_spu_rw_bus_set_mask___byte0___lsb 0
118 #define reg_iop_sw_spu_rw_bus_set_mask___byte0___width 8
119 #define reg_iop_sw_spu_rw_bus_set_mask___byte1___lsb 8
120 #define reg_iop_sw_spu_rw_bus_set_mask___byte1___width 8
121 #define reg_iop_sw_spu_rw_bus_set_mask___byte2___lsb 16
122 #define reg_iop_sw_spu_rw_bus_set_mask___byte2___width 8
123 #define reg_iop_sw_spu_rw_bus_set_mask___byte3___lsb 24
124 #define reg_iop_sw_spu_rw_bus_set_mask___byte3___width 8
125 #define reg_iop_sw_spu_rw_bus_set_mask_offset 32
126
127 /* Register rw_bus_oe_clr_mask, scope iop_sw_spu, type rw */
128 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte0___lsb 0
129 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte0___width 1
130 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte0___bit 0
131 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte1___lsb 1
132 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte1___width 1
133 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte1___bit 1
134 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte2___lsb 2
135 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte2___width 1
136 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte2___bit 2
137 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte3___lsb 3
138 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte3___width 1
139 #define reg_iop_sw_spu_rw_bus_oe_clr_mask___byte3___bit 3
140 #define reg_iop_sw_spu_rw_bus_oe_clr_mask_offset 36
141
142 /* Register rw_bus_oe_set_mask, scope iop_sw_spu, type rw */
143 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte0___lsb 0
144 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte0___width 1
145 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte0___bit 0
146 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte1___lsb 1
147 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte1___width 1
148 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte1___bit 1
149 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte2___lsb 2
150 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte2___width 1
151 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte2___bit 2
152 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte3___lsb 3
153 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte3___width 1
154 #define reg_iop_sw_spu_rw_bus_oe_set_mask___byte3___bit 3
155 #define reg_iop_sw_spu_rw_bus_oe_set_mask_offset 40
156
157 /* Register r_bus_in, scope iop_sw_spu, type r */
158 #define reg_iop_sw_spu_r_bus_in_offset 44
159
160 /* Register rw_gio_clr_mask, scope iop_sw_spu, type rw */
161 #define reg_iop_sw_spu_rw_gio_clr_mask___val___lsb 0
162 #define reg_iop_sw_spu_rw_gio_clr_mask___val___width 32
163 #define reg_iop_sw_spu_rw_gio_clr_mask_offset 48
164
165 /* Register rw_gio_set_mask, scope iop_sw_spu, type rw */
166 #define reg_iop_sw_spu_rw_gio_set_mask___val___lsb 0
167 #define reg_iop_sw_spu_rw_gio_set_mask___val___width 32
168 #define reg_iop_sw_spu_rw_gio_set_mask_offset 52
169
170 /* Register rw_gio_oe_clr_mask, scope iop_sw_spu, type rw */
171 #define reg_iop_sw_spu_rw_gio_oe_clr_mask___val___lsb 0
172 #define reg_iop_sw_spu_rw_gio_oe_clr_mask___val___width 32
173 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_offset 56
174
175 /* Register rw_gio_oe_set_mask, scope iop_sw_spu, type rw */
176 #define reg_iop_sw_spu_rw_gio_oe_set_mask___val___lsb 0
177 #define reg_iop_sw_spu_rw_gio_oe_set_mask___val___width 32
178 #define reg_iop_sw_spu_rw_gio_oe_set_mask_offset 60
179
180 /* Register r_gio_in, scope iop_sw_spu, type r */
181 #define reg_iop_sw_spu_r_gio_in_offset 64
182
183 /* Register rw_bus_clr_mask_lo, scope iop_sw_spu, type rw */
184 #define reg_iop_sw_spu_rw_bus_clr_mask_lo___byte0___lsb 0
185 #define reg_iop_sw_spu_rw_bus_clr_mask_lo___byte0___width 8
186 #define reg_iop_sw_spu_rw_bus_clr_mask_lo___byte1___lsb 8
187 #define reg_iop_sw_spu_rw_bus_clr_mask_lo___byte1___width 8
188 #define reg_iop_sw_spu_rw_bus_clr_mask_lo_offset 68
189
190 /* Register rw_bus_clr_mask_hi, scope iop_sw_spu, type rw */
191 #define reg_iop_sw_spu_rw_bus_clr_mask_hi___byte2___lsb 0
192 #define reg_iop_sw_spu_rw_bus_clr_mask_hi___byte2___width 8
193 #define reg_iop_sw_spu_rw_bus_clr_mask_hi___byte3___lsb 8
194 #define reg_iop_sw_spu_rw_bus_clr_mask_hi___byte3___width 8
195 #define reg_iop_sw_spu_rw_bus_clr_mask_hi_offset 72
196
197 /* Register rw_bus_set_mask_lo, scope iop_sw_spu, type rw */
198 #define reg_iop_sw_spu_rw_bus_set_mask_lo___byte0___lsb 0
199 #define reg_iop_sw_spu_rw_bus_set_mask_lo___byte0___width 8
200 #define reg_iop_sw_spu_rw_bus_set_mask_lo___byte1___lsb 8
201 #define reg_iop_sw_spu_rw_bus_set_mask_lo___byte1___width 8
202 #define reg_iop_sw_spu_rw_bus_set_mask_lo_offset 76
203
204 /* Register rw_bus_set_mask_hi, scope iop_sw_spu, type rw */
205 #define reg_iop_sw_spu_rw_bus_set_mask_hi___byte2___lsb 0
206 #define reg_iop_sw_spu_rw_bus_set_mask_hi___byte2___width 8
207 #define reg_iop_sw_spu_rw_bus_set_mask_hi___byte3___lsb 8
208 #define reg_iop_sw_spu_rw_bus_set_mask_hi___byte3___width 8
209 #define reg_iop_sw_spu_rw_bus_set_mask_hi_offset 80
210
211 /* Register rw_gio_clr_mask_lo, scope iop_sw_spu, type rw */
212 #define reg_iop_sw_spu_rw_gio_clr_mask_lo___val___lsb 0
213 #define reg_iop_sw_spu_rw_gio_clr_mask_lo___val___width 16
214 #define reg_iop_sw_spu_rw_gio_clr_mask_lo_offset 84
215
216 /* Register rw_gio_clr_mask_hi, scope iop_sw_spu, type rw */
217 #define reg_iop_sw_spu_rw_gio_clr_mask_hi___val___lsb 0
218 #define reg_iop_sw_spu_rw_gio_clr_mask_hi___val___width 16
219 #define reg_iop_sw_spu_rw_gio_clr_mask_hi_offset 88
220
221 /* Register rw_gio_set_mask_lo, scope iop_sw_spu, type rw */
222 #define reg_iop_sw_spu_rw_gio_set_mask_lo___val___lsb 0
223 #define reg_iop_sw_spu_rw_gio_set_mask_lo___val___width 16
224 #define reg_iop_sw_spu_rw_gio_set_mask_lo_offset 92
225
226 /* Register rw_gio_set_mask_hi, scope iop_sw_spu, type rw */
227 #define reg_iop_sw_spu_rw_gio_set_mask_hi___val___lsb 0
228 #define reg_iop_sw_spu_rw_gio_set_mask_hi___val___width 16
229 #define reg_iop_sw_spu_rw_gio_set_mask_hi_offset 96
230
231 /* Register rw_gio_oe_clr_mask_lo, scope iop_sw_spu, type rw */
232 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo___val___lsb 0
233 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo___val___width 16
234 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo_offset 100
235
236 /* Register rw_gio_oe_clr_mask_hi, scope iop_sw_spu, type rw */
237 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi___val___lsb 0
238 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi___val___width 16
239 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi_offset 104
240
241 /* Register rw_gio_oe_set_mask_lo, scope iop_sw_spu, type rw */
242 #define reg_iop_sw_spu_rw_gio_oe_set_mask_lo___val___lsb 0
243 #define reg_iop_sw_spu_rw_gio_oe_set_mask_lo___val___width 16
244 #define reg_iop_sw_spu_rw_gio_oe_set_mask_lo_offset 108
245
246 /* Register rw_gio_oe_set_mask_hi, scope iop_sw_spu, type rw */
247 #define reg_iop_sw_spu_rw_gio_oe_set_mask_hi___val___lsb 0
248 #define reg_iop_sw_spu_rw_gio_oe_set_mask_hi___val___width 16
249 #define reg_iop_sw_spu_rw_gio_oe_set_mask_hi_offset 112
250
251 /* Register rw_cpu_intr, scope iop_sw_spu, type rw */
252 #define reg_iop_sw_spu_rw_cpu_intr___intr0___lsb 0
253 #define reg_iop_sw_spu_rw_cpu_intr___intr0___width 1
254 #define reg_iop_sw_spu_rw_cpu_intr___intr0___bit 0
255 #define reg_iop_sw_spu_rw_cpu_intr___intr1___lsb 1
256 #define reg_iop_sw_spu_rw_cpu_intr___intr1___width 1
257 #define reg_iop_sw_spu_rw_cpu_intr___intr1___bit 1
258 #define reg_iop_sw_spu_rw_cpu_intr___intr2___lsb 2
259 #define reg_iop_sw_spu_rw_cpu_intr___intr2___width 1
260 #define reg_iop_sw_spu_rw_cpu_intr___intr2___bit 2
261 #define reg_iop_sw_spu_rw_cpu_intr___intr3___lsb 3
262 #define reg_iop_sw_spu_rw_cpu_intr___intr3___width 1
263 #define reg_iop_sw_spu_rw_cpu_intr___intr3___bit 3
264 #define reg_iop_sw_spu_rw_cpu_intr___intr4___lsb 4
265 #define reg_iop_sw_spu_rw_cpu_intr___intr4___width 1
266 #define reg_iop_sw_spu_rw_cpu_intr___intr4___bit 4
267 #define reg_iop_sw_spu_rw_cpu_intr___intr5___lsb 5
268 #define reg_iop_sw_spu_rw_cpu_intr___intr5___width 1
269 #define reg_iop_sw_spu_rw_cpu_intr___intr5___bit 5
270 #define reg_iop_sw_spu_rw_cpu_intr___intr6___lsb 6
271 #define reg_iop_sw_spu_rw_cpu_intr___intr6___width 1
272 #define reg_iop_sw_spu_rw_cpu_intr___intr6___bit 6
273 #define reg_iop_sw_spu_rw_cpu_intr___intr7___lsb 7
274 #define reg_iop_sw_spu_rw_cpu_intr___intr7___width 1
275 #define reg_iop_sw_spu_rw_cpu_intr___intr7___bit 7
276 #define reg_iop_sw_spu_rw_cpu_intr___intr8___lsb 8
277 #define reg_iop_sw_spu_rw_cpu_intr___intr8___width 1
278 #define reg_iop_sw_spu_rw_cpu_intr___intr8___bit 8
279 #define reg_iop_sw_spu_rw_cpu_intr___intr9___lsb 9
280 #define reg_iop_sw_spu_rw_cpu_intr___intr9___width 1
281 #define reg_iop_sw_spu_rw_cpu_intr___intr9___bit 9
282 #define reg_iop_sw_spu_rw_cpu_intr___intr10___lsb 10
283 #define reg_iop_sw_spu_rw_cpu_intr___intr10___width 1
284 #define reg_iop_sw_spu_rw_cpu_intr___intr10___bit 10
285 #define reg_iop_sw_spu_rw_cpu_intr___intr11___lsb 11
286 #define reg_iop_sw_spu_rw_cpu_intr___intr11___width 1
287 #define reg_iop_sw_spu_rw_cpu_intr___intr11___bit 11
288 #define reg_iop_sw_spu_rw_cpu_intr___intr12___lsb 12
289 #define reg_iop_sw_spu_rw_cpu_intr___intr12___width 1
290 #define reg_iop_sw_spu_rw_cpu_intr___intr12___bit 12
291 #define reg_iop_sw_spu_rw_cpu_intr___intr13___lsb 13
292 #define reg_iop_sw_spu_rw_cpu_intr___intr13___width 1
293 #define reg_iop_sw_spu_rw_cpu_intr___intr13___bit 13
294 #define reg_iop_sw_spu_rw_cpu_intr___intr14___lsb 14
295 #define reg_iop_sw_spu_rw_cpu_intr___intr14___width 1
296 #define reg_iop_sw_spu_rw_cpu_intr___intr14___bit 14
297 #define reg_iop_sw_spu_rw_cpu_intr___intr15___lsb 15
298 #define reg_iop_sw_spu_rw_cpu_intr___intr15___width 1
299 #define reg_iop_sw_spu_rw_cpu_intr___intr15___bit 15
300 #define reg_iop_sw_spu_rw_cpu_intr_offset 116
301
302 /* Register r_cpu_intr, scope iop_sw_spu, type r */
303 #define reg_iop_sw_spu_r_cpu_intr___intr0___lsb 0
304 #define reg_iop_sw_spu_r_cpu_intr___intr0___width 1
305 #define reg_iop_sw_spu_r_cpu_intr___intr0___bit 0
306 #define reg_iop_sw_spu_r_cpu_intr___intr1___lsb 1
307 #define reg_iop_sw_spu_r_cpu_intr___intr1___width 1
308 #define reg_iop_sw_spu_r_cpu_intr___intr1___bit 1
309 #define reg_iop_sw_spu_r_cpu_intr___intr2___lsb 2
310 #define reg_iop_sw_spu_r_cpu_intr___intr2___width 1
311 #define reg_iop_sw_spu_r_cpu_intr___intr2___bit 2
312 #define reg_iop_sw_spu_r_cpu_intr___intr3___lsb 3
313 #define reg_iop_sw_spu_r_cpu_intr___intr3___width 1
314 #define reg_iop_sw_spu_r_cpu_intr___intr3___bit 3
315 #define reg_iop_sw_spu_r_cpu_intr___intr4___lsb 4
316 #define reg_iop_sw_spu_r_cpu_intr___intr4___width 1
317 #define reg_iop_sw_spu_r_cpu_intr___intr4___bit 4
318 #define reg_iop_sw_spu_r_cpu_intr___intr5___lsb 5
319 #define reg_iop_sw_spu_r_cpu_intr___intr5___width 1
320 #define reg_iop_sw_spu_r_cpu_intr___intr5___bit 5
321 #define reg_iop_sw_spu_r_cpu_intr___intr6___lsb 6
322 #define reg_iop_sw_spu_r_cpu_intr___intr6___width 1
323 #define reg_iop_sw_spu_r_cpu_intr___intr6___bit 6
324 #define reg_iop_sw_spu_r_cpu_intr___intr7___lsb 7
325 #define reg_iop_sw_spu_r_cpu_intr___intr7___width 1
326 #define reg_iop_sw_spu_r_cpu_intr___intr7___bit 7
327 #define reg_iop_sw_spu_r_cpu_intr___intr8___lsb 8
328 #define reg_iop_sw_spu_r_cpu_intr___intr8___width 1
329 #define reg_iop_sw_spu_r_cpu_intr___intr8___bit 8
330 #define reg_iop_sw_spu_r_cpu_intr___intr9___lsb 9
331 #define reg_iop_sw_spu_r_cpu_intr___intr9___width 1
332 #define reg_iop_sw_spu_r_cpu_intr___intr9___bit 9
333 #define reg_iop_sw_spu_r_cpu_intr___intr10___lsb 10
334 #define reg_iop_sw_spu_r_cpu_intr___intr10___width 1
335 #define reg_iop_sw_spu_r_cpu_intr___intr10___bit 10
336 #define reg_iop_sw_spu_r_cpu_intr___intr11___lsb 11
337 #define reg_iop_sw_spu_r_cpu_intr___intr11___width 1
338 #define reg_iop_sw_spu_r_cpu_intr___intr11___bit 11
339 #define reg_iop_sw_spu_r_cpu_intr___intr12___lsb 12
340 #define reg_iop_sw_spu_r_cpu_intr___intr12___width 1
341 #define reg_iop_sw_spu_r_cpu_intr___intr12___bit 12
342 #define reg_iop_sw_spu_r_cpu_intr___intr13___lsb 13
343 #define reg_iop_sw_spu_r_cpu_intr___intr13___width 1
344 #define reg_iop_sw_spu_r_cpu_intr___intr13___bit 13
345 #define reg_iop_sw_spu_r_cpu_intr___intr14___lsb 14
346 #define reg_iop_sw_spu_r_cpu_intr___intr14___width 1
347 #define reg_iop_sw_spu_r_cpu_intr___intr14___bit 14
348 #define reg_iop_sw_spu_r_cpu_intr___intr15___lsb 15
349 #define reg_iop_sw_spu_r_cpu_intr___intr15___width 1
350 #define reg_iop_sw_spu_r_cpu_intr___intr15___bit 15
351 #define reg_iop_sw_spu_r_cpu_intr_offset 120
352
353 /* Register r_hw_intr, scope iop_sw_spu, type r */
354 #define reg_iop_sw_spu_r_hw_intr___trigger_grp0___lsb 0
355 #define reg_iop_sw_spu_r_hw_intr___trigger_grp0___width 1
356 #define reg_iop_sw_spu_r_hw_intr___trigger_grp0___bit 0
357 #define reg_iop_sw_spu_r_hw_intr___trigger_grp1___lsb 1
358 #define reg_iop_sw_spu_r_hw_intr___trigger_grp1___width 1
359 #define reg_iop_sw_spu_r_hw_intr___trigger_grp1___bit 1
360 #define reg_iop_sw_spu_r_hw_intr___trigger_grp2___lsb 2
361 #define reg_iop_sw_spu_r_hw_intr___trigger_grp2___width 1
362 #define reg_iop_sw_spu_r_hw_intr___trigger_grp2___bit 2
363 #define reg_iop_sw_spu_r_hw_intr___trigger_grp3___lsb 3
364 #define reg_iop_sw_spu_r_hw_intr___trigger_grp3___width 1
365 #define reg_iop_sw_spu_r_hw_intr___trigger_grp3___bit 3
366 #define reg_iop_sw_spu_r_hw_intr___trigger_grp4___lsb 4
367 #define reg_iop_sw_spu_r_hw_intr___trigger_grp4___width 1
368 #define reg_iop_sw_spu_r_hw_intr___trigger_grp4___bit 4
369 #define reg_iop_sw_spu_r_hw_intr___trigger_grp5___lsb 5
370 #define reg_iop_sw_spu_r_hw_intr___trigger_grp5___width 1
371 #define reg_iop_sw_spu_r_hw_intr___trigger_grp5___bit 5
372 #define reg_iop_sw_spu_r_hw_intr___trigger_grp6___lsb 6
373 #define reg_iop_sw_spu_r_hw_intr___trigger_grp6___width 1
374 #define reg_iop_sw_spu_r_hw_intr___trigger_grp6___bit 6
375 #define reg_iop_sw_spu_r_hw_intr___trigger_grp7___lsb 7
376 #define reg_iop_sw_spu_r_hw_intr___trigger_grp7___width 1
377 #define reg_iop_sw_spu_r_hw_intr___trigger_grp7___bit 7
378 #define reg_iop_sw_spu_r_hw_intr___timer_grp0___lsb 8
379 #define reg_iop_sw_spu_r_hw_intr___timer_grp0___width 1
380 #define reg_iop_sw_spu_r_hw_intr___timer_grp0___bit 8
381 #define reg_iop_sw_spu_r_hw_intr___timer_grp1___lsb 9
382 #define reg_iop_sw_spu_r_hw_intr___timer_grp1___width 1
383 #define reg_iop_sw_spu_r_hw_intr___timer_grp1___bit 9
384 #define reg_iop_sw_spu_r_hw_intr___fifo_out___lsb 10
385 #define reg_iop_sw_spu_r_hw_intr___fifo_out___width 1
386 #define reg_iop_sw_spu_r_hw_intr___fifo_out___bit 10
387 #define reg_iop_sw_spu_r_hw_intr___fifo_out_extra___lsb 11
388 #define reg_iop_sw_spu_r_hw_intr___fifo_out_extra___width 1
389 #define reg_iop_sw_spu_r_hw_intr___fifo_out_extra___bit 11
390 #define reg_iop_sw_spu_r_hw_intr___fifo_in___lsb 12
391 #define reg_iop_sw_spu_r_hw_intr___fifo_in___width 1
392 #define reg_iop_sw_spu_r_hw_intr___fifo_in___bit 12
393 #define reg_iop_sw_spu_r_hw_intr___fifo_in_extra___lsb 13
394 #define reg_iop_sw_spu_r_hw_intr___fifo_in_extra___width 1
395 #define reg_iop_sw_spu_r_hw_intr___fifo_in_extra___bit 13
396 #define reg_iop_sw_spu_r_hw_intr___dmc_out___lsb 14
397 #define reg_iop_sw_spu_r_hw_intr___dmc_out___width 1
398 #define reg_iop_sw_spu_r_hw_intr___dmc_out___bit 14
399 #define reg_iop_sw_spu_r_hw_intr___dmc_in___lsb 15
400 #define reg_iop_sw_spu_r_hw_intr___dmc_in___width 1
401 #define reg_iop_sw_spu_r_hw_intr___dmc_in___bit 15
402 #define reg_iop_sw_spu_r_hw_intr_offset 124
403
404 /* Register rw_mpu_intr, scope iop_sw_spu, type rw */
405 #define reg_iop_sw_spu_rw_mpu_intr___intr0___lsb 0
406 #define reg_iop_sw_spu_rw_mpu_intr___intr0___width 1
407 #define reg_iop_sw_spu_rw_mpu_intr___intr0___bit 0
408 #define reg_iop_sw_spu_rw_mpu_intr___intr1___lsb 1
409 #define reg_iop_sw_spu_rw_mpu_intr___intr1___width 1
410 #define reg_iop_sw_spu_rw_mpu_intr___intr1___bit 1
411 #define reg_iop_sw_spu_rw_mpu_intr___intr2___lsb 2
412 #define reg_iop_sw_spu_rw_mpu_intr___intr2___width 1
413 #define reg_iop_sw_spu_rw_mpu_intr___intr2___bit 2
414 #define reg_iop_sw_spu_rw_mpu_intr___intr3___lsb 3
415 #define reg_iop_sw_spu_rw_mpu_intr___intr3___width 1
416 #define reg_iop_sw_spu_rw_mpu_intr___intr3___bit 3
417 #define reg_iop_sw_spu_rw_mpu_intr___intr4___lsb 4
418 #define reg_iop_sw_spu_rw_mpu_intr___intr4___width 1
419 #define reg_iop_sw_spu_rw_mpu_intr___intr4___bit 4
420 #define reg_iop_sw_spu_rw_mpu_intr___intr5___lsb 5
421 #define reg_iop_sw_spu_rw_mpu_intr___intr5___width 1
422 #define reg_iop_sw_spu_rw_mpu_intr___intr5___bit 5
423 #define reg_iop_sw_spu_rw_mpu_intr___intr6___lsb 6
424 #define reg_iop_sw_spu_rw_mpu_intr___intr6___width 1
425 #define reg_iop_sw_spu_rw_mpu_intr___intr6___bit 6
426 #define reg_iop_sw_spu_rw_mpu_intr___intr7___lsb 7
427 #define reg_iop_sw_spu_rw_mpu_intr___intr7___width 1
428 #define reg_iop_sw_spu_rw_mpu_intr___intr7___bit 7
429 #define reg_iop_sw_spu_rw_mpu_intr___intr8___lsb 8
430 #define reg_iop_sw_spu_rw_mpu_intr___intr8___width 1
431 #define reg_iop_sw_spu_rw_mpu_intr___intr8___bit 8
432 #define reg_iop_sw_spu_rw_mpu_intr___intr9___lsb 9
433 #define reg_iop_sw_spu_rw_mpu_intr___intr9___width 1
434 #define reg_iop_sw_spu_rw_mpu_intr___intr9___bit 9
435 #define reg_iop_sw_spu_rw_mpu_intr___intr10___lsb 10
436 #define reg_iop_sw_spu_rw_mpu_intr___intr10___width 1
437 #define reg_iop_sw_spu_rw_mpu_intr___intr10___bit 10
438 #define reg_iop_sw_spu_rw_mpu_intr___intr11___lsb 11
439 #define reg_iop_sw_spu_rw_mpu_intr___intr11___width 1
440 #define reg_iop_sw_spu_rw_mpu_intr___intr11___bit 11
441 #define reg_iop_sw_spu_rw_mpu_intr___intr12___lsb 12
442 #define reg_iop_sw_spu_rw_mpu_intr___intr12___width 1
443 #define reg_iop_sw_spu_rw_mpu_intr___intr12___bit 12
444 #define reg_iop_sw_spu_rw_mpu_intr___intr13___lsb 13
445 #define reg_iop_sw_spu_rw_mpu_intr___intr13___width 1
446 #define reg_iop_sw_spu_rw_mpu_intr___intr13___bit 13
447 #define reg_iop_sw_spu_rw_mpu_intr___intr14___lsb 14
448 #define reg_iop_sw_spu_rw_mpu_intr___intr14___width 1
449 #define reg_iop_sw_spu_rw_mpu_intr___intr14___bit 14
450 #define reg_iop_sw_spu_rw_mpu_intr___intr15___lsb 15
451 #define reg_iop_sw_spu_rw_mpu_intr___intr15___width 1
452 #define reg_iop_sw_spu_rw_mpu_intr___intr15___bit 15
453 #define reg_iop_sw_spu_rw_mpu_intr_offset 128
454
455 /* Register r_mpu_intr, scope iop_sw_spu, type r */
456 #define reg_iop_sw_spu_r_mpu_intr___intr0___lsb 0
457 #define reg_iop_sw_spu_r_mpu_intr___intr0___width 1
458 #define reg_iop_sw_spu_r_mpu_intr___intr0___bit 0
459 #define reg_iop_sw_spu_r_mpu_intr___intr1___lsb 1
460 #define reg_iop_sw_spu_r_mpu_intr___intr1___width 1
461 #define reg_iop_sw_spu_r_mpu_intr___intr1___bit 1
462 #define reg_iop_sw_spu_r_mpu_intr___intr2___lsb 2
463 #define reg_iop_sw_spu_r_mpu_intr___intr2___width 1
464 #define reg_iop_sw_spu_r_mpu_intr___intr2___bit 2
465 #define reg_iop_sw_spu_r_mpu_intr___intr3___lsb 3
466 #define reg_iop_sw_spu_r_mpu_intr___intr3___width 1
467 #define reg_iop_sw_spu_r_mpu_intr___intr3___bit 3
468 #define reg_iop_sw_spu_r_mpu_intr___intr4___lsb 4
469 #define reg_iop_sw_spu_r_mpu_intr___intr4___width 1
470 #define reg_iop_sw_spu_r_mpu_intr___intr4___bit 4
471 #define reg_iop_sw_spu_r_mpu_intr___intr5___lsb 5
472 #define reg_iop_sw_spu_r_mpu_intr___intr5___width 1
473 #define reg_iop_sw_spu_r_mpu_intr___intr5___bit 5
474 #define reg_iop_sw_spu_r_mpu_intr___intr6___lsb 6
475 #define reg_iop_sw_spu_r_mpu_intr___intr6___width 1
476 #define reg_iop_sw_spu_r_mpu_intr___intr6___bit 6
477 #define reg_iop_sw_spu_r_mpu_intr___intr7___lsb 7
478 #define reg_iop_sw_spu_r_mpu_intr___intr7___width 1
479 #define reg_iop_sw_spu_r_mpu_intr___intr7___bit 7
480 #define reg_iop_sw_spu_r_mpu_intr___intr8___lsb 8
481 #define reg_iop_sw_spu_r_mpu_intr___intr8___width 1
482 #define reg_iop_sw_spu_r_mpu_intr___intr8___bit 8
483 #define reg_iop_sw_spu_r_mpu_intr___intr9___lsb 9
484 #define reg_iop_sw_spu_r_mpu_intr___intr9___width 1
485 #define reg_iop_sw_spu_r_mpu_intr___intr9___bit 9
486 #define reg_iop_sw_spu_r_mpu_intr___intr10___lsb 10
487 #define reg_iop_sw_spu_r_mpu_intr___intr10___width 1
488 #define reg_iop_sw_spu_r_mpu_intr___intr10___bit 10
489 #define reg_iop_sw_spu_r_mpu_intr___intr11___lsb 11
490 #define reg_iop_sw_spu_r_mpu_intr___intr11___width 1
491 #define reg_iop_sw_spu_r_mpu_intr___intr11___bit 11
492 #define reg_iop_sw_spu_r_mpu_intr___intr12___lsb 12
493 #define reg_iop_sw_spu_r_mpu_intr___intr12___width 1
494 #define reg_iop_sw_spu_r_mpu_intr___intr12___bit 12
495 #define reg_iop_sw_spu_r_mpu_intr___intr13___lsb 13
496 #define reg_iop_sw_spu_r_mpu_intr___intr13___width 1
497 #define reg_iop_sw_spu_r_mpu_intr___intr13___bit 13
498 #define reg_iop_sw_spu_r_mpu_intr___intr14___lsb 14
499 #define reg_iop_sw_spu_r_mpu_intr___intr14___width 1
500 #define reg_iop_sw_spu_r_mpu_intr___intr14___bit 14
501 #define reg_iop_sw_spu_r_mpu_intr___intr15___lsb 15
502 #define reg_iop_sw_spu_r_mpu_intr___intr15___width 1
503 #define reg_iop_sw_spu_r_mpu_intr___intr15___bit 15
504 #define reg_iop_sw_spu_r_mpu_intr_offset 132
505
506
507 /* Constants */
508 #define regk_iop_sw_spu_copy 0x00000000
509 #define regk_iop_sw_spu_no 0x00000000
510 #define regk_iop_sw_spu_nop 0x00000000
511 #define regk_iop_sw_spu_rd 0x00000002
512 #define regk_iop_sw_spu_reg_copy 0x00000001
513 #define regk_iop_sw_spu_rw_bus_clr_mask_default 0x00000000
514 #define regk_iop_sw_spu_rw_bus_oe_clr_mask_default 0x00000000
515 #define regk_iop_sw_spu_rw_bus_oe_set_mask_default 0x00000000
516 #define regk_iop_sw_spu_rw_bus_set_mask_default 0x00000000
517 #define regk_iop_sw_spu_rw_gio_clr_mask_default 0x00000000
518 #define regk_iop_sw_spu_rw_gio_oe_clr_mask_default 0x00000000
519 #define regk_iop_sw_spu_rw_gio_oe_set_mask_default 0x00000000
520 #define regk_iop_sw_spu_rw_gio_set_mask_default 0x00000000
521 #define regk_iop_sw_spu_set 0x00000001
522 #define regk_iop_sw_spu_wr 0x00000003
523 #define regk_iop_sw_spu_yes 0x00000001
524 #endif /* __iop_sw_spu_defs_asm_h */