]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/powerpc/kernel/irq.c
da6d22ab180e0bacf2824af17a0021000fc227ca
[mirror_ubuntu-bionic-kernel.git] / arch / powerpc / kernel / irq.c
1 /*
2 * Derived from arch/i386/kernel/irq.c
3 * Copyright (C) 1992 Linus Torvalds
4 * Adapted from arch/i386 by Gary Thomas
5 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Updated and modified by Cort Dougan <cort@fsmlabs.com>
7 * Copyright (C) 1996-2001 Cort Dougan
8 * Adapted for Power Macintosh by Paul Mackerras
9 * Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 * This file contains the code used by various IRQ handling routines:
17 * asking for different IRQ's should be done through these routines
18 * instead of just grabbing them. Thus setups with different IRQ numbers
19 * shouldn't result in any weird surprises, and installing new handlers
20 * should be easier.
21 *
22 * The MPC8xx has an interrupt mask in the SIU. If a bit is set, the
23 * interrupt is _enabled_. As expected, IRQ0 is bit 0 in the 32-bit
24 * mask register (of which only 16 are defined), hence the weird shifting
25 * and complement of the cached_irq_mask. I want to be able to stuff
26 * this right into the SIU SMASK register.
27 * Many of the prep/chrp functions are conditional compiled on CONFIG_PPC_8xx
28 * to reduce code space and undefined function references.
29 */
30
31 #undef DEBUG
32
33 #include <linux/export.h>
34 #include <linux/threads.h>
35 #include <linux/kernel_stat.h>
36 #include <linux/signal.h>
37 #include <linux/sched.h>
38 #include <linux/ptrace.h>
39 #include <linux/ioport.h>
40 #include <linux/interrupt.h>
41 #include <linux/timex.h>
42 #include <linux/init.h>
43 #include <linux/slab.h>
44 #include <linux/delay.h>
45 #include <linux/irq.h>
46 #include <linux/seq_file.h>
47 #include <linux/cpumask.h>
48 #include <linux/profile.h>
49 #include <linux/bitops.h>
50 #include <linux/list.h>
51 #include <linux/radix-tree.h>
52 #include <linux/mutex.h>
53 #include <linux/pci.h>
54 #include <linux/debugfs.h>
55 #include <linux/of.h>
56 #include <linux/of_irq.h>
57
58 #include <linux/uaccess.h>
59 #include <asm/io.h>
60 #include <asm/pgtable.h>
61 #include <asm/irq.h>
62 #include <asm/cache.h>
63 #include <asm/prom.h>
64 #include <asm/ptrace.h>
65 #include <asm/machdep.h>
66 #include <asm/udbg.h>
67 #include <asm/smp.h>
68 #include <asm/livepatch.h>
69 #include <asm/asm-prototypes.h>
70
71 #ifdef CONFIG_PPC64
72 #include <asm/paca.h>
73 #include <asm/firmware.h>
74 #include <asm/lv1call.h>
75 #endif
76 #define CREATE_TRACE_POINTS
77 #include <asm/trace.h>
78 #include <asm/cpu_has_feature.h>
79
80 DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
81 EXPORT_PER_CPU_SYMBOL(irq_stat);
82
83 int __irq_offset_value;
84
85 #ifdef CONFIG_PPC32
86 EXPORT_SYMBOL(__irq_offset_value);
87 atomic_t ppc_n_lost_interrupts;
88
89 #ifdef CONFIG_TAU_INT
90 extern int tau_initialized;
91 extern int tau_interrupts(int);
92 #endif
93 #endif /* CONFIG_PPC32 */
94
95 #ifdef CONFIG_PPC64
96
97 int distribute_irqs = 1;
98
99 static inline notrace unsigned long get_irq_happened(void)
100 {
101 unsigned long happened;
102
103 __asm__ __volatile__("lbz %0,%1(13)"
104 : "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened)));
105
106 return happened;
107 }
108
109 static inline notrace void set_soft_enabled(unsigned long enable)
110 {
111 __asm__ __volatile__("stb %0,%1(13)"
112 : : "r" (enable), "i" (offsetof(struct paca_struct, soft_enabled)));
113 }
114
115 static inline notrace int decrementer_check_overflow(void)
116 {
117 u64 now = get_tb_or_rtc();
118 u64 *next_tb = this_cpu_ptr(&decrementers_next_tb);
119
120 return now >= *next_tb;
121 }
122
123 /* This is called whenever we are re-enabling interrupts
124 * and returns either 0 (nothing to do) or 500/900/280/a00/e80 if
125 * there's an EE, DEC or DBELL to generate.
126 *
127 * This is called in two contexts: From arch_local_irq_restore()
128 * before soft-enabling interrupts, and from the exception exit
129 * path when returning from an interrupt from a soft-disabled to
130 * a soft enabled context. In both case we have interrupts hard
131 * disabled.
132 *
133 * We take care of only clearing the bits we handled in the
134 * PACA irq_happened field since we can only re-emit one at a
135 * time and we don't want to "lose" one.
136 */
137 notrace unsigned int __check_irq_replay(void)
138 {
139 /*
140 * We use local_paca rather than get_paca() to avoid all
141 * the debug_smp_processor_id() business in this low level
142 * function
143 */
144 unsigned char happened = local_paca->irq_happened;
145
146 /* Clear bit 0 which we wouldn't clear otherwise */
147 local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
148 if (happened & PACA_IRQ_HARD_DIS) {
149 /*
150 * We may have missed a decrementer interrupt if hard disabled.
151 * Check the decrementer register in case we had a rollover
152 * while hard disabled.
153 */
154 if (!(happened & PACA_IRQ_DEC)) {
155 if (decrementer_check_overflow()) {
156 local_paca->irq_happened |= PACA_IRQ_DEC;
157 happened |= PACA_IRQ_DEC;
158 }
159 }
160 }
161
162 /*
163 * Force the delivery of pending soft-disabled interrupts on PS3.
164 * Any HV call will have this side effect.
165 */
166 if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
167 u64 tmp, tmp2;
168 lv1_get_version_info(&tmp, &tmp2);
169 }
170
171 /*
172 * Check if an hypervisor Maintenance interrupt happened.
173 * This is a higher priority interrupt than the others, so
174 * replay it first.
175 */
176 local_paca->irq_happened &= ~PACA_IRQ_HMI;
177 if (happened & PACA_IRQ_HMI)
178 return 0xe60;
179
180 /*
181 * We may have missed a decrementer interrupt. We check the
182 * decrementer itself rather than the paca irq_happened field
183 * in case we also had a rollover while hard disabled
184 */
185 local_paca->irq_happened &= ~PACA_IRQ_DEC;
186 if (happened & PACA_IRQ_DEC)
187 return 0x900;
188
189 /* Finally check if an external interrupt happened */
190 local_paca->irq_happened &= ~PACA_IRQ_EE;
191 if (happened & PACA_IRQ_EE)
192 return 0x500;
193
194 #ifdef CONFIG_PPC_BOOK3E
195 /* Finally check if an EPR external interrupt happened
196 * this bit is typically set if we need to handle another
197 * "edge" interrupt from within the MPIC "EPR" handler
198 */
199 local_paca->irq_happened &= ~PACA_IRQ_EE_EDGE;
200 if (happened & PACA_IRQ_EE_EDGE)
201 return 0x500;
202
203 local_paca->irq_happened &= ~PACA_IRQ_DBELL;
204 if (happened & PACA_IRQ_DBELL)
205 return 0x280;
206 #else
207 local_paca->irq_happened &= ~PACA_IRQ_DBELL;
208 if (happened & PACA_IRQ_DBELL) {
209 if (cpu_has_feature(CPU_FTR_HVMODE))
210 return 0xe80;
211 return 0xa00;
212 }
213 #endif /* CONFIG_PPC_BOOK3E */
214
215 /* There should be nothing left ! */
216 BUG_ON(local_paca->irq_happened != 0);
217
218 return 0;
219 }
220
221 notrace void arch_local_irq_restore(unsigned long en)
222 {
223 unsigned char irq_happened;
224 unsigned int replay;
225
226 /* Write the new soft-enabled value */
227 set_soft_enabled(en);
228 if (!en)
229 return;
230 /*
231 * From this point onward, we can take interrupts, preempt,
232 * etc... unless we got hard-disabled. We check if an event
233 * happened. If none happened, we know we can just return.
234 *
235 * We may have preempted before the check below, in which case
236 * we are checking the "new" CPU instead of the old one. This
237 * is only a problem if an event happened on the "old" CPU.
238 *
239 * External interrupt events will have caused interrupts to
240 * be hard-disabled, so there is no problem, we
241 * cannot have preempted.
242 */
243 irq_happened = get_irq_happened();
244 if (!irq_happened)
245 return;
246
247 /*
248 * We need to hard disable to get a trusted value from
249 * __check_irq_replay(). We also need to soft-disable
250 * again to avoid warnings in there due to the use of
251 * per-cpu variables.
252 *
253 * We know that if the value in irq_happened is exactly 0x01
254 * then we are already hard disabled (there are other less
255 * common cases that we'll ignore for now), so we skip the
256 * (expensive) mtmsrd.
257 */
258 if (unlikely(irq_happened != PACA_IRQ_HARD_DIS))
259 __hard_irq_disable();
260 #ifdef CONFIG_TRACE_IRQFLAGS
261 else {
262 /*
263 * We should already be hard disabled here. We had bugs
264 * where that wasn't the case so let's dbl check it and
265 * warn if we are wrong. Only do that when IRQ tracing
266 * is enabled as mfmsr() can be costly.
267 */
268 if (WARN_ON(mfmsr() & MSR_EE))
269 __hard_irq_disable();
270 }
271 #endif /* CONFIG_TRACE_IRQFLAGS */
272
273 set_soft_enabled(0);
274
275 /*
276 * Check if anything needs to be re-emitted. We haven't
277 * soft-enabled yet to avoid warnings in decrementer_check_overflow
278 * accessing per-cpu variables
279 */
280 replay = __check_irq_replay();
281
282 /* We can soft-enable now */
283 set_soft_enabled(1);
284
285 /*
286 * And replay if we have to. This will return with interrupts
287 * hard-enabled.
288 */
289 if (replay) {
290 __replay_interrupt(replay);
291 return;
292 }
293
294 /* Finally, let's ensure we are hard enabled */
295 __hard_irq_enable();
296 }
297 EXPORT_SYMBOL(arch_local_irq_restore);
298
299 /*
300 * This is specifically called by assembly code to re-enable interrupts
301 * if they are currently disabled. This is typically called before
302 * schedule() or do_signal() when returning to userspace. We do it
303 * in C to avoid the burden of dealing with lockdep etc...
304 *
305 * NOTE: This is called with interrupts hard disabled but not marked
306 * as such in paca->irq_happened, so we need to resync this.
307 */
308 void notrace restore_interrupts(void)
309 {
310 if (irqs_disabled()) {
311 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
312 local_irq_enable();
313 } else
314 __hard_irq_enable();
315 }
316
317 /*
318 * This is a helper to use when about to go into idle low-power
319 * when the latter has the side effect of re-enabling interrupts
320 * (such as calling H_CEDE under pHyp).
321 *
322 * You call this function with interrupts soft-disabled (this is
323 * already the case when ppc_md.power_save is called). The function
324 * will return whether to enter power save or just return.
325 *
326 * In the former case, it will have notified lockdep of interrupts
327 * being re-enabled and generally sanitized the lazy irq state,
328 * and in the latter case it will leave with interrupts hard
329 * disabled and marked as such, so the local_irq_enable() call
330 * in arch_cpu_idle() will properly re-enable everything.
331 */
332 bool prep_irq_for_idle(void)
333 {
334 /*
335 * First we need to hard disable to ensure no interrupt
336 * occurs before we effectively enter the low power state
337 */
338 __hard_irq_disable();
339 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
340
341 /*
342 * If anything happened while we were soft-disabled,
343 * we return now and do not enter the low power state.
344 */
345 if (lazy_irq_pending())
346 return false;
347
348 /* Tell lockdep we are about to re-enable */
349 trace_hardirqs_on();
350
351 /*
352 * Mark interrupts as soft-enabled and clear the
353 * PACA_IRQ_HARD_DIS from the pending mask since we
354 * are about to hard enable as well as a side effect
355 * of entering the low power state.
356 */
357 local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
358 local_paca->soft_enabled = 1;
359
360 /* Tell the caller to enter the low power state */
361 return true;
362 }
363
364 #ifdef CONFIG_PPC_BOOK3S
365 /*
366 * This is for idle sequences that return with IRQs off, but the
367 * idle state itself wakes on interrupt. Tell the irq tracer that
368 * IRQs are enabled for the duration of idle so it does not get long
369 * off times. Must be paired with fini_irq_for_idle_irqsoff.
370 */
371 bool prep_irq_for_idle_irqsoff(void)
372 {
373 WARN_ON(!irqs_disabled());
374
375 /*
376 * First we need to hard disable to ensure no interrupt
377 * occurs before we effectively enter the low power state
378 */
379 __hard_irq_disable();
380 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
381
382 /*
383 * If anything happened while we were soft-disabled,
384 * we return now and do not enter the low power state.
385 */
386 if (lazy_irq_pending())
387 return false;
388
389 /* Tell lockdep we are about to re-enable */
390 trace_hardirqs_on();
391
392 return true;
393 }
394
395 /*
396 * Take the SRR1 wakeup reason, index into this table to find the
397 * appropriate irq_happened bit.
398 */
399 static const u8 srr1_to_lazyirq[0x10] = {
400 0, 0, 0,
401 PACA_IRQ_DBELL,
402 0,
403 PACA_IRQ_DBELL,
404 PACA_IRQ_DEC,
405 0,
406 PACA_IRQ_EE,
407 PACA_IRQ_EE,
408 PACA_IRQ_HMI,
409 0, 0, 0, 0, 0 };
410
411 void irq_set_pending_from_srr1(unsigned long srr1)
412 {
413 unsigned int idx = (srr1 & SRR1_WAKEMASK_P8) >> 18;
414
415 /*
416 * The 0 index (SRR1[42:45]=b0000) must always evaluate to 0,
417 * so this can be called unconditionally with srr1 wake reason.
418 */
419 local_paca->irq_happened |= srr1_to_lazyirq[idx];
420 }
421 #endif /* CONFIG_PPC_BOOK3S */
422
423 /*
424 * Force a replay of the external interrupt handler on this CPU.
425 */
426 void force_external_irq_replay(void)
427 {
428 /*
429 * This must only be called with interrupts soft-disabled,
430 * the replay will happen when re-enabling.
431 */
432 WARN_ON(!arch_irqs_disabled());
433
434 /* Indicate in the PACA that we have an interrupt to replay */
435 local_paca->irq_happened |= PACA_IRQ_EE;
436 }
437
438 #endif /* CONFIG_PPC64 */
439
440 int arch_show_interrupts(struct seq_file *p, int prec)
441 {
442 int j;
443
444 #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT)
445 if (tau_initialized) {
446 seq_printf(p, "%*s: ", prec, "TAU");
447 for_each_online_cpu(j)
448 seq_printf(p, "%10u ", tau_interrupts(j));
449 seq_puts(p, " PowerPC Thermal Assist (cpu temp)\n");
450 }
451 #endif /* CONFIG_PPC32 && CONFIG_TAU_INT */
452
453 seq_printf(p, "%*s: ", prec, "LOC");
454 for_each_online_cpu(j)
455 seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_event);
456 seq_printf(p, " Local timer interrupts for timer event device\n");
457
458 seq_printf(p, "%*s: ", prec, "LOC");
459 for_each_online_cpu(j)
460 seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_others);
461 seq_printf(p, " Local timer interrupts for others\n");
462
463 seq_printf(p, "%*s: ", prec, "SPU");
464 for_each_online_cpu(j)
465 seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs);
466 seq_printf(p, " Spurious interrupts\n");
467
468 seq_printf(p, "%*s: ", prec, "PMI");
469 for_each_online_cpu(j)
470 seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs);
471 seq_printf(p, " Performance monitoring interrupts\n");
472
473 seq_printf(p, "%*s: ", prec, "MCE");
474 for_each_online_cpu(j)
475 seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions);
476 seq_printf(p, " Machine check exceptions\n");
477
478 if (cpu_has_feature(CPU_FTR_HVMODE)) {
479 seq_printf(p, "%*s: ", prec, "HMI");
480 for_each_online_cpu(j)
481 seq_printf(p, "%10u ",
482 per_cpu(irq_stat, j).hmi_exceptions);
483 seq_printf(p, " Hypervisor Maintenance Interrupts\n");
484 }
485
486 seq_printf(p, "%*s: ", prec, "NMI");
487 for_each_online_cpu(j)
488 seq_printf(p, "%10u ", per_cpu(irq_stat, j).sreset_irqs);
489 seq_printf(p, " System Reset interrupts\n");
490
491 #ifdef CONFIG_PPC_WATCHDOG
492 seq_printf(p, "%*s: ", prec, "WDG");
493 for_each_online_cpu(j)
494 seq_printf(p, "%10u ", per_cpu(irq_stat, j).soft_nmi_irqs);
495 seq_printf(p, " Watchdog soft-NMI interrupts\n");
496 #endif
497
498 #ifdef CONFIG_PPC_DOORBELL
499 if (cpu_has_feature(CPU_FTR_DBELL)) {
500 seq_printf(p, "%*s: ", prec, "DBL");
501 for_each_online_cpu(j)
502 seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs);
503 seq_printf(p, " Doorbell interrupts\n");
504 }
505 #endif
506
507 return 0;
508 }
509
510 /*
511 * /proc/stat helpers
512 */
513 u64 arch_irq_stat_cpu(unsigned int cpu)
514 {
515 u64 sum = per_cpu(irq_stat, cpu).timer_irqs_event;
516
517 sum += per_cpu(irq_stat, cpu).pmu_irqs;
518 sum += per_cpu(irq_stat, cpu).mce_exceptions;
519 sum += per_cpu(irq_stat, cpu).spurious_irqs;
520 sum += per_cpu(irq_stat, cpu).timer_irqs_others;
521 sum += per_cpu(irq_stat, cpu).hmi_exceptions;
522 sum += per_cpu(irq_stat, cpu).sreset_irqs;
523 #ifdef CONFIG_PPC_WATCHDOG
524 sum += per_cpu(irq_stat, cpu).soft_nmi_irqs;
525 #endif
526 #ifdef CONFIG_PPC_DOORBELL
527 sum += per_cpu(irq_stat, cpu).doorbell_irqs;
528 #endif
529
530 return sum;
531 }
532
533 static inline void check_stack_overflow(void)
534 {
535 #ifdef CONFIG_DEBUG_STACKOVERFLOW
536 long sp;
537
538 sp = current_stack_pointer() & (THREAD_SIZE-1);
539
540 /* check for stack overflow: is there less than 2KB free? */
541 if (unlikely(sp < (sizeof(struct thread_info) + 2048))) {
542 pr_err("do_IRQ: stack overflow: %ld\n",
543 sp - sizeof(struct thread_info));
544 dump_stack();
545 }
546 #endif
547 }
548
549 void __do_irq(struct pt_regs *regs)
550 {
551 unsigned int irq;
552
553 irq_enter();
554
555 trace_irq_entry(regs);
556
557 check_stack_overflow();
558
559 /*
560 * Query the platform PIC for the interrupt & ack it.
561 *
562 * This will typically lower the interrupt line to the CPU
563 */
564 irq = ppc_md.get_irq();
565
566 /* We can hard enable interrupts now to allow perf interrupts */
567 may_hard_irq_enable();
568
569 /* And finally process it */
570 if (unlikely(!irq))
571 __this_cpu_inc(irq_stat.spurious_irqs);
572 else
573 generic_handle_irq(irq);
574
575 trace_irq_exit(regs);
576
577 irq_exit();
578 }
579
580 void do_IRQ(struct pt_regs *regs)
581 {
582 struct pt_regs *old_regs = set_irq_regs(regs);
583 struct thread_info *curtp, *irqtp, *sirqtp;
584
585 /* Switch to the irq stack to handle this */
586 curtp = current_thread_info();
587 irqtp = hardirq_ctx[raw_smp_processor_id()];
588 sirqtp = softirq_ctx[raw_smp_processor_id()];
589
590 /* Already there ? */
591 if (unlikely(curtp == irqtp || curtp == sirqtp)) {
592 __do_irq(regs);
593 set_irq_regs(old_regs);
594 return;
595 }
596
597 /* Prepare the thread_info in the irq stack */
598 irqtp->task = curtp->task;
599 irqtp->flags = 0;
600
601 /* Copy the preempt_count so that the [soft]irq checks work. */
602 irqtp->preempt_count = curtp->preempt_count;
603
604 /* Switch stack and call */
605 call_do_irq(regs, irqtp);
606
607 /* Restore stack limit */
608 irqtp->task = NULL;
609
610 /* Copy back updates to the thread_info */
611 if (irqtp->flags)
612 set_bits(irqtp->flags, &curtp->flags);
613
614 set_irq_regs(old_regs);
615 }
616
617 void __init init_IRQ(void)
618 {
619 if (ppc_md.init_IRQ)
620 ppc_md.init_IRQ();
621
622 exc_lvl_ctx_init();
623
624 irq_ctx_init();
625 }
626
627 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
628 struct thread_info *critirq_ctx[NR_CPUS] __read_mostly;
629 struct thread_info *dbgirq_ctx[NR_CPUS] __read_mostly;
630 struct thread_info *mcheckirq_ctx[NR_CPUS] __read_mostly;
631
632 void exc_lvl_ctx_init(void)
633 {
634 struct thread_info *tp;
635 int i, cpu_nr;
636
637 for_each_possible_cpu(i) {
638 #ifdef CONFIG_PPC64
639 cpu_nr = i;
640 #else
641 #ifdef CONFIG_SMP
642 cpu_nr = get_hard_smp_processor_id(i);
643 #else
644 cpu_nr = 0;
645 #endif
646 #endif
647
648 memset((void *)critirq_ctx[cpu_nr], 0, THREAD_SIZE);
649 tp = critirq_ctx[cpu_nr];
650 tp->cpu = cpu_nr;
651 tp->preempt_count = 0;
652
653 #ifdef CONFIG_BOOKE
654 memset((void *)dbgirq_ctx[cpu_nr], 0, THREAD_SIZE);
655 tp = dbgirq_ctx[cpu_nr];
656 tp->cpu = cpu_nr;
657 tp->preempt_count = 0;
658
659 memset((void *)mcheckirq_ctx[cpu_nr], 0, THREAD_SIZE);
660 tp = mcheckirq_ctx[cpu_nr];
661 tp->cpu = cpu_nr;
662 tp->preempt_count = HARDIRQ_OFFSET;
663 #endif
664 }
665 }
666 #endif
667
668 struct thread_info *softirq_ctx[NR_CPUS] __read_mostly;
669 struct thread_info *hardirq_ctx[NR_CPUS] __read_mostly;
670
671 void irq_ctx_init(void)
672 {
673 struct thread_info *tp;
674 int i;
675
676 for_each_possible_cpu(i) {
677 memset((void *)softirq_ctx[i], 0, THREAD_SIZE);
678 tp = softirq_ctx[i];
679 tp->cpu = i;
680 klp_init_thread_info(tp);
681
682 memset((void *)hardirq_ctx[i], 0, THREAD_SIZE);
683 tp = hardirq_ctx[i];
684 tp->cpu = i;
685 klp_init_thread_info(tp);
686 }
687 }
688
689 void do_softirq_own_stack(void)
690 {
691 struct thread_info *curtp, *irqtp;
692
693 curtp = current_thread_info();
694 irqtp = softirq_ctx[smp_processor_id()];
695 irqtp->task = curtp->task;
696 irqtp->flags = 0;
697 call_do_softirq(irqtp);
698 irqtp->task = NULL;
699
700 /* Set any flag that may have been set on the
701 * alternate stack
702 */
703 if (irqtp->flags)
704 set_bits(irqtp->flags, &curtp->flags);
705 }
706
707 irq_hw_number_t virq_to_hw(unsigned int virq)
708 {
709 struct irq_data *irq_data = irq_get_irq_data(virq);
710 return WARN_ON(!irq_data) ? 0 : irq_data->hwirq;
711 }
712 EXPORT_SYMBOL_GPL(virq_to_hw);
713
714 #ifdef CONFIG_SMP
715 int irq_choose_cpu(const struct cpumask *mask)
716 {
717 int cpuid;
718
719 if (cpumask_equal(mask, cpu_online_mask)) {
720 static int irq_rover;
721 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
722 unsigned long flags;
723
724 /* Round-robin distribution... */
725 do_round_robin:
726 raw_spin_lock_irqsave(&irq_rover_lock, flags);
727
728 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
729 if (irq_rover >= nr_cpu_ids)
730 irq_rover = cpumask_first(cpu_online_mask);
731
732 cpuid = irq_rover;
733
734 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
735 } else {
736 cpuid = cpumask_first_and(mask, cpu_online_mask);
737 if (cpuid >= nr_cpu_ids)
738 goto do_round_robin;
739 }
740
741 return get_hard_smp_processor_id(cpuid);
742 }
743 #else
744 int irq_choose_cpu(const struct cpumask *mask)
745 {
746 return hard_smp_processor_id();
747 }
748 #endif
749
750 int arch_early_irq_init(void)
751 {
752 return 0;
753 }
754
755 #ifdef CONFIG_PPC64
756 static int __init setup_noirqdistrib(char *str)
757 {
758 distribute_irqs = 0;
759 return 1;
760 }
761
762 __setup("noirqdistrib", setup_noirqdistrib);
763 #endif /* CONFIG_PPC64 */