]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/powerpc/sysdev/uic.c
Merge branch 'drm-core-next' of git://git.kernel.org/pub/scm/linux/kernel/git/airlied...
[mirror_ubuntu-bionic-kernel.git] / arch / powerpc / sysdev / uic.c
1 /*
2 * arch/powerpc/sysdev/uic.c
3 *
4 * IBM PowerPC 4xx Universal Interrupt Controller
5 *
6 * Copyright 2007 David Gibson <dwg@au1.ibm.com>, IBM Corporation.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13 #include <linux/kernel.h>
14 #include <linux/init.h>
15 #include <linux/errno.h>
16 #include <linux/reboot.h>
17 #include <linux/slab.h>
18 #include <linux/stddef.h>
19 #include <linux/sched.h>
20 #include <linux/signal.h>
21 #include <linux/sysdev.h>
22 #include <linux/device.h>
23 #include <linux/bootmem.h>
24 #include <linux/spinlock.h>
25 #include <linux/irq.h>
26 #include <linux/interrupt.h>
27 #include <linux/kernel_stat.h>
28 #include <asm/irq.h>
29 #include <asm/io.h>
30 #include <asm/prom.h>
31 #include <asm/dcr.h>
32
33 #define NR_UIC_INTS 32
34
35 #define UIC_SR 0x0
36 #define UIC_ER 0x2
37 #define UIC_CR 0x3
38 #define UIC_PR 0x4
39 #define UIC_TR 0x5
40 #define UIC_MSR 0x6
41 #define UIC_VR 0x7
42 #define UIC_VCR 0x8
43
44 #define uic_irq_to_hw(virq) (irq_map[virq].hwirq)
45
46 struct uic *primary_uic;
47
48 struct uic {
49 int index;
50 int dcrbase;
51
52 spinlock_t lock;
53
54 /* The remapper for this UIC */
55 struct irq_host *irqhost;
56 };
57
58 static void uic_unmask_irq(struct irq_data *d)
59 {
60 struct irq_desc *desc = irq_to_desc(d->irq);
61 struct uic *uic = irq_data_get_irq_chip_data(d);
62 unsigned int src = uic_irq_to_hw(d->irq);
63 unsigned long flags;
64 u32 er, sr;
65
66 sr = 1 << (31-src);
67 spin_lock_irqsave(&uic->lock, flags);
68 /* ack level-triggered interrupts here */
69 if (desc->status & IRQ_LEVEL)
70 mtdcr(uic->dcrbase + UIC_SR, sr);
71 er = mfdcr(uic->dcrbase + UIC_ER);
72 er |= sr;
73 mtdcr(uic->dcrbase + UIC_ER, er);
74 spin_unlock_irqrestore(&uic->lock, flags);
75 }
76
77 static void uic_mask_irq(struct irq_data *d)
78 {
79 struct uic *uic = irq_data_get_irq_chip_data(d);
80 unsigned int src = uic_irq_to_hw(d->irq);
81 unsigned long flags;
82 u32 er;
83
84 spin_lock_irqsave(&uic->lock, flags);
85 er = mfdcr(uic->dcrbase + UIC_ER);
86 er &= ~(1 << (31 - src));
87 mtdcr(uic->dcrbase + UIC_ER, er);
88 spin_unlock_irqrestore(&uic->lock, flags);
89 }
90
91 static void uic_ack_irq(struct irq_data *d)
92 {
93 struct uic *uic = irq_data_get_irq_chip_data(d);
94 unsigned int src = uic_irq_to_hw(d->irq);
95 unsigned long flags;
96
97 spin_lock_irqsave(&uic->lock, flags);
98 mtdcr(uic->dcrbase + UIC_SR, 1 << (31-src));
99 spin_unlock_irqrestore(&uic->lock, flags);
100 }
101
102 static void uic_mask_ack_irq(struct irq_data *d)
103 {
104 struct irq_desc *desc = irq_to_desc(d->irq);
105 struct uic *uic = irq_data_get_irq_chip_data(d);
106 unsigned int src = uic_irq_to_hw(d->irq);
107 unsigned long flags;
108 u32 er, sr;
109
110 sr = 1 << (31-src);
111 spin_lock_irqsave(&uic->lock, flags);
112 er = mfdcr(uic->dcrbase + UIC_ER);
113 er &= ~sr;
114 mtdcr(uic->dcrbase + UIC_ER, er);
115 /* On the UIC, acking (i.e. clearing the SR bit)
116 * a level irq will have no effect if the interrupt
117 * is still asserted by the device, even if
118 * the interrupt is already masked. Therefore
119 * we only ack the egde interrupts here, while
120 * level interrupts are ack'ed after the actual
121 * isr call in the uic_unmask_irq()
122 */
123 if (!(desc->status & IRQ_LEVEL))
124 mtdcr(uic->dcrbase + UIC_SR, sr);
125 spin_unlock_irqrestore(&uic->lock, flags);
126 }
127
128 static int uic_set_irq_type(struct irq_data *d, unsigned int flow_type)
129 {
130 struct uic *uic = irq_data_get_irq_chip_data(d);
131 unsigned int src = uic_irq_to_hw(d->irq);
132 struct irq_desc *desc = irq_to_desc(d->irq);
133 unsigned long flags;
134 int trigger, polarity;
135 u32 tr, pr, mask;
136
137 switch (flow_type & IRQ_TYPE_SENSE_MASK) {
138 case IRQ_TYPE_NONE:
139 uic_mask_irq(d);
140 return 0;
141
142 case IRQ_TYPE_EDGE_RISING:
143 trigger = 1; polarity = 1;
144 break;
145 case IRQ_TYPE_EDGE_FALLING:
146 trigger = 1; polarity = 0;
147 break;
148 case IRQ_TYPE_LEVEL_HIGH:
149 trigger = 0; polarity = 1;
150 break;
151 case IRQ_TYPE_LEVEL_LOW:
152 trigger = 0; polarity = 0;
153 break;
154 default:
155 return -EINVAL;
156 }
157
158 mask = ~(1 << (31 - src));
159
160 spin_lock_irqsave(&uic->lock, flags);
161 tr = mfdcr(uic->dcrbase + UIC_TR);
162 pr = mfdcr(uic->dcrbase + UIC_PR);
163 tr = (tr & mask) | (trigger << (31-src));
164 pr = (pr & mask) | (polarity << (31-src));
165
166 mtdcr(uic->dcrbase + UIC_PR, pr);
167 mtdcr(uic->dcrbase + UIC_TR, tr);
168
169 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
170 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
171 if (!trigger)
172 desc->status |= IRQ_LEVEL;
173
174 spin_unlock_irqrestore(&uic->lock, flags);
175
176 return 0;
177 }
178
179 static struct irq_chip uic_irq_chip = {
180 .name = "UIC",
181 .irq_unmask = uic_unmask_irq,
182 .irq_mask = uic_mask_irq,
183 .irq_mask_ack = uic_mask_ack_irq,
184 .irq_ack = uic_ack_irq,
185 .irq_set_type = uic_set_irq_type,
186 };
187
188 static int uic_host_map(struct irq_host *h, unsigned int virq,
189 irq_hw_number_t hw)
190 {
191 struct uic *uic = h->host_data;
192
193 set_irq_chip_data(virq, uic);
194 /* Despite the name, handle_level_irq() works for both level
195 * and edge irqs on UIC. FIXME: check this is correct */
196 set_irq_chip_and_handler(virq, &uic_irq_chip, handle_level_irq);
197
198 /* Set default irq type */
199 set_irq_type(virq, IRQ_TYPE_NONE);
200
201 return 0;
202 }
203
204 static int uic_host_xlate(struct irq_host *h, struct device_node *ct,
205 const u32 *intspec, unsigned int intsize,
206 irq_hw_number_t *out_hwirq, unsigned int *out_type)
207
208 {
209 /* UIC intspecs must have 2 cells */
210 BUG_ON(intsize != 2);
211 *out_hwirq = intspec[0];
212 *out_type = intspec[1];
213 return 0;
214 }
215
216 static struct irq_host_ops uic_host_ops = {
217 .map = uic_host_map,
218 .xlate = uic_host_xlate,
219 };
220
221 void uic_irq_cascade(unsigned int virq, struct irq_desc *desc)
222 {
223 struct irq_chip *chip = get_irq_desc_chip(desc);
224 struct uic *uic = get_irq_data(virq);
225 u32 msr;
226 int src;
227 int subvirq;
228
229 raw_spin_lock(&desc->lock);
230 if (desc->status & IRQ_LEVEL)
231 chip->irq_mask(&desc->irq_data);
232 else
233 chip->irq_mask_ack(&desc->irq_data);
234 raw_spin_unlock(&desc->lock);
235
236 msr = mfdcr(uic->dcrbase + UIC_MSR);
237 if (!msr) /* spurious interrupt */
238 goto uic_irq_ret;
239
240 src = 32 - ffs(msr);
241
242 subvirq = irq_linear_revmap(uic->irqhost, src);
243 generic_handle_irq(subvirq);
244
245 uic_irq_ret:
246 raw_spin_lock(&desc->lock);
247 if (desc->status & IRQ_LEVEL)
248 chip->irq_ack(&desc->irq_data);
249 if (!(desc->status & IRQ_DISABLED) && chip->irq_unmask)
250 chip->irq_unmask(&desc->irq_data);
251 raw_spin_unlock(&desc->lock);
252 }
253
254 static struct uic * __init uic_init_one(struct device_node *node)
255 {
256 struct uic *uic;
257 const u32 *indexp, *dcrreg;
258 int len;
259
260 BUG_ON(! of_device_is_compatible(node, "ibm,uic"));
261
262 uic = kzalloc(sizeof(*uic), GFP_KERNEL);
263 if (! uic)
264 return NULL; /* FIXME: panic? */
265
266 spin_lock_init(&uic->lock);
267 indexp = of_get_property(node, "cell-index", &len);
268 if (!indexp || (len != sizeof(u32))) {
269 printk(KERN_ERR "uic: Device node %s has missing or invalid "
270 "cell-index property\n", node->full_name);
271 return NULL;
272 }
273 uic->index = *indexp;
274
275 dcrreg = of_get_property(node, "dcr-reg", &len);
276 if (!dcrreg || (len != 2*sizeof(u32))) {
277 printk(KERN_ERR "uic: Device node %s has missing or invalid "
278 "dcr-reg property\n", node->full_name);
279 return NULL;
280 }
281 uic->dcrbase = *dcrreg;
282
283 uic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
284 NR_UIC_INTS, &uic_host_ops, -1);
285 if (! uic->irqhost)
286 return NULL; /* FIXME: panic? */
287
288 uic->irqhost->host_data = uic;
289
290 /* Start with all interrupts disabled, level and non-critical */
291 mtdcr(uic->dcrbase + UIC_ER, 0);
292 mtdcr(uic->dcrbase + UIC_CR, 0);
293 mtdcr(uic->dcrbase + UIC_TR, 0);
294 /* Clear any pending interrupts, in case the firmware left some */
295 mtdcr(uic->dcrbase + UIC_SR, 0xffffffff);
296
297 printk ("UIC%d (%d IRQ sources) at DCR 0x%x\n", uic->index,
298 NR_UIC_INTS, uic->dcrbase);
299
300 return uic;
301 }
302
303 void __init uic_init_tree(void)
304 {
305 struct device_node *np;
306 struct uic *uic;
307 const u32 *interrupts;
308
309 /* First locate and initialize the top-level UIC */
310 for_each_compatible_node(np, NULL, "ibm,uic") {
311 interrupts = of_get_property(np, "interrupts", NULL);
312 if (!interrupts)
313 break;
314 }
315
316 BUG_ON(!np); /* uic_init_tree() assumes there's a UIC as the
317 * top-level interrupt controller */
318 primary_uic = uic_init_one(np);
319 if (!primary_uic)
320 panic("Unable to initialize primary UIC %s\n", np->full_name);
321
322 irq_set_default_host(primary_uic->irqhost);
323 of_node_put(np);
324
325 /* The scan again for cascaded UICs */
326 for_each_compatible_node(np, NULL, "ibm,uic") {
327 interrupts = of_get_property(np, "interrupts", NULL);
328 if (interrupts) {
329 /* Secondary UIC */
330 int cascade_virq;
331
332 uic = uic_init_one(np);
333 if (! uic)
334 panic("Unable to initialize a secondary UIC %s\n",
335 np->full_name);
336
337 cascade_virq = irq_of_parse_and_map(np, 0);
338
339 set_irq_data(cascade_virq, uic);
340 set_irq_chained_handler(cascade_virq, uic_irq_cascade);
341
342 /* FIXME: setup critical cascade?? */
343 }
344 }
345 }
346
347 /* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
348 unsigned int uic_get_irq(void)
349 {
350 u32 msr;
351 int src;
352
353 BUG_ON(! primary_uic);
354
355 msr = mfdcr(primary_uic->dcrbase + UIC_MSR);
356 src = 32 - ffs(msr);
357
358 return irq_linear_revmap(primary_uic->irqhost, src);
359 }