]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blob - arch/sh/mm/tlb-sh3.c
headers: smp_lock.h redux
[mirror_ubuntu-hirsute-kernel.git] / arch / sh / mm / tlb-sh3.c
1 /*
2 * arch/sh/mm/tlb-sh3.c
3 *
4 * SH-3 specific TLB operations
5 *
6 * Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2002 Paul Mundt
8 *
9 * Released under the terms of the GNU GPL v2.0.
10 */
11 #include <linux/signal.h>
12 #include <linux/sched.h>
13 #include <linux/kernel.h>
14 #include <linux/errno.h>
15 #include <linux/string.h>
16 #include <linux/types.h>
17 #include <linux/ptrace.h>
18 #include <linux/mman.h>
19 #include <linux/mm.h>
20 #include <linux/smp.h>
21 #include <linux/interrupt.h>
22
23 #include <asm/system.h>
24 #include <asm/io.h>
25 #include <asm/uaccess.h>
26 #include <asm/pgalloc.h>
27 #include <asm/mmu_context.h>
28 #include <asm/cacheflush.h>
29
30 void update_mmu_cache(struct vm_area_struct * vma,
31 unsigned long address, pte_t pte)
32 {
33 unsigned long flags;
34 unsigned long pteval;
35 unsigned long vpn;
36
37 /* Ptrace may call this routine. */
38 if (vma && current->active_mm != vma->vm_mm)
39 return;
40
41 #if defined(CONFIG_SH7705_CACHE_32KB)
42 {
43 struct page *page = pte_page(pte);
44 unsigned long pfn = pte_pfn(pte);
45
46 if (pfn_valid(pfn) && !test_bit(PG_mapped, &page->flags)) {
47 unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
48
49 __flush_wback_region((void *)P1SEGADDR(phys),
50 PAGE_SIZE);
51 __set_bit(PG_mapped, &page->flags);
52 }
53 }
54 #endif
55
56 local_irq_save(flags);
57
58 /* Set PTEH register */
59 vpn = (address & MMU_VPN_MASK) | get_asid();
60 ctrl_outl(vpn, MMU_PTEH);
61
62 pteval = pte_val(pte);
63
64 /* Set PTEL register */
65 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
66 /* conveniently, we want all the software flags to be 0 anyway */
67 ctrl_outl(pteval, MMU_PTEL);
68
69 /* Load the TLB */
70 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
71 local_irq_restore(flags);
72 }
73
74 void local_flush_tlb_one(unsigned long asid, unsigned long page)
75 {
76 unsigned long addr, data;
77 int i, ways = MMU_NTLB_WAYS;
78
79 /*
80 * NOTE: PTEH.ASID should be set to this MM
81 * _AND_ we need to write ASID to the array.
82 *
83 * It would be simple if we didn't need to set PTEH.ASID...
84 */
85 addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000);
86 data = (page & 0xfffe0000) | asid; /* VALID bit is off */
87
88 if ((current_cpu_data.flags & CPU_HAS_MMU_PAGE_ASSOC)) {
89 addr |= MMU_PAGE_ASSOC_BIT;
90 ways = 1; /* we already know the way .. */
91 }
92
93 for (i = 0; i < ways; i++)
94 ctrl_outl(data, addr + (i << 8));
95 }
96