]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/x86/include/asm/apic.h
UBUNTU: Ubuntu-4.15.0-96.97
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / apic.h
1 #ifndef _ASM_X86_APIC_H
2 #define _ASM_X86_APIC_H
3
4 #include <linux/cpumask.h>
5
6 #include <asm/alternative.h>
7 #include <asm/cpufeature.h>
8 #include <asm/apicdef.h>
9 #include <linux/atomic.h>
10 #include <asm/fixmap.h>
11 #include <asm/mpspec.h>
12 #include <asm/msr.h>
13 #include <asm/hardirq.h>
14
15 #define ARCH_APICTIMER_STOPS_ON_C3 1
16
17 /*
18 * Debugging macros
19 */
20 #define APIC_QUIET 0
21 #define APIC_VERBOSE 1
22 #define APIC_DEBUG 2
23
24 /* Macros for apic_extnmi which controls external NMI masking */
25 #define APIC_EXTNMI_BSP 0 /* Default */
26 #define APIC_EXTNMI_ALL 1
27 #define APIC_EXTNMI_NONE 2
28
29 /*
30 * Define the default level of output to be very little
31 * This can be turned up by using apic=verbose for more
32 * information and apic=debug for _lots_ of information.
33 * apic_verbosity is defined in apic.c
34 */
35 #define apic_printk(v, s, a...) do { \
36 if ((v) <= apic_verbosity) \
37 printk(s, ##a); \
38 } while (0)
39
40
41 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
42 extern void generic_apic_probe(void);
43 #else
44 static inline void generic_apic_probe(void)
45 {
46 }
47 #endif
48
49 #ifdef CONFIG_X86_LOCAL_APIC
50
51 extern int apic_verbosity;
52 extern int local_apic_timer_c2_ok;
53
54 extern int disable_apic;
55 extern unsigned int lapic_timer_frequency;
56
57 extern enum apic_intr_mode_id apic_intr_mode;
58 enum apic_intr_mode_id {
59 APIC_PIC,
60 APIC_VIRTUAL_WIRE,
61 APIC_VIRTUAL_WIRE_NO_CONFIG,
62 APIC_SYMMETRIC_IO,
63 APIC_SYMMETRIC_IO_NO_ROUTING
64 };
65
66 #ifdef CONFIG_SMP
67 extern void __inquire_remote_apic(int apicid);
68 #else /* CONFIG_SMP */
69 static inline void __inquire_remote_apic(int apicid)
70 {
71 }
72 #endif /* CONFIG_SMP */
73
74 static inline void default_inquire_remote_apic(int apicid)
75 {
76 if (apic_verbosity >= APIC_DEBUG)
77 __inquire_remote_apic(apicid);
78 }
79
80 /*
81 * With 82489DX we can't rely on apic feature bit
82 * retrieved via cpuid but still have to deal with
83 * such an apic chip so we assume that SMP configuration
84 * is found from MP table (64bit case uses ACPI mostly
85 * which set smp presence flag as well so we are safe
86 * to use this helper too).
87 */
88 static inline bool apic_from_smp_config(void)
89 {
90 return smp_found_config && !disable_apic;
91 }
92
93 /*
94 * Basic functions accessing APICs.
95 */
96 #ifdef CONFIG_PARAVIRT
97 #include <asm/paravirt.h>
98 #endif
99
100 extern int setup_profiling_timer(unsigned int);
101
102 static inline void native_apic_mem_write(u32 reg, u32 v)
103 {
104 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
105
106 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
107 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
108 ASM_OUTPUT2("0" (v), "m" (*addr)));
109 }
110
111 static inline u32 native_apic_mem_read(u32 reg)
112 {
113 return *((volatile u32 *)(APIC_BASE + reg));
114 }
115
116 extern void native_apic_wait_icr_idle(void);
117 extern u32 native_safe_apic_wait_icr_idle(void);
118 extern void native_apic_icr_write(u32 low, u32 id);
119 extern u64 native_apic_icr_read(void);
120
121 static inline bool apic_is_x2apic_enabled(void)
122 {
123 u64 msr;
124
125 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
126 return false;
127 return msr & X2APIC_ENABLE;
128 }
129
130 extern void enable_IR_x2apic(void);
131
132 extern int get_physical_broadcast(void);
133
134 extern int lapic_get_maxlvt(void);
135 extern void clear_local_APIC(void);
136 extern void disconnect_bsp_APIC(int virt_wire_setup);
137 extern void disable_local_APIC(void);
138 extern void lapic_shutdown(void);
139 extern void sync_Arb_IDs(void);
140 extern void init_bsp_APIC(void);
141 extern void apic_intr_mode_init(void);
142 extern void setup_local_APIC(void);
143 extern void init_apic_mappings(void);
144 void register_lapic_address(unsigned long address);
145 extern void setup_boot_APIC_clock(void);
146 extern void setup_secondary_APIC_clock(void);
147 extern void lapic_update_tsc_freq(void);
148
149 #ifdef CONFIG_X86_64
150 static inline int apic_force_enable(unsigned long addr)
151 {
152 return -1;
153 }
154 #else
155 extern int apic_force_enable(unsigned long addr);
156 #endif
157
158 extern void apic_bsp_setup(bool upmode);
159 extern void apic_ap_setup(void);
160
161 /*
162 * On 32bit this is mach-xxx local
163 */
164 #ifdef CONFIG_X86_64
165 extern int apic_is_clustered_box(void);
166 #else
167 static inline int apic_is_clustered_box(void)
168 {
169 return 0;
170 }
171 #endif
172
173 extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
174 extern void lapic_assign_system_vectors(void);
175 extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace);
176 extern void lapic_online(void);
177 extern void lapic_offline(void);
178 extern bool apic_needs_pit(void);
179
180 #else /* !CONFIG_X86_LOCAL_APIC */
181 static inline void lapic_shutdown(void) { }
182 #define local_apic_timer_c2_ok 1
183 static inline void init_apic_mappings(void) { }
184 static inline void disable_local_APIC(void) { }
185 # define setup_boot_APIC_clock x86_init_noop
186 # define setup_secondary_APIC_clock x86_init_noop
187 static inline void lapic_update_tsc_freq(void) { }
188 static inline void apic_intr_mode_init(void) { }
189 static inline void lapic_assign_system_vectors(void) { }
190 static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { }
191 static inline bool apic_needs_pit(void) { return true; }
192 #endif /* !CONFIG_X86_LOCAL_APIC */
193
194 #ifdef CONFIG_X86_X2APIC
195 /*
196 * Make previous memory operations globally visible before
197 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
198 * mfence for this.
199 */
200 static inline void x2apic_wrmsr_fence(void)
201 {
202 asm volatile("mfence" : : : "memory");
203 }
204
205 static inline void native_apic_msr_write(u32 reg, u32 v)
206 {
207 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
208 reg == APIC_LVR)
209 return;
210
211 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
212 }
213
214 static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
215 {
216 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
217 }
218
219 static inline u32 native_apic_msr_read(u32 reg)
220 {
221 u64 msr;
222
223 if (reg == APIC_DFR)
224 return -1;
225
226 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
227 return (u32)msr;
228 }
229
230 static inline void native_x2apic_wait_icr_idle(void)
231 {
232 /* no need to wait for icr idle in x2apic */
233 return;
234 }
235
236 static inline u32 native_safe_x2apic_wait_icr_idle(void)
237 {
238 /* no need to wait for icr idle in x2apic */
239 return 0;
240 }
241
242 static inline void native_x2apic_icr_write(u32 low, u32 id)
243 {
244 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
245 }
246
247 static inline u64 native_x2apic_icr_read(void)
248 {
249 unsigned long val;
250
251 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
252 return val;
253 }
254
255 extern int x2apic_mode;
256 extern int x2apic_phys;
257 extern void __init check_x2apic(void);
258 extern void x2apic_setup(void);
259 static inline int x2apic_enabled(void)
260 {
261 return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
262 }
263
264 #define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC))
265 #else /* !CONFIG_X86_X2APIC */
266 static inline void check_x2apic(void) { }
267 static inline void x2apic_setup(void) { }
268 static inline int x2apic_enabled(void) { return 0; }
269
270 #define x2apic_mode (0)
271 #define x2apic_supported() (0)
272 #endif /* !CONFIG_X86_X2APIC */
273
274 struct irq_data;
275
276 /*
277 * Copyright 2004 James Cleverdon, IBM.
278 * Subject to the GNU Public License, v.2
279 *
280 * Generic APIC sub-arch data struct.
281 *
282 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
283 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
284 * James Cleverdon.
285 */
286 struct apic {
287 /* Hotpath functions first */
288 void (*eoi_write)(u32 reg, u32 v);
289 void (*native_eoi_write)(u32 reg, u32 v);
290 void (*write)(u32 reg, u32 v);
291 u32 (*read)(u32 reg);
292
293 /* IPI related functions */
294 void (*wait_icr_idle)(void);
295 u32 (*safe_wait_icr_idle)(void);
296
297 void (*send_IPI)(int cpu, int vector);
298 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
299 void (*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
300 void (*send_IPI_allbutself)(int vector);
301 void (*send_IPI_all)(int vector);
302 void (*send_IPI_self)(int vector);
303
304 /* dest_logical is used by the IPI functions */
305 u32 dest_logical;
306 u32 disable_esr;
307 u32 irq_delivery_mode;
308 u32 irq_dest_mode;
309
310 /* Functions and data related to vector allocation */
311 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
312 const struct cpumask *mask);
313 int (*cpu_mask_to_apicid)(const struct cpumask *cpumask,
314 struct irq_data *irqdata,
315 unsigned int *apicid);
316 u32 (*calc_dest_apicid)(unsigned int cpu);
317
318 /* ICR related functions */
319 u64 (*icr_read)(void);
320 void (*icr_write)(u32 low, u32 high);
321
322 /* Probe, setup and smpboot functions */
323 int (*probe)(void);
324 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
325 int (*apic_id_valid)(u32 apicid);
326 int (*apic_id_registered)(void);
327
328 bool (*check_apicid_used)(physid_mask_t *map, int apicid);
329 void (*init_apic_ldr)(void);
330 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
331 void (*setup_apic_routing)(void);
332 int (*cpu_present_to_apicid)(int mps_cpu);
333 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
334 int (*check_phys_apicid_present)(int phys_apicid);
335 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
336
337 u32 (*get_apic_id)(unsigned long x);
338 u32 (*set_apic_id)(unsigned int id);
339
340 /* wakeup_secondary_cpu */
341 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
342
343 void (*inquire_remote_apic)(int apicid);
344
345 #ifdef CONFIG_X86_32
346 /*
347 * Called very early during boot from get_smp_config(). It should
348 * return the logical apicid. x86_[bios]_cpu_to_apicid is
349 * initialized before this function is called.
350 *
351 * If logical apicid can't be determined that early, the function
352 * may return BAD_APICID. Logical apicid will be configured after
353 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
354 * won't be applied properly during early boot in this case.
355 */
356 int (*x86_32_early_logical_apicid)(int cpu);
357 #endif
358 char *name;
359 };
360
361 /*
362 * Pointer to the local APIC driver in use on this system (there's
363 * always just one such driver in use - the kernel decides via an
364 * early probing process which one it picks - and then sticks to it):
365 */
366 extern struct apic *apic;
367
368 /*
369 * APIC drivers are probed based on how they are listed in the .apicdrivers
370 * section. So the order is important and enforced by the ordering
371 * of different apic driver files in the Makefile.
372 *
373 * For the files having two apic drivers, we use apic_drivers()
374 * to enforce the order with in them.
375 */
376 #define apic_driver(sym) \
377 static const struct apic *__apicdrivers_##sym __used \
378 __aligned(sizeof(struct apic *)) \
379 __section(.apicdrivers) = { &sym }
380
381 #define apic_drivers(sym1, sym2) \
382 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
383 __aligned(sizeof(struct apic *)) \
384 __section(.apicdrivers) = { &sym1, &sym2 }
385
386 extern struct apic *__apicdrivers[], *__apicdrivers_end[];
387
388 /*
389 * APIC functionality to boot other CPUs - only used on SMP:
390 */
391 #ifdef CONFIG_SMP
392 extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
393 extern int lapic_can_unplug_cpu(void);
394 #endif
395
396 #ifdef CONFIG_X86_LOCAL_APIC
397
398 static inline u32 apic_read(u32 reg)
399 {
400 return apic->read(reg);
401 }
402
403 static inline void apic_write(u32 reg, u32 val)
404 {
405 apic->write(reg, val);
406 }
407
408 static inline void apic_eoi(void)
409 {
410 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
411 }
412
413 static inline u64 apic_icr_read(void)
414 {
415 return apic->icr_read();
416 }
417
418 static inline void apic_icr_write(u32 low, u32 high)
419 {
420 apic->icr_write(low, high);
421 }
422
423 static inline void apic_wait_icr_idle(void)
424 {
425 apic->wait_icr_idle();
426 }
427
428 static inline u32 safe_apic_wait_icr_idle(void)
429 {
430 return apic->safe_wait_icr_idle();
431 }
432
433 extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
434
435 #else /* CONFIG_X86_LOCAL_APIC */
436
437 static inline u32 apic_read(u32 reg) { return 0; }
438 static inline void apic_write(u32 reg, u32 val) { }
439 static inline void apic_eoi(void) { }
440 static inline u64 apic_icr_read(void) { return 0; }
441 static inline void apic_icr_write(u32 low, u32 high) { }
442 static inline void apic_wait_icr_idle(void) { }
443 static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
444 static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
445
446 #endif /* CONFIG_X86_LOCAL_APIC */
447
448 extern void apic_ack_irq(struct irq_data *data);
449
450 static inline void ack_APIC_irq(void)
451 {
452 /*
453 * ack_APIC_irq() actually gets compiled as a single instruction
454 * ... yummie.
455 */
456 apic_eoi();
457 }
458
459
460 static inline bool lapic_vector_set_in_irr(unsigned int vector)
461 {
462 u32 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
463
464 return !!(irr & (1U << (vector % 32)));
465 }
466
467 static inline unsigned default_get_apic_id(unsigned long x)
468 {
469 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
470
471 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
472 return (x >> 24) & 0xFF;
473 else
474 return (x >> 24) & 0x0F;
475 }
476
477 /*
478 * Warm reset vector position:
479 */
480 #define TRAMPOLINE_PHYS_LOW 0x467
481 #define TRAMPOLINE_PHYS_HIGH 0x469
482
483 #ifdef CONFIG_X86_64
484 extern void apic_send_IPI_self(int vector);
485
486 DECLARE_PER_CPU(int, x2apic_extra_bits);
487 #endif
488
489 extern void generic_bigsmp_probe(void);
490
491 #ifdef CONFIG_X86_LOCAL_APIC
492
493 #include <asm/smp.h>
494
495 #define APIC_DFR_VALUE (APIC_DFR_FLAT)
496
497 DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
498
499 extern struct apic apic_noop;
500
501 static inline unsigned int read_apic_id(void)
502 {
503 unsigned int reg = apic_read(APIC_ID);
504
505 return apic->get_apic_id(reg);
506 }
507
508 extern int default_apic_id_valid(u32 apicid);
509 extern int default_acpi_madt_oem_check(char *, char *);
510 extern void default_setup_apic_routing(void);
511
512 extern u32 apic_default_calc_apicid(unsigned int cpu);
513 extern u32 apic_flat_calc_apicid(unsigned int cpu);
514
515 extern int flat_cpu_mask_to_apicid(const struct cpumask *cpumask,
516 struct irq_data *irqdata,
517 unsigned int *apicid);
518 extern int default_cpu_mask_to_apicid(const struct cpumask *cpumask,
519 struct irq_data *irqdata,
520 unsigned int *apicid);
521 extern bool default_check_apicid_used(physid_mask_t *map, int apicid);
522 extern void flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
523 const struct cpumask *mask);
524 extern void default_vector_allocation_domain(int cpu, struct cpumask *retmask,
525 const struct cpumask *mask);
526 extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
527 extern int default_cpu_present_to_apicid(int mps_cpu);
528 extern int default_check_phys_apicid_present(int phys_apicid);
529
530 #endif /* CONFIG_X86_LOCAL_APIC */
531
532 #ifdef CONFIG_SMP
533 bool apic_id_is_primary_thread(unsigned int id);
534 bool apic_id_disabled(unsigned int id);
535 #else
536 static inline bool apic_id_is_primary_thread(unsigned int id) { return false; }
537 static inline bool apic_id_disabled(unsigned int id) { return false; }
538 #endif
539
540 extern void irq_enter(void);
541 extern void irq_exit(void);
542
543 static inline void entering_irq(void)
544 {
545 irq_enter();
546 kvm_set_cpu_l1tf_flush_l1d();
547 }
548
549 static inline void entering_ack_irq(void)
550 {
551 entering_irq();
552 ack_APIC_irq();
553 }
554
555 static inline void ipi_entering_ack_irq(void)
556 {
557 irq_enter();
558 ack_APIC_irq();
559 kvm_set_cpu_l1tf_flush_l1d();
560 }
561
562 static inline void exiting_irq(void)
563 {
564 irq_exit();
565 }
566
567 static inline void exiting_ack_irq(void)
568 {
569 ack_APIC_irq();
570 irq_exit();
571 }
572
573 extern void ioapic_zap_locks(void);
574
575 #endif /* _ASM_X86_APIC_H */