2 * Copyright (C) 1994 Linus Torvalds
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
10 #ifndef _FPU_INTERNAL_H
11 #define _FPU_INTERNAL_H
13 #include <linux/kernel_stat.h>
14 #include <linux/regset.h>
15 #include <linux/compat.h>
16 #include <linux/slab.h>
18 #include <asm/cpufeature.h>
19 #include <asm/processor.h>
20 #include <asm/sigcontext.h>
22 #include <asm/uaccess.h>
23 #include <asm/xsave.h>
27 # include <asm/sigcontext32.h>
28 # include <asm/user32.h>
30 int ia32_setup_rt_frame(int sig
, struct ksignal
*ksig
,
31 compat_sigset_t
*set
, struct pt_regs
*regs
);
32 int ia32_setup_frame(int sig
, struct ksignal
*ksig
,
33 compat_sigset_t
*set
, struct pt_regs
*regs
);
35 # define user_i387_ia32_struct user_i387_struct
36 # define user32_fxsr_struct user_fxsr_struct
37 # define ia32_setup_frame __setup_frame
38 # define ia32_setup_rt_frame __setup_rt_frame
41 extern unsigned int mxcsr_feature_mask
;
42 extern void fpu_init(void);
43 extern void eager_fpu_init(void);
45 DECLARE_PER_CPU(struct task_struct
*, fpu_owner_task
);
47 extern void convert_from_fxsr(struct user_i387_ia32_struct
*env
,
48 struct task_struct
*tsk
);
49 extern void convert_to_fxsr(struct task_struct
*tsk
,
50 const struct user_i387_ia32_struct
*env
);
52 extern user_regset_active_fn fpregs_active
, xfpregs_active
;
53 extern user_regset_get_fn fpregs_get
, xfpregs_get
, fpregs_soft_get
,
55 extern user_regset_set_fn fpregs_set
, xfpregs_set
, fpregs_soft_set
,
59 * xstateregs_active == fpregs_active. Please refer to the comment
60 * at the definition of fpregs_active.
62 #define xstateregs_active fpregs_active
64 #ifdef CONFIG_MATH_EMULATION
65 extern void finit_soft_fpu(struct i387_soft_struct
*soft
);
67 static inline void finit_soft_fpu(struct i387_soft_struct
*soft
) {}
71 * Must be run with preemption disabled: this clears the fpu_owner_task,
74 * This will disable any lazy FPU state restore of the current FPU state,
75 * but if the current thread owns the FPU, it will still be saved by.
77 static inline void __cpu_disable_lazy_restore(unsigned int cpu
)
79 per_cpu(fpu_owner_task
, cpu
) = NULL
;
83 * Used to indicate that the FPU state in memory is newer than the FPU
84 * state in registers, and the FPU state should be reloaded next time the
85 * task is run. Only safe on the current task, or non-running tasks.
87 static inline void task_disable_lazy_fpu_restore(struct task_struct
*tsk
)
89 tsk
->thread
.fpu
.last_cpu
= ~0;
92 static inline int fpu_lazy_restore(struct task_struct
*new, unsigned int cpu
)
94 return new == this_cpu_read_stable(fpu_owner_task
) &&
95 cpu
== new->thread
.fpu
.last_cpu
;
98 static inline int is_ia32_compat_frame(void)
100 return config_enabled(CONFIG_IA32_EMULATION
) &&
101 test_thread_flag(TIF_IA32
);
104 static inline int is_ia32_frame(void)
106 return config_enabled(CONFIG_X86_32
) || is_ia32_compat_frame();
109 static inline int is_x32_frame(void)
111 return config_enabled(CONFIG_X86_X32_ABI
) && test_thread_flag(TIF_X32
);
114 #define X87_FSW_ES (1 << 7) /* Exception Summary */
116 static __always_inline __pure
bool use_eager_fpu(void)
118 return static_cpu_has_safe(X86_FEATURE_EAGER_FPU
);
121 static __always_inline __pure
bool use_xsaveopt(void)
123 return static_cpu_has_safe(X86_FEATURE_XSAVEOPT
);
126 static __always_inline __pure
bool use_xsave(void)
128 return static_cpu_has_safe(X86_FEATURE_XSAVE
);
131 static __always_inline __pure
bool use_fxsr(void)
133 return static_cpu_has_safe(X86_FEATURE_FXSR
);
136 static inline void fx_finit(struct i387_fxsave_struct
*fx
)
139 fx
->mxcsr
= MXCSR_DEFAULT
;
142 extern void __sanitize_i387_state(struct task_struct
*);
144 static inline void sanitize_i387_state(struct task_struct
*tsk
)
148 __sanitize_i387_state(tsk
);
151 #define user_insn(insn, output, input...) \
154 asm volatile(ASM_STAC "\n" \
156 "2: " ASM_CLAC "\n" \
157 ".section .fixup,\"ax\"\n" \
158 "3: movl $-1,%[err]\n" \
161 _ASM_EXTABLE(1b, 3b) \
162 : [err] "=r" (err), output \
167 #define check_insn(insn, output, input...) \
170 asm volatile("1:" #insn "\n\t" \
172 ".section .fixup,\"ax\"\n" \
173 "3: movl $-1,%[err]\n" \
176 _ASM_EXTABLE(1b, 3b) \
177 : [err] "=r" (err), output \
182 static inline int fsave_user(struct i387_fsave_struct __user
*fx
)
184 return user_insn(fnsave
%[fx
]; fwait
, [fx
] "=m" (*fx
), "m" (*fx
));
187 static inline int fxsave_user(struct i387_fxsave_struct __user
*fx
)
189 if (config_enabled(CONFIG_X86_32
))
190 return user_insn(fxsave
%[fx
], [fx
] "=m" (*fx
), "m" (*fx
));
191 else if (config_enabled(CONFIG_AS_FXSAVEQ
))
192 return user_insn(fxsaveq
%[fx
], [fx
] "=m" (*fx
), "m" (*fx
));
194 /* See comment in fpu_fxsave() below. */
195 return user_insn(rex64
/fxsave (%[fx
]), "=m" (*fx
), [fx
] "R" (fx
));
198 static inline int fxrstor_checking(struct i387_fxsave_struct
*fx
)
200 if (config_enabled(CONFIG_X86_32
))
201 return check_insn(fxrstor
%[fx
], "=m" (*fx
), [fx
] "m" (*fx
));
202 else if (config_enabled(CONFIG_AS_FXSAVEQ
))
203 return check_insn(fxrstorq
%[fx
], "=m" (*fx
), [fx
] "m" (*fx
));
205 /* See comment in fpu_fxsave() below. */
206 return check_insn(rex64
/fxrstor (%[fx
]), "=m" (*fx
), [fx
] "R" (fx
),
210 static inline int fxrstor_user(struct i387_fxsave_struct __user
*fx
)
212 if (config_enabled(CONFIG_X86_32
))
213 return user_insn(fxrstor
%[fx
], "=m" (*fx
), [fx
] "m" (*fx
));
214 else if (config_enabled(CONFIG_AS_FXSAVEQ
))
215 return user_insn(fxrstorq
%[fx
], "=m" (*fx
), [fx
] "m" (*fx
));
217 /* See comment in fpu_fxsave() below. */
218 return user_insn(rex64
/fxrstor (%[fx
]), "=m" (*fx
), [fx
] "R" (fx
),
222 static inline int frstor_checking(struct i387_fsave_struct
*fx
)
224 return check_insn(frstor
%[fx
], "=m" (*fx
), [fx
] "m" (*fx
));
227 static inline int frstor_user(struct i387_fsave_struct __user
*fx
)
229 return user_insn(frstor
%[fx
], "=m" (*fx
), [fx
] "m" (*fx
));
232 static inline void fpu_fxsave(struct fpu
*fpu
)
234 if (config_enabled(CONFIG_X86_32
))
235 asm volatile( "fxsave %[fx]" : [fx
] "=m" (fpu
->state
->fxsave
));
236 else if (config_enabled(CONFIG_AS_FXSAVEQ
))
237 asm volatile("fxsaveq %[fx]" : [fx
] "=m" (fpu
->state
->fxsave
));
239 /* Using "rex64; fxsave %0" is broken because, if the memory
240 * operand uses any extended registers for addressing, a second
241 * REX prefix will be generated (to the assembler, rex64
242 * followed by semicolon is a separate instruction), and hence
243 * the 64-bitness is lost.
245 * Using "fxsaveq %0" would be the ideal choice, but is only
246 * supported starting with gas 2.16.
248 * Using, as a workaround, the properly prefixed form below
249 * isn't accepted by any binutils version so far released,
250 * complaining that the same type of prefix is used twice if
251 * an extended register is needed for addressing (fix submitted
252 * to mainline 2005-11-21).
254 * asm volatile("rex64/fxsave %0" : "=m" (fpu->state->fxsave));
256 * This, however, we can work around by forcing the compiler to
257 * select an addressing mode that doesn't require extended
260 asm volatile( "rex64/fxsave (%[fx])"
261 : "=m" (fpu
->state
->fxsave
)
262 : [fx
] "R" (&fpu
->state
->fxsave
));
267 * These must be called with preempt disabled. Returns
268 * 'true' if the FPU state is still intact.
270 static inline int fpu_save_init(struct fpu
*fpu
)
276 * xsave header may indicate the init state of the FP.
278 if (!(fpu
->state
->xsave
.xsave_hdr
.xstate_bv
& XSTATE_FP
))
280 } else if (use_fxsr()) {
283 asm volatile("fnsave %[fx]; fwait"
284 : [fx
] "=m" (fpu
->state
->fsave
));
289 * If exceptions are pending, we need to clear them so
290 * that we don't randomly get exceptions later.
292 * FIXME! Is this perhaps only true for the old-style
293 * irq13 case? Maybe we could leave the x87 state
296 if (unlikely(fpu
->state
->fxsave
.swd
& X87_FSW_ES
)) {
297 asm volatile("fnclex");
303 static inline int __save_init_fpu(struct task_struct
*tsk
)
305 return fpu_save_init(&tsk
->thread
.fpu
);
308 static inline int fpu_restore_checking(struct fpu
*fpu
)
311 return fpu_xrstor_checking(&fpu
->state
->xsave
);
313 return fxrstor_checking(&fpu
->state
->fxsave
);
315 return frstor_checking(&fpu
->state
->fsave
);
318 static inline int restore_fpu_checking(struct task_struct
*tsk
)
321 * AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception is
322 * pending. Clear the x87 state here by setting it to fixed values.
323 * "m" is a random variable that should be in L1.
325 if (unlikely(static_cpu_has_bug_safe(X86_BUG_FXSAVE_LEAK
))) {
329 "fildl %P[addr]" /* set F?P to defined value */
330 : : [addr
] "m" (tsk
->thread
.fpu
.has_fpu
));
333 return fpu_restore_checking(&tsk
->thread
.fpu
);
337 * Software FPU state helpers. Careful: these need to
338 * be preemption protection *and* they need to be
339 * properly paired with the CR0.TS changes!
341 static inline int __thread_has_fpu(struct task_struct
*tsk
)
343 return tsk
->thread
.fpu
.has_fpu
;
346 /* Must be paired with an 'stts' after! */
347 static inline void __thread_clear_has_fpu(struct task_struct
*tsk
)
349 tsk
->thread
.fpu
.has_fpu
= 0;
350 this_cpu_write(fpu_owner_task
, NULL
);
353 /* Must be paired with a 'clts' before! */
354 static inline void __thread_set_has_fpu(struct task_struct
*tsk
)
356 tsk
->thread
.fpu
.has_fpu
= 1;
357 this_cpu_write(fpu_owner_task
, tsk
);
361 * Encapsulate the CR0.TS handling together with the
364 * These generally need preemption protection to work,
365 * do try to avoid using these on their own.
367 static inline void __thread_fpu_end(struct task_struct
*tsk
)
369 __thread_clear_has_fpu(tsk
);
370 if (!use_eager_fpu())
374 static inline void __thread_fpu_begin(struct task_struct
*tsk
)
376 if (!use_eager_fpu())
378 __thread_set_has_fpu(tsk
);
381 static inline void drop_fpu(struct task_struct
*tsk
)
384 * Forget coprocessor state..
387 tsk
->thread
.fpu_counter
= 0;
389 if (__thread_has_fpu(tsk
)) {
390 /* Ignore delayed exceptions from user space */
391 asm volatile("1: fwait\n"
393 _ASM_EXTABLE(1b
, 2b
));
394 __thread_fpu_end(tsk
);
397 clear_stopped_child_used_math(tsk
);
401 static inline void restore_init_xstate(void)
404 xrstor_state(init_xstate_buf
, -1);
406 fxrstor_checking(&init_xstate_buf
->i387
);
410 * Reset the FPU state in the eager case and drop it in the lazy case (later use
413 static inline void fpu_reset_state(struct task_struct
*tsk
)
415 if (!use_eager_fpu())
418 restore_init_xstate();
422 * FPU state switching for scheduling.
424 * This is a two-stage process:
426 * - switch_fpu_prepare() saves the old state and
427 * sets the new state of the CR0.TS bit. This is
428 * done within the context of the old process.
430 * - switch_fpu_finish() restores the new state as
433 typedef struct { int preload
; } fpu_switch_t
;
435 static inline fpu_switch_t
switch_fpu_prepare(struct task_struct
*old
, struct task_struct
*new, int cpu
)
440 * If the task has used the math, pre-load the FPU on xsave processors
441 * or if the past 5 consecutive context-switches used math.
443 fpu
.preload
= tsk_used_math(new) &&
444 (use_eager_fpu() || new->thread
.fpu_counter
> 5);
446 if (__thread_has_fpu(old
)) {
447 if (!__save_init_fpu(old
))
448 task_disable_lazy_fpu_restore(old
);
450 old
->thread
.fpu
.last_cpu
= cpu
;
452 /* But leave fpu_owner_task! */
453 old
->thread
.fpu
.has_fpu
= 0;
455 /* Don't change CR0.TS if we just switch! */
457 new->thread
.fpu_counter
++;
458 __thread_set_has_fpu(new);
459 prefetch(new->thread
.fpu
.state
);
460 } else if (!use_eager_fpu())
463 old
->thread
.fpu_counter
= 0;
464 task_disable_lazy_fpu_restore(old
);
466 new->thread
.fpu_counter
++;
467 if (fpu_lazy_restore(new, cpu
))
470 prefetch(new->thread
.fpu
.state
);
471 __thread_fpu_begin(new);
478 * By the time this gets called, we've already cleared CR0.TS and
479 * given the process the FPU if we are going to preload the FPU
480 * state - all we need to do is to conditionally restore the register
483 static inline void switch_fpu_finish(struct task_struct
*new, fpu_switch_t fpu
)
486 if (unlikely(restore_fpu_checking(new)))
487 fpu_reset_state(new);
492 * Signal frame handlers...
494 extern int save_xstate_sig(void __user
*buf
, void __user
*fx
, int size
);
495 extern int __restore_xstate_sig(void __user
*buf
, void __user
*fx
, int size
);
497 static inline int xstate_sigframe_size(void)
499 return use_xsave() ? xstate_size
+ FP_XSTATE_MAGIC2_SIZE
: xstate_size
;
502 static inline int restore_xstate_sig(void __user
*buf
, int ia32_frame
)
504 void __user
*buf_fx
= buf
;
505 int size
= xstate_sigframe_size();
507 if (ia32_frame
&& use_fxsr()) {
508 buf_fx
= buf
+ sizeof(struct i387_fsave_struct
);
509 size
+= sizeof(struct i387_fsave_struct
);
512 return __restore_xstate_sig(buf
, buf_fx
, size
);
516 * Needs to be preemption-safe.
518 * NOTE! user_fpu_begin() must be used only immediately before restoring
519 * the save state. It does not do any saving/restoring on its own. In
520 * lazy FPU mode, it is just an optimization to avoid a #NM exception,
521 * the task can lose the FPU right after preempt_enable().
523 static inline void user_fpu_begin(void)
527 __thread_fpu_begin(current
);
531 static inline void __save_fpu(struct task_struct
*tsk
)
534 if (unlikely(system_state
== SYSTEM_BOOTING
))
535 xsave_state_booting(&tsk
->thread
.fpu
.state
->xsave
, -1);
537 xsave_state(&tsk
->thread
.fpu
.state
->xsave
, -1);
539 fpu_fxsave(&tsk
->thread
.fpu
);
543 * i387 state interaction
545 static inline unsigned short get_fpu_cwd(struct task_struct
*tsk
)
548 return tsk
->thread
.fpu
.state
->fxsave
.cwd
;
550 return (unsigned short)tsk
->thread
.fpu
.state
->fsave
.cwd
;
554 static inline unsigned short get_fpu_swd(struct task_struct
*tsk
)
557 return tsk
->thread
.fpu
.state
->fxsave
.swd
;
559 return (unsigned short)tsk
->thread
.fpu
.state
->fsave
.swd
;
563 static inline unsigned short get_fpu_mxcsr(struct task_struct
*tsk
)
566 return tsk
->thread
.fpu
.state
->fxsave
.mxcsr
;
568 return MXCSR_DEFAULT
;
572 static inline int fpu_alloc(struct fpu
*fpu
)
576 fpu
->state
= kmem_cache_alloc(task_xstate_cachep
, GFP_KERNEL
);
579 WARN_ON((unsigned long)fpu
->state
& 15);
583 static inline void fpu_free(struct fpu
*fpu
)
586 kmem_cache_free(task_xstate_cachep
, fpu
->state
);
591 static inline void fpu_copy(struct task_struct
*dst
, struct task_struct
*src
)
593 if (use_eager_fpu()) {
594 memset(&dst
->thread
.fpu
.state
->xsave
, 0, xstate_size
);
597 struct fpu
*dfpu
= &dst
->thread
.fpu
;
598 struct fpu
*sfpu
= &src
->thread
.fpu
;
601 memcpy(dfpu
->state
, sfpu
->state
, xstate_size
);
605 static inline unsigned long
606 alloc_mathframe(unsigned long sp
, int ia32_frame
, unsigned long *buf_fx
,
609 unsigned long frame_size
= xstate_sigframe_size();
611 *buf_fx
= sp
= round_down(sp
- frame_size
, 64);
612 if (ia32_frame
&& use_fxsr()) {
613 frame_size
+= sizeof(struct i387_fsave_struct
);
614 sp
-= sizeof(struct i387_fsave_struct
);