]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/include/asm/msr-index.h
HID: sony: Remove the size check for the Dualshock 4 HID Descriptor
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr-index.h
1 #ifndef _ASM_X86_MSR_INDEX_H
2 #define _ASM_X86_MSR_INDEX_H
3
4 /* CPU model specific register (MSR) numbers */
5
6 /* x86-64 specific MSRs */
7 #define MSR_EFER 0xc0000080 /* extended feature register */
8 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
15 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
16
17 /* EFER bits: */
18 #define _EFER_SCE 0 /* SYSCALL/SYSRET */
19 #define _EFER_LME 8 /* Long mode enable */
20 #define _EFER_LMA 10 /* Long mode active (read-only) */
21 #define _EFER_NX 11 /* No execute enable */
22 #define _EFER_SVME 12 /* Enable virtualization */
23 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
24 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
25
26 #define EFER_SCE (1<<_EFER_SCE)
27 #define EFER_LME (1<<_EFER_LME)
28 #define EFER_LMA (1<<_EFER_LMA)
29 #define EFER_NX (1<<_EFER_NX)
30 #define EFER_SVME (1<<_EFER_SVME)
31 #define EFER_LMSLE (1<<_EFER_LMSLE)
32 #define EFER_FFXSR (1<<_EFER_FFXSR)
33
34 /* Intel MSRs. Some also available on other CPUs */
35 #define MSR_IA32_PERFCTR0 0x000000c1
36 #define MSR_IA32_PERFCTR1 0x000000c2
37 #define MSR_FSB_FREQ 0x000000cd
38 #define MSR_NHM_PLATFORM_INFO 0x000000ce
39
40 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41 #define NHM_C3_AUTO_DEMOTE (1UL << 25)
42 #define NHM_C1_AUTO_DEMOTE (1UL << 26)
43 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
44 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
46
47 #define MSR_PLATFORM_INFO 0x000000ce
48 #define MSR_MTRRcap 0x000000fe
49 #define MSR_IA32_BBL_CR_CTL 0x00000119
50 #define MSR_IA32_BBL_CR_CTL3 0x0000011e
51
52 #define MSR_IA32_SYSENTER_CS 0x00000174
53 #define MSR_IA32_SYSENTER_ESP 0x00000175
54 #define MSR_IA32_SYSENTER_EIP 0x00000176
55
56 #define MSR_IA32_MCG_CAP 0x00000179
57 #define MSR_IA32_MCG_STATUS 0x0000017a
58 #define MSR_IA32_MCG_CTL 0x0000017b
59 #define MSR_IA32_MCG_EXT_CTL 0x000004d0
60
61 #define MSR_OFFCORE_RSP_0 0x000001a6
62 #define MSR_OFFCORE_RSP_1 0x000001a7
63 #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
64 #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
65 #define MSR_TURBO_RATIO_LIMIT 0x000001ad
66 #define MSR_TURBO_RATIO_LIMIT1 0x000001ae
67 #define MSR_TURBO_RATIO_LIMIT2 0x000001af
68
69 #define MSR_LBR_SELECT 0x000001c8
70 #define MSR_LBR_TOS 0x000001c9
71 #define MSR_LBR_NHM_FROM 0x00000680
72 #define MSR_LBR_NHM_TO 0x000006c0
73 #define MSR_LBR_CORE_FROM 0x00000040
74 #define MSR_LBR_CORE_TO 0x00000060
75
76 #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
77 #define LBR_INFO_MISPRED BIT_ULL(63)
78 #define LBR_INFO_IN_TX BIT_ULL(62)
79 #define LBR_INFO_ABORT BIT_ULL(61)
80 #define LBR_INFO_CYCLES 0xffff
81
82 #define MSR_IA32_PEBS_ENABLE 0x000003f1
83 #define MSR_IA32_DS_AREA 0x00000600
84 #define MSR_IA32_PERF_CAPABILITIES 0x00000345
85 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
86
87 #define MSR_IA32_RTIT_CTL 0x00000570
88 #define RTIT_CTL_TRACEEN BIT(0)
89 #define RTIT_CTL_CYCLEACC BIT(1)
90 #define RTIT_CTL_OS BIT(2)
91 #define RTIT_CTL_USR BIT(3)
92 #define RTIT_CTL_CR3EN BIT(7)
93 #define RTIT_CTL_TOPA BIT(8)
94 #define RTIT_CTL_MTC_EN BIT(9)
95 #define RTIT_CTL_TSC_EN BIT(10)
96 #define RTIT_CTL_DISRETC BIT(11)
97 #define RTIT_CTL_BRANCH_EN BIT(13)
98 #define RTIT_CTL_MTC_RANGE_OFFSET 14
99 #define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
100 #define RTIT_CTL_CYC_THRESH_OFFSET 19
101 #define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
102 #define RTIT_CTL_PSB_FREQ_OFFSET 24
103 #define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
104 #define MSR_IA32_RTIT_STATUS 0x00000571
105 #define RTIT_STATUS_CONTEXTEN BIT(1)
106 #define RTIT_STATUS_TRIGGEREN BIT(2)
107 #define RTIT_STATUS_ERROR BIT(4)
108 #define RTIT_STATUS_STOPPED BIT(5)
109 #define MSR_IA32_RTIT_CR3_MATCH 0x00000572
110 #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
111 #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
112
113 #define MSR_MTRRfix64K_00000 0x00000250
114 #define MSR_MTRRfix16K_80000 0x00000258
115 #define MSR_MTRRfix16K_A0000 0x00000259
116 #define MSR_MTRRfix4K_C0000 0x00000268
117 #define MSR_MTRRfix4K_C8000 0x00000269
118 #define MSR_MTRRfix4K_D0000 0x0000026a
119 #define MSR_MTRRfix4K_D8000 0x0000026b
120 #define MSR_MTRRfix4K_E0000 0x0000026c
121 #define MSR_MTRRfix4K_E8000 0x0000026d
122 #define MSR_MTRRfix4K_F0000 0x0000026e
123 #define MSR_MTRRfix4K_F8000 0x0000026f
124 #define MSR_MTRRdefType 0x000002ff
125
126 #define MSR_IA32_CR_PAT 0x00000277
127
128 #define MSR_IA32_DEBUGCTLMSR 0x000001d9
129 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
130 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
131 #define MSR_IA32_LASTINTFROMIP 0x000001dd
132 #define MSR_IA32_LASTINTTOIP 0x000001de
133
134 /* DEBUGCTLMSR bits (others vary by model): */
135 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
136 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
137 #define DEBUGCTLMSR_TR (1UL << 6)
138 #define DEBUGCTLMSR_BTS (1UL << 7)
139 #define DEBUGCTLMSR_BTINT (1UL << 8)
140 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
141 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
142 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
143
144 #define MSR_PEBS_FRONTEND 0x000003f7
145
146 #define MSR_IA32_POWER_CTL 0x000001fc
147
148 #define MSR_IA32_MC0_CTL 0x00000400
149 #define MSR_IA32_MC0_STATUS 0x00000401
150 #define MSR_IA32_MC0_ADDR 0x00000402
151 #define MSR_IA32_MC0_MISC 0x00000403
152
153 /* C-state Residency Counters */
154 #define MSR_PKG_C3_RESIDENCY 0x000003f8
155 #define MSR_PKG_C6_RESIDENCY 0x000003f9
156 #define MSR_PKG_C7_RESIDENCY 0x000003fa
157 #define MSR_CORE_C3_RESIDENCY 0x000003fc
158 #define MSR_CORE_C6_RESIDENCY 0x000003fd
159 #define MSR_CORE_C7_RESIDENCY 0x000003fe
160 #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
161 #define MSR_PKG_C2_RESIDENCY 0x0000060d
162 #define MSR_PKG_C8_RESIDENCY 0x00000630
163 #define MSR_PKG_C9_RESIDENCY 0x00000631
164 #define MSR_PKG_C10_RESIDENCY 0x00000632
165
166 /* Run Time Average Power Limiting (RAPL) Interface */
167
168 #define MSR_RAPL_POWER_UNIT 0x00000606
169
170 #define MSR_PKG_POWER_LIMIT 0x00000610
171 #define MSR_PKG_ENERGY_STATUS 0x00000611
172 #define MSR_PKG_PERF_STATUS 0x00000613
173 #define MSR_PKG_POWER_INFO 0x00000614
174
175 #define MSR_DRAM_POWER_LIMIT 0x00000618
176 #define MSR_DRAM_ENERGY_STATUS 0x00000619
177 #define MSR_DRAM_PERF_STATUS 0x0000061b
178 #define MSR_DRAM_POWER_INFO 0x0000061c
179
180 #define MSR_PP0_POWER_LIMIT 0x00000638
181 #define MSR_PP0_ENERGY_STATUS 0x00000639
182 #define MSR_PP0_POLICY 0x0000063a
183 #define MSR_PP0_PERF_STATUS 0x0000063b
184
185 #define MSR_PP1_POWER_LIMIT 0x00000640
186 #define MSR_PP1_ENERGY_STATUS 0x00000641
187 #define MSR_PP1_POLICY 0x00000642
188
189 #define MSR_CONFIG_TDP_NOMINAL 0x00000648
190 #define MSR_CONFIG_TDP_LEVEL_1 0x00000649
191 #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
192 #define MSR_CONFIG_TDP_CONTROL 0x0000064B
193 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
194
195 #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
196 #define MSR_PKG_ANY_CORE_C0_RES 0x00000659
197 #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
198 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
199
200 #define MSR_CORE_C1_RES 0x00000660
201
202 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
203 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
204
205 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
206 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
207 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
208
209 /* Config TDP MSRs */
210 #define MSR_CONFIG_TDP_NOMINAL 0x00000648
211 #define MSR_CONFIG_TDP_LEVEL1 0x00000649
212 #define MSR_CONFIG_TDP_LEVEL2 0x0000064A
213 #define MSR_CONFIG_TDP_CONTROL 0x0000064B
214 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
215
216 /* Hardware P state interface */
217 #define MSR_PPERF 0x0000064e
218 #define MSR_PERF_LIMIT_REASONS 0x0000064f
219 #define MSR_PM_ENABLE 0x00000770
220 #define MSR_HWP_CAPABILITIES 0x00000771
221 #define MSR_HWP_REQUEST_PKG 0x00000772
222 #define MSR_HWP_INTERRUPT 0x00000773
223 #define MSR_HWP_REQUEST 0x00000774
224 #define MSR_HWP_STATUS 0x00000777
225
226 /* CPUID.6.EAX */
227 #define HWP_BASE_BIT (1<<7)
228 #define HWP_NOTIFICATIONS_BIT (1<<8)
229 #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
230 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
231 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
232
233 /* IA32_HWP_CAPABILITIES */
234 #define HWP_HIGHEST_PERF(x) (x & 0xff)
235 #define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8)
236 #define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16)
237 #define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24)
238
239 /* IA32_HWP_REQUEST */
240 #define HWP_MIN_PERF(x) (x & 0xff)
241 #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
242 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
243 #define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
244 #define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
245 #define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
246
247 /* IA32_HWP_STATUS */
248 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
249 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
250
251 /* IA32_HWP_INTERRUPT */
252 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
253 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
254
255 #define MSR_AMD64_MC0_MASK 0xc0010044
256
257 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
258 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
259 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
260 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
261
262 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
263
264 /* These are consecutive and not in the normal 4er MCE bank block */
265 #define MSR_IA32_MC0_CTL2 0x00000280
266 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
267
268 #define MSR_P6_PERFCTR0 0x000000c1
269 #define MSR_P6_PERFCTR1 0x000000c2
270 #define MSR_P6_EVNTSEL0 0x00000186
271 #define MSR_P6_EVNTSEL1 0x00000187
272
273 #define MSR_KNC_PERFCTR0 0x00000020
274 #define MSR_KNC_PERFCTR1 0x00000021
275 #define MSR_KNC_EVNTSEL0 0x00000028
276 #define MSR_KNC_EVNTSEL1 0x00000029
277
278 /* Alternative perfctr range with full access. */
279 #define MSR_IA32_PMC0 0x000004c1
280
281 /* AMD64 MSRs. Not complete. See the architecture manual for a more
282 complete list. */
283
284 #define MSR_AMD64_PATCH_LEVEL 0x0000008b
285 #define MSR_AMD64_TSC_RATIO 0xc0000104
286 #define MSR_AMD64_NB_CFG 0xc001001f
287 #define MSR_AMD64_PATCH_LOADER 0xc0010020
288 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
289 #define MSR_AMD64_OSVW_STATUS 0xc0010141
290 #define MSR_AMD64_LS_CFG 0xc0011020
291 #define MSR_AMD64_DC_CFG 0xc0011022
292 #define MSR_AMD64_BU_CFG2 0xc001102a
293 #define MSR_AMD64_IBSFETCHCTL 0xc0011030
294 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
295 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
296 #define MSR_AMD64_IBSFETCH_REG_COUNT 3
297 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
298 #define MSR_AMD64_IBSOPCTL 0xc0011033
299 #define MSR_AMD64_IBSOPRIP 0xc0011034
300 #define MSR_AMD64_IBSOPDATA 0xc0011035
301 #define MSR_AMD64_IBSOPDATA2 0xc0011036
302 #define MSR_AMD64_IBSOPDATA3 0xc0011037
303 #define MSR_AMD64_IBSDCLINAD 0xc0011038
304 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
305 #define MSR_AMD64_IBSOP_REG_COUNT 7
306 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
307 #define MSR_AMD64_IBSCTL 0xc001103a
308 #define MSR_AMD64_IBSBRTARGET 0xc001103b
309 #define MSR_AMD64_IBSOPDATA4 0xc001103d
310 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
311
312 /* Fam 16h MSRs */
313 #define MSR_F16H_L2I_PERF_CTL 0xc0010230
314 #define MSR_F16H_L2I_PERF_CTR 0xc0010231
315 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
316 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
317 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
318 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
319
320 /* Fam 15h MSRs */
321 #define MSR_F15H_PERF_CTL 0xc0010200
322 #define MSR_F15H_PERF_CTR 0xc0010201
323 #define MSR_F15H_NB_PERF_CTL 0xc0010240
324 #define MSR_F15H_NB_PERF_CTR 0xc0010241
325
326 /* Fam 10h MSRs */
327 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
328 #define FAM10H_MMIO_CONF_ENABLE (1<<0)
329 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
330 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
331 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
332 #define FAM10H_MMIO_CONF_BASE_SHIFT 20
333 #define MSR_FAM10H_NODE_ID 0xc001100c
334
335 /* K8 MSRs */
336 #define MSR_K8_TOP_MEM1 0xc001001a
337 #define MSR_K8_TOP_MEM2 0xc001001d
338 #define MSR_K8_SYSCFG 0xc0010010
339 #define MSR_K8_INT_PENDING_MSG 0xc0010055
340 /* C1E active bits in int pending message */
341 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
342 #define MSR_K8_TSEG_ADDR 0xc0010112
343 #define MSR_K8_TSEG_MASK 0xc0010113
344 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
345 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
346 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
347
348 /* K7 MSRs */
349 #define MSR_K7_EVNTSEL0 0xc0010000
350 #define MSR_K7_PERFCTR0 0xc0010004
351 #define MSR_K7_EVNTSEL1 0xc0010001
352 #define MSR_K7_PERFCTR1 0xc0010005
353 #define MSR_K7_EVNTSEL2 0xc0010002
354 #define MSR_K7_PERFCTR2 0xc0010006
355 #define MSR_K7_EVNTSEL3 0xc0010003
356 #define MSR_K7_PERFCTR3 0xc0010007
357 #define MSR_K7_CLK_CTL 0xc001001b
358 #define MSR_K7_HWCR 0xc0010015
359 #define MSR_K7_FID_VID_CTL 0xc0010041
360 #define MSR_K7_FID_VID_STATUS 0xc0010042
361
362 /* K6 MSRs */
363 #define MSR_K6_WHCR 0xc0000082
364 #define MSR_K6_UWCCR 0xc0000085
365 #define MSR_K6_EPMR 0xc0000086
366 #define MSR_K6_PSOR 0xc0000087
367 #define MSR_K6_PFIR 0xc0000088
368
369 /* Centaur-Hauls/IDT defined MSRs. */
370 #define MSR_IDT_FCR1 0x00000107
371 #define MSR_IDT_FCR2 0x00000108
372 #define MSR_IDT_FCR3 0x00000109
373 #define MSR_IDT_FCR4 0x0000010a
374
375 #define MSR_IDT_MCR0 0x00000110
376 #define MSR_IDT_MCR1 0x00000111
377 #define MSR_IDT_MCR2 0x00000112
378 #define MSR_IDT_MCR3 0x00000113
379 #define MSR_IDT_MCR4 0x00000114
380 #define MSR_IDT_MCR5 0x00000115
381 #define MSR_IDT_MCR6 0x00000116
382 #define MSR_IDT_MCR7 0x00000117
383 #define MSR_IDT_MCR_CTRL 0x00000120
384
385 /* VIA Cyrix defined MSRs*/
386 #define MSR_VIA_FCR 0x00001107
387 #define MSR_VIA_LONGHAUL 0x0000110a
388 #define MSR_VIA_RNG 0x0000110b
389 #define MSR_VIA_BCR2 0x00001147
390
391 /* Transmeta defined MSRs */
392 #define MSR_TMTA_LONGRUN_CTRL 0x80868010
393 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
394 #define MSR_TMTA_LRTI_READOUT 0x80868018
395 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
396
397 /* Intel defined MSRs. */
398 #define MSR_IA32_P5_MC_ADDR 0x00000000
399 #define MSR_IA32_P5_MC_TYPE 0x00000001
400 #define MSR_IA32_TSC 0x00000010
401 #define MSR_IA32_PLATFORM_ID 0x00000017
402 #define MSR_IA32_EBL_CR_POWERON 0x0000002a
403 #define MSR_EBC_FREQUENCY_ID 0x0000002c
404 #define MSR_SMI_COUNT 0x00000034
405 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
406 #define MSR_IA32_TSC_ADJUST 0x0000003b
407 #define MSR_IA32_BNDCFGS 0x00000d90
408
409 #define MSR_IA32_XSS 0x00000da0
410
411 #define FEATURE_CONTROL_LOCKED (1<<0)
412 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
413 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
414 #define FEATURE_CONTROL_LMCE (1<<20)
415
416 #define MSR_IA32_APICBASE 0x0000001b
417 #define MSR_IA32_APICBASE_BSP (1<<8)
418 #define MSR_IA32_APICBASE_ENABLE (1<<11)
419 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
420
421 #define MSR_IA32_TSCDEADLINE 0x000006e0
422
423 #define MSR_IA32_UCODE_WRITE 0x00000079
424 #define MSR_IA32_UCODE_REV 0x0000008b
425
426 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
427 #define MSR_IA32_SMBASE 0x0000009e
428
429 #define MSR_IA32_PERF_STATUS 0x00000198
430 #define MSR_IA32_PERF_CTL 0x00000199
431 #define INTEL_PERF_CTL_MASK 0xffff
432 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
433 #define MSR_AMD_PERF_STATUS 0xc0010063
434 #define MSR_AMD_PERF_CTL 0xc0010062
435
436 #define MSR_IA32_MPERF 0x000000e7
437 #define MSR_IA32_APERF 0x000000e8
438
439 #define MSR_IA32_THERM_CONTROL 0x0000019a
440 #define MSR_IA32_THERM_INTERRUPT 0x0000019b
441
442 #define THERM_INT_HIGH_ENABLE (1 << 0)
443 #define THERM_INT_LOW_ENABLE (1 << 1)
444 #define THERM_INT_PLN_ENABLE (1 << 24)
445
446 #define MSR_IA32_THERM_STATUS 0x0000019c
447
448 #define THERM_STATUS_PROCHOT (1 << 0)
449 #define THERM_STATUS_POWER_LIMIT (1 << 10)
450
451 #define MSR_THERM2_CTL 0x0000019d
452
453 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
454
455 #define MSR_IA32_MISC_ENABLE 0x000001a0
456
457 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
458
459 #define MSR_MISC_PWR_MGMT 0x000001aa
460
461 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
462 #define ENERGY_PERF_BIAS_PERFORMANCE 0
463 #define ENERGY_PERF_BIAS_NORMAL 6
464 #define ENERGY_PERF_BIAS_POWERSAVE 15
465
466 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
467
468 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
469 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
470
471 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
472
473 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
474 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
475 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
476
477 /* Thermal Thresholds Support */
478 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
479 #define THERM_SHIFT_THRESHOLD0 8
480 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
481 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
482 #define THERM_SHIFT_THRESHOLD1 16
483 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
484 #define THERM_STATUS_THRESHOLD0 (1 << 6)
485 #define THERM_LOG_THRESHOLD0 (1 << 7)
486 #define THERM_STATUS_THRESHOLD1 (1 << 8)
487 #define THERM_LOG_THRESHOLD1 (1 << 9)
488
489 /* MISC_ENABLE bits: architectural */
490 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
491 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
492 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
493 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
494 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
495 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
496 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
497 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
498 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
499 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
500 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
501 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
502 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
503 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
504 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
505 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
506 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
507 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
508 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
509 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
510
511 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
512 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
513 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
514 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
515 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
516 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
517 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
518 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
519 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
520 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
521 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
522 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
523 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
524 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
525 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
526 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
527 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
528 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
529 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
530 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
531 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
532 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
533 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
534 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
535 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
536 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
537 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
538 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
539 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
540 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
541 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
542
543 #define MSR_IA32_TSC_DEADLINE 0x000006E0
544
545 /* P4/Xeon+ specific */
546 #define MSR_IA32_MCG_EAX 0x00000180
547 #define MSR_IA32_MCG_EBX 0x00000181
548 #define MSR_IA32_MCG_ECX 0x00000182
549 #define MSR_IA32_MCG_EDX 0x00000183
550 #define MSR_IA32_MCG_ESI 0x00000184
551 #define MSR_IA32_MCG_EDI 0x00000185
552 #define MSR_IA32_MCG_EBP 0x00000186
553 #define MSR_IA32_MCG_ESP 0x00000187
554 #define MSR_IA32_MCG_EFLAGS 0x00000188
555 #define MSR_IA32_MCG_EIP 0x00000189
556 #define MSR_IA32_MCG_RESERVED 0x0000018a
557
558 /* Pentium IV performance counter MSRs */
559 #define MSR_P4_BPU_PERFCTR0 0x00000300
560 #define MSR_P4_BPU_PERFCTR1 0x00000301
561 #define MSR_P4_BPU_PERFCTR2 0x00000302
562 #define MSR_P4_BPU_PERFCTR3 0x00000303
563 #define MSR_P4_MS_PERFCTR0 0x00000304
564 #define MSR_P4_MS_PERFCTR1 0x00000305
565 #define MSR_P4_MS_PERFCTR2 0x00000306
566 #define MSR_P4_MS_PERFCTR3 0x00000307
567 #define MSR_P4_FLAME_PERFCTR0 0x00000308
568 #define MSR_P4_FLAME_PERFCTR1 0x00000309
569 #define MSR_P4_FLAME_PERFCTR2 0x0000030a
570 #define MSR_P4_FLAME_PERFCTR3 0x0000030b
571 #define MSR_P4_IQ_PERFCTR0 0x0000030c
572 #define MSR_P4_IQ_PERFCTR1 0x0000030d
573 #define MSR_P4_IQ_PERFCTR2 0x0000030e
574 #define MSR_P4_IQ_PERFCTR3 0x0000030f
575 #define MSR_P4_IQ_PERFCTR4 0x00000310
576 #define MSR_P4_IQ_PERFCTR5 0x00000311
577 #define MSR_P4_BPU_CCCR0 0x00000360
578 #define MSR_P4_BPU_CCCR1 0x00000361
579 #define MSR_P4_BPU_CCCR2 0x00000362
580 #define MSR_P4_BPU_CCCR3 0x00000363
581 #define MSR_P4_MS_CCCR0 0x00000364
582 #define MSR_P4_MS_CCCR1 0x00000365
583 #define MSR_P4_MS_CCCR2 0x00000366
584 #define MSR_P4_MS_CCCR3 0x00000367
585 #define MSR_P4_FLAME_CCCR0 0x00000368
586 #define MSR_P4_FLAME_CCCR1 0x00000369
587 #define MSR_P4_FLAME_CCCR2 0x0000036a
588 #define MSR_P4_FLAME_CCCR3 0x0000036b
589 #define MSR_P4_IQ_CCCR0 0x0000036c
590 #define MSR_P4_IQ_CCCR1 0x0000036d
591 #define MSR_P4_IQ_CCCR2 0x0000036e
592 #define MSR_P4_IQ_CCCR3 0x0000036f
593 #define MSR_P4_IQ_CCCR4 0x00000370
594 #define MSR_P4_IQ_CCCR5 0x00000371
595 #define MSR_P4_ALF_ESCR0 0x000003ca
596 #define MSR_P4_ALF_ESCR1 0x000003cb
597 #define MSR_P4_BPU_ESCR0 0x000003b2
598 #define MSR_P4_BPU_ESCR1 0x000003b3
599 #define MSR_P4_BSU_ESCR0 0x000003a0
600 #define MSR_P4_BSU_ESCR1 0x000003a1
601 #define MSR_P4_CRU_ESCR0 0x000003b8
602 #define MSR_P4_CRU_ESCR1 0x000003b9
603 #define MSR_P4_CRU_ESCR2 0x000003cc
604 #define MSR_P4_CRU_ESCR3 0x000003cd
605 #define MSR_P4_CRU_ESCR4 0x000003e0
606 #define MSR_P4_CRU_ESCR5 0x000003e1
607 #define MSR_P4_DAC_ESCR0 0x000003a8
608 #define MSR_P4_DAC_ESCR1 0x000003a9
609 #define MSR_P4_FIRM_ESCR0 0x000003a4
610 #define MSR_P4_FIRM_ESCR1 0x000003a5
611 #define MSR_P4_FLAME_ESCR0 0x000003a6
612 #define MSR_P4_FLAME_ESCR1 0x000003a7
613 #define MSR_P4_FSB_ESCR0 0x000003a2
614 #define MSR_P4_FSB_ESCR1 0x000003a3
615 #define MSR_P4_IQ_ESCR0 0x000003ba
616 #define MSR_P4_IQ_ESCR1 0x000003bb
617 #define MSR_P4_IS_ESCR0 0x000003b4
618 #define MSR_P4_IS_ESCR1 0x000003b5
619 #define MSR_P4_ITLB_ESCR0 0x000003b6
620 #define MSR_P4_ITLB_ESCR1 0x000003b7
621 #define MSR_P4_IX_ESCR0 0x000003c8
622 #define MSR_P4_IX_ESCR1 0x000003c9
623 #define MSR_P4_MOB_ESCR0 0x000003aa
624 #define MSR_P4_MOB_ESCR1 0x000003ab
625 #define MSR_P4_MS_ESCR0 0x000003c0
626 #define MSR_P4_MS_ESCR1 0x000003c1
627 #define MSR_P4_PMH_ESCR0 0x000003ac
628 #define MSR_P4_PMH_ESCR1 0x000003ad
629 #define MSR_P4_RAT_ESCR0 0x000003bc
630 #define MSR_P4_RAT_ESCR1 0x000003bd
631 #define MSR_P4_SAAT_ESCR0 0x000003ae
632 #define MSR_P4_SAAT_ESCR1 0x000003af
633 #define MSR_P4_SSU_ESCR0 0x000003be
634 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
635
636 #define MSR_P4_TBPU_ESCR0 0x000003c2
637 #define MSR_P4_TBPU_ESCR1 0x000003c3
638 #define MSR_P4_TC_ESCR0 0x000003c4
639 #define MSR_P4_TC_ESCR1 0x000003c5
640 #define MSR_P4_U2L_ESCR0 0x000003b0
641 #define MSR_P4_U2L_ESCR1 0x000003b1
642
643 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
644
645 /* Intel Core-based CPU performance counters */
646 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
647 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
648 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
649 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
650 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
651 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
652 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
653
654 /* Geode defined MSRs */
655 #define MSR_GEODE_BUSCONT_CONF0 0x00001900
656
657 /* Intel VT MSRs */
658 #define MSR_IA32_VMX_BASIC 0x00000480
659 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
660 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
661 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
662 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
663 #define MSR_IA32_VMX_MISC 0x00000485
664 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
665 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
666 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
667 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
668 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
669 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
670 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
671 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
672 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
673 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
674 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
675 #define MSR_IA32_VMX_VMFUNC 0x00000491
676
677 /* VMX_BASIC bits and bitmasks */
678 #define VMX_BASIC_VMCS_SIZE_SHIFT 32
679 #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
680 #define VMX_BASIC_64 0x0001000000000000LLU
681 #define VMX_BASIC_MEM_TYPE_SHIFT 50
682 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
683 #define VMX_BASIC_MEM_TYPE_WB 6LLU
684 #define VMX_BASIC_INOUT 0x0040000000000000LLU
685
686 /* MSR_IA32_VMX_MISC bits */
687 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
688 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
689 /* AMD-V MSRs */
690
691 #define MSR_VM_CR 0xc0010114
692 #define MSR_VM_IGNNE 0xc0010115
693 #define MSR_VM_HSAVE_PA 0xc0010117
694
695 #endif /* _ASM_X86_MSR_INDEX_H */